## AP64500Q

AUTOMOTIVE-COMPLIANT, 40V, 5A SYNCHRONOUS BUCK WITH PROGRAMMABLE FREQUENCY

## Description

The AP64500Q is an automotive-compliant, 5A, synchronous buck converter with a wide input voltage range of 3.8V to 40V. The device fully integrates a 45m $\Omega$  high-side power MOSFET and a 20m $\Omega$  low-side power MOSFET to provide high-efficiency step-down DC-DC conversion.

The AP64500Q device is easily used by minimizing the external component count due to its adoption of peak current mode control.

The AP64500Q design is optimized for Electromagnetic Interference (EMI) reduction. The device has a proprietary gate driver scheme to resist switching node ringing without sacrificing MOSFET turn-on and turn-off times, which reduces high-frequency radiated EMI noise caused by MOSFET switching. The AP64500Q also features Frequency Spread Spectrum (FSS) with a switching frequency jitter of  $\pm 6\%$ , which reduces EMI by not allowing emitted energy to stay in any one frequency for a significant period of time.

The device is available in an SO-8EP package.

## Features

- AEC-Q100 Qualified with the Following Results
  - Device Temperature Grade 1: -40°C to +125°C T<sub>A</sub> Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C5
- VIN: 3.8V to 40V
- 5A Continuous Output Current
- 0.8V ± 1% Reference Voltage
- 25µA Low Quiescent Current (Pulse Frequency Modulation)
- Programmable Switching Frequency: 100kHz to 2.2MHz
- External Clock Synchronization: 100kHz to 2.2MHz
- Up to 85% Efficiency at 5mA Light Load
- Proprietary Gate Driver Design for Best EMI Reduction
- Frequency Spread Spectrum (FSS) to Reduce EMI
- Low-Dropout (LDO) Mode
- Precision Enable Threshold to Adjust UVLO
- Protection Circuitry
  - Undervoltage Lockout (UVLO)
  - Output Overvoltage Protection (OVP)
  - Cycle-by-Cycle Peak Current Limit
    - Thermal Shutdown
- Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)
- The AP64500Q is suitable for automotive applications requiring specific change control; this part is AEC-Q100 qualified, PPAP capable, and manufactured in IATF 16949 certified facilities.

https://www.diodes.com/guality/product-definitions/

## **Pin Assignments**



## Applications

- Automotive power systems
- Automotive infotainments
- Automotive instrument clusters
- Automotive telematics
- Automotive lighting controls
- Advanced driver assistance systems

- No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
  See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free
  - 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.

Notes:



## **Typical Application Circuit**



Figure 2. Efficiency vs. Output Current

0.100

IOUT (A)

0.010

0

0.001

10.000

1.000



## **Pin Descriptions**

| Pin Name       | Pin Number                                                                                                                                                     | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BST            | 1                                                                                                                                                              | High-Side Gate Drive Boost Input. BST supplies the drive for the high-side N-Channel power MOSFET. A 100nF capacitor is recommended from BST to SW to power the high-side driver.                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| VIN            | 2                                                                                                                                                              | Power Input. VIN supplies the power to the IC as well as the step-down converter power MOSFETs. Drive VIN wit<br>3.8V to 40V power source. Bypass VIN to GND with a suitably large capacitor to eliminate noise due to the switch<br>of the IC. See <b>Input Capacitor</b> section for more details.                                                                                                                                                                                                                                                                                                     |  |  |  |
| EN             | 3                                                                                                                                                              | Enable Input. EN is a digital input that turns the regulator on or off. Drive EN high to turn on the regulator and low to turn it off. Connect to VIN or leave floating for automatic startup. The EN has a precision threshold of 1.18V for programing the UVLO. See <b>Enable</b> section for more details.                                                                                                                                                                                                                                                                                            |  |  |  |
| RT/CLK         | 4                                                                                                                                                              | Resistor Timing and External Clock. This pin can be used to control the switching frequency by setting the internal oscillator frequency or by synchronizing to an external clock. Connect a resistor from RT/CLK to GND to set the internal oscillator frequency. An external clock can be input directly to the RT/CLK pin and the internal oscillator synchronizes to the external clock frequency using a PLL. If the external clock edges stop, the operating mode automatically returns to resistor frequency programming.<br>See <b>Programming Switching Frequency</b> section for more details. |  |  |  |
| FB             | 5                                                                                                                                                              | Feedback sensing terminal for the output voltage. Connect this pin to the resistive divider of the output. See <b>Setting the Output Voltage</b> section for more details.                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| COMP           | 6 Compensation. Connect an external RC network to the COMP pin to adjust the loop response.<br>See External Loop Compensation Design section for more details. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| GND            | 7                                                                                                                                                              | Power Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| SW             | 8                                                                                                                                                              | Power Switching Output. SW is the switching node that supplies power to the output. Connect the output LC filter from SW to the output load.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| EXPOSED<br>PAD | 9                                                                                                                                                              | Heat dissipation path of the die. The exposed thermal pad must be electrically connected to GND and must be<br>connected to the ground plane of the PCB for proper operation and optimized thermal performance.                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |



AP64500Q

## **Functional Block Diagram**



Figure 3. Functional Block Diagram



| Symbol              | Parameter                | Parameter Rating         |    |  |
|---------------------|--------------------------|--------------------------|----|--|
| V/INI               | Current Die Mattere      | -0.3 to +42.0 (DC)       |    |  |
| VIN                 | Supply Pin Voltage       | -0.3 to +45.0 (400ms)    | V  |  |
| VBST                | Bootstrap Pin Voltage    | Vsw - 0.3 to Vsw + 6.0   | V  |  |
| VEN                 | Enable/UVLO Pin Voltage  | -0.3 to +42.0            | V  |  |
| V <sub>RT/CLK</sub> | RT/CLK Pin Voltage       | -0.3 to +6.0             | V  |  |
| Vfb                 | Feedback Pin Voltage     | -0.3 to +6.0             | V  |  |
| VCOMP               | Compensation Pin Voltage | -0.3 to +6.0             |    |  |
|                     | Outlink Dia Maliana      | -0.3 to VIN + 0.3 (DC)   | N  |  |
| Vsw                 | Switch Pin Voltage       | -2.5 to VIN + 2.0 (20ns) | V  |  |
| Tst                 | Storage Temperature      | -65 to +150              | °C |  |
| TJ                  | Junction Temperature     | +160                     | °C |  |
| T∟                  | Lead Temperature         | +260                     | °C |  |
| SD Susceptibility   | (Note 5)                 |                          |    |  |
| HBM                 | Human Body Model         | ±2000                    | V  |  |
| CDM                 | Charged Device Model     | ±1000                    | V  |  |

## Absolute Maximum Ratings (Note 4) (@ TA = +25°C, unless otherwise specified.)

Notes: 4. Stresses greater than the *Absolute Maximum Ratings* specified above can cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions exceeding those indicated in this specification is not implied. Device reliability can be affected by exposure to absolute maximum rating conditions for extended periods of time.

5. Semiconductor devices are ESD sensitive and can be damaged by exposure to ESD events. Suitable ESD precautions should be taken when handling and transporting these devices.

## Thermal Resistance (Note 6)

| Symbol | Parameter           | Rat    | Unit |      |
|--------|---------------------|--------|------|------|
| θја    | Junction to Ambient | SO-8EP | 45   | °C/W |
| θJC    | Junction to Case    | SO-8EP | 5    | °C/W |

Note: 6. Test condition for SO-8EP: Device mounted on FR-4 substrate, four-layer PC board, 2oz copper, with minimum recommended pad layout.

## Recommended Operating Conditions (Note 7) (@ T<sub>A</sub> = +25°C, unless otherwise specified.)

| Symbol | Parameter                      | Min | Max  | Unit |
|--------|--------------------------------|-----|------|------|
| VIN    | Supply Voltage                 | 3.8 | 40   | V    |
| VOUT   | Output Voltage                 | 0.8 | VIN  | V    |
| TA     | Operating Ambient Temperature  | -40 | +125 | °C   |
| TJ     | Operating Junction Temperature | -40 | +150 | °C   |

Note: 7. The device function is not guaranteed outside of the recommended operating conditions.



**Electrical Characteristics** (@  $T_J = +25^{\circ}C$ , VIN = 12V, unless otherwise specified. Min/Max limits apply across the recommended operating junction temperature range, -40°C to +150°C, and input voltage range, 3.8V to 40V, unless otherwise specified.)

| Symbol           | Parameter                                     | Test Conditions                                                                               | Min   | Тур   | Max   | Unit |
|------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------|-------|-------|-------|------|
| ISHDN            | Shutdown Supply Current                       | $V_{EN} = 0V$                                                                                 | —     | 1     | —     | μA   |
| lq               | Quiescent Supply Current                      | V <sub>EN</sub> = Floating,<br>R2 = OPEN, No Load,<br>V <sub>BST</sub> - V <sub>SW</sub> = 5V | _     | 25    | _     | μΑ   |
| POR              | VIN Undervoltage Rising Threshold             | —                                                                                             | —     | 3.5   | 3.7   | V    |
| UVLO             | VIN Undervoltage Falling Threshold            | —                                                                                             | —     | 3.1   | —     | V    |
| RDS(ON)1         | High-Side Power MOSFET On-Resistance (Note 8) | —                                                                                             | —     | 45    | _     | mΩ   |
| RDS(ON)2         | Low-Side Power MOSFET On-Resistance (Note 8)  | —                                                                                             | —     | 20    |       | mΩ   |
| IPEAK_LIMIT      | HS Peak Current Limit (Note 8)                | —                                                                                             | 6.8   | 8     | 9.2   | А    |
| IVALLEY_LIMIT    | LS Valley Current Limit (Note 8)              | —                                                                                             | —     | 9     | —     | А    |
| IPFMPK           | PFM Peak Current Limit                        | —                                                                                             | _     | 950   |       | mA   |
| Izc              | Zero Cross Current Threshold                  | —                                                                                             | _     | 60    |       | mA   |
| frange_rt        | Frequency Range Using RT (Note 8)             | —                                                                                             | 100   | —     | 2200  | kHz  |
| fsw              | Oscillator Frequency                          | RT = 200kΩ (±1%)                                                                              | 430   | 500   | 570   | kHz  |
| frange_clk       | Frequency Range Using External CLK (Note 8)   | —                                                                                             | 100   | —     | 2200  | kHz  |
| ton_min          | Minimum On-Time                               | —                                                                                             | _     | 100   |       | ns   |
| V <sub>FB</sub>  | Feedback Voltage                              | CCM                                                                                           | 0.792 | 0.800 | 0.808 | V    |
| Ven_h            | EN Logic High Threshold                       | —                                                                                             | _     | 1.18  | 1.25  | V    |
| Ven_l            | EN Logic Low Threshold                        | —                                                                                             | 1.03  | 1.09  | _     | V    |
|                  | EN lagest Concept                             | V <sub>EN</sub> = 1.5V                                                                        | —     | 5.5   | _     | μA   |
| I <sub>EN</sub>  | EN Input Current                              | V <sub>EN</sub> = 1V                                                                          | 1     | 1.5   | 2     | μA   |
| tss              | Soft-Start Time                               | —                                                                                             | —     | 4     | —     | ms   |
| Tsd              | Thermal Shutdown (Note 8)                     | —                                                                                             | —     | +160  | _     | °C   |
| T <sub>Hys</sub> | Thermal Shutdown Hysteresis (Note 8)          | _                                                                                             | _     | +25   | —     | °C   |

Note: 8. Compliance to the datasheet limits is assured by one or more methods: production test, characterization, and/or design.



## **Typical Performance Characteristics** (AP64500Q @ $T_A = +25^{\circ}C$ , VIN = 12V, VOUT = 5V, fsw = 500kHz (RT = 200k $\Omega \pm 1\%$ ), BOM = Table 1, unless otherwise specified.)



Figure 4. Efficiency vs. Output Current, VIN = 12V



Figure 6. Line Regulation



Figure 8. Feedback Voltage vs. Temperature, IOUT = 1A



Figure 5. Efficiency vs. Output Current, VIN = 24V



Figure 7. Load Regulation



Figure 9. Power MOSFET RDS(ON) vs. Temperature



## **Typical Performance Characteristics** (AP64500Q @ $T_A = +25^{\circ}C$ , VIN = 12V, VOUT = 5V, $f_{SW} = 500$ kHz (RT = 200kΩ ± 1%), BOM = Table 1, unless otherwise specified.) (continued)



Figure 10. lo vs. Temperature







Figure 14. Output Voltage Ripple, VOUT = 5V, IOUT = 50mA



Figure 11. ISHDN vs. Temperature



Figure 13. fsw vs. Load



Figure 15. Output Voltage Ripple, VOUT = 5V, IOUT = 5A



# **Typical Performance Characteristics** (AP64500Q @ $T_A = +25^{\circ}C$ , VIN = 12V, VOUT = 5V, fsw = 500kHz (RT = 200k $\Omega \pm$ 1%), BOM = Table 1, unless otherwise specified.) (continued)





Figure 17. Output Voltage Ripple, VOUT = 3.3V, IOUT = 5A

Figure 16. Output Voltage Ripple, VOUT = 3.3V, IOUT = 50mA



Figure 18. Load Transient, IOUT = 50mA to 500mA to 50mA



Figure 20. Load Transient, IOUT = 50mA to 5A to 50mA



Figure 19. Load Transient, IOUT = 3A to 5A to 3A



**Typical Performance Characteristics** (AP64500Q @  $T_A = +25^{\circ}C$ , VIN = 12V, VOUT = 5V, fsw = 500kHz (RT= 200k $\Omega \pm 1\%$ ), BOM = Table 1, unless otherwise specified.) (continued)



Figure 23. Output Short Protection, IOUT = 5A

Figure 24. Output Short Recovery, IOUT = 5A



## **Application Information**

#### 1 Pulse Width Modulation (PWM) Operation

The AP64500Q device is an automotive-compliant, 3.8V-to-40V input, 5A output, EMI friendly, fully integrated synchronous buck converter. Refer to the block diagram in Figure 3. The device employs fixed-frequency peak current mode control. The switching frequency is programmable from 100kHz to 2.2MHz through either of two modes, resistor timing or external clock synchronization, to allow optimizing either power efficiency or external component size. The internal clock's rising edge initiates turning on the integrated high-side power MOSFET, Q1, for each cycle. When Q1 is on, the inductor current rises linearly and the device charges the output capacitor. The current across Q1 is sensed and converted to a voltage with a ratio of R<sub>T</sub> via the CSA block. The CSA output is combined with an internal slope compensation, S<sub>E</sub>, resulting in V<sub>SUM</sub>. When V<sub>SUM</sub> rises higher than the COMP node, the device turns off Q1 and turns on the low-side power MOSFET, Q2. The inductor current decreases when Q2 is on. On the rising edge of next clock cycle, Q2 turns off and Q1 turns on. This sequence repeats every clock cycle.

The error amplifier generates the COMP voltage by comparing the voltage on the FB pin with an internal 0.8V reference. An increase in load current causes the feedback voltage to drop. The error amplifier thus raises the COMP voltage until the average inductor current matches the increased load current. This feedback loop regulates the output voltage. The internal slope compensation circuitry prevents subharmonic oscillation when the duty cycle is greater than 50% for peak current mode control.

The peak current mode control and built-in 4ms soft-start time simplify the AP64500Q footprint.

#### 2 Pulse Frequency Modulation (PFM) Operation

In heavy load conditions, the AP64500Q operates in forced PWM mode. As the load current decreases, the internal COMP node voltage also decreases. At a certain limit, if the load current is low enough, the COMP node voltage is clamped and is prevented from decreasing any further. The voltage at which COMP is clamped corresponds to the 950mA PFM peak inductor current limit. As the load current approaches zero, the AP64500Q enters PFM mode to increase the converter power efficiency at light load conditions. When the inductor current decreases to 60mA, zero cross detection circuitry on the low-side power MOSFET, Q2, forces it off. The buck converter does not sink current from the output when the output load is light and while the device is in PFM. Because the AP64500Q works in PFM during light load conditions, it can achieve power efficiency of up to 85% at a 5mA load condition.

The quiescent current of the AP64500Q is 25µA typical under a no-load, non-switching condition.

#### 3 Enable

When disabled, the device shutdown supply current is only 1µA. When applying a voltage greater than the EN logic high threshold (typical 1.18V, rising), the AP64500Q enables all functions and the device initiates the soft-start phase. The EN pin is a high-voltage pin and can be directly connected to VIN to automatically start up the device as VIN increases. An internal 1.5µA pull-up current source connected from the internal LDO-regulated VCC to the EN pin guarantees that if EN is left floating, the device still automatically enables once the voltage reaches the EN logic high threshold. The AP64500Q has a built-in 4ms soft-start time to prevent output voltage overshoot and inrush current. When the EN voltage falls below its logic low threshold (typical 1.09V, falling), the internal SS voltage discharges to ground and device operation disables.

The EN pin can also be used to program the undervoltage lockout thresholds. See Undervoltage Lockout (UVLO) section for more details.

Alternatively, a small ceramic capacitor can be added from EN to GND. When EN is not driven externally, this capacitor increases the time needed for the EN pin voltage to reach its logic high threshold, which delays the startup of the output voltage. This is useful when sequencing multiple power rails to minimize input inrush current. When the EN pin voltage starts from 0V, the amount of capacitance for a given delay time is approximated by:

$$C_d[nF] \approx 1.27 \cdot t_d[ms]$$

Eq. 1

Where:

- Cd is the time delay capacitance in nF
- td is the delay time in ms



#### 4 Electromagnetic Interference (EMI) Reduction with Ringing-Free Switching Node and Frequency Spread Spectrum (FSS)

In some applications, the system must meet EMI standards. In relation to high frequency radiation EMI noise, the switching node's (SW's) ringing amplitude is especially critical. To dampen high frequency radiated EMI noise, the AP64500Q device implements a proprietary, multi-level gate driver scheme that achieves a ringing-free switching node without sacrificing the switching node's rise and fall slew rates as well as the converter's power efficiency.

To further improve EMI reduction, the AP64500Q device also implements FSS with a switching frequency jitter of  $\pm 6\%$ . FSS reduces conducted and radiated interference at a particular frequency by spreading the switching noise over a wider frequency band and by not allowing emitted energy to stay in any one frequency for a significant period of time.

#### 5 Adjusting Undervoltage Lockout (UVLO)

Undervoltage lockout is implemented to prevent the IC from insufficient input voltages. The AP64500Q device has a UVLO comparator that monitors the input voltage and the internal bandgap reference. The AP64500Q disables if the input voltage falls below 3.1V. In this UVLO event, both the high-side and low-side power MOSFETs turn off.

Some applications may desire higher VIN UVLO threshold voltages than is provided by the default setup. A 4µA hysteresis pull-up current source on the EN pin along with an external resistive divider (R3 and R4) configures the VIN UVLO threshold voltages as shown in Figure 25.



Figure 25. Programming UVLO

The resistive divider resistor values are calculated by:

$$R3 = \frac{0.924 \cdot V_{ON} - V_{OFF}}{4.114 \mu A}$$
 Eq. 2

$$R4 = \frac{1.1 \cdot R3}{V_{OFF} - 1.09V + 5.5 \mu A \cdot R3}$$
 Eq. 3

Where:

- Von is the rising edge VIN voltage to enable the regulator and is greater than 3.7V
- VOFF is the falling edge VIN voltage to disable the regulator and is greater than 3.3V

#### 6 Output Overvoltage Protection (OVP)

The AP64500Q implements output OVP circuitry to minimize output voltage overshoots during decreasing load transients. The high-side power MOSFET turns off, and the low-side power MOSFET turns on when the output voltage exceeds its target by 10% to prevent the output voltage from continuing to increase. Once the output voltage decreases within 5% of its regulation, the low-side MOSFET turns off to exit OVP state.



### 7 Overcurrent Protection (OCP)

The AP64500Q has cycle-by-cycle peak current limit protection by sensing the current through the internal high-side power MOSFET, Q1. While Q1 is on, the internal sensing circuitry monitors its conduction current. Once the current through Q1 exceeds the peak current limit, Q1 immediately turns off. If Q1 consistently hits the peak current limit for 512 cycles, the buck converter enters hiccup mode and shuts down. After 8192 cycles of down time, the buck converter restarts powering up. Hiccup mode reduces the power dissipation in the overcurrent condition.

#### 8 Thermal Shutdown (TSD)

If the junction temperature of the device reaches the thermal shutdown limit of +160°C, the AP64500Q shuts down both its high-side and low-side power MOSFETs. When the junction temperature reduces to the required level (+135°C typical), the device initiates a normal power-up cycle with soft-start.

#### 9 Power Derating Characteristics

To prevent the regulator from exceeding the maximum recommended operating junction temperature, some thermal analysis is required. The regulator's temperature rise is given by:

$$T_{RISE} = PD \cdot (\theta_{|A|})$$
 Eq. 4

Where:

- PD is the power dissipated by the regulator
- θ<sub>JA</sub> is the thermal resistance from the junction of the die to the ambient temperature

The junction temperature, T<sub>J</sub>, is given by:

$$T_{\rm J}=T_{\rm A}+T_{\rm RISE}$$
 Eq. 5

Where:

• T<sub>A</sub> is the ambient temperature of the environment

For the SO-8EP package, the  $\theta_{JA}$  is 45°C/W. The actual junction temperature should not exceed the maximum recommended operating junction temperature of +150°C when considering the thermal design. Figure 26 shows a typical derating curve versus ambient temperature.



Figure 26. Output Current Derating Curve vs. Ambient Temperature, VIN = 12V, f<sub>SW</sub> = 500kHz



#### 10 Setting the Output Voltage

The AP64500Q has adjustable output voltages, starting from 0.8V, using an external resistive divider. An optional external capacitor, C4 in Figure 1, of 10pF to 220pF improves the transient response. The resistor values of the feedback network are selected based on a design trade-off between efficiency and output voltage accuracy. There is less current consumption in the feedback network for high resistor values, which improves efficiency at light loads. However, values too high cause the device to be more susceptible to noise affecting its output voltage accuracy. R1 can be determined by the following equation:

$$\mathbf{R1} = \mathbf{R2} \cdot \left(\frac{\mathbf{VOUT}}{\mathbf{0.8V}} - \mathbf{1}\right)$$
 Eq. 6

Table 1 shows a list of recommended component selections for common AP64500Q output voltages referencing Figure 1.

| Table 1. Recommended Components Selections, f <sub>SW</sub> = 500kHz |            |            |           |            |            |            |            |            |            |                          |
|----------------------------------------------------------------------|------------|------------|-----------|------------|------------|------------|------------|------------|------------|--------------------------|
|                                                                      | AP64500Q   |            |           |            |            |            |            |            |            |                          |
| Output Voltage<br>(V)                                                | R1<br>(kΩ) | R2<br>(kΩ) | L<br>(µH) | C1<br>(μF) | C2<br>(μF) | C3<br>(nF) | C4<br>(pF) | R5<br>(kΩ) | C5<br>(nF) | C6<br>(pF)<br>(Optional) |
| 1.2                                                                  | 4.99       | 10         | 1.5       | 2 × 10     | 3 × 22     | 100        | OPEN       | 3.74       | 2.7        | 180                      |
| 1.5                                                                  | 8.66       | 10         | 2.2       | 2 × 10     | 3 × 22     | 100        | OPEN       | 4.75       | 2.7        | 120                      |
| 1.8                                                                  | 12.40      | 10         | 2.2       | 2 × 10     | 3 × 22     | 100        | OPEN       | 5.62       | 2.7        | 120                      |
| 2.5                                                                  | 21.50      | 10         | 3.3       | 2 × 10     | 3 × 22     | 100        | OPEN       | 7.87       | 2.7        | 82                       |
| 3.3                                                                  | 31.60      | 10         | 3.3       | 2 × 10     | 3 × 22     | 100        | OPEN       | 10.50      | 2.7        | 56                       |
| 5.0                                                                  | 52.30      | 10         | 4.7       | 2 × 10     | 3 × 22     | 100        | OPEN       | 15.80      | 2.7        | 39                       |
| 12.0                                                                 | 140.00     | 10         | 10        | 2 × 10     | 3 × 22     | 100        | OPEN       | 37.40      | 2.7        | 15                       |

#### 11 Programming Switching Frequency

The switching frequency of the AP64500Q can be programmed through either of two modes, Resistor Timing or External Clock Synchronization.

In Resistor Timing mode, a resistor is placed between the RT/CLK pin to ground and sets the switching frequency over a wide range from 100kHz to 2.2MHz. The RT/CLK pin voltage is typically 0.5V. The RT/CLK pin cannot be left floating. The RT resistance required for a given switching frequency is calculated by:

$$RT[k\Omega] = \frac{100000}{f_{SW}[kHz]}$$
 Eq. 7

Where:

RT is the resistance in kΩ

• fsw is the switching frequency in kHz between 100kHz to 2.2MHz

FSS is enabled when programming the switching frequency through Resistor Timing mode.

In External Clock Synchronization mode, the switching frequency synchronizes to an external clock applied to the RT/CLK pin. The synchronization frequency range is also 100kHz to 2.2MHz, and the rising edge of SW synchronizes to the falling edge of the external clock at the RT/CLK pin with a typical 66ns delay. An internal PLL locks the internal switching frequency to that of the external clock signal. An external square wave clock signal supplied at the RT/CLK pin must have a logic high level greater than 3.5V, a logic low level less than 0.4V, and a pulse width of at least 80ns.

FSS is disabled when programming the switching frequency through External Clock Synchronization mode.



11 Programming Switching Frequency (continued)



Figure 27. Switching Between Resistor Timing and External Clock Synchronization Modes

In applications where both Resistor Timing and External Clock Synchronization modes are required, the device can be configured as shown in Figure 27. Before an external clock signal is available at the RT/CLK pin, the device operates in Resistor Timing mode. When an external clock is supplied to the RT/CLK pin, the device automatically transitions from Resistor Timing mode to External Clock Synchronization mode typically within 85µs. When the external clock signal is disconnected from the RT/CLK pin, the device's switching frequency returns to being programmed in Resistor Timing mode. When switching between Resistor Timing and External Clock Synchronization modes, it is recommended that the external clock signal is within ±25% of the frequency controlling the device in Resistor Timing mode to prevent large changes in switching frequency within the device.

#### 12 Inductor

Calculating the inductor value is a critical factor in designing a buck converter. For most designs, the following equation can be used to calculate the inductor value:

$$\mathbf{L} = \frac{\mathbf{VOUT} \cdot (\mathbf{VIN} - \mathbf{VOUT})}{\mathbf{VIN} \cdot \Delta \mathbf{I}_{L} \cdot \mathbf{f}_{sw}}$$
 Eq. 8

Where:

- $\Delta I_L$  is the inductor current ripple
- fsw is the buck converter switching frequency

For the AP64500Q, choose  $\Delta I_L$  to be 30% to 50% of the maximum load current of 5A.

The inductor peak current is calculated by:

$$I_{LPEAK} = I_{LOAD} + \frac{\Delta I_L}{2}$$
 Eq. 9

Peak current determines the required saturation current rating, which influences the size of the inductor. Saturating the inductor decreases the converter efficiency while increasing the temperatures of the inductor and the internal power MOSFETs. Therefore, choosing an inductor with the appropriate saturation current rating is important. For most applications, it is recommended to select an inductor of approximately  $1\mu$ H to  $10\mu$ H with a DC current rating of at least 35% higher than the maximum load current. For highest efficiency, the inductor's DC resistance should be less than  $10m\Omega$ . Use a larger inductance for improved efficiency under light load conditions.



#### 13 Input Capacitor

The input capacitor reduces both the surge current drawn from the input supply as well as the switching noise from the device. The input capacitor must sustain the ripple current produced during the on-time of Q1. It must have a low ESR to minimize power dissipation due to the RMS input current.

The RMS current rating of the input capacitor is a critical parameter and must be higher than the RMS input current. As a rule of thumb, select an input capacitor with an RMS current rating greater than half of the maximum load current.

Due to large dl/dt through the input capacitor, electrolytic or ceramic capacitors with low ESR should be used. If using a tantalum capacitor, it must be surge protected or else capacitor failure could occur. Using a ceramic capacitor of 20µF or greater is sufficient for most applications.

#### 14 Output Capacitor

The output capacitor keeps the output voltage ripple small, ensures feedback loop stability, and reduces both the overshoots and undershoots of the output voltage during load transients. During the first few microseconds of an increasing load transient, the converter recognizes the change from steady-state and enters 100% duty cycle to supply more current to the load. However, the inductor limits the change to increasing current depending on its inductance. Therefore, the output capacitor supplies the difference in current to the load during this time. Likewise, during the first few microseconds of a decreasing load transient, the converter recognizes the change from steady-state and sets the on-time to minimum to reduce the current supplied to the load. However, the inductor limits the change in decreasing current as well. Therefore, the output capacitor absorbs the excess current from the inductor during this time.

The effective output capacitance, COUT, requirements can be calculated from the equations below.

The ESR of the output capacitor dominates the output voltage ripple. The amount of ripple can be calculated by:

$$VOUT_{Ripple} = \Delta I_{L} \cdot \left( ESR + \frac{1}{8 \cdot f_{sw} \cdot COUT} \right)$$
 Eq. 10

Output capacitors with large capacitance and low ESR are the best option. For most applications, a total capacitance of  $3 \times 22\mu$ F using ceramic capacitors is sufficient. To meet the load transient requirements, the calculated COUT should satisfy the following inequality:

$$COUT > max \left( \frac{L \cdot I_{Trans}^{2}}{\Delta V_{Overshoot} \cdot VOUT}, \frac{L \cdot I_{Trans}^{2}}{\Delta V_{Undershoot} \cdot (VIN - VOUT)} \right)$$
Eq. 11

Where:

- ITrans is the load transient
- ΔV<sub>Overshoot</sub> is the maximum output overshoot voltage
- $\Delta V_{Undershoot}$  is the maximum output undershoot voltage

#### 15 Bootstrap Capacitor and Low-Dropout (LDO) Operation

To ensure proper operation, a ceramic capacitor must be connected between the BST and SW pins to supply the drive voltage for the high-side power MOSFET. A 100nF ceramic capacitor is sufficient. If the bootstrap capacitor voltage falls below 2.3V, the boot undervoltage protection circuit turns Q2 on for 300ns to refresh the bootstrap capacitor and raise its voltage back above 2.55V. The bootstrap capacitor threshold voltage is always maintained to ensure enough driving capability for Q1. This operation may arise during long periods of no switching such as in PFM with light load conditions. Another event that requires the refreshing of the bootstrap capacitor is when the input voltage drops close to the output voltage. Under this condition, the regulator enters low-dropout mode by holding Q1 on for multiple clock cycles. To prevent the bootstrap capacitor from discharging, Q2 is forced to refresh. The effective duty cycle is approximately 100% so that it acts as an LDO to maintain the output voltage regulation.



#### 16 External Loop Compensation Design

When the COMP pin is not connected to GND, the COMP pin is active for external loop compensation. The regulator uses a constant frequency, peak current mode control architecture to achieve a fast loop response. The inductor is not considered as a state variable since its peak current is constant. Thus, the system becomes a single-order system. For loop stabilization, it is simpler to design a Type II compensator for current mode control than it is to design a Type III compensator for voltage mode control. Peak current mode control has an inherent input voltage feed-forward function to achieve good line regulation. Figure 28 shows the small signal model of the synchronous buck regulator.



Figure 28. Small Signal Model of Buck Regulator

#### Where:

- T<sub>v</sub>(S) is the voltage loop
- T<sub>i</sub>(S) is the current loop
- K(S) is the voltage sense gain
- -Av(S) is the feedback compensation gain
- He(S) is the current sampling function
- Fm is the PWM comparator gain
- Vin is the DC input voltage
- D is the duty cycle
- Rc is the ESR of the output capacitor, COUT
- Ro is the output load resistance
- îin is the AC small-signal input current
- $\hat{i}_L$  is the AC small signal of the inductor current
- $\hat{v}_0$  is the AC small signal of output voltage



### 16 External Loop Compensation Design (continued)



Figure 29. Type II Compensator

Figure 29 shows a Type II compensator. Its transfer function is expressed in the following equation:

$$A_{v}(S) \cdot K(S) = \frac{gm \cdot R5}{S \cdot (C5 + C6) \cdot (R1 + R2)} \frac{\left(1 + \frac{s}{\omega_{z1}}\right) \left(1 + \frac{s}{\omega_{z2}}\right)}{\left(1 + \frac{s}{\omega_{p1}}\right) \left(1 + \frac{s}{\omega_{p2}}\right)}$$
Eq. 12

Where the poles and zeroes are:

$$\omega_{z1} = \frac{1}{R5 \cdot C5}$$
 Eq. 13

$$\omega_{z2} = \frac{1}{R1 \cdot C4}$$
 Eq. 14

$$\omega_{p1} = \frac{C5 + C6}{R5 \cdot C5 \cdot C6} \qquad \qquad \text{Eq. 15}$$

$$\omega_{p2} = \frac{R1 + R2}{R1 \cdot R2 \cdot C4}$$
 Eq. 16

The goal of loop compensation design is to achieve:

- High DC Gain
- Gain Margin less than -10dB
- Phase Margin greater than 45°
- Loop Bandwidth Crossover Frequency (fc) less than 10% of fsw



### 16 External Loop Compensation Design (continued)

The loop gain at the crossover frequency has unity gain. Therefore, the compensator resistance, R5, is determined by:

$$R5 = \frac{2\pi \cdot f_c \cdot VOUT \cdot C_0 \cdot R_T}{g_m \cdot V_{FB}} = 4.67 \times 10^3 [\frac{\Omega}{A}] \cdot f_c \cdot VOUT \cdot COUT$$
 Eq. 17

Where:

- g<sub>m</sub> is 0.15mS
- RT is 0.089V/A
- V<sub>FB</sub> is 0.8V
- fc is the desired crossover frequency

Be aware that most ceramic capacitors will degrade with voltage stress or temperature extremes. Refer to its datasheet and use its worst case capacitance value for calculations.

The compensation capacitors C5 and C6 are then equal to:

$$C5 = \frac{VOUT \cdot COUT}{IOUT \cdot R5}$$
 Eq. 18

$$C6 = max\left(\frac{R_{C} \cdot C_{0}}{R5}, \frac{1}{\pi \cdot f_{sw} \cdot R5}\right)$$
 Eq. 19

Where:

• IOUT is the output load current

The inclusion of C6 can increase gain margin and can decrease phase margin. In most cases, C6 is optional and may be omitted.

The zero,  $\omega_{z2}$ , is optional as it can increase both the phase margin and gain bandwidth and can decrease gain margin. If used, place this zero at around two to five times fc. Thus, C4 is in the approximate range of:

$$C4 = \left[\frac{1}{10\pi \cdot f_{C} \cdot R1}, \frac{1}{4\pi \cdot f_{C} \cdot R1}\right]$$
Eq. 20



#### 16 External Loop Compensation Design (continued)

The following is an example of how to choose component values for external loop compensation. Actual component values used in the application circuit may vary slightly from the calculated first-order approximation equations.

Let the following conditions be defined:

- VIN = 12V
- VOUT = 5V
- IOUT = 5A
- fsw = 500kHz
- f<sub>c</sub> = 15kHz
- R1 = 52.3kΩ
- R2 = 10kΩ
- L = 4.7μH
- $C2 = 3 \times 22\mu F$  (Effectively, COUT  $\approx 45\mu F$ )
- Rc ≈ 1mΩ



Figure 30. Example Circuit for Loop Compensation Calculations

The calculations of the main component values involved in the external loop compensation, R5 and C5, are required. If the optional C4 and C6 capacitors are used, their calculations are also required.



#### 16 External Loop Compensation Design (continued)

From Eq. 17, the value of R5 is calculated as:

$$\begin{split} R5 &= 4.67 x 10^3 [\frac{\Omega}{A}] \cdot f_c \cdot VOUT \cdot COUT \\ &= 4.67 x 10^3 [\frac{\Omega}{A}] \cdot 15 k Hz \cdot 5V \cdot 45 \mu F \\ &\approx 15.76 k \Omega \end{split}$$

Choose a standard resistor value for R5 close to its calculated value. For example, choose R5 to be  $15.8 k\Omega$ .

From Eq. 18, C5 is calculated as:

$$C5 = \frac{VOUT \cdot COUT}{IOUT \cdot R5} = \frac{5V \cdot 45\mu F}{5A \cdot 15.8k\Omega} \approx 2.8nF$$

Choose a standard capacitor value for C5 close to its calculated value. For example, choose C5 to be 2.7nF.

From Eq. 19, C6 is calculated as:

$$C6 = \max\left(\frac{R_{C} \cdot COUT}{R5}, \frac{1}{\pi \cdot f_{sw} \cdot R5}\right)$$
$$= \max\left(\frac{1m\Omega \cdot 45\mu F}{15.8k\Omega}, \frac{1}{\pi \cdot 500 \text{ kHz} \cdot 15.8 \text{ k}\Omega}\right)$$
$$\approx \max(2.8\text{ pF}, 40.3\text{ pF})$$
$$= 40.3\text{ pF}$$

C6 is optional. If used, choose a standard capacitor value for C6 close to its calculated value. For example, choose C6 to be 39pF.

From Eq. 20, the approximate range of C4 is calculated as:

$$C4 = \left[\frac{1}{10\pi \cdot f_{C} \cdot R1}, \frac{1}{4\pi \cdot f_{C} \cdot R1}\right]$$
$$= \left[\frac{1}{10\pi \cdot 15kHz \cdot 52.3k\Omega}, \frac{1}{4\pi \cdot 15kHz \cdot 52.3k\Omega}\right]$$
$$= [40.6pF, 101.4pF]$$

C4 is optional. If used, choose a standard capacitor value for C4 that is close to its calculated range. For example, choose C4 to be 100pF.







Figure 31. Example Circuit with Calculated Component Values for Loop Compensation

The first-order calculated loop response has the following characteristics:

- Bandwidth is around 13.2kHz
- Phase Margin is around 93.4°
- Gain Margin is around -25.3dB



Figure 32. Closed-Loop Bandwidth



Figure 33. Closed-Loop Phase Margin



## Layout

#### PCB Layout

- 1. The AP64500Q works at 5A load current so heat dissipation is a major concern in the layout of the PCB. 2oz copper for both the top and bottom layers is recommended.
- 2. Place the input capacitors as closely across VIN and GND as possible.
- 3. Place the inductor as close to SW as possible.
- 4. Place the output capacitors as close to GND as possible.
- 5. Place the feedback components as close to FB as possible.
- 6. If using four or more layers, use at least the 2<sup>nd</sup> and 3<sup>rd</sup> layers as GND to maximize thermal performance.
- 7. Add as many vias as possible around both the GND pin and under the GND plane for heat dissipation to all the GND layers.
- 8. Add as many vias as possible around both the VIN pin and under the VIN plane for heat dissipation to all the VIN layers.
- 9. See Figure 34 for more details.



Figure 34. Recommended PCB Layout



## **Ordering Information**



## **Marking Information**





## **Package Outline Dimensions**

Please see http://www.diodes.com/package-outlines.html for the latest version.



| SO-8EP               |      |      |      |  |  |  |  |
|----------------------|------|------|------|--|--|--|--|
| Dim                  | Min  | Max  | Тур  |  |  |  |  |
| Α                    | 1.40 | 1.50 | 1.45 |  |  |  |  |
| A1                   | 0.00 | 0.13 | -    |  |  |  |  |
| b                    | 0.30 | 0.50 | 0.40 |  |  |  |  |
| С                    | 0.15 | 0.25 | 0.20 |  |  |  |  |
| D                    | 4.85 | 4.95 | 4.90 |  |  |  |  |
| Е                    | 3.80 | 3.90 | 3.85 |  |  |  |  |
| E0                   | 3.85 | 3.95 | 3.90 |  |  |  |  |
| E1                   | 5.90 | 6.10 | 6.00 |  |  |  |  |
| е                    | -    | -    | 1.27 |  |  |  |  |
| F                    | 2.75 | 3.35 | 3.05 |  |  |  |  |
| н                    | 2.11 | 2.71 | 2.41 |  |  |  |  |
| L                    | 0.62 | 0.82 | 0.72 |  |  |  |  |
| N                    | -    | -    | 0.35 |  |  |  |  |
| Q                    | 0.60 | 0.70 | 0.65 |  |  |  |  |
| All Dimensions in mm |      |      |      |  |  |  |  |

## **Suggested Pad Layout**

Please see http://www.diodes.com/package-outlines.html for the latest version.



SO-8EP

| Dimensions | Value<br>(in mm) |
|------------|------------------|
| C          | 1.270            |
| Х          | 0.802            |
| X1         | 3.502            |
| X2         | 4.612            |
| Y          | 1.505            |
| Y1         | 2.613            |
| Y2         | 6.500            |

## **Mechanical Data**

- Moisture Sensitivity: Level 1 per J-STD-020
- Terminals: Finish Matte Tin Plated Leads, Solderable per MIL-STD-202, Method 208 3
- Weight: 0.078 grams (Approximate)



#### **IMPORTANT NOTICE**

1. DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.

3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.

4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.

5. Diodes' products are provided subject to Diodes' Standard Terms and Conditions of Sale (<u>https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/</u>) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.

7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.

8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.

9. This Notice may be periodically updated with the most recent version available at <a href="https://www.diodes.com/about/company/terms-and-conditions/important-notice">https://www.diodes.com/about/company/terms-and-conditions/important-notice</a>

The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. All other trademarks are the property of their respective owners. © 2024 Diodes Incorporated. All Rights Reserved.

#### www.diodes.com