# Micropower 5.0 V, 100 mA Low Dropout Linear Regulator

The CS8221 is a precision 5.0 V, 100 mA micropower voltage regulator with very low quiescent current (60  $\mu A$  typical at 100  $\mu A$  load). The 5.0 V output is accurate within  $\pm 2.0\%$  and supplies 100 mA of load current with a maximum dropout voltage of only 600 mV.

The regulator is protected against reverse battery, short circuit, overvoltage, and over temperature conditions. The device can withstand 74 V peak transients making it suitable for use in automotive environments. The CS8221 is pin for pin compatible with the LM2931.

### **Features**

- Low Quiescent Current (60 μA @ 100 μA Load)
- 5.0 V ±2.0% Output
- 100 mA Output Current Capability
- Internally Fused Leads in SO-8 Package
- Fault Protection
  - +74 V Peak Transient Voltage
  - -15 V Reverse Voltage
  - Short Circuit
  - Thermal Shutdown
- These are Pb-Free Devices



# ON Semiconductor®

http://onsemi.com



SO-8 DF SUFFIX CASE 751

D<sup>2</sup>PAK-3 DP SUFFIX CASE 418AB

# PIN CONNECTIONS AND MARKING INDIAGRAM







CS8221 = Specific Device Code A = Assembly Location

WL, L = Wafer Lot Y = Year WW, W = Work Week G or ■ = Pb-Free Package

### **ORDERING INFORMATION\***

| Device       | Package                           | Shipping <sup>†</sup> |
|--------------|-----------------------------------|-----------------------|
| CS8221YDFR8G | SO-8<br>(Pb-Free)                 | 2500/Tape & Reel      |
| CS8221YDP3G  | D <sup>2</sup> PAK-3<br>(Pb-Free) | 50 Units/Rail         |
| CS8221YDPR3G | D <sup>2</sup> PAK-3<br>(Pb-Free) | 750/Tape & Reel       |

<sup>\*</sup>Contact your local sales representative for TO-92 package option.

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.



Figure 1. Block Diagram

# **ABSOLUTE MAXIMUM RATINGS\***

| Rating                                                           |  | Unit |
|------------------------------------------------------------------|--|------|
| Junction Temperature Range, T <sub>J</sub>                       |  | °C   |
| Storage Temperature Range, T <sub>STORAGE</sub>                  |  | °C   |
| Power Dissipation                                                |  | -    |
| Peak Transient Voltage (60 V Load Dump @ V <sub>IN</sub> = 14 V) |  | V    |
| Input Operating Range                                            |  | V    |
| Output Current                                                   |  | -    |
| Electrostatic Discharge (Human Body Model)                       |  | kV   |
| Lead Temperature Soldering: Reflow (Note 1)                      |  | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

<sup>1. 60</sup> seconds maximum above 183°.

<sup>\*</sup>The maximum package power dissipation must be observed.

 $\textbf{ELECTRICAL CHARACTERISTICS} \quad (6.0 \le V_{IN} \le 26 \text{ V}, \ I_{OUT} = 1.0 \text{ mA}, \ -40 ^{\circ}\text{C} \le T_{J} \le 125 ^{\circ}\text{C unless otherwise noted.})$ 

| Characteristic                                        | Characteristic Test Conditions                                                                                                                                                                                                  |             | Тур             | Max              | Unit           |
|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------|------------------|----------------|
| Output Stage                                          |                                                                                                                                                                                                                                 |             |                 |                  |                |
| Output Voltage, V <sub>OUT</sub>                      | $\begin{array}{l} 9.0 \text{ V} < V_{IN} < 26 \text{ V},  100 \; \mu\text{A} \leq I_{OUT} \leq 100 \text{ mA} \\ 6.0 \text{ V} \leq V_{IN} \leq 26 \text{ V},  100 \; \mu\text{A} \leq I_{OUT} \leq 100 \text{ mA} \end{array}$ | 4.9<br>4.85 | 5.0<br>5.0      | 5.1<br>5.15      | <b>&gt;</b>    |
| Dropout Voltage (V <sub>IN</sub> - V <sub>OUT</sub> ) | I <sub>OUT</sub> = 100 mA<br>I <sub>OUT</sub> = 100 μA                                                                                                                                                                          | -           | 400<br>100      | 600<br>150       | mV<br>mV       |
| Load Regulation                                       | $V_{IN} = 14 \text{ V}, 100 \ \mu\text{A} \le I_{OUT} \le 100 \text{ mA},$                                                                                                                                                      | _           | 5.0             | 50               | mV             |
| Line Regulation                                       | 6.0 V < V < 26 V, I <sub>OUT</sub> = 1.0 mA                                                                                                                                                                                     | -           | 5.0             | 50               | mV             |
| Quiescent Current, (I <sub>Q</sub> )                  | $I_{OUT}$ = 100 $\mu$ A, $V_{IN}$ = 6.0 $V$<br>$I_{OUT}$ = 50 mA<br>$I_{OUT}$ = 100 mA                                                                                                                                          | -<br>-<br>- | 60<br>4.0<br>12 | 120<br>6.0<br>20 | μA<br>mA<br>mA |
| Ripple Rejection                                      | $7.0 \le V_{IN} \le 17 \text{ V}, I_{OUT} = 100 \text{ mA}, f = 120 \text{ Hz}$                                                                                                                                                 | 60          | 75              | -                | dB             |
| Current Limit                                         | -                                                                                                                                                                                                                               | 125         | 200             | -                | mA             |
| Short Circuit Output Current                          | V <sub>OUT</sub> = 0 V                                                                                                                                                                                                          | 40          | 125             | -                | μА             |
| Thermal Shutdown (Note 2)                             | -                                                                                                                                                                                                                               | 150         | 180             | -                | °C             |
| Overvoltage Shutdown                                  | lown V <sub>OUT</sub> ≤ 1.0 V                                                                                                                                                                                                   |             | 34              | 38               | V              |

<sup>2.</sup> This parameter is guaranteed by design, but not parametrically tested in production.

# PACKAGE LEAD DESCRIPTION

| PACKAGE LEAD # |                      |                  |                              |  |
|----------------|----------------------|------------------|------------------------------|--|
| SO-8           | D <sup>2</sup> PAK-3 | LEAD SYMBOL      | FUNCTION                     |  |
| 1              | 3                    | V <sub>OUT</sub> | 5.0 V, ±2.0%, 100 mA Output. |  |
| 2, 3, 6, 7     | 2                    | GND              | Ground.                      |  |
| 4              | -                    | NC               | No Connection.               |  |
| 5              | -                    | NC               | No Connection.               |  |
| 8              | 1                    | V <sub>IN</sub>  | Input Voltage.               |  |

# TYPICAL PERFORMANCE CHARACTERISTICS



Figure 2. CS8221 Output Stability

### CIRCUIT DESCRIPTION

### **VOLTAGE REFERENCE AND OUTPUT CIRCUITRY**

# **Output Stage Protection**

The output stage is protected against overvoltage, short circuit and thermal runaway conditions (Figure 3).



Figure 3. Typical Circuit Waveforms for Output Stage Protection

If the input voltage rises above 30 V, the output shuts down. This response protects the internal circuitry and enables the IC to survive unexpected voltage transients.

Should the junction temperature of the power device exceed 180°C (typ) the power transistor is turned off. Thermal shutdown is an effective means to prevent die overheating since the power transistor is the principle heat source in the IC.



\*C<sub>1</sub> is required if regulator is far from the power source filter.

Figure 4. Application and Test Diagram

# **APPLICATION NOTES**

### STABILITY CONSIDERATIONS

The output or compensation capacitor helps determine three main characteristics of a linear regulator: start-up delay, load transient response and loop stability.

The capacitor value and type should be based on cost, availability, size and temperature constraints. A tantalum or aluminum electrolytic capacitor is best, since a film or ceramic capacitor with almost zero ESR can cause instability. The aluminum electrolytic capacitor is the least expensive solution, but, if the circuit operates at low temperatures (-25°C to -40°C), both the value and ESR of the capacitor will vary considerably. The capacitor manufacturers data sheet usually provides this information.

The value for the output capacitor  $C_{OUT}$  shown in Figure 4 should work for most applications, however it is not necessarily the optimized solution.

To determine an acceptable value for  $C_{OUT}$  for a particular application, start with a tantalum capacitor of the recommended value and work towards a less expensive alternative part.

**Step 1:** Place the completed circuit with a tantalum capacitor of the recommended value in an environmental chamber at the lowest specified operating temperature and monitor the outputs with an oscilloscope. A decade box connected in series with the capacitor will simulate the higher ESR of an aluminum capacitor. Leave the decade box outside the chamber, the small resistance added by the longer leads is negligible.

**Step 2:** With the input voltage at its maximum value, increase the load current slowly from zero to full load while observing the output for any oscillations. If no oscillations are observed, the capacitor is large enough to ensure a stable design under steady state conditions.

**Step 3:** Increase the ESR of the capacitor from zero using the decade box and vary the load current until oscillations appear. Record the values of load current and ESR that cause the greatest oscillation. This represents the worst case load conditions for the regulator at low temperature.

**Step 4:** Maintain the worst case load conditions set in step 3 and vary the input voltage until the oscillations increase. This point represents the worst case input voltage conditions.

**Step 5:** If the capacitor is adequate, repeat steps 3 and 4 with the next smaller valued capacitor. A smaller capacitor will usually cost less and occupy less board space. If the output oscillates within the range of expected operating conditions, repeat steps 3 and 4 with the next larger standard capacitor value.

**Step 6:** Test the load transient response by switching in various loads at several frequencies to simulate its real working environment. Vary the ESR to reduce ringing.

**Step 7:** Increase the temperature to your highest operating temperature. Vary the load current as instructed in step 5 to test for any oscillations.

<sup>\*\*</sup>C2 is required for stability.

Once the minimum capacitor value with the maximum ESR is found, a safety factor should be added to allow for the tolerance of the capacitor and any variations in regulator performance. Most good quality aluminum electrolytic capacitors have a tolerance of  $\pm$  20% so the minimum value found should be increased by at least 50% to allow for this tolerance plus the variation which will occur at low temperatures. The ESR of the capacitor should be less than 50% of the maximum allowable ESR found in step 3 above.

# CALCULATING POWER DISSIPATION IN A SINGLE OUTPUT LINEAR REGULATOR

The maximum power dissipation for a single output regulator (Figure 5) is:

$$PD(max) = [VIN(max) - VOUT(min)]IOUT(max) + VIN(max)IQ$$
 (1) where:

V<sub>IN(max)</sub> is the maximum input voltage,

V<sub>OUT(min)</sub> is the minimum output voltage,

I<sub>OUT(max)</sub> is the maximum output current for the application, and

 $I_Q$  is the quiescent current the regulator consumes at  $I_{OUT(max)}$ .

Once the value of  $P_{D(max)}$  is known, the maximum permissible value of  $R_{OJA}$  can be calculated:

$$R_{\Theta}JA = \frac{150\cancel{C} - T_A}{PD}$$
 (2)

The value of  $R_{\Theta JA}$  can then be compared with those in the package section of the data sheet. Those packages with  $R_{\Theta JA}$ 's less than the calculated value in equation 2 will keep the die temperature below  $150^{\circ}C.$ 

In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heatsink will be required.



Figure 5. Single Output Regulator With Key Performance Parameters Labeled

#### **HEAT SINKS**

A heat sink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air.

Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of  $R_{\Theta IA}$ .

$$R_{\Theta}JA = R_{\Theta}JC + R_{\Theta}CS + R_{\Theta}SA \tag{3}$$

where:

 $R_{\Theta JC}$  = the junction-to-case thermal resistance,

 $R_{\Theta CS}$  = the case-to-heatsink thermal resistance, and

 $R_{\Theta SA}$  = the heatsink-to-ambient thermal resistance.

 $R_{\Theta JC}$  appears in the package section of the data sheet. Like  $R_{\Theta JA}$ , it too is a function of package type.  $R_{\Theta CS}$  and  $R_{\Theta SA}$  are functions of the package type, heatsink and the interface between them. These values appear in heat sink data sheets of heat sink manufacturers.



| DOCUMENT NUMBER: | 98AON14121D               | Electronic versions are uncontrolled exc                                                      |          |  |
|------------------|---------------------------|-----------------------------------------------------------------------------------------------|----------|--|
| STATUS:          | ON SEMICONDUCTOR STANDARD | accessed directly from the Document Repository. F versions are uncontrolled except when stamp |          |  |
| NEW STANDARD:    |                           | "CONTROLLED COPY" in red.                                                                     |          |  |
| DESCRIPTION:     | D <sup>2</sup> PAK-3      | PAG                                                                                           | E 1 OF 2 |  |



DOCUMENT NUMBER: 98AON14121D

PAGE 2 OF 2

| ISSUE | REVISION                                                                                                              | DATE        |
|-------|-----------------------------------------------------------------------------------------------------------------------|-------------|
| 0     | RELEASED FOR PRODUCTION. REQ. BY J. KEISER                                                                            | 18 DEC 2003 |
| Α     | CHANGES RELATED TO CARSEM TO SEREMBAN TRANSFER. REDREW TO JEDEC STANDARDS. ADDED SOLDER FOOTPRINT. REQ. BY B. FONTES. | 16 SEP 2009 |
|       |                                                                                                                       |             |
|       |                                                                                                                       |             |
|       |                                                                                                                       |             |
|       |                                                                                                                       | 0.          |
|       |                                                                                                                       | VO.         |
|       |                                                                                                                       | )           |
|       |                                                                                                                       | 200         |
|       |                                                                                                                       |             |
|       | So till till                                                                                                          |             |
|       | 00, 61, 01                                                                                                            |             |
|       |                                                                                                                       |             |
|       | CV IP OP                                                                                                              |             |
|       | 27,10,14                                                                                                              |             |
|       |                                                                                                                       |             |
|       |                                                                                                                       |             |
|       |                                                                                                                       |             |
|       | G 29°                                                                                                                 |             |
|       |                                                                                                                       |             |
|       |                                                                                                                       |             |

ON Semiconductor and a registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.





# SOIC-8 NB CASE 751-07 **ISSUE AK**

**DATE 16 FEB 2011** 



XS

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIMETERS |      | INCHES    |       |  |
|-----|-------------|------|-----------|-------|--|
| DIM | MIN         | MAX  | MIN       | MAX   |  |
| Α   | 4.80        | 5.00 | 0.189     | 0.197 |  |
| В   | 3.80        | 4.00 | 0.150     | 0.157 |  |
| C   | 1.35        | 1.75 | 0.053     | 0.069 |  |
| D   | 0.33        | 0.51 | 0.013     | 0.020 |  |
| G   | 1.27 BSC    |      | 0.050 BSC |       |  |
| Н   | 0.10        | 0.25 | 0.004     | 0.010 |  |
| J   | 0.19        | 0.25 | 0.007     | 0.010 |  |
| K   | 0.40        | 1.27 | 0.016     | 0.050 |  |
| M   | 0 °         | 8 °  | 0 °       | 8 °   |  |
| N   | 0.25        | 0.50 | 0.010     | 0.020 |  |
| S   | 5.80        | 6.20 | 0.228     | 0.244 |  |

# **SOLDERING FOOTPRINT\***

0.25 (0.010) M Z Y S



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location = Wafer Lot = Year = Work Week W

= Pb-Free Package

XXXXXX XXXXXX AYWW AYWW H  $\mathbb{H}$ Discrete **Discrete** (Pb-Free)

XXXXXX = Specific Device Code = Assembly Location Α ww = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED ( |             |
|------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                | PAGE 1 OF 2 |

onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

# SOIC-8 NB CASE 751-07 ISSUE AK

# **DATE 16 FEB 2011**

| STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE 8. EMITTER                                                                 | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1               | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1                            | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE 8. COMMON CATHODE                                                                            |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE                                                                               | 7. BASE, #1 8. EMITTER, #1  STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE                                        | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd                    | STYLE 8:<br>PIN 1. COLLECTOR, DIE #1<br>2. BASE, #1<br>3. BASE. #2                                                                                                       |
| STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND                                                              | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1                                               | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                  |
| STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                              | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN                                                     | STYLE 15:  PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON              | STYLE 16:  PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 |
| STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC                                                                                          | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE                                                                 | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1                                             | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                    |
| 5. RXE 6. VEE 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6            | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE                                       |
| STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT                                                                                         | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC                                                                    | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN                                                            | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V MON 6. VBULK 7. VBULK 8. VIN                                                                         |
| STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1                        | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1                           |                                                                                                                                                     |                                                                                                                                                                          |

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                     | PAGE 2 OF 2 |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales