# Synchronous Buck and Buck-Boost LED Driver/DC-DC Converter #### **General Description** The MAX25610A/MAX25610B are fully synchronous LED drivers that provide constant output current to drive high-power LEDs. The MAX25610A/MAX25610B integrate two $60m\Omega$ power MOSFETs for synchronous operation, minimizing external components. Flexible configuration supports buck, inverting buck-boost, and boost conversion. The devices incorporate current-mode control that provides fast transient response and eases loop stabilization. The MAX25610A/MAX25610B include cycle by cycle current limiting, output overvoltage protection (OVP), open-string protection, output short-circuit protection (SCP), and thermal shutdown. In LED driver applications, the MAX25610A/MAX25610B provide analog dimming of the LED current through the REFI pin, and PWM dimming through the PWMDIM pin. Switching is enabled when PWMDIM is high, and disabled with both MOSFETs off when PWMDIM is low. Analog programming of the PWMDIM pin enables the built-in digital dimming function, with dimming frequency selected by the PWMFRQ pin. The MAX25610A/MAX25610B include two 5V regulators. A regulated 5V between $V_{CC}$ and AGND is used for IC bias, REFI and PWMFRQ programming. Another low current regulated 5V between $V_{EE}$ and INN is used for analog PWMDIM and FLT pullup. Both PWMDIM and FLT reference INN for easy system interface. Switching frequency is internally set at 400kHz for the MAX25610A and 2.2MHz for the MAX25610B. The devices have built-in spread spectrum to reduce EMI noise. External and internal current sense are supported, with $\pm 3\%$ and $\pm 6\%$ respective LED current accuracy. The MAX25610A/MAX25610B are well-suited for automotive applications requiring high voltage input and can withstand load dump events up to 40V. The devices can also be used as a DC-DC converter using the FB input as feedback for the output voltage divider. The MAX25610A/MAX25610B are available in thermally enhanced 16-pin TSSOP-EP and 16-pin TQFN packages. They are specified to operate over the -40°C to +125°C automotive temperature range. ### **Applications** - Automotive Lighting Applications - Industrial Lighting Applications #### **Benefits and Features** - Automotive Ready: AEC-Q100 Qualified - Integration Minimizes BOM to Save Space and Cost - Wide input Voltage Range from 5V to 36V in Buck-Boost LED Driver Applications - 2.2MHz Switching Frequency Option Reduces Inductor Size - · Internal Current-Sense Option Reduces Cost - Integrated High and Low-Side Switching MOSFETs - PWM Dimming with an Analog Control Voltage Minimizes Additional Components for Dimming - Wide Dimming Ratio Allows High Contrast Ratio - · Analog and PWM Dimming - Multi-Topology Architecture Provides Flexibility - Buck LED Driver for 1-to-2 LEDs When Operating of Automotive Battery Applications - Inverting Buck-Boost LED Driver for 3-to-5 LEDs When Operating from Automotive Battery Applications - Protection Features and Wide Temperature Range Increase System Reliability - -40°C to +125°C Operating Temperature Range - Short-Circuit, Overvoltage, and Thermal Protection - FLT Flag for Fault Indication Ordering Information appears at end of data sheet. ## **Simplified Application Circuit** ## Synchronous Buck and Buck-Boost LED Driver/DC-DC Converter #### **Absolute Maximum Ratings** | INP to PGND | 0.3V to +40V | FLT to INN0.3V to +6.0V | |---------------------------------|--------------------------------|--------------------------------------------------------------| | INP to LX | 0.3V to +40V | Short-Circuit Between V <sub>CC</sub> and AGNDContinuous | | LX to PGND | 0.3V to +40V | Continuous Power Dissipation (Multilayer Board) TSSOP-EP | | V <sub>CC</sub> to AGND | 0.3V to +6.0V | (T <sub>A</sub> = +70°C, derate 26.1mW/°C above +70°C)2088mW | | BST to LX | 0.3V to +6.0V | Continuous Power Dissipation (Multilayer Board) TQFN-EP | | INP to INN | 0.3V to +40V | (T <sub>A</sub> = +70°C, derate 33.3mW/°C above +70°C)2667mW | | PGND to AGND | 0.3V to +0.3V | Operating Temperature Range40°C to +125°C | | PWMFRQ, OUT to AGND | 0.3V to V <sub>CC</sub> + 0.3V | Junction Temperature+150°C | | REFI, COMP to AGND | 0.3V to V <sub>CC</sub> + 0.3V | Storage Temperature Range40°C to +150°C | | FB to AGND | 0.3V to +16V | Soldering Temperature (reflow)+260°C | | INN to AGND | 0.3V to +24V | LX Continuous RMS Current (per pin)1.5A | | V <sub>EE</sub> , PWMDIM to INN | 0.3V to +6.0V | INP, PGND Continuous RMS Current2.5A | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **Package Information** #### **TSSOP** | U16E+3C | |----------------| | <u>21-0108</u> | | 90-0120 | | | | 47°C/W | | 3°C/W | | | | 38.3°C/W | | 3°C/W | | | #### **TQFN** | PACKAGE CODE | T1655Y+3C | |--------------------------------------------------------|-----------| | Outline Number | 21-100279 | | Land Pattern Number | 90-0072 | | Thermal Resistance, Single-Layer Board: | | | Junction-to-Ambient (θ <sub>JA</sub> ) | 48°C/W | | Junction-to-Case Thermal Resistance (θ <sub>JC</sub> ) | 2°C/W | | Thermal Resistance, Four-Layer Board: | | | Junction-to-Ambient (θ <sub>JA</sub> ) | 30°C/W | | Junction-to-Case Thermal Resistance (θ <sub>JC</sub> ) | 2°C/W | | | | For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>. #### **Electrical Characteristics** (INP = 12V, INN = AGND = PGND, PWMDIM = INN, Limits are 100% tested at $T_A$ = 25°C and $T_A$ = 125°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization from $T_A$ = -40°C to $T_A$ = 125°C.) | PARAMETER | SYMBOL | CON | DITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------|-----------------------|---------------------------------------------|-----------------------------------------------------------------------------------|------|------|-------|-------| | INPUT SUPPLY | | | - | | | | | | | | t < 1s | | | | 40 | | | Input Supply Voltage Dange | V | Buck-boost | External digital mode PWM dimming | 5 | | 36 | V | | Input Supply Voltage Range | V <sub>INP</sub> | PWMDIM = VEE | Internal analog mode PWM dimming | 7.5 | | 36 | | | | | Buck configuration | | 8.3 | | 36 | | | Outcoment Comment | | PWMDIM = INN<br>V <sub>INP</sub> = 12V | | | 4 | 6 | A | | Quiescent Current | INQ | PWMDIM = INN<br>V <sub>INP</sub> = 36V | | | 5 | 7 | mA | | | | D. alamada | Rising threshold | 7.5 | 8 | 8.3 | | | LIV/Lashavit | | Buck mode | Falling threshold | 7.25 | 7.75 | 8.25 | ] ,, | | UV Lockout | | Describing of the state | Rising threshold | 4.2 | 4.45 | 5 | V | | | | Buck-boost mode | Falling threshold | 4.1 | 4.35 | 4.6 | 1 | | Switching Current | Isw | MAX25610A | PWMDIM = V <sub>EE</sub><br>V <sub>INP</sub> = 12V | | 12 | 20 | | | | | MAX25610B | PWMDIM = V <sub>EE</sub><br>V <sub>INP</sub> = 12V | | 35 | | mA | | | | MAX25610A | PWMDIM = V <sub>EE</sub><br>V <sub>INP</sub> = 33V | | 20 | | | | V <sub>CC</sub> REGULATOR | 1 | | | | | | | | Output Voltage | V <sub>CC</sub> | 5.5V < V <sub>INP</sub> < 32V, | I <sub>VCC</sub> = 0mA–20mA | 4.89 | 5.00 | 5.1 | V | | Dropout Voltage | V <sub>CC_DROP</sub> | V <sub>INP</sub> = 5V, I <sub>VCC</sub> = 2 | 20mA | | 0.2 | 0.35 | V | | Short-Circuit Current Limit | I <sub>VCC_SC</sub> | V <sub>CC</sub> shorted to AGI | ND | 15 | 40 | 100 | mA | | V <sub>CC</sub> Current Limit | _ | V <sub>CC</sub> = 4.8V | | 30 | 100 | 200 | mA | | V <sub>EE</sub> REGULATOR | | | | | | | | | Output Voltage | V <sub>EE</sub> | 5.5V < V <sub>INP</sub> < 33V, | I <sub>VEE</sub> = 2mA | 4.7 | 5.00 | 5.3 | V | | Dropout Voltage | V <sub>EE_DROP</sub> | V <sub>INP</sub> = 5V, I <sub>VEE</sub> = 3 | mA | | 0.1 | 0.35 | V | | V <sub>EE</sub> UVLO Rising | V <sub>EE_UVLOR</sub> | INP rising | | 4.1 | 4.4 | 4.6 | V | | V <sub>EE</sub> UVLO Falling | V <sub>EE_UVLOF</sub> | INP Falling | | 4.0 | 4.25 | 4.5 | V | | Short-Circuit Current Limit | I <sub>VEE_SC</sub> | V <sub>EE</sub> shorted to INN | | 10 | 26 | 60 | mA | | INTERNAL MOSFETS | | | | | | | | | High-Side MOSFET RDS <sub>ON</sub> | R <sub>ON_HS</sub> | I <sub>LX</sub> = 1A (0.5A per | LX pin) (Note 1) | | 0.06 | 0.130 | Ω | | Low-Side MOSFET RDSON | R <sub>ON_LS</sub> | I <sub>LX</sub> = 1A (0.5A per | I <sub>LX</sub> = 1A (0.5A per LX pin) (Note 1) | | 0.06 | 0.130 | Ω | | High-Side MOSFET Current<br>Limit Threshold | _ | (Note 2) | | | 4.25 | 4.84 | А | | LX Leakage | I <sub>LX,LEAK</sub> | PWMDIM = INN | V <sub>INP</sub> = 40V,<br>V <sub>LX</sub> = 0V or 40V,<br>T <sub>A</sub> = +25°C | -5.0 | | +5.0 | μΑ | ## **Electrical Characteristics (continued)** (INP = 12V, INN = AGND = PGND, PWMDIM = INN, Limits are 100% tested at $T_A$ = 25°C and $T_A$ = 125°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization from $T_A$ = -40°C to $T_A$ = 125°C.) | PARAMETER | SYMBOL | CONI | DITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------|-----------------------|-------------------------------------------------------------------|---------------------------------------------------------------|--------|------|--------|-------| | INTERNAL OSCILLATOR | 1 | l | | | | | | | 0 "1" 5 | | D:11 | MAX25610A | 370 | 400 | 430 | kHz | | Switching Frequency | fsw | Dithering off | MAX25610B | 2 | 2.18 | 2.36 | MHz | | Minimum On Time | 1 | MAX25610A only | | | 100 | | | | Minimum On-Time | ton_min | MAX25610B only | | | 56 | 85 | ns | | Maximum Duty Cycle | D <sub>MAX</sub> | MAX25610A only | MAX25610A only | | 91 | 94 | % | | Frequency Dither | | | | | +6 | | % | | OVERVOLTAGE | | | | | | | | | Overvoltage Threshold Rising | INP <sub>STOP</sub> | Buck-boost mode | INP rising | 33 | 34.5 | 36 | V | | Overvoltage Threshold Falling | INP <sub>START</sub> | Buck-boost mode | INP falling | 32 | 33.3 | 34.5 | V | | PWM DIMMING (PWMDIM) | • | | | | | | | | | | Set with external RO | • | | | | | | Ramp Frequency | | $f_{DIM} = \frac{3.3}{R_{PWMFR0}}$ | $\frac{3 \times 10^{-3}}{2 \times C_{PWMFRQ}}$ | 200 | | 1000 | Hz | | PWM Frequency Accuracy | | Ideal external resist | or and capacitor | -10 | | +10 | % | | DIM Comparator Offset<br>Voltage | V <sub>DIMOFS</sub> | Voltages referred to | INN | | 0.2 | | V | | DIM Comparator for 100%<br>Duty Cycle | | | | 3.3 | | | V | | DIAMA Durk Curala A acumani | | V <sub>PWMDIM</sub> - V <sub>INN</sub> = 0.9V | | 23.5 | 25 | 26.5 | 0/ | | PWM Duty Cycle Accuracy | | V <sub>PWMDIM</sub> - V <sub>INN</sub> = | 2.3V | 72 | 75 | 78 | % | | PWMDIM Logic-Level Low | V <sub>PWMDIM_H</sub> | | | | | 0.4 | V | | PWMDIM Logic-Level High | V <sub>PWMDIM_L</sub> | | | 2.0 | | | V | | ANALOG DIMMING (REFI)/I | NTERNAL SEN | SE | | | | | | | | | Buck mode 8.5V<br>< V <sub>INP</sub> - V <sub>PGND</sub><br>< 33V | R <sub>REFI</sub> = 4.59kΩ<br>(Note 3) (Note 4) | 2.75 | 2.85 | 2.95 | | | Current Regulation | | Buck mode 8.5V | $R_{REFI}$ = 8.76kΩ (Note 3) | 1.4325 | 1.5 | 1.5675 | | | | | < V <sub>INP</sub> - V <sub>PGND</sub> < 33V | $R_{REFI}$ = 21.8kΩ,<br>$T_{J}$ = 0°C to +125°C<br>(Note 3) | 0.564 | 0.6 | 0.636 | А | | | | Buck mode 8.5V<br>< V <sub>INP</sub> - V <sub>PGND</sub><br>< 33V | $R_{REFI}$ = 21.8kΩ,<br>$T_{J}$ = -40°C to +125°C<br>(Note 3) | 0.550 | 0.6 | 0.650 | | ## Synchronous Buck and Buck-Boost LED Driver/DC-DC Converter ## **Electrical Characteristics (continued)** (INP = 12V, INN = AGND = PGND, PWMDIM = INN, Limits are 100% tested at $T_A$ = 25°C and $T_A$ = 125°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization from $T_A$ = -40°C to $T_A$ = 125°C.) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------------------------------------|-----------------------|------------------------------------|--------------------------------------------------------------------------------|-------|-------|-------|-------| | ANALOG DIMMING (REFI)/E | XTERNAL SE | NSE | | | | | | | Current-Sense Regulation Voltage (External Sense | | FB connected to external sense | V <sub>REFI</sub> = 0.4V, 8.5V <<br>V <sub>INP</sub> - V <sub>PGND</sub> < 31V | 28.1 | 30 | 31.8 | mV | | Resistor) | | resistor to AGND | V <sub>REFI</sub> = 1.2V, 8.5V <<br>V <sub>INP</sub> - V <sub>PGND</sub> < 31V | 0.147 | 0.15 | 0.153 | V | | Input Bias Current | REFIIN | $V_{REFI} = 0V \text{ to } V_{CC}$ | | | 20 | | nA | | REFI Zero-Voltage<br>Threshold | REFIZC | Rising threshold | | 0.165 | 0.18 | 0.195 | V | | REFI Clamp Voltage | REFICL | | | 1.273 | 1.3 | 1.328 | V | | CONTROL LOOP | | | | | | | | | Error Amplifier Transconductance | 9м | | | 1.2 | 1.8 | 2.4 | mS | | Slope Compensation | SlopeC | Buck mode, MAX25 | 5610A | 0.142 | 0.163 | 0.175 | V/µs | | OUT PIN | | | | | | | | | Short Threshold | SHRT <sub>R</sub> | OUT rising | | 140 | 170 | 200 | \/ | | Short Threshold | SHRT <sub>F</sub> | OUT falling | | 120 | 150 | 180 | mV | | Overvoltage Threehold | OVR | OUT rising | | 2.85 | 3 | 3.15 | V | | Overvoltage Threshold | OV <sub>F</sub> | OUT falling | | 2.75 | 2.9 | 3.05 | V | | OUT Leakage | OUT <sub>LKG</sub> | | | | | 100 | nA | | FAULT FLAG | | | | | | | | | Output Voltage Low | V <sub>OL_FLT</sub> | Referred to INN | I <sub>LOAD</sub> = 5mA | | | 200 | mV | | Fault Leakage Current | FLT <sub>LKG</sub> | Referred to INN | V <sub>FLT</sub> = 5V | | | 1 | μA | | Thermal Shutdown Threshold | T <sub>SHUTDOWN</sub> | Temperature rising | | | 165 | | °C | | Thermal Shutdown Hysteresis | T <sub>HYS</sub> | | | | 10 | | °C | Note 1: Bondwires are not tested in production. Estimated maximum bondwire resistance is 20mΩ. Note 2: Extrapolated from ATE measurements at 1.9A and 0.5A. Note 3: DC accuracy measured on ATE. Note 4: Extrapolated from ATE measurements at 1A and 0.6A. #### **Typical Operating Characteristics** ( $V_{INP}$ = 13.5V, PWMDIM = $V_{EE}$ , $T_A$ = +25°C, unless otherwise noted.) ## **Typical Operating Characteristics (continued)** $(V_{INP} = 13.5V, PWMDIM = V_{EE}, T_A = +25^{\circ}C, unless otherwise noted.)$ ## **Pin Configurations** # Synchronous Buck and Buck-Boost LED Driver/DC-DC Converter ## **Pin Description** | PIN | | NAME | FUNCTION | REF | |-------|------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | TSSOP | TQFN | NAME | FUNCTION | | | 1 | 15 | AGND | Analog Ground. Connect control loop compensation and other small-signal components to this ground. Connect to PGND at a single point. | | | 2 | 16 | V <sub>CC</sub> | Main 5V Internal LDO. Bypass this pin to AGND with a minimum $0.1\mu F$ ceramic capacitor. Bypass this pin to PGND with a minimum $1\mu F$ ceramic capacitor. | | | 3 | 1 | PGND | Power Ground Reference Node. PGND is connected internally to the source terminal of internal low-side power MOSFET. | | | 4 | 2 | INP | Input Positive Supply. INP is internally connected to the drain terminal of high-<br>side power FET. Bypass this pin to PGND with a ceramic capacitor close to<br>the pin. | | | 5, 6 | 3, 4 | LX | Switching Node. Connect the output inductor to these pins with wide traces. Place the inductor as close as possible to the pins. | | | 7 | 5 | BST | High-Side Power Supply for High-Side Gate Drive. Place a 0.1µF ceramic capacitor from this pin to LX. | | | 8 | 6 | FLT | Active-Low, Open-Drain Fault Indicator Output. Connect through an external pullup resistor to an external supply with the desired level. This pin can be left open if it is not used. See the [[Fault Handling]] section for more information. | | | 9 | 7 | V <sub>EE</sub> | Auxiliary 5V Regulator. Bypass this pin to INN with a minimum 1µF ceramic capacitor. | | | 10 | 8 | INN | Ground Side of Input Supply. Connect this pin to PGND when used as a buck converter. | | | 11 | 9 | PWMDIM | Dimming Control Input. Connect PWMDIM to an external PWM signal for PWM dimming. For analog voltage-controlled PWM dimming, connect PWMDIM to a resistive voltage-divider from $V_{EE}$ to INN. The duty cycle is given by $D = \frac{\left(V_{PWMDIM} - 0.205\right)}{2.8}$ . Connect PWMDIM to INN to turn off the LEDs. Connect PWMDIM to $V_{EE}$ for 100% duty cycle. | | | 12 | 10 | PWMFRQ | Frequency Programming for PWM Dimming Function. Connect PWMFRQ to the junction of an RC from $V_{CC}$ to AGND. Dimming frequency is given by $f_{DIM} = \frac{3.33 \times 10^{-3}}{R_{PWMFRQ} \times C_{PWMFRQ}} \ . \ Do \ not \ connect \ any \ other \ component \ or \ device to this pin.$ | Vcc | # Synchronous Buck and Buck-Boost LED Driver/DC-DC Converter ## **Pin Description (continued)** | Р | IN | N NAME FUNCTION | | | |-------|------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | TSSOP | TQFN | NAME | FUNCTION | SUPPLY | | 13 | 11 | COMP | Compensation Network Connection. For proper compensation, connect a suitable RC network from COMP to AGND and a capacitor from COMP to AGND. | | | 14 | 12 | OUT | Overvoltage Sense. Connect OUT to a resistor divider from LED+ to AGND. The typical overvoltage threshold is 3V. | | | 15 | 13 | FB | LED Current-Sense Input. Connect FB to external LED current-sense resistor for external sense of LED current. Connect FB to $V_{CC}$ through a $100k\Omega$ resistor to enable internal current-sense regulation. | | | 16 | 14 | REFI | Analog Dimming Control Input. In external current-sense mode, the voltage at REFI sets the LED current level when $V_{REFI} < 1.25V$ . This voltage reference can be set using a resistive divider from the $V_{CC}$ output. For $V_{REFI} > 1.25V$ an internal reference sets the LED current. The LED current with external current sense is given by $I_{LED} = \frac{\left(V_{REFI} - 0.2\right)}{6.67R_{LED}}$ . In internal current-sense mode, a resistor connected between REFI and AGND sets the current regulation. The LED current is given by $I_{LED} = \frac{13125}{R_{REFI}}$ . | | ## **Functional Diagrams** ## Synchronous Buck and Buck-Boost LED Driver/DC-DC Converter #### **Detailed Description** The MAX25610A/MAX25610B are fully synchronous LED drivers that provide constant output current to drive highpower LEDs. The MAX25610A/MAX25610B integrate two $60m\Omega$ power MOSFETs for synchronous operation, minimizing external components. Flexible configuration supports buck, inverting buck-boost and boost conversion. The device incorporates current-mode control that provides fast transient response and eases loop stabilization. The MAX25610A/MAX25610B include cycle by cycle current limiting, output overvoltage protection (OVP), open-string protection, output short-circuit protection (SCP), and thermal shutdown. In LED driver applications, the MAX25610A/MAX25610B provide analog dimming of the LED current through the REFI pin and PWM dimming through the PWMDIM pin. Switching is enabled when PWMDIM is high and disabled with both MOSFETs off when PWMDIM is low. Analog programming of the PWMDIM pin enables the built-in digital dimming function, with dimming frequency selected by the PWMFRQ pin. The MAX25610A/MAX25610B include two 5V regulators. A regulated 5V between $V_{CC}$ and AGND is used for IC bias, as well as REFI and PWMFRQ programming. Another low current regulated 5V between $V_{EE}$ and INN is used for analog PWMDIM and $\overline{FLT}$ pullup. Both PWMDIM and $\overline{FLT}$ reference INN for easy system interface. Switching frequency is internally set at 400kHz for the MAX25610A and 2.2MHz for the MAX25610B. The devices have built-in spread spectrum to reduce EMI noise. External and internal current sense are supported, with $\pm 3\%$ and $\pm 6\%$ respective LED current accuracy. The MAX25610A/MAX25610B are well-suited for automotive applications that require high-voltage input and can withstand load dump events up to 40V. The devices can also be used as DC-DC converters using the FB input as feedback for the output voltage divider. The MAX25610A/MAX25610B are available in thermally enhanced 16-pin TSSOP-EP and 16-pin TQFN packages. They are specified to operate over the -40°C to +125°C automotive temperature range. #### **Functional Operation** The MAX25160A/MAX25610B are fully synchronous, monolithic, constant frequency peak current-mode DC-DC LED drivers. These devices support both internal and external current sensing of the LED current. Upon power-up, the device detects the voltage level of the FB pin to determine the current sense configuration. External LED current sensing is configured by connecting the FB pin to an external sense resistor in series with LED string. The devices regulate the current to the programmed voltage at the REFI pin. Internal LED current sensing is selected by connecting the FB pin to $V_{CC}$ through a $100 k\Omega$ resistor. The devices use an integrated current sense of the low-side power FET and regulate that current to the programmed current at the REFI pin. The fixed-frequency oscillator turns on the internal highside power FET at the beginning of each clock cycle. Current in the inductor then increases until the internal PWM comparator trips and turns off the high-side power FET. When the high-side power FET turns off, the synchronous low-side power FET turns on until the next clock cycle begins. In external LED current sensing, the FB voltage is amplified by a factor of 6.67 and fed to the inverting input of a transconductance amplifier, while the REFI voltage is fed to the noninverting input. In internal current sensing, the transconductance amplifier compares the current programmed at REFI against the current sensed across the low-side power FET. In both cases, the error signal at the inputs of the transconductance amplifier generate a proportional current out the COMP pin. COMP is externally compensated by a resistor and capacitor network. The compensated COMP voltage is fed to the noninverting input of a PWM comparator. The inverting input of the PWM comparator is a signal that represents the current on the high-side power FET summed with a saw-toothed ramp. The devices also include a PWMDIM dimming input that is used for PWM dimming of the LED current. When this signal is low, both the high-side and low-side power FETs are turned off. When the PWMDIM signal goes high the LED current regulation starts. The rising edge of the PWMDIM signal also restarts the internal oscillator to allow the high-side power FET to be turned on at the same time as the rising edge of the PWMDIM signal. This provides consistent dimming performance at low dimming duty cycles. Analog programming of the PWMDIM pin operates in the same way as described above, except that it uses an internal PWM clock with dimming frequency selected by the PWMFRQ pin. #### **Mode Selection** The devices can operate in two modes. Connect a 2.49k $\Omega$ resistor from V<sub>CC</sub> to PWMFRQ pin for operation in buck mode. Connect a 17.8k $\Omega$ resistor from V<sub>CC</sub> to PWMFRQ pin to operate in buck-boost or boost mode. ## Synchronous Buck and Buck-Boost LED Driver/DC-DC Converter #### **LED Current Sense** The device can use both internal and external current sense for the LED current. For external LED current sense a resistor is connected between the cathode of the last LED in the string and ground. The FB pin is connected to the cathode of the LED string. The regulated LED current is given by: $$I_{LED} = \frac{(V_{REFI} - 0.2)}{6.67 R_{LED}}$$ where: V<sub>RFFI</sub> is in volts, R<sub>LED</sub> is in ohms. For internal current sense, connect FB pin to $V_{CC}$ with a 100k $\Omega$ resistor. The LED current is now sensed by the current flowing in the bottom MOSFET. When using internal current sense, the REFI pin should only have a resistor to AGND. The LED current is then given by: $$I_{LED} = \frac{13125}{R_{REFI}}$$ #### **Analog Dimming** The device has an analog dimming control input pin (REFI). In external sensing mode, the voltage at REFI sets the LED current level when REFI ≤ 1.2V. For higher voltages, REFI is clamped to 1.25V (typ). The LED current is guaranteed to be at zero when the REFI voltage is at or below 0.18V (typ). The LED current can be linearly adjusted from zero to full scale for REFI voltages in the range of 0.2V to 1.2V. In internal sensing an external resistor from REFI pin to ground is used to program the LED current. The REFI pin voltage is regulated to 1.25V in this mode. The LED current is then given by: $$I_{LED} = \frac{13125}{R_{REFI}}$$ #### **V<sub>CC</sub>** Regulator The devices feature a 5V linear regulator ( $V_{CC}$ ) that is powered by the input voltage on INP. The $V_{CC}$ regulator provides power to all the internal logic, control circuitry, and the gate drivers. Bypass $V_{CC}$ to AGND with a minimum of 0.1µF ceramic capacitor as close as possible to the devices. Bypass $V_{CC}$ to PGND with a minimum of 1µF ceramic capacitor as close as possible to the device. #### **VEE Regulator** The devices include a 5V V<sub>EE</sub> regulator that generates a 5V supply referenced to INN. This regulator powers the internal PWM dimming and fault indication circuitry. This regulator can provide a maximum of 2mA to external circuits. Bypass $V_{EE}$ to INN with a minimum 1µF ceramic capacitor as close as possible to the devices. The $V_{EE}$ regulator features an output UVLO that stops switching of the MAX25610A/MAX25610B when the $V_{EE}$ voltage goes below the typical UVLO threshold of 4.25V. #### **BST Supply** The BST pin provides the drive voltage to the high-side switching MOSFET. Connect a 0.1 $\mu$ F ceramic capacitor from this pin to the LX pin. Place the capacitor as close as possible to BST pin. The BST capacitor is charged from an internal diode from V<sub>CC</sub> when LX goes low. #### Input UVLO The devices have an integrated UVLO that disables switching when the voltage from INP to INN falls below an internal threshold. When the device is set for operation in the buck-boost mode switching is enabled when the input voltage exceeds 4.5V(typ) and disabled when the voltage drops below 4V (typ). If the device is set for operation in the buck mode, the switching is enabled when the voltage exceeds 8.0V (typ) and is disabled when the voltage drops below 7.75V (typ). #### **Cycle-by-Cycle Current Limit** The MAX25610A/MAX25610B implement a cycle-bycycle current limit on the internal high-side power switch. If the peak current in the high-side switch exceeds 4.25A (typ), the switch is turned off immediately. The high-side switch turns on again at the start of the next clock cycle. #### **Slope Compensation** The devices incorporate slope compensation to prevent sub-harmonic oscillations for duty cycles exceeding 50%. When the device is configured for buck mode the slope compensation ramp rate is $562\text{mA/\mu}\text{s}$ for the MAX25610A and $2.9\text{A/\mu}\text{s}$ for the MAX25610B. When configured as a buck-boost converter, the slope compensation ramp is proportional to the output voltage. The slope compensation ramp rate for the buck-boost converter is (slope = $0.078\text{V}_{\text{OUT}}$ )A/µs in the MAX25610A. #### **Spread Spectrum** The devices use a triangular spread-spectrum modulation technique to reduce the EMI for frequencies less than 30MHz. The spread spectrum is internally set at +6%. The switching frequency increases linearly from a low of 0.94 times the programmed frequency to a high of 1.06 times the programmed frequency. The modulation frequency of the triangular pattern is 0.2% of the programmed switching frequency. For the MAX25610A, the modulation frequency is 800Hz. For the MAX25610B, the modulation frequency is 4.5kHz. #### **Overvoltage Protection** If the voltage from INP to PGND exceeds 34.5V (typ) in the buck-boost and boost configuration, the LED current regulation is disabled and both the internal MOSFETs are turned off. Switching is enabled once the voltage from INP to PGND goes below 33.3V (typ). In the buck mode, the devices keep switching at all input voltages above input UVLO. #### **Error Amplifier** An internal transconductance amplifier with a transconductance of 1800µS is used by the control loop in the MAX25610A/MAX25610B to regulate the LED current. In external LED current sensing, the FB voltage is amplified by a factor of 6.7 and fed to the inverting input of a transconductance amplifier, while the REFI voltage is fed to the noninverting input. In internal current sensing, the transconductance amplifier compares the current programmed at REFI against the current sensed across the low-side power FET. In both cases, the error signal at the inputs of the transconductance amplifier generate a proportional current out the COMP pin. COMP is externally compensated by a resistor and capacitor network. The compensated COMP voltage is fed to the non-inverting input of a PWM comparator. The inverting input of the PWM comparator is a signal that represents the current on the high-side power FET summed with a with a slope compensation ramp. When the PWM dimming signal is low the COMP pin is internally disconnected from the output of the error amplifier. When the dimming signal is high, the output of the error amplifier is connected to COMP. This enables the compensation capacitor to hold the charge when the dimming signal has turned off the internal switching MOSFETs. To maintain the charge on the compensation capacitor $C_{COMP}$ , the capacitor should be a low-leakage ceramic type. When the internal dimming signal is enabled, the voltage on the compensation capacitor forces the converter into steady state almost instantaneously. #### PWM Dimming The PWMDIM pin is used to enable/disable the internal switching MOSFETs, and also for pulse width modulated dimming. When PWMDIM is high (> $2V_{MIN}$ ), the devices enable the internal oscillator, and MOSFET switching resumes. This synchronizes operation and eliminates flicker during low pulse widths. When PWMDIM is low (< $0.4V_{MAX}$ ), current regulation is stopped. Both internal MOSFETS are three-stated, and the output of the error amplifier is disconnected from the external components on the COMP pin. The PWMDIM pin is also used for PWM dimming in two modes, one programmed with an analog voltage, and the other using a digital signal. #### **Internal PWM Dimming Frequency Generator** An internal PWM frequency generator is implemented with an RC connected at the PWMFRQ pin. The resistor RPWMFRQ is connected from PWMFRQ to VCC and a capacitor CPWMFRQ is connected from PWMFRQ to AGND. RPWMFRQ needs to be $2.49k\Omega$ when the device is used in buck mode and $17.8k\Omega$ when used in buck-boost or boost mode. The ceramic capacitor from PWFRQ to AGND should be in the range of 300pF to 6.8nF. It is recommended to use ceramic capacitors with low tolerances for accurate frequency programming. COG and NPO dielectrics are preferred. The internal PWM dimming frequency is given by: $$f_{DIM} = \frac{3.33 \times 10^{-3}}{R_{PWMFRQ} \times C_{PWMFRQ}}$$ Table 1 lists some examples for the dimming frequency. For external digital PWM dimming use a minimum capacitance of 220nF for C<sub>PWMFRO</sub>. #### **Analog Mode PWM Dimming** If an analog control signal is applied to PWMDIM, the device compares the DC input to an internally generated ramp to pulse-width-modulate the LED current. The ramp frequency is set by an RC network on the PWMFRQ pin. The output-current duty cycle is linearly adjustable from 0% to 100% ( $0.2V < V_{PWMDIM} < 3V$ ). The PWM dimming duty cycle in analog mode is given by: $$D = \frac{(V_{PWMDIM} - 0.205)}{2.8}$$ where $V_{PWMDIM}$ is the voltage applied to PWMDIM in volts. **Table 1. PWMDIM Frequency Selection** | MODE | RPWMFRQ<br>(KΩ) | CPWMFRQ | PWMDIM<br>FREQUENCY (HZ) | |-------------------|-----------------|---------|--------------------------| | | | 1.2nF | 1114 | | | | 2.7nF | 495 | | Buck | 2.49 | 3.3nF | 405 | | | | 4.3nF | 311 | | | | 6.8nF | 197 | | | | 300pF | 624 | | Buck- | | 360pF | 520 | | Boost or<br>Boost | 17.8 | 470pF | 398 | | | | 620pF | 302 | | | | 910pF | 206 | ## Synchronous Buck and Buck-Boost LED Driver/DC-DC Converter #### **Digital Mode PWM Dimming** If a TTL-level digital input signal is applied to PWMDIM pin, the duty cycle determines the dimming ratio and the frequency is set by the digital input pulse frequency. #### **Thermal Protection** The devices feature thermal protection. When the junction temperature exceeds +165°C, the internal MOSFETs stop switching resulting in the reduction in power dissipation in the device. The part returns to regulation once the junction temperature falls below +155°C. Both the $V_{CC}$ and $V_{EE}$ regulators continue to regulate even during thermal shutdown. #### **Fault Flag** #### **Fault Behavior External Sensing** #### **LED Short Fault** During external current sensing, the devices can detect a short between the anode and the cathode of the LEDs. The following conditions need to be satisfied simultaneously to detect and flag an LED short fault: - 1) OUT voltage < SHRT threshold (150mV, typ) - 2) End of startup blanking timer (650µs, typ) The startup timer is cumulative during dimming high phases; the timer is suspended during dimming low phases. The total cumulative on duration of successive dimming pulses should exceed 650µs to activate fault detection. Once an LED short is detected, the FLT flag asserts low. #### **Short-to-PGND Fault** During external current sensing, the devices can detect a short between the anode of the LED string and the ground terminal. The following conditions need to be satisfied at the same time to detect and flag a PGND short fault: - 1) OUT voltage < SHRT threshold (150mV, typ) - 2) COMP > 3.4V (typ) - 3) End of startup blanking timer (650µs, typ) Once an LED PGND short is detected, $\overline{\text{FLT}}$ is asserted low, the current regulation is stopped, and the internal power MOSFETs switch off. This latch-off condition persists until power is recycled. #### **LED Open Fault** The devices can detect an open circuit on the LED string. The following condition needs to be satisfied simultaneously to detect and flag an LED open fault: 1) OUT voltage > OV threshold (typ 3V) Once an LED open is detected, FLT is asserted low, the current regulation is stopped, and the internal MOSFETs go into a high-impedance state. This latch-off condition persists until the OUT pin voltage drops below 2.9V (typ). #### **Fault Behavior Internal Sensing** #### **LED Short Fault** During internal current sensing, the devices can detect a short between the anode and the cathode of LED string or between anode of the LED string and PGND. The following conditions need to be satisfied simultaneously to detect and flag a SHORT fault: - 1) OUT voltage < SHRT threshold (150mV, typ) - 2) REFI resistor < $280k\Omega$ (typ) - 3) End of startup blanking timer (650µs, typ) Once an LED short is detected, the FLT flag is asserted low. The current continues to be regulated even if the short is between LED+ and LED- or between LED+ and PGND. #### **LED Open Fault** During Internal current sensing, the devices can detect an open circuit in the LED string. The following conditions need to be satisfied simultaneously to detect and flag a LED-OPEN fault: 1) OUT voltage > OV threshold (3V, typ) Once LED open is detected, FLT is asserted low, the current regulation is stopped, and the internal MOSFETs go into a high-impedance state. This latch-off condition persists until the OUT pin voltage drops below 2.9V (typ). #### **VEE UVLO Fault** The devices also feature an $V_{EE}$ undervoltage lockout fault. When the $V_{EE}$ voltage goes below its UVLO level of 4.25V (typ), the fault flag FLT asserts low. #### **Thermal Shutdown Fault** The $\overline{\text{FLT}}$ pin goes low when thermal shutdown is activated. #### **Exposed Pad** The device package features an exposed thermal pad on its underside to use as a heat sink. This pad lowers the package's thermal resistance by providing a direct heat-conduction path from the die to the PCB. Connect the exposed pad and AGND together using a large pad or ground plane, or multiple vias to the AGND plane layer. ## Synchronous Buck and Buck-Boost LED Driver/DC-DC Converter #### **Applications Information** #### Inductor The peak inductor current and the allowable inductor current ripple determine the value and size of the output inductor. In the buck LED driver, the average inductor current is the same as the LED current. The peak inductor current occurs at the maximum input line voltage where the duty cycle is at the minimum: $$D_{MIN} = \frac{V_{LED}}{V_{INMAX}}$$ where: V<sub>LED</sub> is the forward voltage of the LED string V<sub>INMAX</sub> is the maximum input supply voltage The maximum peak-to-peak inductor ripple (ΔIL) occurs at the maximum input line. The peak inductor current is given by: $$IL_{PK} = I_{IFD} + 0.5 \times \Delta IL$$ The inductance value of inductor LBUCK is calculated as: $$L_{BUCK} = \frac{V_{INMIN} \times D_{MAX}}{f_{SW} \times \Delta IL}$$ where: f<sub>SW</sub> is the switching frequency. For the MAX25610A, fSW is 400kHz and for the MAX25610B f<sub>SW</sub> is 2.2MHz. Choose an inductor that has a minimum inductance greater than the calculated value. Boost and buck-boost configurations are similar in that the total output voltage seen by the inductor is always higher than the input voltage. The difference being that, for the boost configuration, the total output voltage is dependent on the total LED voltage, while for the buckboost configuration, the total output voltage is dependent on the sum of the LED voltage and the input voltage. In the boost converter, the average inductor current varies with the line voltage. The maximum average current occurs at the lowest line voltage. For the boost converter, the average inductor current is equal to the input current. Calculate the maximum duty cycle using the following equation: $$D_{MAX} = \frac{\left(V_{LED} - V_{INMIN}\right)}{V_{LED}}$$ where: V<sub>LED</sub> is the forward voltage of the LED string V<sub>INMIN</sub> is the minimum input supply voltage Actual voltages for the above can be determined once component selection is completed. In the buck-boost LED driver, the average inductor current is equal to the input current plus the LED current. Calculate the maximum duty cycle using the following equation: $$D_{MAX} = \frac{V_{LED}}{\left(V_{LED} + V_{INMIN}\right)}$$ with the variables being the same as defined in the calculation of the boost configuration. For both boost and buck-boost configurations, use the following equations to calculate the maximum average inductor current (ILDC MAX), peak-to-peak inductor current ripple ( $\Delta IL$ ), and the peak inductor current ( $IL_{PK}$ ) in amperes: $IL_{DC\ MAX} = I_{LED}/(1 - D_{MAX})$ Allowing the peak-to-peak inductor ripple to be $\Delta IL$ , the peak inductor current is given by: $IL_{PK} = IL_{DC MAX} + 0.5 \times \Delta IL$ The inductance value of inductor $L_{\mbox{\footnotesize{BOOST}}}$ or $L_{\mbox{\footnotesize{BUCK-}}}$ **BOOST** is calculated as: $$L = \frac{V_{\text{INMIN}} \times D_{\text{MAX}}}{f_{\text{SW}} \times \Delta IL}$$ where $f_{SW}$ is the switching frequency, $V_{INMIN}$ and $\Delta IL$ are defined above. Choose an inductor that has a minimum inductance greater than the calculated value. The current rating of the inductor should be higher than ILPK at the operating temperature. To avoid sub-harmonic oscillation in the current-mode controlled regulators when duty cycle is greater than 50%, the inductor value should be set to match the slope compensation value at the designed frequency. The selected inductor should satisfy the following condition. $$\frac{2 \times V_{OUT}}{SLOPE}$$ > L > $\frac{V_{OUT}}{2 \times SLOPE}$ ## Synchronous Buck and Buck-Boost LED Driver/DC-DC Converter #### **Input Capacitor** The input-filter capacitor bypasses the ripple current drawn by the converter and reduces the amplitude of high-frequency current conducted to the input supply. The ESR, ESL, and bulk capacitance of the input capacitor contribute to the input ripple. Use a low-ESR input capacitor that can handle the maximum input RMS ripple current from the converter. The input capacitors must also be chosen such that the capacitors can withstand the maximum expected input voltage with adequate design margin. In the buck configuration, the minimum value of the input capacitance is given by: $$C_{MIN} > \frac{I_{LED}}{4 \times \eta \times f_{SW} \times \triangle V_{IN}}$$ where: I<sub>LED</sub> is the maximum LED current η is the efficiency f<sub>SW</sub> is the switching frequency ΔV<sub>IN</sub> is the acceptable input voltage ripple For the buck-boost configuration, the minimum value of the input capacitance is given by: $$C_{MIN} > \frac{I_{LED} \times D_{MAX}}{\eta \times f_{SW} \times \triangle V_{IN}}$$ where: D<sub>MAX</sub> is the maximum duty cycle that occurs at low line In the boost configuration, the minimum value of the input capacitance is given by: $$C_{MIN} > \frac{\triangle I_L}{4 \times f_{SW} \times \triangle V_{IN}}$$ where: $\Delta I_L$ is the peak to peak inductor ripple at low line. Note that the DC bias on the capacitor can derate the capacitance value. The capacitance value can also change due to temperature. The selected capacitor should have a capacitance that exceeds the minimum required capacitance at the maximum operating voltage and maximum operating temperature. #### **Output Capacitor** With adequate design margin, the output capacitors can withstand the maximum operating output voltage. The output voltage ripple ( $\Delta V_{OUT}$ ) is a function of the output capacitance, its ESR, and ESL. Ceramic output capacitors have very low ESR and ESL so the output ripple in ceramic capacitors are purely a function of the ripple current and the capacitance. In the case of the buck converter, the minimum value of the output capacitance is given by: $$C_{MIN} > \frac{\triangle I_L}{8 \times f_{SW} \times \triangle V_{OUT}}$$ where $\Delta I_L$ is the peak to peak output ripple at the maximum input voltage ΔV<sub>OUT</sub> is the maximum allowable output ripple In the case of the buck-boost converter, the minimum value of the output capacitance is given by: $$C_{MIN} > \frac{I_{LED} \times V_{OUT}}{(V_{INMIN} + V_{OUT}) \times f_{SW} \times \triangle V_{OUT}}$$ where: V<sub>INMIN</sub> is the minimum input voltage In the case of the boost converter, the minimum value of the output capacitance is given by: $$C_{MIN} > \frac{I_{LED} \times V_{OUT}}{(V_{INMIN} + V_{OUT}) \times f_{SW} \times \triangle V_{OUT}}$$ ## Synchronous Buck and Buck-Boost LED Driver/DC-DC Converter #### Compensation <u>Table 2</u> shows suggested values of inductor, Output capacitor and compensation components for the buck and buck-boost configurations. #### **Buck External Sense** The loop gain equation is given by: (f) = GM × $$Z_{COMP} \times G_{CS}$$ × $Z_{OUT}$ × $\left(\frac{R_{SENSE}}{R_{SENSE} + R_{LED}}\right) \times 6.67$ Where: GM is the transconductance of error amplifier = 1.8mS $G_{CS}$ is transconductance from comp pin to peak inductor current = 3.33 $Z_{COMP}$ is the impedance of $R_{COMP}$ in series with $C_{COMP}$ $R_{LED}$ is the dynamic resistance of LED $Z_{OUT}$ is the output impedance which is the parallel impedance of RSENSE + RLED with $C_{OUT}$ Choose: $$R_{COMP} = \frac{1}{2\pi \times F_{P} \times C_{COMP}}$$ $$Fp = \frac{1}{2\pi (R_{SENSE} + R_{LED}) \times C_{OUT}}$$ $$C_{COMP} = G_{CS} \times G_{M} \times R_{SENSE} \times \frac{6.67}{2\pi Fu}$$ Where: F<sub>P</sub> is the Load pole frequency Fu is the unity gain frequency, choose Fu = 40kHz The R<sub>COMP</sub> and C<sub>COMP</sub> values are given in $\underline{\text{Table 2}}$ for a typical 1 or 2 LED application. #### **Buck Internal Sense** The compensation component values do not depend on the output pole. For internal sensing applications in buck mode set: $R_{COMP} = 0\Omega$ $C_{COMP} = 100nF$ #### **Buck-Boost External Sense** Loop gain equation is given by: $$A(f) = G_{M} \times Z_{COMP} \times G_{CS} \times Z_{OUT}$$ $$\times \frac{V_{IN}}{V_{IN} + 2 \times V_{OUT}} \times \frac{R_{SENSE}}{R_{SENSE} + R_{LED}} \times 6.67$$ The right half plane zero for a Buck-Boost is given by: $$F_{RHP} = \frac{V_{LED} \times (1-D)^2}{2\pi \times I_{LED} \times L \times D^2}$$ where: V<sub>I FD</sub> is the voltage across the LED string D is the maximum duty cycle $V_{IN}$ is the Input Voltage $V_{OUT}$ is the LED string voltage taken positive. The unity gain frequency is chosen 1/6<sup>th</sup> of F<sub>RHP</sub>. Choose: $$R_{COMP} = \frac{1}{2\pi \times F_P \times C_{COMP}}$$ where: F<sub>P</sub> is load pole frequency $$F_P = \frac{1}{2\pi \times (R_{SENSE} + R_{LED}) \times C_{OUT}}$$ C<sub>COMP</sub> value is: $$C_{COMP} = \frac{GM \times V_{IN} \times G_{CS} \times 6.67 \times R_{SENSE}}{2\pi \times (V_{IN} + 2 \times V_{OUT}) \times F_{U}}$$ F<sub>U</sub> is the unity gain frequency The R<sub>COMP</sub> and C<sub>COMP</sub> values are given in $\underline{\text{Table 2}}$ for a typical 2 LEDs application. Table 2. Recommended Components—Various Configurations | CONFIGURATION | PART NAME | C <sub>COMP</sub> (NF) | R <sub>COMP</sub><br>(Ω) | C <sub>OUT</sub> (MF) | L <sub>OUT</sub> (MH) | |-----------------------------------|-----------|------------------------|--------------------------|-----------------------|-----------------------| | Buck—External Current Sense | MAX25610A | 22 | 75 | 2.2 | 22 | | Buck—External Current Sense | MAX25610B | 22 | 75 | 2.2 | 4.7 | | Buck—Internal Current Sense | MAX25610A | 100 | 0 | 2.2 | 22 | | Buck-Boost—External Current Sense | MAX25610A | 220 | 100 | 20 | 33 | | Buck-Boost—Internal Current Sense | MAX25610A | 220 | 62 | 20 | 33 | ## Synchronous Buck and Buck-Boost LED Driver/DC-DC Converter #### **Buck-Boost Internal Sense** The compensation component values do not depend on the output pole. $$C_{COMP} = \frac{GM}{2\pi \times F_U}$$ Where: $F_U$ is the unity gain frequency = 1/6<sup>th</sup> of $F_{RHP}$ . Choose: $$R_{COMP} = \frac{1}{2\pi \times C_{COMP} \times 12kHz}$$ The R<sub>COMP</sub> and C<sub>COMP</sub> values are given in $\underline{\text{Table 2}}$ for a typical 4 LED application. #### **PCB Layout Guidelines** For proper operation and minimum EMI, use the following PCB layout guidelines: - All connections carrying pulsed currents must be very short and as wide as possible. The inductance of these connections must be kept to an absolute minimum due to the high di/dt of the currents. Since inductance of a current carrying loop is proportional to the area enclosed by the loop, if the loop area is made very small, inductance is reduced. Additionally, small current loop areas reduce radiated EMI. - Place a 0603 0.1µF ceramic capacitor between INP and PGND. Also place 2x 10µF ceramic capacitors as close as possible between INP and PGND. These capacitors provide the high-frequency switching currents to the internal MOSFETs and their drivers. In case of the buck-boost topology, add additional capacitance between INP and INN. - Place a minimum 1µF ceramic bypass capacitor between V<sub>CC</sub> and PGND and another minimum 0.1µF ceramic capacitor between V<sub>CC</sub> and AGND. - Place a minimum 1µF ceramic bypass capacitor between V<sub>FF</sub> and INN. - Place the BST capacitor close to the pins BST and LX. - Place an unbroken ground plane on the layer closest to the surface layer with the inductor, device, and the input and output capacitors. - The surface area of the LX and BST nodes should be as small as possible to minimize emissions. - The exposed pad on the bottom of the package must be soldered to AGND of the IC so that the pad is connected to ground electrically and also acts as a heat sink thermally. To keep thermal resistance low, extend the ground plane as much as possible, and add thermal vias under and near the device to additional ground planes within the circuit board. - Run the current-sense lines FB and the line from the bottom side of the current-sense resistor very close to each other. The Kelvin line from the bottom of the current-sense resistor when doing external current sensing should go directly to the AGND pin of the IC. Do not cross these critical signal lines with switching power lines. - Use separate ground planes on different layers of the PCB for AGND and PGND. All the components connected to the pins REFI, COMP, OUT, and PWMFRQ go to the AGND plane. Connect both of these planes together at a single point where the switching activity is minimum. - When using the PWMDIM pin for performing PWM dimming with a DC voltage generated using a resistive divder from the V<sub>EE</sub> supply, ensure that the bottom resistor of the resistive divider is connected to the INN plane where it is quiet. - Use 2oz or thicker copper to keep trace inductances and resistances to a minimum. Thicker copper conducts heat more effectively, thereby reducing thermal impedance. Thin copper PCBs compromise efficiency in applications involving high currents. ## **Typical Application Circuits** #### **Buck LED Driver** ### **Buck LED Driver with Accurate Current Regulation** ## **Typical Application Circuits (continued)** ### **Buck DC-DC Converter** #### **Buck Boost LED Driver** ## **Typical Application Circuits (continued)** ### **Buck Boost Regulator with Accurate Regulation** #### **Boost LED Driver** ## Synchronous Buck and Buck-Boost LED Driver/DC-DC Converter ## **Ordering Information** | PART | TEMP RANGE | FREQUENCY | PIN-PACKAGE | |------------------|-----------------|-----------|-------------| | MAX25610AAUE/V+ | -40°C to +125°C | 400kHz | 16 TSSOP | | MAX25610BAUE/V+ | -40°C to +125°C | 2.2MHz | 16 TSSOP | | MAX25610AATE/VY+ | -40°C to +125°C | 400kHz | 16 TQFN | | MAX25610BATE/VY+ | -40°C to +125°C | 2.2MHz | 16 TQFN | | MAX25610AAUE+ | -40°C to +125°C | 400kHz | 16 TSSOP | | MAX25610BAUE+ | -40°C to +125°C | 2.2MHz | 16 TSSOP | | MAX25610AATEY+ | -40°C to +125°C | 400kHz | 16 TQFN | | MAX25610BATEY+ | -40°C to +125°C | 2.2MHz | 16 TQFN | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. T = Tape and reel. ## Synchronous Buck and Buck-Boost LED Driver/DC-DC Converter ## **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | 0 | 12/18 | Initial release | _ | | 1 | 12/18 | Updated Electrical Characteristics, Ordering Information, and equation | 4, 14, 23 | | 2 | 2/19 | Updated PWMFRQ equation in <i>Pin Description</i> , removed future-product status from MAX25610BAUE/V+, MAX25610AATE/VY+, and MAX25610BATE/VY+, added MAX25610AAUE+*, MAX25610BAUE+*, MAX25610AATEY+*, and MAX25610BATEY+* in <i>Ordering Information</i> | 9, 23 | | 3 | 3/19 | Added future-product status to MAX25610BAUE/V+* and MAX25610BATE/VY+* in Ordering Information | 23 | | 4 | 3/19 | Delete the future-product status to MAX25610BAUE/V+ and MAX25610BATE/VY+ in Ordering Information | 23 | | 5 | 4/19 | Remove future-product status from non/V parts in Ordering Information | 23 | For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.