### **General Description** The MAX5062/MAX5063/MAX5064 high-frequency, 125V half-bridge, n-channel MOSFET drivers drive highand low-side MOSFETs in high-voltage applications. These drivers are independently controlled and their 35ns typical propagation delay, from input to output, are matched to within 3ns (typ). The high-voltage operation with very low and matched propagation delay between drivers, and high source/sink current capabilities in a thermally enhanced package make these devices suitable for the high-power, high-frequency telecom power converters. The 125V maximum input voltage range provides plenty of margin over the 100V input transient requirement of telecom standards. A reliable on-chip bootstrap diode connected between VDD and BST eliminates the need for an external discrete diode. The MAX5062A/C and the MAX5063A/C offer both noninverting drivers (see the Selector Guide). The MAX5062B/D and the MAX5063B/D offer a noninverting high-side driver and an inverting low-side driver. The MAX5064A/B offer two inputs per driver that can be either inverting or noninverting. The MAX5062A/B/C/D and the MAX5064A feature CMOS (VDD / 2) logic inputs. The MAX5063A/B/C/D and the MAX5064B feature TTL logic inputs. The MAX5064A/B include a break-beforemake adjustment input that sets the dead time between drivers from 16ns to 95ns. The drivers are available in the industry-standard 8-pin SO footprint and pin configuration, and a thermally enhanced 8-pin SO and 12-pin (4mm x 4mm) thin QFN packages. All devices operate over the -40°C to +125°C automotive temperature range. ### **Applications** Telecom Half-Bridge Power Supplies Two-Switch Forward Converters Full-Bridge Converters **Active-Clamp Forward Converters** Power-Supply Modules Motor Control #### **Features** - ♦ HIP2100/HIP2101 Pin Compatible (MAX5062A/ MAX5063A) - ♦ Up to 125V Input Operation - ♦ 8V to 12.6V V<sub>DD</sub> Input Voltage Range - ♦ 2A Peak Source and Sink Current Drive Capability - ♦ 35ns Typical Propagation Delay - ♦ Guaranteed 8ns Propagation Delay Matching **Between Drivers** - ♦ Programmable Break-Before-Make Timing (MAX5064) - ♦ Up to 1MHz Combined Switching Frequency while Driving 100nC Gate Charge (MAX5064) - ♦ Available in CMOS (V<sub>DD</sub> / 2) or TTL Logic-Level Inputs with Hysteresis - ♦ Up to 15V Logic Inputs Independent of Input Voltage - ♦ Low 2.5pF Input Capacitance - ♦ Instant Turn-Off of Drivers During Fault or PWM Start-Stop Synchronization (MAX5064) - ♦ Low 200µA Supply Current - ♦ Versions Available With Combination of Noninverting and Inverting Drivers (MAX5062B/D and MAX5063B/D) - ♦ Available in 8-Pin SO, Thermally Enhanced SO, and 12-Pin Thin QFN Packages ### **Ordering Information** | PART | TEMP RANGE | PIN-<br>PACKAGE | TOP<br>MARK | PKG<br>CODE | |-------------|-----------------|-----------------|-------------|-------------| | MAX5062AASA | -40°C to +125°C | 8 SO | _ | S8-5 | | MAX5062BASA | -40°C to +125°C | 8 SO | _ | S8-5 | | MAX5062CASA | -40°C to +125°C | 8 SO-EP* | _ | S8E-14 | | MAX5062DASA | -40°C to +125°C | 8 SO-EP* | _ | S8E-14 | <sup>\*</sup>EP = Exposed paddle. Devices are available in both leaded and lead-free packaging. Specify lead-free by replacing "-T" with "+T" when ordering. Ordering Information continued at end of data sheet. #### **Selector Guide** | PART | HIGH-SIDE DRIVER | LOW-SIDE DRIVER | LOGIC LEVELS | PIN COMPATIBLE | |-------------|------------------|-----------------|----------------------------|----------------| | MAX5062AASA | Noninverting | Noninverting | CMOS (V <sub>DD</sub> / 2) | HIP 2100IB | | MAX5062BASA | Noninverting | Inverting | CMOS (V <sub>DD</sub> / 2) | _ | | MAX5062CASA | Noninverting | Noninverting | CMOS (V <sub>DD</sub> / 2) | _ | | MAX5062DASA | Noninverting | Inverting | CMOS (V <sub>DD</sub> / 2) | _ | Selector Guide continued at end of data sheet. Maxim Integrated Products 1 ### **ABSOLUTE MAXIMUM RATINGS** | (All voltages referenced to GND, unless otherwise noted.) | |---------------------------------------------------------------------| | V <sub>DD</sub> , IN_H, IN_L, IN_L+, IN_L-, IN_H+, IN_H0.3V to +15V | | DL, BBM0.3V to (V <sub>DD</sub> + 0.3V) | | HS5V to +130V | | DH to HS0.3V to (V <sub>DD</sub> + 0.3V) | | BST to HS0.3V to +15V | | AGND to PGND (MAX5064)0.3V to +0.3V | | dV/dt at HS50V/ns | | Continuous Power Dissipation (T <sub>A</sub> = +70°C) | | 8-Pin SO (derate 5.9mW/°C above +70°C)470.6mW | | 8-Pin SO with Exposed Pad (dera<br>above +70°C)*<br>12-Pin Thin QFN (derate 24.4mW | 1538.5mW | |------------------------------------------------------------------------------------|---------------------------------------------------------| | above +70°C)* | 1951.2mW<br>+150°C<br>-40°C to +125°C<br>65°C to +150°C | <sup>\*</sup>Per JEDEC 51 standard multilayer board. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(V_{DD} = V_{BST} = +8V \text{ to } +12.6V, V_{HS} = GND = 0V, BBM = open, T_A = -40^{\circ}C \text{ to } +125^{\circ}C, unless otherwise noted. Typical values are at <math>V_{DD} = V_{BST} = +12V$ and $T_A = +25^{\circ}C.)$ (Note 1) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------------------------|---------------------|----------------------------------------------------------|-----------------------|---------------------------|---------------------------|---------------------------|-------| | POWER SUPPLIES | 1 | | | • | | | | | Operating Supply Voltage | V <sub>DD</sub> | (Note 2) | | 8.0 | | 12.6 | V | | V <sub>DD</sub> Quiescent Supply Current | I <sub>DD</sub> | IN_H = IN_L = GND | MAX5062_/<br>MAX5063_ | | 70 | 140 | μA | | ADD dalescent anbbis carrent | טטי | (no switching) | MAX5064_ | | 120 | 260 | μπ | | V <sub>DD</sub> Operating Supply Current | IDDO | $f_{SW} = 500kHz, V_{DD} = +$ | 12V | | | 3 | mA | | BST Quiescent Supply Current | I <sub>BST</sub> | IN_H = IN_L = GND (no | switching) | | 15 | 40 | μΑ | | BST Operating Supply Current | I <sub>BSTO</sub> | $f_{SW} = 500kHz, V_{DD} = V$ | BST = +12V | | | 3 | mA | | UVLO (V <sub>DD</sub> to GND) | UVLO <sub>VDD</sub> | V <sub>DD</sub> rising | | 6.5 | 7.3 | 8.0 | V | | UVLO (BST to HS) | UVLO <sub>BST</sub> | BST rising | | 6.0 | 6.9 | 7.8 | V | | UVLO Hysteresis | | | | | 0.5 | | V | | LOGIC INPUT | | | | | | | | | Input-Logic High | V <sub>IH</sub> _ | MAX5062_/MAX5064A,<br>CMOS (V <sub>DD</sub> / 2) version | | 0.67 x<br>V <sub>DD</sub> | 0.55 x<br>V <sub>DD</sub> | | V | | | | MAX5063_/MAX5064B, | TTL version | 2 | 1.65 | | | | Input-Logic Low | V <sub>IL</sub> _ | MAX5062_/MAX5064A,<br>CMOS (V <sub>DD</sub> / 2) version | | | 0.4 x<br>V <sub>DD</sub> | 0.33 x<br>V <sub>DD</sub> | V | | | | MAX5063_/MAX5064B, TTL version | | | 1.4 | 0.8 | | | Logic-Input Hysteresis | V <sub>HYS</sub> | MAX5062_/MAX5064A,<br>CMOS (V <sub>DD</sub> / 2) version | | | 1.6 | | V | | | | MAX5063_/MAX5064B, | TTL version | | 0.25 | • | | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD} = V_{BST} = +8V \ to \ +12.6V, \ V_{HS} = GND = 0V, \ BBM = open, \ T_A = -40^{\circ}C \ to \ +125^{\circ}C, \ unless otherwise noted. \ Typical values are at V_{DD} = V_{BST} = +12V \ and \ T_A = +25^{\circ}C.) \ (Note 1)$ | PARAMETER | SYMBOL | CONDITIO | NS | MIN | TYP | MAX | UNITS | |--------------------------------------------|----------------------|--------------------------------------------------------------------|---------------------------|-------|------|------|-------| | | | $V_{IN\_H+}, V_{IN\_L+} = 0V$ | | | | | | | | 1 151 | $V_{IN\_L} = V_{DD}$ for MAX5062 | -1 | 0.001 | +1 | μΑ | | | Logic-Input Current | I_IN | VIN_H-, VIN_L-, VIN_H = VDD | | | | | | | | | V <sub>IN_L</sub> = 0V for MAX5062A | /C, MAX5063A/C | | | | | | | | IN_H+, IN_L+ IN_H, to GN | IN_H+, IN_L+ IN_H, to GND | | | | | | Input Resistance | RiN | IN_L to V <sub>DD</sub> for MAX5062E<br>MAX5063B/D | 3/D, | | 1 | | MΩ | | | | IN_H-, IN_L-, IN_H, to VDD | ) | | | | | | | | IN_L for MAX5062A/C, MAX | (5063A/C to GND | | | | | | Input Capacitance | CIN | | | | 2.5 | | рF | | HIGH-SIDE GATE DRIVER | | | | | | | | | HS Maximum Voltage | V <sub>HS_MAX</sub> | | | 125 | | | V | | BST Maximum Voltage | V <sub>BST_MAX</sub> | | | 140 | | | V | | Driver Output Resistance | Dovers | V <sub>DD</sub> = 12V, I <sub>DH</sub> = 100mA | $T_A = +25^{\circ}C$ | | 2.5 | 3.3 | Ω | | (Sourcing) | R <sub>ON_HP</sub> | (sourcing) | $T_A = +125^{\circ}C$ | | 3.5 | 4.6 | \$2 | | Driver Output Resistance | PONTUN | $V_{DD} = 12V, I_{DH} = 100mA$ | $T_A = +25^{\circ}C$ | | 2.1 | 2.8 | Ω | | (Sinking) | R <sub>ON</sub> _HN | (sinking) $T_A = +128$ | | | 3.2 | 4.2 | 52 | | DH Reverse Current (Latchup Protection) | | (Note 3) | | 400 | | | mA | | Power-Off Pulldown Clamp<br>Voltage | | V <sub>BST</sub> = 0V or floating, I <sub>DH</sub> = 1mA (sinking) | | | 0.94 | 1.16 | V | | Peak Output Current (Sourcing) | | $C_L = 10nF, V_{DH} = 0V$ | | | 2 | | А | | Peak Output Current (Sinking) | DH_PEAK | C <sub>L</sub> = 10nF, V <sub>DH</sub> = 12V | | | 2 | | Α | | LOW-SIDE GATE DRIVER | | | | | | | | | Driver Output Resistance | Povije | V <sub>DD</sub> = 12V, I <sub>DL</sub> = 100mA | T <sub>A</sub> = +25°C | | 2.5 | 3.3 | Ω | | (Sourcing) | R <sub>ON_LP</sub> | (sourcing) | T <sub>A</sub> = +125°C | | 3.5 | 4.6 | 22 | | Driver Output Resistance | Povini | V <sub>DD</sub> = 12V, I <sub>DL</sub> = 100mA | T <sub>A</sub> = +25°C | | 2.1 | 2.8 | Ω | | (Sinking) | R <sub>ON_LN</sub> | (sinking) | T <sub>A</sub> = +125°C | | 3.2 | 4.2 | 22 | | Reverse Current at DL (Latchup Protection) | | (Note 3) | | 400 | | | mA | | Power-Off Pulldown Clamp<br>Voltage | | V <sub>DD</sub> = 0V or floating, I <sub>DL</sub> = 1mA (sinking) | | | 0.95 | 1.16 | V | | Peak Output Current (Sourcing) | I <sub>PK_LP</sub> | $C_L = 10$ nF, $V_{DL} = 0$ V | | | 2 | | Α | | Peak Output Current (Sinking) | I <sub>PK_LN</sub> | $C_L = 10nF, V_{DL} = 12V$ | | | 2 | | А | | INTERNAL BOOTSTRAP DIODE | | • | | | | | | | Forward Voltage Drop | Vf | I <sub>BST</sub> = 100mA | | | 0.91 | 1.11 | V | | Turn-On and Turn-Off Time | t <sub>R</sub> | I <sub>BST</sub> = 100mA | | | 40 | | ns | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD} = V_{BST} = +8V \text{ to } +12.6V, V_{HS} = GND = 0V, BBM = open, T_A = -40^{\circ}C \text{ to } +125^{\circ}C, unless otherwise noted. Typical values are at V_{DD} = V_{BST} = +12V \text{ and T}_A = +25^{\circ}C.)$ (Note 1) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |-----------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------|---------------------------------------------------------------------|------|-----|-----|-------| | SWITCHING CHARACTERISTICS | FOR HIGH- | AND LOW-SIDE DRIVERS | (V <sub>DD</sub> = V <sub>BST</sub> = +1 | 12V) | | | | | | | $C_L = 1000pF$ | | | 7 | | | | Rise Time | t <sub>R</sub> | C <sub>L</sub> = 5000pF | | | 33 | | ns | | | | C <sub>L</sub> = 10,000pF | | | 65 | | | | | | C <sub>L</sub> = 1000pF | | | 7 | | | | Fall Time | tF | C <sub>L</sub> = 5000pF | | | 33 | | ns | | | | C <sub>L</sub> = 10,000pF | | | 65 | | | | Town On Description Delevition | | Figure 1, C <sub>L</sub> = 1000pF (Note 3) | CMOS | | 30 | 55 | | | Turn-On Propagation Delay Time | tD_ON | | TTL | | 35 | 63 | ns | | Turn Off Drangarties Delay Time | t <sub>D_OFF</sub> | Figure 1, C <sub>L</sub> = 1000pF (Note 3) | CMOS | | 30 | 55 | ns | | Turn-Off Propagation Delay Time | | | TTL | | 35 | 63 | | | Delay Matching Between<br>Inverting Input to Output and<br>Noninverting Input to Output | <sup>t</sup> MATCH1 | C <sub>L</sub> = 1000pF, BBM open f<br>Figure 1 (Note 3) | C <sub>L</sub> = 1000pF, BBM open for MAX5064,<br>Figure 1 (Note 3) | | 2 | 8 | ns | | Delay Matching Between Driver-<br>Low and Driver-High | t <sub>MATCH2</sub> | C <sub>L</sub> = 1000pF, BBM open f<br>Figure 1 (Note 3) | for MAX5064, | | 2 | 8 | ns | | | | $R_{BBM} = 10k\Omega$ | | | 16 | | | | Break-Before-Make Accuracy (MAX5064 Only) | | $R_{BBM} = 47k\Omega$ (Notes 3, 4) | BBM = $47$ kΩ (Notes 3, 4) | | 56 | 72 | ns | | (MAXOOO4 Offiy) | | $R_{BBM} = 100k\Omega$ | | | 95 | | | | Internal Nonoverlap | | | | | 1 | | ns | | Minimum Pulse-Width Input Logic | | V <sub>DD</sub> = V <sub>BST</sub> = 12V | | | 135 | | | | (High or Low) (Note 5) | tpw-MIN | V <sub>DD</sub> = V <sub>BST</sub> = 8V | | | 170 | | ns | **Note 1:** All devices are 100% tested at $T_A = +125$ °C. Limits over temperature are guaranteed by design. Note 2: Ensure that the V<sub>DD</sub>-to-GND or BST-to-HS voltage does not exceed 13.2V. **Note 3:** Guaranteed by design, not production tested. **Note 4:** Break-before-make time is calculated by $t_{BBM} = 8 \text{ns x} (1 + R_{BBM} / 10 \text{k}\Omega)$ . Note 5: See the Minimum Pulse Width section. ### **Typical Operating Characteristics** (Typical values are at $V_{DD} = V_{BST} = +12V$ and $T_A = +25^{\circ}C$ , unless otherwise specified.) ### Typical Operating Characteristics (continued) (Typical values are at $V_{DD} = V_{BST} = +12V$ and $T_A = +25^{\circ}C$ , unless otherwise specified.) 2 0 100 200 300 400 500 600 700 800 900 1000 FREQUENCY (kHz) #### PEAK DH AND DL Source/Sink Current DH OR DL RISE TIME vs. TEMPERATURE (C<sub>L</sub> = 10nF) ## DH OR DL FALL TIME vs. TEMPERATURE (C<sub>load</sub> = 10nf) ## DH OR DL RISE PROPAGATION DELAY vs. TEMPERATURE ### Typical Operating Characteristics (continued) (Typical values are at $V_{DD} = V_{BST} = +12V$ and $T_A = +25^{\circ}C$ , unless otherwise specified.) ## BREAK-BEFORE-MAKE DEAD TIME vs. Temperature #### DELAY MATCHING (DH/DL FALLING) #### DH/DL RESPONSE TO VDD GLITCH ### MAX5062/MAX5063 Pin Description | PIN | NAME | FUNCTION | |-----|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>DD</sub> | Power Input. Bypass to GND with a parallel combination of 0.1µF and 1µF ceramic capacitor. | | 2 | BST | Boost Flying Capacitor Connection. Connect a 0.1µF ceramic capacitor between BST and HS for the high-side MOSFET driver supply. | | 3 | DH | High-Side-Gate Driver Output. Driver output for the high-side MOSFET gate. | | 4 | HS | Source Connection for High-Side MOSFET. Also serves as a return terminal for the high-side driver. | | 5 | IN_H | High-Side Noninverting Logic Input | | 6 | 6 IN_L Low-Side Noninverting Logic Input (MAX5062A/C, MAX5063A/C). Low-side inverting Io (MAX5062B/D, MAX5063B/D). | | | 7 | GND | Ground. Use GND as a return path to the DL driver output and IN_H/IN_L inputs. | | 8 | DL | Low-Side-Gate Driver Output. Drives low-side MOSFET gate. | | _ | EP | Exposed Pad. Internally connected to GND. Externally connect the exposed pad to a large ground plane to aid in heat dissipation (MAX5062C/D, MAX5063C/D only). | ### **MAX5064 Pin Description** | PIN | NAME | FUNCTION | |-----|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | BST | Boost Flying Capacitor Connection. Connect a 0.1µF ceramic capacitor between BST and HS for the high-side MOSFET driver supply. | | 2 | DH | High-Side-Gate Driver Output. Drives high-side MOSFET gate. | | 3 | HS | Source Connection for High-Side MOSFET. Also serves as a return terminal for the high-side driver. | | 4 | AGND | Analog Ground. Return path for low-switching current signals. IN_H/IN_L inputs referenced to | | 5 | BBM | Break-Before-Make Programming Resistor Connection. Connect a $10k\Omega$ to $100k\Omega$ resistor from BBM to AGND to program the break-before-make time ( $t_{BBM}$ ) from 16ns to 95ns. Resistance values greater than $200k\Omega$ disables the BBM function and makes $t_{BBM}$ = 1ns. Bypass this pin with at least a 1nF capacitor to AGND. | | 6 | IN_H- | High-Side Inverting CMOS (V <sub>DD</sub> / 2) (MAX5064A), or TTL (MAX5064B) Logic Input. Connect to AGND when not used. | | 7 | IN_H+ | High-Side Noninverting CMOS (V <sub>DD</sub> / 2) (MAX5064A), or TTL (MAX5064B) Logic Input. Connect to V <sub>DD</sub> when not used. | | 8 | IN_L- | Low-Side Inverting CMOS (V <sub>DD</sub> / 2) (MAX5064A), or TTL (MAX5064B) Logic Input. Connect to AGND when not used. | | 9 | IN_L+ | Low-Side Noninverting CMOS (V <sub>DD</sub> / 2) (MAX5064A), or TTL (MAX5064B) Logic Input. Connect to V <sub>DD</sub> when not used. | | 10 | PGND | Power Ground. Return path for high-switching current signals. Use PGND as a return path for the low-side driver. | | 11 | DL | Low-Side-Gate Driver Output. Drives the low-side MOSFET gate. | | 12 | V <sub>DD</sub> | Power Input. Bypass to PGND with a 0.1µF ceramic in parallel with a 1µF ceramic capacitor. | | _ | EP | Exposed Pad. Internally connected to AGND. Externally connect to a large ground plane to aid in heat dissipation. | Figure 1. Timing Characteristics for Noninverting and Inverting Logic Inputs ### Detailed Description The MAX5062/MAX5063/MAX5064 are 125V/2A high-speed, half-bridge MOSFET drivers that operate from a supply voltage of +8V to +12.6V. The drivers are intended to drive a high-side switch without any isolation device like an optocoupler or drive transformer. The high-side driver is controlled by a TTL/CMOS logic signal referenced to ground. The 2A source and sink drive capability is achieved by using low RDS\_ON p-and n-channel driver output stages. The BiCMOS process allows extremely fast rise/fall times and low propagation delays. The typical propagation delay from the logic-input signal to the drive output is 35ns with a matched propagation delay of 3ns typical. Matching these propagation delays is as important as the absolute value of the delay itself. The high 125V input voltage range allows plenty of margin above the 100V transient specification per telecom standards. The MAX5064 is available in a thermally enhanced TQFN package, which can dissipate up to 1.95W (at +70°C) and allow up to 1MHz switching frequency while driving 100nC combined gate-charge MOSFETs. #### **Undervoltage Lockout** Both the high- and low-side drivers feature undervoltage lockout (UVLO). The low-side driver's UVLO<sub>LOW</sub> threshold is referenced to GND and pulls both driver outputs low when V<sub>DD</sub> falls below 6.8V. The high-side driver has its own undervoltage lockout threshold (UVLO<sub>HIGH</sub>), referenced to HS, and pulls DH low when BST falls below 6.4V with respect to HS. During turn-on, once VDD rises above its UVLO threshold, DL starts switching and follows the IN\_L logic input. At this time, the bootstrap capacitor is not charged and the BST-to-HS voltage is below UVLOBST. For synchronous buck and half-bridge converter topologies, the bootstrap capacitor can charge up in one cycle and normal operation begins in a few microseconds after the BST-to-HS voltage exceeds UVLOBST. In the two-switch forward topology, the BST capacitor takes some time (a few hundred microseconds) to charge and increase its voltage above UVLOBST. The typical hysteresis for both UVLO thresholds is 0.5V. The bootstrap capacitor value should be selected carefully to avoid unintentional oscillations during turn-on and turn-off at the DH output. Choose the capacitor value about 20 times higher than the total gate capacitance of the MOSFET. Use a low-ESR-type X7R dielectric ceramic capacitor at BST (typically a 0.1µF ceramic is adequate) and a parallel combination of 1µF and 0.1µF ceramic capacitors from VDD to GND (MAX5062\_, MAX5063\_) or to PGND (MAX5064\_). The high-side MOSFET's continuous on-time is limited due to the charge loss from the high-side driver's quiescent current. The maximum on-time is dependent on the size of CBST, IBST (50µA max), and UVLOBST. #### **Output Driver** The MAX5062/MAX5063/MAX5064 have low $2.5\Omega$ RDS ON p-channel and n-channel devices (totem pole) in the output stage. This allows for a fast turn-on and turn-off of the high gate-charge switching MOSFETs. The peak source and sink current is typically 2A. Propagation delays from the logic inputs to the driver outputs are matched to within 8ns. The internal p- and n-channel MOSFETs have a 1ns break-before-make logic to avoid any cross conduction between them. This internal break-before-make logic eliminates shootthrough currents reducing the operating supply current as well as the spikes at VDD. The DL voltage is approximately equal to V<sub>DD</sub> and the DH-to-HS voltage, a diode drop below V<sub>DD</sub>, when they are in a high state and to zero when in a low state. The driver RDS ON is lower at higher VDD. Lower RDS ON means higher source and sink currents and faster switching speeds. #### Internal Bootstrap Diode An internal diode connects from V<sub>DD</sub> to BST and is used in conjunction with a bootstrap capacitor externally connected between BST and HS. The diode charges the capacitor from V<sub>DD</sub> when the DL low-side switch is on and isolates V<sub>DD</sub> when HS is pulled high as the high-side driver turns on (see the *Typical Operating Circuit*). The internal bootstrap diode has a typical forward voltage drop of 0.9V and has a 10ns typical turn-off/turn-on time. For lower voltage drops from $V_{DD}$ to BST, connect an external Schottky diode between $V_{DD}$ and BST. ## Programmable Break-Before-Make (MAX5064) Half-bridge and synchronous buck topologies require that the high- or low-side switch be turned off before the other switch is turned on to avoid shoot-through currents. Shoot-through occurs when both high- and low-side switches are on at the same time. This condition is caused by the mismatch in the propagation delay from IN\_H/IN\_L to DH/DL, driver output impedance, and the MOSFET gate capacitance. Shoot-through currents increase power dissipation, radiate EMI, and can be catastrophic, especially with high input voltages. The MAX5064 offers a break-before-make (BBM) feature that allows the adjustment of the delay from the input to the output of each driver. The propagation delay from the rising edges of IN\_H and IN\_L to the rising edges of DH and DL, respectively, can be programmed from 16ns to 95ns. Note that the BBM time (tBBM) has a higher percentage error at lower value because of the fixed comparator delay in the BBM block. The propagation delay mismatch (tMATCH\_) needs to be included when calculating the total tBBM error. The low 8ns (maximum) delay mismatch reduces the total tBBM variation. Use the following equations to calculate RBBM for the required BBM time and tBBM ERROR: $$R_{BBM} = 10k\Omega \times \left(\frac{t_{BBM}}{8ns} - 1\right)$$ for $R_{BBM} < 200k\Omega$ $t_{BBM} = 0.15 \times t_{BBM} + t_{MATCH}$ where tBBM is in nanoseconds. The voltage at BBM is regulated to 1.3V. The BBM circuit adjusts t<sub>BBM</sub> depending on the current drawn by R<sub>BBM</sub>. Bypass BBM to AGND with a 1nF or smaller ceramic capacitor (C<sub>BBM</sub>) to avoid any effect of ground bounce caused during switching. The charging time of C<sub>BBM</sub> does not affect t<sub>BBM</sub> at turn-on because the BBM voltage is stabilized before the UVLO clears the device turn-on. Topologies like the two-switch forward converter, where both high- and low-side switches are turned on and off simultaneously, can have the BBM function disabled by leaving BBM unconnected. When disabled, tbbM is typically 1ns. ## Driver Logic Inputs (IN\_H, IN\_L, IN\_H+, IN\_H-, IN\_L+, IN\_L-) The MAX5062\_/MAX5064A are CMOS (VDD / 2) logicinput drivers while the MAX5063\_/MAX5064B have TTLcompatible logic inputs. The logic-input signals are independent of VDD. For example, the IC can be powered by a 10V supply while the logic inputs are provided from a 12V CMOS logic. Also, the logic inputs are protected against voltage spikes up to 15V, regardless of the VDD voltage. The TTL and CMOS logic inputs have 400mV and 1.6V hysteresis, respectively, to avoid double pulsing during transition. The logic inputs are high-impedance pins and should not be left floating. The low 2.5pF input capacitance reduces loading and increases switching speed. The noninverting inputs are pulled down to GND and the inverting inputs are pulled up to $V_{DD}$ internally using a $1M\Omega$ resistor. The PWM output from the controller must assume a proper state while powering up the device. With the logic inputs floating, the DH and DL outputs pull low as VDD rises up above the UVLO threshold. The MAX5064\_ has two logic inputs per driver, which provide greater flexibility in controlling the MOSFET. Use IN\_H+/IN\_L+ for noninverting logic and IN\_H-/IN\_L- for inverting logic operation. Connect IN\_H+/IN\_L+ to VDD and IN\_H-/IN\_L- to GND if not used. Alternatively, the unused input can be used as an ON/OFF function. Use IN\_+ for active-low and IN\_- for active-high shutdown logic. Table 1. MAX5064 Truth Table | | _ | | |-------------|-------------|-------| | IN_H+/IN_L+ | IN_H-/IN_L- | DH/DL | | Low | Low | Low | | Low | High | Low | | High | Low | High | | High | High | Low | #### **Minimum Pulse Width** The MAX5062/MAX5063/MAX5064 uses a single-shot level shifter architecture to achieve low propagation delay. Typical level shifter architecture causes a minimum (high or low) pulse width (t<sub>DMIN</sub>) at the output that may be higher than the logic-input pulse width. For MAX5062/MAX5063/MAX5064 devices, the DH minimum high pulse width (t<sub>DMIN-DH-H</sub>) is lower than the DL minimum low pulse width (t<sub>DMIN-DL-L</sub>) to avoid any shoot-through in the absence of external BBM delay during the narrow pulse at low duty cycle (see Figure 2). At high duty cycle (close to 100%) the DH minimum low pulse width (t<sub>DMIN-DH-L</sub>) must be higher than the DL minimum low pulse width (t<sub>DMIN-DL-L</sub>) to avoid overlap and shoot-through (see Figure 3). In the case of MAX5062/MAX5063/MAX5064, there is a possibility of about 40ns overlap if an external BBM delay is not provided. We recommend adding external delay in the INH path so that the minimum low pulse width seen at INH is always longer than tpw-MIN. See the *Electrical Characteristics* table for the typical values of tpw-MIN. Figure 2. Minimum Pulse-Width Behavior for Narrow Duty-Cycle Input (On-Time < tpw-MIN) Figure 3. Minimum Pulse-Width Behavior for High Duty-Cycle Input (Off-Time < tpw-MIN) ### Applications Information #### Supply Bypassing and Grounding Pay extra attention to bypassing and grounding the MAX5062/MAX5063/MAX5064. Peak supply and output currents may exceed 4A when both drivers are driving large external capacitive loads in-phase. Supply drops and ground shifts create forms of negative feedback for inverters and may degrade the delay and transition times. Ground shifts due to insufficient device grounding may also disturb other circuits sharing the same AC ground return path. Any series inductance in the V<sub>DD</sub>, DH, DL, and/or GND paths can cause oscillations due to the very high di/dt when switching the MAX5062/ MAX5063/MAX5064 with any capacitive load. Place one or more 0.1µF ceramic capacitors in parallel as close to the device as possible to bypass VDD to GND (MAX5062/MAX5063) or PGND (MAX5064). Use a ground plane to minimize ground return resistance and series inductance. Place the external MOSFET as close as possible to the MAX5062/MAX5063/MAX5064 to further minimize board inductance and AC path resistance. For the MAX5064\_ the low-power logic ground (AGND) is separated from the high-power driver return (PGND). Apply the logic-input signal between IN\_ to AGND and connect the load (MOSFET gate) between DL and PGND. #### **Power Dissipation** Power dissipation in the MAX5062/MAX5063/MAX5064 is primarily due to power loss in the internal boost diode and the nMOS and pMOS FETS. For capacitive loads, the total power dissipation for the device is: $$P_D = (C_L \times V_{DD}^2 \times f_{SW}) + (I_{DDO} + I_{BSTO}) \times V_{DD}$$ M/IXI/N/ where $C_L$ is the combined capacitive load at DH and DL. $V_{DD}$ is the supply voltage and fsw is the switching frequency of the converter. $P_D$ includes the power dissipated in the internal bootstrap diode. The internal power dissipation reduces by $P_{DIODE}$ , if an external bootstrap Schottky diode is used. The power dissipation in the internal boost diode (when driving a capacitive load) will be the charge through the diode per switching period multiplied by the maximum diode forward voltage drop ( $V_f = 1V$ ). $$P_{DIODE} = C_{DH} \times (V_{DD} - 1) \times f_{SW} \times V_{f}$$ The total power dissipation when using the internal boost diode will be P<sub>D</sub> and, when using an external Schottky diode, will be P<sub>D</sub> - P<sub>DIODE</sub>. The total power dissipated in the device must be kept below the maximum of 1.951W for the 12-pin TQFN package, 1.5W for the 8-pin SO with exposed pad, and 0.471W for the regular 8-pin SO package at $T_A = +70^{\circ}$ C ambient. #### **Layout Information** The MAX5062/MAX5063/MAX5064 drivers source and sink large currents to create very fast rise and fall edges at the gates of the switching MOSFETs. The high di/dt can cause unacceptable ringing if the trace lengths and impedances are not well controlled. Use the following PC board layout guidelines when designing with the MAX5062/MAX5063/MAX5064: It is important that the V<sub>DD</sub> voltage (with respect to ground) or BST voltage (with respect to HS) does not exceed 13.2V. Voltage spikes higher than 13.2V - from V<sub>DD</sub> to GND or BST to HS can damage the device. Place one or more low ESL 0.1µF decoupling ceramic capacitors from V<sub>DD</sub> to GND (MAX5062/MAX5063) or to PGND (MAX5064), and from BST to HS as close as possible to the part. The ceramic decoupling capacitors should be at least 20 times the gate capacitance being driven. - There are two AC current loops formed between the device and the gate of the MOSFET being driven. The MOSFET looks like a large capacitance from gate to source when the gate is being pulled low. The active current loop is from the MOSFET driver output (DL or DH) to the MOSFET gate, to the MOSFET source, and to the return terminal of the MOSFET driver (either GND or HS). When the gate of the MOS-FET is being pulled high, the active current loop is from the MOSFET driver output, (DL or DH), to the MOSFET gate, to the MOSFET source, to the return terminal of the drivers decoupling capacitor, to the positive terminal of the decoupling capacitor, and to the supply connection of the MOSFET driver. The decoupling capacitor will be either the flying capacitor connected between BST and HS or the decoupling capacitor for VDD. Care must be taken to minimize the physical distance and the impedance of these AC current paths. - Solder the exposed pad of the TQFN (MAX5064) or SO (MAX5062C/D and MAX5063C/D) package to a large copper plane to achieve the rated power dissipation. Connect AGND and PGND at one point near VDD's decoupling capacitor return. ### **Typical Application Circuits** Figure 4. MAX5062 Half-Bridge Conversion Figure 5. Synchronous Buck Converter ## **Typical Application Circuits (continued)** Figure 6. Two-Switch Forward Conversion Figure 7. MAX5064 Half-Bridge Converter ### **Functional Diagrams** ### **Pin Configurations** ## Typical Operating Circuit ## Selector Guide (continued) | PART | HIGH-SIDE DRIVER | LOW-SIDE DRIVER | LOGIC LEVELS | PIN COMPATIBLE | |-------------|---------------------------------|---------------------------------|----------------------------|----------------| | MAX5063AASA | Noninverting | Noninverting | TTL | HIP2101IB | | MAX5063BASA | Noninverting | Inverting | TTL | _ | | MAX5063CASA | Noninverting | Noninverting | TTL | _ | | MAX5063DASA | Noninverting | Inverting | TTL | _ | | MAX5064AATC | Both Inverting and Noninverting | Both Inverting and Noninverting | CMOS (V <sub>DD</sub> / 2) | | | MAX5064BATC | Both Inverting and Noninverting | Both Inverting and Noninverting | TTL | _ | ## Ordering Information (continued) | PART | TEMP<br>RANGE | PIN-<br>PACKAGE | TOP<br>MARK | PKG<br>CODE | |-------------|--------------------|-----------------|-------------|-------------| | MAX5063AASA | -40°C to<br>+125°C | 8 SO | _ | S8-5 | | MAX5063BASA | -40°C to<br>+125°C | 8 SO | _ | S8-5 | | MAX5063CASA | -40°C to<br>+125°C | 8 SO-EP* | _ | S8E-14 | | MAX5063DASA | -40°C to<br>+125°C | 8 SO-EP* | _ | S8E-14 | | MAX5064AATC | -40°C to<br>+125°C | 12 TQFN | AAEF | T1244-4 | | MAX5064BATC | -40°C to<br>+125°C | 12 TQFN | AAEG | T1244-4 | <sup>\*</sup>EP = Exposed paddle. Devices are available in both leaded and lead-free packaging. Specify lead-free by replacing "-T" with "+T" when ordering. ### **Chip Information** TRANSISTOR COUNT: 790 PROCESS: HV BICMOS ### **Package Information** (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) ### **Package Information (continued)** (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) ### Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to www.maxim-ic.com/packages.) | COMMON DIMENSIONS | | | | | | | | | | | | | | | | |-------------------|-----------|------|------|-----------|------|------|-----------|------|------|-----------|------|------|-----------|------|------| | PKG | 12L 4×4 | | | 16L 4×4 | | | 20L 4×4 | | | 24L 4×4 | | | 28L 4×4 | | | | REF. | MIN. | NDM. | MAX. | MIN. | NDM. | MAX. | MIN. | NDM. | MAX. | MIN. | NOM. | MAX. | MIN. | NDM. | MAX. | | Α | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | | A1 | 0.0 | 0.02 | 0.05 | 0.0 | 0.02 | 0.05 | 0.0 | 0.02 | 0.05 | 0.0 | 0.02 | 0.05 | 0.0 | 0.02 | 0.05 | | A2 | 0.20 REF | | | 0.20 REF | | | 0.20 REF | | | 0.20 REF | | | 0.20 REF | | | | b | 0.25 | 0.30 | 0.35 | 0.25 | 0.30 | 0.35 | 0.20 | 0.25 | 0.30 | 0.18 | 0.23 | 0.30 | 0.15 | 0.20 | 0.25 | | D | 3.90 | 4.00 | 4.10 | 3.90 | 4.00 | 4.10 | 3.90 | 4.00 | 4.10 | 3.90 | 4.00 | 4.10 | 3.90 | 4.00 | 4.10 | | E | 3.90 | 4.00 | 4.10 | 3.90 | 4.00 | 4.10 | 3.90 | 4.00 | 4.10 | 3.90 | 4.00 | 4.10 | 3.90 | 4.00 | 4.10 | | e | 0.80 BSC. | | | 0.65 BSC. | | | 0.50 BSC. | | | 0.50 BSC. | | | 0.40 BSC. | | | | k | 0.25 | - | - | 0.25 | - | - | 0.25 | - | - | 0.25 | - | - | 0.25 | - | - | | L | 0.45 | 0.55 | 0.65 | 0.45 | 0.55 | 0.65 | 0.45 | 0.55 | 0.65 | 0.30 | 0.40 | 0.50 | 0.30 | 0.40 | 0.50 | | N | 12 | | | 16 | | | 20 | | | 24 | | | 28 | | | | ND | 3 | | | 4 | | | 5 | | | 6 | | | 7 | | | | NE | 3 | | | 4 | | | 5 | | | 6 | | | 7 | | | | Jedec<br>Var. | WGGB | | | WGGC | | | WGGD-1 | | | WGGD-2 | | | WGGE | | | | EXPOSED PAD VARIATIONS | | | | | | | | | |------------------------|------|------|------|------|------|------|--|--| | PKG. | | DS | | E2 | | | | | | CODES | MIN. | NDM. | MAX. | MIN. | NOM. | MAX. | | | | T1244-3 | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 | | | | T1244-4 | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 | | | | T1644-3 | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 | | | | T1644-4 | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 | | | | T2044-2 | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 | | | | T2044-3 | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 | | | | T2444-2 | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 | | | | T2444-3 | 2.45 | 2.60 | 2.63 | 2.45 | 2.60 | 2.63 | | | | T2444-4 | 2.45 | 2.60 | 2.63 | 2.45 | 2.60 | 2.63 | | | | T2844-1 | 2.50 | 2.60 | 2.70 | 2.50 | 2.60 | 2.70 | | | - DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994. - ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES. - N IS THE TOTAL NUMBER OF TERMINALS. - ⚠ THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-012. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED, THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE. - AD DIMENSION & APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25mm AND 0.30mm FROM TERMINAL TIP. ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY. - DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION. - EXECUPLE AS THE TERMINALS. - DRAWING CONFORMS TO JEDEC MO220, EXCEPT FOR T2444-3, T2444-4 AND T2844-1. - 9. DRAWING CONFORMS TO JEDEC MUZZU, EXCEPT FOR 16499 MARKING IS FOR PACKAGE ORIENTATION REFERENCE ONLY. - 11. COPLANARITY SHALL NOT EXCEED 0.08mm WARPAGE SHALL NOT EXCEED 0.10mm - 12. WARPAGE SHALL NOT EXCEED 0.10mm. ALEAD CENTERLINES TO BE AT TRUE POSITION AS DEFINED BY BASIC DIMENSION 'e', ±0.05. - 14. NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY. - 15. ALL DIMENSIONS ARE THE SAME FOR LEADED (-) & PhFREE (+) PACKAGE CODES. PACKAGE DUTLINE 12,16,20,24,28L THIN QFN, 4×4×0.8mm PPROVAL | DOCUMENT CONTROL NO. | REV. | 2, 21-0139 -DRAWING NOT TO SCALE- ### **Revision History** Pages changed at Rev 5: 1, 2, 4, 5, 11-15, 19, 20 Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600