

# 2.5V / 3.3V Differential 2:1 Mux Input to 1:6 LVPECL Clock/Data Fanout Buffer / Translator

### Multi-Level Inputs w/ Internal Termination

## **NB7L585**

#### Description

The NB7L585 is a differential 1:6 LVPECL Clock/Data distribution chip featuring a 2:1 Clock/Data input multiplexer with an input select pin. The INx/ $\overline{\text{INx}}$  inputs incorporate internal 50  $\Omega$  termination resistors and will accept LVPECL, CML, or LVDS logic levels.

The NB7L585 produces six identical output copies of Clock or Data operating up to 5 GHz or 8 Gb/s, respectively. As such, NB7L585 is ideal for SONET, GigE, Fiber Channel, Backplane and other Clock/Data distribution applications.

The NB7L585 is powered with either 2.5 V or 3.3 V supply and is offered in a low profile 5mm x 5mm 32-pin QFN package.

Application notes, models, and support documentation are available at www.onsemi.com.

The NB7L585 is a member of the GigaComm $^{\text{TM}}$  family of high performance clock products.

#### **Features**

- Maximum Input Data Rate > 8 Gb/s
- Data Dependent Jitter < 15 ps
- Maximum Input Clock Frequency > 5 GHz
- Random Clock Jitter < 0.8 ps RMS
- Low Skew 1:6 LVPECL Outputs, 20 ps max
- 2:1 Multi-Level Mux Inputs
- 175 ps Typical Propagation Delay
- 55 ps Typical Rise and Fall Times
- Differential LVPECL Outputs, 800 mV peak-to-peak, typical
- Operating Range:  $V_{CC} = 2.375 \text{ V}$  to 3.6 V with GND = 0 V
- Internal 50 Ω Input Termination Resistors
- VREFAC Reference Output
- QFN-32 Package, 5mm x 5mm
- -40°C to +85°C Ambient Operating Temperature
- These Devices are Pb-Free and are RoHS Compliant



QFN32 MN SUFFIX CASE 488AM

#### **MARKING DIAGRAM**



= Assembly Location

WL = Wafer Lot
YY = Year
WW = Work Week
• Pb-Free Package

(Note: Microdot may be in either location)



Figure 1. Simplified Block Diagram

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 8 of this data sheet.

1



Figure 2. Pinout: QFN-32 (Top View)

#### **Table 1. INPUT SELECT FUNCTION TABLE**

| SEL* | CLK Input Selected |
|------|--------------------|
| 0    | INO                |
| 1    | IN1                |

<sup>\*</sup>Defaults HIGH when left open.

#### **Table 2. PIN DESCRIPTION**

| Pin Number                                               | Pin Name                                                | I/O                        | Pin Description                                                                                                                                                                                                                                                                                                   |
|----------------------------------------------------------|---------------------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1,4<br>5,8                                               | INO, <u>INO</u><br>IN1, <u>IN1</u>                      | LVPECL, CML,<br>LVDS Input | Non-inverted, Inverted, Differential Data Inputs internally biased to V <sub>CC</sub> /2                                                                                                                                                                                                                          |
| 2,6                                                      | VT0, VT1                                                |                            | Internal 100 $\Omega$ Center–tapped Termination Pin for IN0 / $\overline{\text{IN0}}$ and IN1 / $\overline{\text{IN1}}$                                                                                                                                                                                           |
| 31                                                       | SEL                                                     | LVTTL/LVCMOS<br>Input      | Input Select pin; LOW for IN0 Inputs, HIGH for IN1 Inputs; defaults HIGH when left open                                                                                                                                                                                                                           |
| 10                                                       | NC                                                      | -                          | No Connect                                                                                                                                                                                                                                                                                                        |
| 11, 16, 18<br>23, 25, 30                                 | V <sub>CC</sub>                                         | -                          | Positive Supply Voltage. All $V_{CC}$ pins must be connected to the positive power supply for correct DC and AC operation.                                                                                                                                                                                        |
| 29, 28<br>27, 26<br>22, 21<br>20, 19<br>15, 14<br>13, 12 | Q0, Q0<br>Q1, Q1<br>Q2,Q2<br>Q3, Q3<br>Q4, Q4<br>Q5, Q5 | LVPECL Output              | Non-inverted, Inverted Differential Outputs Note 1.                                                                                                                                                                                                                                                               |
| 9, 17, 24, 32                                            | GND                                                     |                            | Negative Supply Voltage, connected to Ground                                                                                                                                                                                                                                                                      |
| 3<br>7                                                   | VREFAC0<br>VREFAC1                                      | -                          | Output Voltage Reference for Capacitor-Coupled Inputs                                                                                                                                                                                                                                                             |
| _                                                        | EP                                                      | -                          | The Exposed Pad (EP) on the QFN-32 package bottom is thermally connected to the die for improved heat transfer out of package. The exposed pad must be attached to a heat-sinking conduit. The pad is electrically connected to the die, and must be electrically and thermally connected to GND on the PC board. |

<sup>1.</sup> In the differential configuration when the input termination pins (VT0, VT1) are connected to a common termination voltage or left open, and if no signal is applied on INn/INn input, then the device will be susceptible to self–oscillation.

<sup>2.</sup> All V<sub>CC</sub> and GND pins must be externally connected to a power supply for proper operation.

**Table 3. ATTRIBUTES** 

| Characteristi                                          | Value                             |                      |  |  |
|--------------------------------------------------------|-----------------------------------|----------------------|--|--|
| ESD Protection                                         | Human Body Model<br>Machine Model | > 2 kV<br>> 200 V    |  |  |
| R <sub>PU</sub> – SEL Input Pullup Resistor            |                                   | 75 kΩ                |  |  |
| Moisture Sensitivity (Note 3)                          | QFN-32                            | Level 1              |  |  |
| Flammability Rating                                    | Oxygen Index: 28 to 34            | UL 94 V-0 @ 0.125 in |  |  |
| Transistor Count                                       |                                   | 288                  |  |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |                                   |                      |  |  |

<sup>3.</sup> For additional information, see Application Note AND8003/D.

**Table 4. MAXIMUM RATINGS** 

| Symbol              | Parameter                                                 | Condition 1         | Condition 2    | Rating                       | Unit |
|---------------------|-----------------------------------------------------------|---------------------|----------------|------------------------------|------|
| V <sub>CC</sub>     | Positive Power Supply                                     | GND = 0 V           |                | +4.0                         | ٧    |
| V <sub>IO</sub>     | Input/Output Voltage                                      | GND = 0 V           |                | -0.5 to V <sub>CC</sub> +0.5 | ٧    |
| V <sub>INPP</sub>   | Differential Input Voltage  IN - IN                       |                     |                | 1.89                         | V    |
| I <sub>IN</sub>     | Input Current Through R $_{\rm T}$ (50 $\Omega$ Resistor) |                     |                | ± 40                         | mA   |
| l <sub>out</sub>    | Output Current                                            | Continuous<br>Surge |                | 50<br>100                    | mA   |
| I <sub>VREFAC</sub> | VREFAC Sink or Source Current                             |                     |                | ±1.5                         | mA   |
| T <sub>A</sub>      | Operating Temperature Range                               |                     |                | -40 to +85                   | °C   |
| T <sub>stg</sub>    | Storage Temperature Range                                 |                     |                | -65 to +150                  | °C   |
| $\theta_{JA}$       | Thermal Resistance (Junction-to-Ambient) (Note 4)         | 0 lfpm<br>500 lfpm  | QFN32<br>QFN32 | 31<br>27                     | °C/W |
| $\theta_{JC}$       | Thermal Resistance (Junction-to-Case) (Note 4)            |                     | QFN32          | 12                           | °C/W |
| T <sub>sol</sub>    | Wave Solder                                               |                     |                | 265                          | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

4. JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad.

Table 5. DC CHARACTERISTICS POSITIVE LVPECL OUTPUT  $V_{CC}$  = 2.375 V to 3.6 V; GND = 0 V;  $T_A$  = -40°C to 85°C (Note 5)

| Symbol Characteristic                                                                         |                                                                 | Min                                    | Тур                    | Max                                    | Unit |
|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------|------------------------|----------------------------------------|------|
| POWER SUPPLY                                                                                  |                                                                 |                                        | •                      |                                        |      |
| V <sub>CC</sub> Power Supply Voltage                                                          | V <sub>CC</sub> = 3.3V<br>V <sub>CC</sub> = 2.5V                | 3.0<br>2.375                           | 3.3<br>2.5             | 3.6<br>2.625                           | V    |
| Power Supply Current (Inputs and Output                                                       | its Open)                                                       |                                        | 185                    | 225                                    | mA   |
| VPECL Outputs                                                                                 |                                                                 |                                        | •                      |                                        |      |
| V <sub>OH</sub> Output HIGH Voltage (Note 6)                                                  | V <sub>CC</sub> = 3.3 V<br>V <sub>CC</sub> = 2.5 V              | V <sub>CC</sub> – 1145<br>2155<br>1355 |                        | V <sub>CC</sub> - 800<br>2500<br>1700  | mV   |
| V <sub>OL</sub> Output LOW Voltage (Note 6)                                                   | V <sub>CC</sub> = 3.3 V<br>V <sub>CC</sub> = 2.5 V              | V <sub>CC</sub> – 2000<br>1300<br>500  |                        | V <sub>CC</sub> – 1500<br>1800<br>1000 | mV   |
| DIFFERENTIAL CLOCK INPUTS DRIVEN SINGLE-                                                      | ENDED (Note 7) (Figures                                         | 5 & 6)                                 | •                      |                                        |      |
| V <sub>IH</sub> Single-ended Input HIGH Voltage                                               |                                                                 | V <sub>th</sub> + 100                  |                        | V <sub>CC</sub>                        | mV   |
| V <sub>IL</sub> Single-ended Input LOW Voltage                                                |                                                                 | GND                                    |                        | V <sub>th</sub> – 100                  | mV   |
| V <sub>th</sub> Input Threshold Reference Voltage Rang                                        | ge (Note 8)                                                     | 1100                                   |                        | V <sub>CC</sub> -100                   | mV   |
| V <sub>ISE</sub> Single-ended Input Voltage (V <sub>IH</sub> - V <sub>IL</sub> )              | Single-ended Input Voltage (V <sub>IH</sub> - V <sub>IL</sub> ) |                                        |                        | 1200                                   | mV   |
| /REFACx (for Capacitor- Coupled Inputs, Only)                                                 |                                                                 |                                        |                        |                                        |      |
| V <sub>REFAC</sub> Output Reference Voltage @100 μA for 0 Inputs, Only                        | Capacitor– Coupled                                              | V <sub>CC</sub> – 1500                 | V <sub>CC</sub> – 1200 | V <sub>CC</sub> – 1000                 | mV   |
| DIFFERENTIAL INPUTS DRIVEN DIFFERENTIALLY                                                     | Y (Figures 7 & 8) (Note 9)                                      |                                        | •                      |                                        |      |
| V <sub>IHD</sub> Differential Input HIGH Voltage (IN, $\overline{\text{IN}}$ )                |                                                                 | 1200                                   |                        | V <sub>CC</sub>                        | mV   |
| V <sub>ILD</sub> Differential Input LOW Voltage (IN , $\overline{\text{IN}}$ )                |                                                                 | GND                                    |                        | V <sub>IHD</sub> – 100                 | mV   |
| V <sub>ID</sub> Differential Input Voltage (IN , $\overline{\text{IN}}$ ) (V <sub>IHD</sub> - | - V <sub>ILD</sub> )                                            | 100                                    |                        | 1200                                   | mV   |
| V <sub>CMR</sub> Input Common Mode Range (Differential (Figure 9)                             | Configuration, Note 10)                                         | 1050                                   |                        | V <sub>CC</sub> – 50                   | mV   |
| Input HIGH Current IN/IN (VTIN/VTIN Op                                                        | pen)                                                            | -150                                   |                        | 150                                    | μΑ   |
| I <sub>IL</sub> Input LOW Current IN/IN (VTIN/VTIN Op                                         | Input LOW Current IN/IN (VTIN/VTIN Open)                        |                                        |                        | 150                                    | μΑ   |
| CONTROL INPUT (SEL Pin)                                                                       |                                                                 |                                        |                        |                                        |      |
| V <sub>IH</sub> Input HIGH Voltage for Control Pin                                            |                                                                 | 2.0                                    |                        | V <sub>CC</sub>                        | mV   |
| V <sub>IL</sub> Input LOW Voltage for Control Pin                                             |                                                                 | GND                                    |                        | 0.8                                    | mV   |
| I <sub>IH</sub> Input HIGH Current                                                            |                                                                 | -150                                   |                        | 150                                    | μΑ   |
| I <sub>IL</sub> Input LOW Current                                                             |                                                                 | -150                                   |                        | 150                                    | μΑ   |
| TERMINATION RESISTORS                                                                         |                                                                 |                                        |                        |                                        |      |
| R <sub>TIN</sub> Internal Input Termination Resistor (Meas                                    | sured from INx to VTx)                                          | 45                                     | 50                     | 55                                     | Ω    |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

- Input and output parameters vary 1:1 with V<sub>CC</sub>.
   LVPECL outputs (Qn/Qn) loaded with 50 Ω to V<sub>CC</sub> 2 V for proper operation.
   V<sub>th</sub>, V<sub>IH</sub>, V<sub>IL</sub>, and V<sub>ISE</sub> parameters must be complied with simultaneously.
   V<sub>th</sub> is applied to the complementary input when operating in single–ended mode.
   V<sub>IHD</sub>, V<sub>ILD</sub>, V<sub>ID</sub> and V<sub>CMR</sub> parameters must be complied with simultaneously.
   V<sub>CMR</sub> min varies 1:1 with GND, V<sub>CMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>CMR</sub> range is referenced to the most positive side of the differential input signal. input signal.

Table 6. AC CHARACTERISTICS  $V_{CC}$  = 2.375 V to 3.6 V; GND = 0 V;  $T_A$  = -40°C to 85°C (Note 11)

| Symbol                                 | Characteristic                                                                             |                                                          | Min        | Тур                                  | Max        | Unit               |
|----------------------------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------|------------|--------------------------------------|------------|--------------------|
| f <sub>MAX</sub>                       | Maximum Input Clock Frequency; V <sub>OUTpp</sub> ≥ 400 mV                                 |                                                          | 5          | 7                                    |            | GHz                |
| f <sub>DATAMAX</sub>                   | Maximum Operating Data Rate (PRBS23)                                                       |                                                          | 8          | 10                                   |            | Gbps               |
| f <sub>SEL</sub>                       | Maximum Toggle Frequency, SEL                                                              |                                                          | 1.0        | 1.5                                  |            | GHz                |
| V <sub>OUTpp</sub>                     | Output Voltage Amplitude (@ V <sub>INPPmin</sub> )<br>(Note 12) (Figures 8 and 10)         | f <sub>in</sub> ≤ 4 GHz<br>f <sub>in</sub> ≤ 5 GHz       | 550<br>400 | 800<br>650                           |            | mV                 |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to Differential Outputs, @ 1 GHz, measured at differential crosspoint    | IN/IN to Q/Q<br>SEL to Q                                 | 125<br>75  | 175<br>200                           | 250<br>300 | ps                 |
| t <sub>PLH</sub> TC                    | Propagation Delay Temperature Coefficient                                                  |                                                          |            | 50                                   |            | ∆fs/°C             |
| tskew                                  | Output – Output skew (within device) (Note 13)<br>Device – Device skew (tpd max – tpdmin)  |                                                          |            |                                      | 20<br>100  | ps                 |
| t <sub>DC</sub>                        | Output Clock Duty Cycle (Reference Duty Cycle = 50%)                                       | $f_{in} \leq 5.0 \text{ GHz}$                            | 45         | 50                                   | 55         | %                  |
| $\Phi_{N}$                             | Phase Noise, f <sub>in</sub> = 1 GHz                                                       | 10 kHz<br>100 kHz<br>1 MHz<br>10 MHz<br>20 MHz<br>40 MHz |            | -135<br>-137<br>-149<br>-150<br>-151 |            | dBc                |
| t <sub>∫ΦN</sub>                       | Integrated Phase Jitter (Figure x) fin = 1 GHz, 12 kHz -                                   | 20 MHz Offset (RMS)                                      |            | 36                                   |            | fs                 |
| <sup>t</sup> JITTER                    | RJ – Output Random Jitter (Note 14)<br>DJ – Residual Output Deterministic Jitter (Note 15) | f <sub>in</sub> ≤ 5.0 GHz<br>≤ 8 Gbps                    |            | 0.2<br>5                             | 0.8<br>15  | ps rms<br>ps pk-pk |
|                                        | Crosstalk Induced Jitter (Adjacent Channel) (Note 17)                                      |                                                          |            |                                      | 0.7        | psRMS              |
| V <sub>INPP</sub>                      | Input Voltage Swing (Differential Configuration) (Note 16                                  | )                                                        | 100        |                                      | 1200       | mV                 |
| t <sub>r,</sub> , t <sub>f</sub>       | Output Rise/Fall Times @ 1 GHz (20% - 80%), Q, Q                                           |                                                          | 25         | 55                                   | 85         | ps                 |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

- 11. Measured using a 400 mV pk-pk source, 50% duty cycle clock source. All output loading with external 50  $\Omega$  to  $V_{CC}$  2 V. Input edge rates 40 ps (20% 80%).
- 12. Output voltage swing is a single-ended measurement operating in differential mode.
- 13. Skew is measured between outputs under identical transitions and conditions. Duty cycle skew is defined only for differential operation when the delays are measured from cross-point of the inputs to the crosspoint of the outputs.
- 14. Additive RMS jitter with 50% duty cycle clock signal.
- 15. Additive Peak-to-Peak data dependent jitter with input NRZ data at PRBS23.
- 16. Input voltage swing is a single-ended measurement operating in differential mode.
- 17. Crosstalk is measured at the output while applying two similar clock frequencies that are asynchronous with respect to each other at the inputs.



Figure 3. Clock Output Voltage Amplitude (V<sub>OUTpp</sub>) vs. Input Frequency (f<sub>in</sub>) at Ambient Temperature (Typical)



Figure 4. Input Structure



Figure 5. Differential Input Driven Single-Ended



Figure 6. V<sub>th</sub> Diagram



Figure 7. Differential Inputs Driven Differentially



Figure 8. Differential Inputs Driven Differentially



Figure 9. VCMR Diagram



Figure 10. AC Reference Measurement



Figure 11. SEL to Qx Timing Diagram



Figure 12. LVPECL Interface



Figure 13. LVDS Interface



Figure 14. Standard 50  $\Omega$  Load CML Interface



Figure 15. Capacitor–Coupled Differential Interface (V<sub>T</sub> Connected to V<sub>REFAC</sub>)

\*VREFAC bypassed to ground with a 0.01  $\mu F$  capacitor.



Figure 16. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.)

#### **DEVICE ORDERING INFORMATION**

| Device       | Package             | Shipping <sup>†</sup> |
|--------------|---------------------|-----------------------|
| NB7L585MNG   | QFN-32<br>(Pb-Free) | 74 Units / Tube       |
| NB7L585MNR4G | QFN-32<br>(Pb-Free) | 1000 / Tape & Reel    |
| NB7L585MNTWG | QFN-32<br>(Pb-Free) | 1000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <u>BRD8011/D</u>.

GigaComm is registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.







#### **RECOMMENDED** SOLDERING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and

# QFN32 5x5, 0.5P

**DATE 23 OCT 2013** 

- 1. DIMENSIONS AND TOLERANCING PER
- ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS.
- 3. DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN
- 0.15 AND 0.30MM FROM THE TERMINAL TIP.
  COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |      |  |
|-----|-------------|------|--|
| DIM | MIN         | MAX  |  |
| Α   | 0.80        | 1.00 |  |
| A1  |             | 0.05 |  |
| A3  | 0.20        | REF  |  |
| b   | 0.18        | 0.30 |  |
| D   | 5.00        | BSC  |  |
| D2  | 2.95        | 3.25 |  |
| E   | 5.00 BSC    |      |  |
| E2  | 2.95        | 3.25 |  |
| е   | 0.50 BSC    |      |  |
| K   | 0.20        |      |  |
| L   | 0.30        | 0.50 |  |
| 11  |             | 0.15 |  |

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code

= Assembly Location WL = Wafer Lot

VV = Year WW = Work Week = Pb-Free Package

(Note: Microdot may be in either loca-

tion)
\*This information is generic. Please refer to device data sheet for actual part marking.

Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| ı | DOCUMENT NUMBER:         | OO A ON OO OO O            | Electronic versions are uncon |
|---|--------------------------|----------------------------|-------------------------------|
|   | Mounting recriniques Her | erence Manual, SOLDERRM/D. |                               |

ntrolled except when accessed directly from the Document Repository. olled except when stamped "CONTROLLED COPY" in red. **DESCRIPTION:** QFN32 5x5 0.5P PAGE 1 OF 1

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales