- Two 32-Bit, 66-MHz PCI Buses - Configurable for PCI Power Management Interface Specification - Provides CompactPCI™ Hot-Swap Functionality - 3.3-V Core Logic With Universal PCI Interfaces Compatible With 3.3-V and 5-V PCI Signaling Environments - Provides Internal Two-Tier Arbitration for up to Nine Secondary Bus Masters and Supports an External Secondary Bus Arbiter - Burst Data Transfers With Pipeline Architecture to Maximize Data Throughput in Both Directions - Independent Read and Write Buffers for Each Direction - Up to Three Delayed Transactions in Both Directions - Provides 10 Secondary PCI Clock Outputs - Predictable Latency per PCI Local Bus Specification - Propagates Bus Locking - Supports Write Combining for Enhanced Data Throughput - Supports Frame-to-Frame Delay of Only Four PCI Clocks From One Bus to Another - Secondary Bus is Driven Low During Reset - Provides VGA/Palette Memory and I/O, and Subtractive Decoding Options - Advanced Submicron, Low-Power CMOS Technology - Packaged in 208-Terminal QFP ### description This data sheet for PCI2050A lists only enhancements to PCI2050 and must be used in conjunction with PCI2050, PCI-to-PCI bridge, data manual (Literature number SCPS053A) The Texas Instruments PCI2050A PCI-to-PCI bridge provides a high performance connection path between two peripheral component interconnect (PCI) buses operating at a maximum bus frequency of 66-MHz. Transactions occur between masters on one and targets on another PCI bus, and the PCI2050A allows bridged transactions to occur concurrently on both buses. The bridge supports burst mode transfers to maximize data throughput, and the two bus traffic paths through the bridge act independently. The PCI2050A bridge is compliant with the PCI local bus specification, and can be used to overcome the electrical loading limits of 10 devices per PCI bus and one PCI device per extension slot by creating hierarchical buses. The PCI2050A provides two-tier internal arbitration for up to nine secondary bus masters and may be implemented with an external bus arbiter. The CompactPCI hot-swap extended PCI capability makes the PCI2050A an ideal solution for multifunction compact PCI cards and adapting single function cards to hot-swap compliance. The PCI2050A bridge is compliant with PCI-to-PCI bridge specification 1.1. The PCI2050A provides compliance for PCI Power Management 1.0 and 1.1. The PCI2050A has been designed to lead the industry in power consumption and data throughput. An advanced CMOS process achieves low system power consumption while operating at PCI clock rates up to 66-MHz. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. CompactPCI is a trademark of PICMG-PCI Industrial Computer Manufacturers Group, Inc. All other trademarks are the property of their respective owners. #### PDV LOW-PROFILE QUAD FLAT PACKAGE **TOP VIEW** ## **Terminal Functions** ## primary PCI system terminals | TERMII | NAL | 1/0 | DESCRIPTION | |--------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | "0 | DESCRIFTION | | P_CLK | 45 | _ | Primary PCI bus clock. P_CLK provides timing for all transactions on the primary PCI bus. All primary PCI signals are sampled at rising edge of P_CLK. | | P_RST | 43 | I | PCI reset. When the primary PCI bus reset is asserted, PRST causes the bridge to put all output buffers in a high-impedance state and reset all internal registers. When asserted, the device is completely nonfunctional. During PRST, the secondary interface is driven low. After PRST is deasserted, the bridge is in its default state. | # primary PCI address and data terminals | TERMINA | ٩L | 1/0 | DESCRIPTION | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | P_AD31 P_AD30 P_AD29 P_AD28 P_AD27 P_AD26 P_AD25 P_AD24 P_AD23 P_AD21 P_AD20 P_AD19 P_AD18 P_AD17 P_AD16 P_AD15 P_AD14 P_AD13 P_AD14 P_AD13 P_AD12 P_AD10 P_AD9 P_AD19 P_AD10 P_AD9 P_AD10 P_AD10 P_AD9 P_AD10 P_AD9 P_AD10 P_AD9 P_AD10 P_AD2 P_AD10 P_AD2 P_AD11 P_AD10 | 49<br>50<br>55<br>57<br>58<br>60<br>61<br>63<br>67<br>68<br>70<br>71<br>73<br>74<br>76<br>77<br>93<br>95<br>96<br>98<br>99<br>101<br>107<br>109<br>112<br>113<br>115<br>116<br>118<br>119<br>121<br>122 | I/O | Primary address/data bus. These signals make up the multiplexed PCI address and data bus on the primary interface. During the address phase of a primary bus PCI cycle, P_AD31–P_AD0 contain a 32-bit address or other destination information. During the data phase, P_AD31–P_AD0 contain data. | | P_C/ <u>BE3</u><br>P_C/ <u>BE2</u><br>P_C/ <u>BE1</u><br>P_C/ <u>BE0</u> | 64<br>79<br>92<br>110 | I/O | Primary bus commands and byte enables. These signals are multiplexed on the same PCI terminals. During the address phase of a primary bus PCI cycle, P_C/BE3-P_C/BE0 define the bus command. During the data phase, this 4-bit bus is used as byte enables. The byte enables determine which byte paths of the full 32-bit data bus carry meaningful data. P_C/BE0 applies to byte 0 (P_AD7-P_AD0), P_C/BE1 applies to byte 1 (P_AD15-P_AD8), P_C/BE2 applies to byte 2 (P_AD23-P_AD16), and P_C/BE3 applies to byte 3 (P_AD31-P_AD24). | ## primary PCI interface control terminals | TERMINAL | | 1/0 | DESCRIPTION | |----------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | "0 | DESCRIPTION | | P_DEVSEL | 84 | I/O | Primary device select. The bridge asserts P_DEVSEL to claim a PCI cycle as the target device. As a PCI master on the primary bus, the bridge monitors P_DEVSEL until a target responds. If no target responds before time-out occurs, then the bridge terminates the cycle with a master abort. | | P_FRAME | 80 | I/O | Primary cycle frame. P_FRAME is driven by the master of a primary bus cycle. P_FRAME is asserted to indicate that a bus transaction is beginning, and data transfers continue while this signal is asserted. When P_FRAME is deasserted, the primary bus transaction is in the final data phase. | | P_GNT | 46 | I | Primary bus grant to bridge. P_GNT is driven by the primary PCI bus arbiter to grant the bridge access to the primary PCI bus after the current data transaction has completed. P_GNT may or may not follow a primary bus request, depending on the primary bus arbitration algorithm. | | P_IDSEL | 65 | I | Primary initialization device select. P_IDSEL selects the bridge during configuration space accesses. P_IDSEL can be connected to one of the upper 24 PCI address lines on the primary PCI bus. Note: There is no IDSEL signal interfacing the secondary PCI bus; thus, the entire configuration space of the bridge can only be accessed from the primary bus. | | P_IRDY | 82 | I/O | Primary initiator ready. P_IRDY indicates ability of the primary bus master to complete the current data phase of the transaction. A data phase is completed on a rising edge of P_CLK where both P_IRDY and P_TRDY are asserted. Until P_IRDY and P_TRDY are both sampled asserted, wait states are inserted. | | P_LOCK | 87 | I/O | Primary PCI bus lock. P_LOCK is used to lock the primary bus and gain exclusive access as a bus master. | | P_PAR | 90 | I/O | Primary parity. In all primary bus read and write cycles, the bridge calculates even parity across the P_AD and P_C/BE buses. As a bus master during PCI write cycles, the bridge outputs this parity indicator with a one-P_CLK delay. As a target during PCI read cycles, the calculated parity is compared to the parity indicator of the master; a miscompare can result in a parity error assertion (P_PERR). | | P_PERR | 88 | I/O | Primary parity error indicator. P_PERR is driven by a primary bus PCI device to indicate that calculated parity does not match P_PAR when P_PERR is enabled through bit 6 of the command register (PCI offset 04h). | | P_REQ | 47 | 0 | Primary PCI bus request. Asserted by the bridge to request access to the primary PCI bus as a master. | | P_SERR | 89 | 0 | Primary system error. Output pulsed from the bridge when enabled through the command register (PCI offset 04h). indicating a system error has occurred. The bridge needs not be the target of the primary PCI cycle to assert this signal. When bit 6 is enabled in the bridge control register (PCI offset 3Eh), this signal also pulses, indicating that a system error has occurred on one of the subordinate buses downstream from the bridge. | | P_STOP | 85 | I/O | Primary cycle stop signal. This signal is driven by a PCI target to request that the master stop the current primary bus transaction. This signal is used for target disconnects and is commonly asserted by target devices which do not support burst data transfers. | | P_TRDY | 83 | I/O | Primary target ready. P_TRDY indicates the ability of the primary bus target to complete the <u>current</u> data <u>phase of</u> the transaction. A data <u>phase is completed upon</u> a rising edge of P_CLK where both P_IRDY and P_TRDY are asserted. Until both P_IRDY and P_TRDY are asserted, wait states are inserted. | ## secondary PCI system terminals | TERMINA | \L | 1/0 | DESCRIPTION | |-----------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | S_CLKOUT9 S_CLKOUT8 S_CLKOUT7 S_CLKOUT6 S_CLKOUT5 S_CLKOUT4 S_CLKOUT3 S_CLKOUT2 S_CLKOUT1 S_CLKOUT0 | 42<br>41<br>39<br>38<br>36<br>35<br>33<br>32<br>30<br>29 | 0 | Secondary PCI bus clocks. Provide timing for all transactions on the secondary PCI bus. Each secondary bus device samples all secondary PCI signals at the rising edge of its corresponding S_CLKOUT input. | | S_CLK | 21 | - 1 | Secondary PCI bus clock input. This input synchronizes the PCI2050 to the secondary bus clocks. | | S_CFN | 23 | 1 | Secondary external arbiter enable. When this signal is high, the secondary external arbiter is enabled. When the external arbiter is enabled, the PCI2050 S_REQ0 terminal is reconfigured as a secondary bus grant input to the bridge and S_GNT0 is reconfigured as a secondary bus master request to the external arbiter on the secondary bus. | | S_RST | 22 | 0 | Secondary PCI reset. S_RST is a logical OR of P_RST and the state of the secondary bus reset bit (bit 6) of the bridge control register (PCI offset 3Eh). S_RST is asynchronous with respect to the state of the secondary interface CLK signal. | ## secondary PCI address and data terminals | TERMINAL | | I/O | DESCRIPTION | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NAME | NO. | | | | | | | | | S_AD31 S_AD30 S_AD29 S_AD28 S_AD27 S_AD26 S_AD25 S_AD24 S_AD23 S_AD22 S_AD21 S_AD20 S_AD19 S_AD18 S_AD17 S_AD16 S_AD15 S_AD14 S_AD15 S_AD14 S_AD10 S_AD10 S_AD10 S_AD10 S_AD10 S_AD11 S_AD2 S_AD3 S_AD4 S_AD3 S_AD2 S_AD1 S_AD1 | 206<br>204<br>203<br>201<br>200<br>198<br>197<br>195<br>192<br>191<br>189<br>188<br>186<br>185<br>165<br>164<br>162<br>161<br>159<br>154<br>152<br>150<br>147<br>146<br>144<br>143<br>141<br>140<br>138<br>137 | <b>V</b> O | Secondary address/data bus. These signals make up the multiplexed PCI address and data bus on the secondary interface. During the address phase of a secondary bus PCI cycle, S_AD31–S_AD0 contain a 32-bit address or other destination information. During the data phase, S_AD31–S_AD0 contain data. | | | | | | | S_C/ <u>BE3</u><br>S_C/ <u>BE2</u><br>S_C/ <u>BE1</u><br>S_C/ <u>BE0</u> | 194<br>180<br>167<br>149 | I/O | Secondary bus commands and byte enables. These signals are <u>multiplexed on</u> the same PCI terminals. During the address phase of a secondary bus PCI cycle, S_C/BE3-S_C/BE0 define the bus command. During the data phase, this 4-bit bus is used as byte enables. The byte enables determine which byte paths of the full 32-bit data bus carry meaningf <u>ul data</u> . S_C/BE0 applies to byte 0 (S_AD7-S_AD0), S_C/BE1 applies to byte 1 (S_AD15-S_AD8), S_C/BE2 applies to byte 2 (S_AD23-S_AD16), and S_C/BE3 applies to byte 3 (S_AD31-S_AD24). | | | | | | | S_DEVSEL | 175 | I/O | Secondary device select. The bridge asserts S_DEVSEL to claim a PCI cycle as the target device. As a PCI master on the secondary bus, the bridge monitors S_DEVSEL until a target responds. If no target responds before time-out occurs, then the bridge terminates the cycle with a master abort. | | | | | | | S_FRAME | 179 | I/O | Secondary cycle frame. S_FRAME is driven by the master of a secondary bus cycle. S_FRAME is asserted to indicate that a bus transaction is beginning and data transfers continue while S_FRAME is asserted. When S_FRAME is deasserted, the secondary bus transaction is in the final data phase. | | | | | | | S_GNT8<br>S_GNT7<br>S_GNT6<br>S_GNT5<br>S_GNT4<br>S_GNT3<br>S_GNT2<br>S_GNT1<br>S_GNT0 | 19<br>18<br>17<br>16<br>15<br>14<br>13<br>11 | 0 | Secondary bus grant to the bridge. The bridge provides internal arbitration and these signals are used to grant potential secondary PCI bus masters access to the bus. Ten potential masters (including the bridge) can be located on the secondary PCI bus. When the internal arbiter is disabled, S_GNT0 is reconfigured as an external secondary bus request signal for the bridge. | | | | | | ## secondary PCI interface control terminals | TERMIN | IAL | 1/0 | DESCRIPTION | |--------------------------------------------------------------------------------------------------|---------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 10 | DESCRIPTION | | S_IRDY | 177 | I/O | Secondary initiator ready. SIRDY indicates the ability of the secondary bus master to complete the current data phase of the transaction. A data phase is completed on a rising edge of S_CLK where both SIRDY and SIRDY are asserted; until SIRDY and SIRDY are asserted, wait states are inserted. | | S_LOCK | 172 | I/O | Secondary PCI bus lock. S_LOCK is used to lock the secondary bus and gain exclusive access as a master. | | S_PAR | 168 | I/O | Secondary parity. In all secondary bus read and write cycles, the bridge calculates even parity across the S_AD and S_C/BE buses. As a master during PCI write cycles, the bridge outputs this parity indicator with a one-S_CLK delay. As a target during PCI read cycles, the calculated parity is compared to the master parity indicator. A miscompare can result in a parity error assertion (S_PERR). | | S_PERR | 171 | I/O | Secondary parity error indicator. S_PERR is driven by a secondary bus PCI device to indicate that calculated parity does not match S_PAR when enabled through the command register (PCI offset 04h). | | S_REQ8<br>S_REQ7<br>S_REQ6<br>S_REQ5<br>S_REQ4<br>S_REQ3<br>S_REQ2<br>S_REQ1<br>S_REQ1<br>S_REQ0 | 9<br>8<br>7<br>6<br>5<br>4<br>3<br>2<br>207 | - | Secondary PCI bus request signals. The bridge provides internal arbitration, and these signals are used as inputs from secondary PCI bus masters requesting the bus. Ten potential masters (including the bridge) can be located on the secondary PCI bus. When the internal arbiter is disabled, the S_REQO signal is reconfigured as an external secondary bus grant for the bridge. | | S_SERR | 169 | Ī | Secondary system error. S_SERR is passed through the primary interface by the bridge if enabled through the bridge control register (PCI offset 3Eh). S_SERR is never asserted by the bridge. | | S_STOP | 173 | I/O | Secondary cycle stop signal. S_STOP is driven by a PCI target to request that the master stop the current secondary bus transaction. S_STOP is used for target disconnects and is commonly asserted by target devices that do not support burst data transfers. | | S_TRDY | 176 | I/O | Secondary target ready. S_TRDY indicates the ability of the secondary bus target to complete the <u>current</u> data <u>phase of</u> the transaction. A <u>data phase is completed</u> on a rising edge of S_CLK where both S_IRDY and S_TRDY are asserted; until S_IRDY and S_TRDY are asserted. | ### miscellaneous terminals | TERMINAL | | 1/0 | DESCRIPTION | | | | |-------------------------------------------|----------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | I/O | DESCRIPTION | | | | | BPCCE | 44 | I | Bus/power clock control management terminal. When signal BPCCE is tied high, and when the PCI2050 is placed in the D3 power state, it enables the PCI2050 to place the secondary bus in the B2 power state. The PCI2050 disables the secondary clocks and drives them to 0. When tied low, placing the PCI2050 in the D3 power state has no effect on the secondary bus clocks. | | | | | GPIO3/HSSWITCH<br>GPIO2<br>GPIO1<br>GPIO0 | 24<br>25<br>27<br>28 | Ι | General-purpose I/O terminals GPIO3 is HSSWITCH in cPCI mode. HSSWITCH provides the status of the ejector handle switch to the cPCI logic. | | | | | HSENUM | 127 | 0 | Hot-swap ENUM | | | | | HSLED | 128 | 0 | Hot-swap LED output | | | | | MS0 | 155 | I | Mode select 0 | | | | | MS1 | 106 | - 1 | Mode select 1 | | | | | P_M66ENA | 102 | I | Primary interface 66 MHz enable. This input-only signal pin is used to designate the primary interface bus speed. This signal should be pulled low for 33 MHz operation on the primary bus. In this case S_M66ENA signal will be driven low by the PCI2050A, forcing the secondary bus to run at 33 MHz. For 66-MHz operation, this signal should be pulled high. | | | | | CONFIG66 | 125 | I | Configure 66 MHz operation. This input-only pin is used to specify if PCI2050A is capable of running at 66 MHz. If this terminal is tied high, then device can be run at 66 MHz. If this pin is tied low, then PCI2050A can only function under the 33 MHz PCI specification. | | | | | S_M66ENA | S_M66ENA 153 | | Secondary 66-MHz enable terminal. This signal is used to designate the secondary bus speed. If the P_M66ENA is driven low, then this signal is driven low by the PCI2050A forcing secondary bus to run at 33 MHz. If the primary bus is running at 66 MHz (P_M66ENA is high), then S_M66ENA is an input and should be externally pulled high for the secondary bus to operate at 66 MHz or pulled low for secondary bus to operate at 33 MHz. Note that S_M66ENA is an open drained output. | | | | ## JTAG interface terminals | TERMINA | \L | 1/0 | DESCRIPTION | |---------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 2 | DESCRIPTION | | TCK | 133 | Ι | JTAG boundary-scan clock. TCK is the clock controlling the JTAG logic. | | TDI | 129 | _ | JTAG serial data in. TDI is the serial input through which JTAG instructions and test data enter the JTAG interface. The new data on TDI is sampled on the rising edge of TCK. | | TDO | 130 | 0 | JTAG serial data out. TDO is the serial output through which test instructions and data from the test logic leave the PCI2050. | | TMS | 132 | Ι | JTAG test mode select. TMS causes state transitions in the test access port controller. | | TRST | 134 | _ | JTAG TAP reset. When TRST is asserted low, the TAP controller is asynchronously forced to enter a reset state and initialize the test logic. | #### power supply terminals | | TERMINAL | DESCRIPTION | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | DESCRIPTION | | GND | 12, 20, 31, 37, 48, 52, 54, 59, 66, 72, 78, 86, 94, 100, 104, 111, 117, 123, 136, 142, 148, 156, 158, 160, 166, 174, 181, 187, 193, 199, 205 | Device ground terminals | | Vcc | 1, 26, 34, 40, 51, 53, 56, 62,<br>69, 75, 81, 91, 97, 103, 105,<br>108, 114, 120, 131, 139,<br>145, 151, 157, 163, 170,<br>178, 184, 190, 196, 202,<br>208 | Power-supply terminal for core logic (3.3 V) | | P_VCCP | 124 | Primary bus-signaling environment supply. P_V <sub>CCP</sub> is used in protection circuitry on primary bus I/O signals. | | S_VCCP | 135 | Secondary bus-signaling environment supply. S_V <sub>CCP</sub> is used in protection circuitry on secondary bus I/O signals. | #### detailed description The PCI2050 is a bridge between two PCI buses and is compliant with both the PCI local bus specification and the PCI-to-PCI bridge specification. The bridge supports two 32-bit PCI buses operating at a maximum of 66 MHz. The primary and secondary buses operate independently in either 3.3-V or 5-V signaling environment. The core logic of the bridge, however, is powered at 3.3 V to reduce power consumption. Host software interacts with the bridge through internal registers. These registers provide the standard PCI status and control for both the primary and secondary buses. Many vendor-specific features that exist in the TI extension register set are included in the bridge. The PCI configuration header of the bridge is only accessible from the primary PCI interface. The bridge provides internal arbitration for the nine possible bus masters, and provides each with a dedicated active low request/grant pair (REQ/GNT). The arbiter features a two-tier rotational scheme with the PCI2050A bridge defaulting to the highest priority tier. The PCI2050A also supports external arbitration. Upon system power up, power-on self test (POST) software configures the bridge according to the devices that exist on subordinate buses, and enables performance-enhancing features of the PCI2050. In a typical system, this is the only communication with the bridge internal register set. #### write combining PCI2050A supports write combining for upstream and downstream transactions. This feature is used to combine separate sequential memory write transactions into a single burst transactions. This feature can only be used if the address of the next memory write transaction is the next sequential address after the address of the last double word of the previous memory transaction. For example if the current memory transaction ends at address X and next memory transaction starts at address X+1, then PCI2050A combines both transactions into a single transaction. The write combining feature of PCI2050A is enabled by default on power on reset. It can also be disabled by setting bit 0 of the TI diagnostics register at offset F0h to 1. ## PCI2050A PCI-to-PCI BRIDGE SCPS067 - MAY 2001 #### detailed description (continued) ### 66-MHz operation PCI2050A supports two 32-bit PCI buses operating at a maximum frequency of 66-MHz. The 66-MHz clocking requires three terminals P\_M66ENA, S\_M66ENA and CONFIG66. To enable 66 MHz operation, the signal CONFIG66 must be tied high on the board. This sets the 66 MHz capable bit in the primary and secondary status register. The P\_M66ENA and S\_M66ENA must not be pulled high unless CONFIG66 is also high. The signals P\_ M66ENA and S\_ M66ENA indicate whether the primary or secondary interfaces are working at 66 MHz. This information is needed to control the frequency of the secondary bus. Note that PCI local bus specification 2.2 restricts clock frequency changes above 33 MHz to during reset only. The following frequency combinations are supported on the primary and secondary buses in PCI2050A: - 66 MHz primary bus, 66 MHz secondary bus - 66 MHz primary bus, 33 MHz secondary bus - 33 MHz primary bus, 33 MHz secondary bus The PCI2050A does not support 33-MHz primary/66-MHz secondary bus operation. If CONFIG66 is high and P\_M66ENA is low, the PCI2050A pulls down S\_M66ENA to indicate that secondary bus is running at 33 MHz. The 2050A generates the clock signals S\_CLKOUT[9:0] for the secondary bus devices and its own interface. It divides the P\_CLK by two to generate the secondary clock outputs whenever the primary bus is running at 66 MHz and secondary bus is running at 33 MHz. The bridge detects this condition by polling P\_M66ENA and S\_M66ENA. ## bridge configuration header The bridge configuration header for PCI2050A is exactly the same as the bridge configuration header for PCI2050 except for the following registers. The PCI2050A bridge is a single-function PCI device. The configuration header is in compliance with the *PCI-to-PCI Bridge Specification 1.1*. Table 1 shows the PCI configuration header, which includes the predefined portion of the bridge configuration space. The PCI configuration offset is shown in the right column under the OFFSET heading. **Table 1. Bridge Configuration Header** | | REGIST | ER NAME | | OFFSET | | | |-----------------------------|-------------------------|---------------------------------------|----------------------|---------|--|--| | Devi | ce ID | Ven | dor ID | 00h | | | | Sta | tus | Com | 04h | | | | | | Class code | | Revision ID | 08h | | | | BIST | Header type | Primary latency timer | Cache line size | 0Ch | | | | | Base a | address 0 | | 10h | | | | | Base a | address 1 | | 14h | | | | Secondary bus latency timer | Subordinate bus number | Secondary bus number | Primary bus number | 18h | | | | Seconda | ry status | I/O limit | I/O base | 1Ch | | | | Memo | ry limit | Memo | ory base | 20h | | | | Prefetchable | memory limit | Prefetchable | memory base | 24h | | | | | Prefetchable b | ase upper 32 bits | | 28h | | | | | Prefetchable li | mit upper 32 bits | | 2Ch | | | | I/O limit up | per 16 bits | I/O base u | 30h | | | | | | Reserved | | Capability pointer | 34h | | | | | Expansion RC | M base address | | 38h | | | | Bridge | control | Interrupt pin | Interrupt line | 3Ch | | | | Arbiter | control | Extended diagnostic | Chip control | 40h | | | | | Res | served | | 44h-60h | | | | GPIO input data | GPIO output enable | GPIO output data | P_SERR event disable | 64h | | | | Reserved | P_SERR status | Secondary | clock control | 68h | | | | | Res | served | | 6Ch-D8h | | | | Power manager | nent capabilities | PM next item pointer PM capability ID | | DCh | | | | Data | PMCSR bridge support | Power managen | nent control/status | E0h | | | | Reserved | Hot swap control status | HS next item pointer | HS capability ID | E4h | | | | Reserved | | | | | | | | | Reserved | | Diagnostics | F0 | | | | | Res | served | | F4-FF | | | SCPS067 - MAY 2001 ## bridge configuration header (continued) ### status register The bit 5 in status register is hardwired to 0 in PCI2050. However, in PCI2050A it indicates whether the primary PCI interface is 66-MHz capable or not. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|--------|-----|-----|-----|----|---|-----|---|---|---|---|---|---|---|---| | Name | | Status | | | | | | | | | | | | | | | | Туре | R/W | R/W | R/W | R/W | R/W | R | R | R/W | R | R | R | R | R | R | R | R | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | Register: **Status** Type: Read-only, read/write (see individual bit descriptions) Offset: 06h Default: 0290h **Table 2. Status Register** | BIT | TYPE | FUNCTION | |------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-6 | Same as<br>PCI2050 | Same as PCI2050. | | 5 | R | 66-MHz capable. Bit 5 indicates whether the primary interface is 66 MHz capable. It reads as 0 when CONFIG66 is tied low to indicate that PCI2050A is not 66-MHz capable and reads as 1 when CONFIG66 is tied high to indicate that the primary bus is 66-MHz capable. | | 4-0 | Same as<br>PCI2050 | Same as PCI2050. | ### revision ID register The revision ID register indicates the silicon version of PCI2050A. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|---|---|------|---------|---|---|---| | Name | | | | Revi | sion ID | | | | | Туре | R | R | R | R | R | R | R | R | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Register: **Revision ID** Type: Read-only Offset: 08h Default: 01h ### bridge configuration header (continued) ### secondary status register The bit 5 in the status register is hardwired to 0 in PCI2050. However, in PCI2050A it indicates whether the primary PCI interface is 66-MHz capable. | <u> </u> | | | | | | | | | | | | | | | | | |----------|-----|------------------|-----|-----|-----|----|---|-----|---|---|---|---|---|---|---|---| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | Secondary Status | | | | | | | | | | | | | | | | Туре | R/W | R/W | R/W | R/W | R/W | R | R | R/W | R | R | R | R | R | R | R | R | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Register: Secondary Status Type: Read-only, read/write (see individual bit descriptions) Offset: IEh Default: 0200 **Table 3. Status Register** | BIT | TYPE | FUNCTION | |------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-6 | Same as<br>PCI2050 | Same as PCI2050. | | 5 | R | 66-MHz capable. Bit 5 indicates whether the primary interface is 66-MHz capable. It reads as 0 when CONFIG66 is tied low to indicate that PCI2050A is not 66 MHz capable and reads as 1 when CONFIG66 is tied high to indicate that the primary bus is 66-MHz capable. | | 4-0 | Same as<br>PCI2050 | Same as PCI2050. | #### extension registers The extension registers for PCI2050A are exactly the same as the extension registers for PCI2050 except for the following registers. #### diagnostics register The register is used to enable or disable posted write combing of PCI2050A. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|----|----------------|----|----|----|----|---|---|---|---|---|---|---|---|---|-----| | Name | | TI Diagnostics | | | | | | | | | | | | | | | | Туре | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R/W | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Register: TI Diagnostics Type: Read-only, read/write (see individual bit descriptions) Offset: F0h Default: 0000h Table 4. TI Diagnostics Register | BIT | TYPE | FUNCTION | |------|------|----------------------------------------------------------------------------------------------------------------| | 15-6 | R | Reserved. Bit 15–1 return 0s when read. | | 0 | R/W | Disable posted write combining. 0: Enable posted write combining (Default) 1: Disable posted write combining | #### electrical data #### 66-MHz PCI clock signal ac parameters The ac specification consists of input requirements and output responses. The input requirements consists of setup and hold times, pulse widths, and high and low times. Output responses are delays from clock to signal. The ac specifications are defined are separately for each clock domain within the PCI2050A. Figure 1 shows the ac parameters measurements for P\_CLK and S\_CLK signals. NOTE: $V_{t(1)} - 2.0 \text{ V for } 5\text{-V clocks}; 0.5 \text{ V}_{CC} \text{ for } 3.3\text{-V clocks}; V_{t(2)} - 1.5 \text{ V for } 5\text{-V clocks}; 0.4 \text{ V}_{CC} \text{ for } 3.3\text{-V clocks}; V_{t(3)} - 0.8 \text{ V for } 5\text{-V clocks}; 0.3 \text{ V}_{CC} \text{ for } 3.3\text{-V 3.3\text{$ Figure 1. PCI Clock Signal AC Parameter Measurements ### 66 MHz PCI clock signal ac parameters | | PARAMETER | MIN | MAX | UNIT | |----------------------|----------------------------------------------|-----|-------|------| | t <sub>C</sub> | P_CLK, S_CLK cycle time | 15 | 30 | ns | | t(h) | P_CLK, S_CLK high time | 6 | | ns | | t <sub>(I)</sub> | P_CLK, S_CLK low time | 6 | | ns | | t(PSS) | P_CLK, S_CLK slew rate (0.2 Vcc to 0.6 Vcc) | 1.5 | 4 | V/ns | | td(SCLK) | Delay from P_CLK to S_CLK | 0 | 7 | ns | | tr(SCLK) | P_CLK rising to S_CLK rising | 0 | 7 | ns | | tf(SCLK) | P_CLK falling to S_CLK falling | 0 | 7 | ns | | t <sub>d(skew)</sub> | S_CLK0 duty cycle skew from P_CLK duty cycle | | 0.750 | ns | | t <sub>sk</sub> | S_CLKx to SCLKy | | 0.500 | ns | ## electrical data (continued) #### 66-MHz PCI signal timing specifications Figure 2 illustrates the PCI signal timing specification. NOTE: $V_{test}$ – 1.5 V for 5-V signals; 0.4 $V_{CC}$ for 3.3-V signals Figure 2. PCI Signal Timing Measurement Conditions ### 66-MHz PCI signal timing | | PARAMETER | MIN | MAX | UNIT | |----------------------|--------------------------------------------------------------------|-----|-----|------| | t <sub>v</sub> (bus) | CLK to signal valid delay - bused signals (see Notes 1, 2, and 3) | 2 | 6 | ns | | t <sub>v(ptp)</sub> | CLK to signal valid delay – point to point (see Notes 1, 2, and 3) | 2 | 6 | ns | | ton | Float to active delay (see Notes 1, 2, and 3) | 2 | | ns | | toff | Active to float delay (see Notes 1, 2, and 3) | | 14 | ns | | t <sub>su(bus)</sub> | Input setup time to CLK- bused signal (see Notes 1, 2, and 3) | 3 | | ns | | t <sub>su(ptp)</sub> | Input setup time to CLK – point-to-point (see Notes 1, 2, and 3) | 5 | | ns | | th | Input signal hold time from CLK (see Notes 1 and 2) | 0 | _ | ns | NOTES: 1. See Figure 2 2. All primary interface signals are synchronized to P\_CLK and all secondary interface signals are synchronized to S\_CLK. 3. Bused signals are as follows: P\_AD, P\_C/BE, P\_PAR, P\_PERR, P\_SERR, P\_FRAME, P\_IRDY, P\_TRDY, P\_LOCK, P\_DEVSEL, P\_STOP, P\_IDSEL, S\_AD, S\_C/BE, S\_PAR, S\_PERR, S\_SERR, S\_FRAME, S\_IRDY, S\_TRDY, S\_LOCK, S\_DEVSEL, S\_STOP $\frac{Point-to-point\ signals\ are\ as\ follows:}{P\_REQ,\ S\_REQx,\ P\_GNT,\ S\_GNTx}$ #### **MECHANICAL DATA** ### PDV (S-PQFP-G208) #### PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-026 #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Customers are responsible for their applications using TI components. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, license, warranty or endorsement thereof. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. Representation or reproduction of this information with alteration voids all warranties provided for an associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use. Resale of TI's products or services with <u>statements different from or beyond the parameters</u> stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use. Also see: Standard Terms and Conditions of Sale for Semiconductor Products, www.ti.com/sc/docs/stdterms.htm Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265