

# ZL40294

# 20-Output DB2000QL Buffer with Ultra-Low Additive Jitter

#### Features

- Fully Compliant with Intel DB2000QL Specification
- 20 Low-Power Push-Pull HCSL PCIe Outputs
- Supports Latest PCIe Gen 5.0 and Gen 6.0 Spec
- Ultra-Low Additive Jitter: 14 fs Typical in DB2000QL Band
- Supports Clock Frequencies from 0 MHz to 250 MHz
- Supports 3.3V Power Supplies
- Embedded Low Drop Out (LDO) Voltage Regulator Provides Superior Power Supply Noise Rejection
- Maximum Output to Output Skew of 50 ps
- SMBus Interface
- Side-Band Interface (SBI)
- Eight OE Pins
- Embedded Series Termination Resistors for 85Ω Differential Transmission Line
- Transparent for Spread Spectrum Clock

#### Applications

- PCI Express generation 1/2/3/4/5/6 clock distribution
- Intel QPI
- Servers
- Storage and Data Centers
- Switches and Routers



#### TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback.

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

- To determine if an errata sheet exists for a particular device, please check with one of the following:
- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include -literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

# TABLE OF CONTENTS

| 1.0 "Pin Diagram"                                   | 6    |
|-----------------------------------------------------|------|
| 2.0 "Pin Descriptions"                              | 7    |
| 3.0 "Functional Description"                        | .11  |
| 3.1 "Clock Inputs"                                  | . 11 |
| 3.2 "Clock Outputs"                                 | . 12 |
| 3.3 "Termination of unused outputs"                 | . 12 |
| 3.4 "Power Supply Filtering"                        | . 12 |
| 3.5 "OE# and Output Enables (Control Register)"     | . 13 |
| 3.6 "OE# Assertion (Transition from '1' to '0')"    | . 13 |
| 3.7 "OE# De-Assertion (Transition from '0' to '1')" | . 13 |
| 3.8 "PWRGD / PWRDN#"                                | . 14 |
| 3.9 "PWRDN# Assertion"                              | . 14 |
| 3.10 "PWRGD Assertion"                              | . 14 |
| 3.11 "Programming via SMBus"                        | . 15 |
| 3.12 "SMBus Byte Read/Write"                        | . 16 |
| 3.13 "SMBus Block Read/Write"                       | . 17 |
| 3.14 "Side-Band Interface"                          | . 17 |
| 3.15 "Typical Jitter Performance"                   | . 19 |
| 4.0 "Register MAPs"                                 | .21  |
| 5.0 "AC and DC Electrical Characteristics"          | . 27 |
| 5.1 "Absolute Maximum Ratings"                      | . 27 |
| 5.2 "DC Electrical Specification"                   | . 27 |
| 5.3 "AC Electrical Specification"                   | . 30 |
| 5.4 "Side-Band Interface Characteristics"           | . 34 |
| 6.0 "Packaging information"                         | . 37 |
| 6.1 "Package Marking Information"                   | . 37 |
| 7.0 "Package Outline"                               | . 38 |
| 8.0 "Acronyms and Abbreviations"                    | 41   |
| Appendix A: "Data Sheet Revision History"           | 42   |
| Appendix B: "Product Identification System"         | 43   |

# List of Figures

| FIGURE 0-1: "Functional Block Diagram"                                         | 1        |
|--------------------------------------------------------------------------------|----------|
| FIGURE 1-1: "Pin Diagram."                                                     | 6        |
| FIGURE 3-1: "Input Driven by a Push-Pull Differential Output."                 | 11       |
| FIGURE 3-2: "Input Driven By an HCSL Output."                                  | 11       |
| FIGURE 3-3: "Input Driven by a Single Ended Output."                           | 12       |
| FIGURE 3-4: "Terminating Differential Outputs."                                | 12       |
| FIGURE 3-5: "Power Supply Filtering."                                          | 13       |
| FIGURE 3-6: "PWRDN# Assertion"                                                 | 14       |
| FIGURE 3-7: "PWRGD and VDD Relationship Diagram."                              | 15       |
| FIGURE 3-8: "PWRGD Assertion."                                                 | 15       |
| FIGURE 3-9: "SMBus Byte Read."                                                 | 16       |
| FIGURE 3-10: "SMBus Byte Write."                                               | 16       |
| FIGURE 3-11: "SMBus Block Read."                                               | 17       |
| FIGURE 3-12: "SMBus Block Write."                                              | 17       |
| FIGURE 3-13: "Side-Band Interface Control Logic (Functional Descri             | ption)." |
|                                                                                |          |
| FIGURE 3-14: "Side-Band Interface Functional Timing."                          |          |
| FIGURE 3-15: "ZL40294 Typical Phase Noise."                                    |          |
| FIGURE 5-1: "DC Test Load (as per DB2000QL)."                                  |          |
| FIGURE 5-2: "Single-Ended Measurement Points for T <sub>RISE and TFALL."</sub> |          |
| FIGURE 5-3: "Single-Ended Measurement Points for V <sub>OVS, VUDS, VRB.</sub>  | " 29     |
| FIGURE 5-4: "Differential (CK, CK#) Measurement Points."                       |          |
| FIGURE 5-5: "AC Test Load as per DB2000QL Specifications."                     |          |
| FIGURE 5-6: "SMBus Timing."                                                    |          |
| FIGURE 5-7: "Side-Band Interface Timing."                                      |          |

# **List of Tables**

| TABLE 2-1: "Pin Descriptions"                                   | 7  |
|-----------------------------------------------------------------|----|
| TABLE 3-1: "OE Functionality"                                   | 13 |
| TABLE 3-2: "PWRGD/PWRDN# Functionality"                         | 14 |
| TABLE 3-3: "SMBus Address Table"                                | 16 |
| TABLE 4-1: "Byte 0: Output Enable"                              | 21 |
| TABLE 4-2: "Byte 1: Output Enable Control Register"             | 21 |
| TABLE 4-3: "Byte 2: Output Enable Control Register"             | 21 |
| TABLE 4-4: "Byte 3: OE# Pin Realtime Readback Control Register" | 22 |
| TABLE 4-5: "Byte 4: Reserved Control Register"                  | 22 |
| TABLE 4-6: "Byte 6: Device ID Control Register"                 | 23 |
| TABLE 4-7: "Byte 7: Byte Count Register"                        | 23 |
| TABLE 4-8: "Byte 8: SBI Mask (Functional Only when SBEN = 1)"   | 24 |
| TABLE 4-9: "Byte 9: SBI Mask (Functional Only When SBEN = 1)"   | 24 |
| TABLE 4-10: "Byte 10: SBI Mask (Functional Only when SBEN = 1)" | 25 |
| TABLE 5-1: "Absolute Maximum Ratings*"                          | 27 |
| TABLE 5-2: "DC Operating Characteristics*"                      | 27 |
| TABLE 5-3: "Differential DC Output Characteristics*"            | 28 |
| TABLE 5-4: "Power Noise Tolerance*"                             | 30 |
| TABLE 5-5: "Skew and Jitter"                                    | 30 |
| TABLE 5-6: "Differential Output Clock AC Characteristics"       | 32 |
| TABLE 5-7: "Differential Input Clock AC Characteristics"        | 32 |
| TABLE 5-8: "Current Consumption"                                | 32 |
| TABLE 5-9: "SMBus Electrical Characteristics"                   | 33 |
| TABLE 5-10: "Side-Band Interface"                               | 34 |
| TABLE 5-11: "6 mm × 6 mm GQFN Package Thermal Properties"       | 35 |

#### 1.0 PIN DIAGRAM

The device is packaged in a 6 mm × 6 mm 80-lead WGQFN.





#### 2.0 PIN DESCRIPTIONS

The I/O column in Table 2-1 uses the following symbols:

- I = Input
- $I_{PU}$  = Input with 120 k $\Omega$  internal pull-up resistor
- $I_{PD}$  = Input with 120 k $\Omega$  internal pull-down resistor
- O = Output
- I/O = Input/Output Drain pin
- NC = No connect pin
- P = Power supply pin
- $I_{TRI}$  = Tri-level input pin biased to VDD/2 by internal 120 k $\Omega$  pull-up and 120 k $\Omega$  pull-down resistors

| Pin Number      | Pin Name | Input/Output                                                                                 | Description                                   |
|-----------------|----------|----------------------------------------------------------------------------------------------|-----------------------------------------------|
| Input Reference |          |                                                                                              |                                               |
| G1              | CK_IN    |                                                                                              | Input Differential or Single Ended Reference. |
| H1              | CK_IN#   |                                                                                              | Input frequency range 0 Hz to 250 MHz.        |
| Output Clocks   |          |                                                                                              |                                               |
| J1              | CK0      |                                                                                              |                                               |
| K1              | CK0#     |                                                                                              |                                               |
| L1              | CK1      |                                                                                              |                                               |
| M1              | CK1#     |                                                                                              |                                               |
| M2              | CK2      |                                                                                              |                                               |
| M3              | CK2#     |                                                                                              |                                               |
| M4              | CK3      |                                                                                              |                                               |
| M5              | CK3#     |                                                                                              |                                               |
| M7              | CK4      |                                                                                              |                                               |
| M8              | CK4#     |                                                                                              |                                               |
| M9              | CK5      |                                                                                              |                                               |
| M10             | CK5#     | OUItra-Low Additive Jitter Differential Outputs (<br>Output frequency range 0 MHz to 250 MHz |                                               |
| M11             | CK6      |                                                                                              |                                               |
| M12             | CK6#     |                                                                                              |                                               |
| L12             | CK7      |                                                                                              | Outputs 0 to 19.                              |
| K12             | CK7#     |                                                                                              |                                               |
| J12             | CK8      |                                                                                              |                                               |
| H12             | CK8#     |                                                                                              |                                               |
| G12             | CK9      |                                                                                              |                                               |
| F12             | CK9#     |                                                                                              |                                               |
| D12             | CK10     |                                                                                              |                                               |
| C12             | CK10#    |                                                                                              |                                               |
| B12             | CK11     |                                                                                              |                                               |
| A12             | CK11#    |                                                                                              |                                               |
| A11             | CK12     | 1                                                                                            |                                               |
| AS10            | CK12#    | 1                                                                                            |                                               |
| A9              | CK13     | ]                                                                                            |                                               |
| A8              | CK13#    | ]                                                                                            |                                               |
| A7              | CK14     | 1                                                                                            |                                               |

#### TABLE 2-1:PIN DESCRIPTIONS

| Pin Number       | Pin Name             | Input/Output    | Description                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|------------------|----------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| A6               | CK14#                |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| A5               | CK15                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| A4               | CK15#                |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| A3               | CK16                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| A2               | CK16#                |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| A1               | CK17                 | 0               | Ultra-Low Additive Jitter Differential Outputs 0 to 19                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| B1               | CK17#                |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| C1               | CK18                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| D1               | CK18#                |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| E1               | CK19                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| F1               | CK19#                |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| Hardware Control | ol                   |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| K11              | vOE7#                |                 | Output Enable, Logic level on these nins enables/disables                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| H11              | vOE8#                |                 | corresponding output:                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| E12              | vOE9#                | I <sub>PD</sub> | OE_n# = CKn/n#                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| C11              | vOE11#               |                 | 0 = Active                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| B10              | vOE12#               |                 | 1 = Low/Low both pulled low by 42.502                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| L8               | vOE5#/vDATA          | I <sub>PD</sub> | Output Enable/Data Input for Side Band Interface.<br>When Side-Band interface is disabled (pin SBEN pulled low<br>this pin is Output Enable and the description is the same a<br>for pin K11 above.<br>When Side-Band interface is enabled (pin SBEN pulled high<br>this pin is Data Input for Side-Band interface.                                                                                                                 |  |  |  |
| L10              | vOE6#/vCLK           | I <sub>PD</sub> | Output Enable/Clock Input for Side Band Interface.<br>When Side-Band Interface is disabled (pin SBEN pulled low)<br>this pin is Output Enable and the description is the same as<br>for pin K11 above.<br>When Side-Band interface is enabled (pin SBEN pulled high)<br>this pin is Clock Input for Side-Band interface.                                                                                                            |  |  |  |
| E11              | vOE10#/<br>vSHFT_LD# | I <sub>PD</sub> | Output Enable/Shift Load for Side Band Interface.<br>When Side-Band interface is disabled (pin SBEN pulled low)<br>this pin is Output Enable and the description is the same as<br>for pin K11 above.<br>When Side-Band interface is enabled (pin SBEN pulled high)<br>this pin is Shift Load Input for Side-Band interface. A falling<br>edge on this pin transfers the sideband shift register content<br>to the output register. |  |  |  |
| E2               | vSBEN                | I <sub>PD</sub> | Side-Band Interface Enable.<br>When this pin is low, the Side-Band interface is disabled and<br>OE pins and OE Register bits (via SMBus) can be used to<br>enable/disable outputs.<br>When this pin is high, the Side-Band interface can be used to<br>enable/disable outputs, and OE pins and OE Register bits (via<br>SMBus) are disabled.                                                                                        |  |  |  |
| M6               | PWRGD/<br>PWRDN#     | I               | Power Up/Power Down.                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| SMBus Control    |                      |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| L5               | SMBCLK               | I               | SMBus Client Clock Input.                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| L4               | SMBDAT               | I/O             | Input/Open Drain SMBus Data.                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |

#### TABLE 2-1: PIN DESCRIPTIONS (CONTINUED)

|                 |           |                    | 520/                                                                      |  |  |  |
|-----------------|-----------|--------------------|---------------------------------------------------------------------------|--|--|--|
| Pin Number      | Pin Name  | Input/Output       | Description                                                               |  |  |  |
| B4              | ^vSA0_tri |                    | Tri Lovel Address Selection Inputs                                        |  |  |  |
| B8              | ^vSA1_tri | ITRI               | Th Level Address Selection inputs.                                        |  |  |  |
| Power and Grou  | nd        |                    |                                                                           |  |  |  |
| B2              |           |                    |                                                                           |  |  |  |
| B6              |           |                    |                                                                           |  |  |  |
| B11             | VDD       | P I                | Positive Supply Voltage. Connect to 3.3V supply.                          |  |  |  |
| L2              |           |                    |                                                                           |  |  |  |
| L11             |           |                    |                                                                           |  |  |  |
| H2              | VDD_A     | Р                  | Positive Analog Supply Voltage. Connect 3.3V Power Supply.                |  |  |  |
| E-Pad           | GND       | P                  | Ground. Connect to ground.                                                |  |  |  |
| No Connect Pins | 5         | 1                  |                                                                           |  |  |  |
| B3              |           |                    |                                                                           |  |  |  |
| B5              |           |                    |                                                                           |  |  |  |
| B7              |           |                    |                                                                           |  |  |  |
| B9              |           |                    |                                                                           |  |  |  |
| C2              |           |                    |                                                                           |  |  |  |
| D2              |           |                    |                                                                           |  |  |  |
| D11             |           |                    | No Connect. These pins are not connected to the die. Leave                |  |  |  |
| F2              |           | N/C — One of DB200 | them open.<br>One of these pins might be used for future modifications of |  |  |  |
| F11             | N/C       |                    |                                                                           |  |  |  |
| G2              |           |                    | DB2000QL spec. The current DB2000QL v1.0 standard calls                   |  |  |  |
| G11             |           |                    | assign it to any pin number.                                              |  |  |  |
| J2              |           |                    |                                                                           |  |  |  |
| J11             |           |                    |                                                                           |  |  |  |
| K2              |           |                    |                                                                           |  |  |  |
| L3              |           |                    |                                                                           |  |  |  |
| L6              |           |                    |                                                                           |  |  |  |
| L7              |           |                    |                                                                           |  |  |  |
| L9              |           |                    |                                                                           |  |  |  |
| Pin Number      | Pin Name  | Input/Output       | Description                                                               |  |  |  |
| Input Reference | r         | 1                  |                                                                           |  |  |  |
| G1              | CK_IN     |                    | Input Differential or Single Ended Reference                              |  |  |  |
| H1              | CK_IN#    | •                  | Input frequency range 0 Hz to 250 MHz                                     |  |  |  |
| Output Clocks   |           | 1                  | 1                                                                         |  |  |  |
| J1              | CK0       |                    |                                                                           |  |  |  |
| K1              | CK0#      | _                  |                                                                           |  |  |  |
| L1              | CK1       | _                  |                                                                           |  |  |  |
| M1              | CK1#      | 0                  | Ultra-Low Additive Jitter Differential Outputs 0 to 19                    |  |  |  |
| M2              | CK2       | Ĭ                  | Output frequency range 0 MHz to 250 MHz                                   |  |  |  |
| M3              | CK2#      | _                  |                                                                           |  |  |  |
| M4              | CK3       | _                  |                                                                           |  |  |  |
| M5              | CK3#      |                    |                                                                           |  |  |  |

TABLE 2-1: PIN DESCRIPTIONS (CONTINUED)

NOTES:

#### 3.0 FUNCTIONAL DESCRIPTION

The ZL40294 is an ultra-low additive jitter, low power 1 to 20 fanout buffer which is fully compliant with Intel DB2000QL Standard.

The device operates from  $3.3V\pm5\%$  supply as per Intel spec. Its operation is ensured over the industrial temperature range -40°C to +85°C.

#### 3.1 Clock Inputs

The following blocks diagram shows how to terminate different signals fed to the inputs of ZL40294 device.

The device input can be fed with transmission lines of any impedance. Examples below show only  $50\Omega$  single ended,  $85\Omega$  differential and  $100\Omega$  differential which are the most common ones in practice. Figure 3-1 and Figure 3-2 show how to terminate the input when driven from a push-pull and traditional HCSL drivers respectively.

Figure 3-3 shows how to terminate a single ended output such as LVCMOS. This example assumes  $50\Omega$  transmission line which is the most common for single ended CMOS signaling. Ideally, resistors R1 and R2 should be  $100\Omega$  each and R<sub>0</sub> + R<sub>s</sub> should be  $50\Omega$  so that the transmission line is terminated at both ends with characteristic impedance.

If the driving strength of the output driver is not sufficient to drive low impedance, the value of series resistor RS should be increased. This will reduce the voltage swing at the input but this should be fine as long as the input voltage swing requirement is not violated (Figure 3-3). The source resistors of  $R_S = 270\Omega$  could be used for standard LVCMOS driver. This will provide 516 mV of voltage swing for 3.3V LVCMOS driver with load current of  $(3.3V/2) *(1/(270\Omega + 50\Omega)) = 5.16$  mA.

For optimum performance both differential input pins (\_p and \_n) need to be DC biased to the same voltage. Hence, the ratio R1/R2 should be equal to the ratio R3/R4.



FIGURE 3-1: INPUT DRIVEN BY A PUSH-PULL DIFFERENTIAL OUTPUT.



FIGURE 3-2:

INPUT DRIVEN BY AN HCSL OUTPUT.





#### 3.2 Clock Outputs

Differential outputs have embedded termination resistors as shown in Figure 3-4. This provides significant saving relative to traditional current based HCSL outputs which require four resistors per differential pair (80 resistors for 20 outputs).

Embedded termination resistors in ZL40294 are matched for  $85\Omega$  differential transmission line.



FIGURE 3-4: TERMINATING DIFFERENTIAL OUTPUTS.

#### 3.3 Termination of unused outputs

Unused outputs should be left unconnected.

#### 3.4 Power Supply Filtering

Each power pin (VDDA and VDD) should be decoupled with 0.1 µF capacitor with minimum equivalent series resistance (ESR) and minimum series inductance (ESL). For example, 0402 X5R Ceramic Capacitors with 6.3V minimum rating could be used. These capacitors should be placed as close as possible to the power pins. To reduce the power noise from adjacent digital components on the board each power supply could be further insulated with low DC resistance ferrite bead with two capacitors. The ferrite bead will also insulate adjacent component from the noise generated from the device. Figure 3-5 shows recommended decoupling.



FIGURE 3-5: POWER SUPPLY FILTERING.

#### 3.5 OE# and Output Enables (Control Register)

Each output can be individually enabled or disabled by SMBus control register bits or via OE# pin. The OE# pins are asynchronous asserted-low signals. The Output Enable bits in the SMBus registers are active high and are set to enable by default.

OE# pins are mapped to CK[12:5] outputs.

Note that the logic level for assertion or de-assertion is different in software than it is on hardware. This follows hardware default nomenclature for communication channels (e.g., output is enabled if OE# pin is pulled low) and still maintains software programming logic (e.g., output is enabled if OE register is true).

Refer to Table 3-1 for the truth table for enabling and disabling outputs via hardware and software. Note that both the control register bit must be a '1' AND the OE# pin must be a '0' for the output to be active.

| Inputs           |                  | <b>OE# Hardware Pins and Control Register Bits</b> |         |                  |                             |
|------------------|------------------|----------------------------------------------------|---------|------------------|-----------------------------|
| PWRGD/<br>PWRDN# | CK_IN/<br>CK_IN# | SMBUS<br>Enable Bit                                | OE# Pin | CK/CK#<br>[12:5] | CK/CK#<br>[4:0] and [19:13] |
| 0                | Х                | Х                                                  | Х       | 0                | 0                           |
|                  |                  | 0                                                  | Х       | 0                | 0                           |
| 1                | Running          | 1                                                  | 0       | Running          | Running                     |
|                  |                  | 1                                                  | 1       | 0                | Running                     |

TABLE 3-1:OE FUNCTIONALITY

#### 3.6 OE# Assertion (Transition from '1' to '0')

All differential outputs that were disabled are to resume normal operation in a glitch free manner. The latency from the assertion to active outputs is 0 - 10 CK clock periods.

#### 3.7 OE# De-Assertion (Transition from '0' to '1')

The impact of de-asserting OE# is each corresponding output will transition from normal operation to disabled in a glitch free manner. A minimum of four valid clocks will be provided after the de-assertion of OE#. The maximum latency from the de-assertion to disabled outputs is 10 CK clock periods.

#### 3.8 PWRGD / PWRDN#

PWRGD is asserted high and de-asserted low. De-assertion of PWRGD (pulling the signal low) is equivalent to indicating a powerdown condition. PWRGD (assertion) is used by the ZL40294 to sample initial configurations such as SA selections.

After PWRGD has been asserted high for the first time, the pin becomes a PWRDN# (Power Down) pin which is used to disable (drive low/low) all clocks cleanly and instruct the device to invoke power savings mode. PWRDN# is a completely asynchronous active low input. When entering power savings mode, PWRDN# should be asserted low prior to shutting off the input clock or power to ensure all clocks shut down in a glitch free manner. When PWRDN# is deasserted high, all clocks will start and stop without any abnormal behavior and will meet all AC and DC parameters.

The assertion and de-assertion of PWRDN# is asynchronous.

Disabling of the CK\_IN input clock prior to assertion of PWRDN# is an undefined mode and not recommended. Operation in this mode may result in glitches.

| TABLE 3-2. F WINGD/F WINDIN $\pi$ I UNCTIONALITI | <b>TABLE 3-2:</b> | <b>PWRGD/PWRDN# FUNCTIONALITY</b> |
|--------------------------------------------------|-------------------|-----------------------------------|
|--------------------------------------------------|-------------------|-----------------------------------|

| PWRGD/PWRDN# | СК        | CK#    |
|--------------|-----------|--------|
| 0            | 0 Low Low |        |
| 1            | Normal    | Normal |

#### 3.9 PWRDN# Assertion

When PWRDN# is sampled low by two consecutive rising edges of CK#, all differential outputs will be disabled on the next CK# high to low transition.



FIGURE 3-6: PWRDN# ASSERTION

#### 3.10 PWRGD Assertion

PWRGD to the clock buffer should not be asserted before  $V_{DD}$  reaches  $V_{DD(MIN)}$ . Prior to  $V_{DD(MIN)}$  it is recommended to hold PWRGD low (less than 0.5 V).



FIGURE 3-7: PWRGD AND VDD RELATIONSHIP DIAGRAM.

The power-up latency  $T_{STABLE}$  is to be less than 1.8 ms. This is the time from the valid CK\_IN input clocks and the assertion of the PWRGD signal to the time that stable clocks are output from the buffer chip. All differential outputs stopped in a disabled condition resulting from power down must be driven high in less than 300 µs of PWRGD assertion to a voltage greater than 200 mV.



#### 3.11 Programming via SMBus

The address selection is done via SA\_0 and SA\_1 tri-level hardware pins, which select the appropriate address for the device.

The two tri-level input pins that can configure the ZL40294 to nine different addresses (refer to Table 5-2 for VIL\_Tri, VIM\_Tri, VIH\_Tri signal level).

| SA_1 | SA_0 | SMBus Address |
|------|------|---------------|
| L    | L    | D8            |
| L    | Μ    | DA            |
| L    | Н    | DE            |
| М    | L    | C2            |
| М    | М    | C4            |
| М    | Н    | C6            |
| Н    | L    | CA            |
| Н    | М    | CC            |
| Н    | Н    | CE            |

#### TABLE 3-3:SMBUS ADDRESS TABLE

#### 3.12 SMBus Byte Read/Write

Reading or writing a register in a SMBus client device in byte mode always involves specifying the register number.

**<u>Read.</u>** The standard byte read is as shown in Figure 3-9. It is an extension of the byte write. The write start condition is repeated then the client device starts sending data and the host acknowledges it until the last byte is sent. The host terminates the transfer with a NAK then a stop condition. For byte operation, the 2\*7th bit of the command byte must be set. For block operations, the 2\*7th bit must be reset. If the bit is not set, the next byte must be the byte transfer count.



#### FIGURE 3-9: SMBUS BYTE READ.

<u>Write.</u> Figure 3-10 illustrates a simple typical byte write. For byte operation the 2\*7th bit of the command byte must be set. For block operations, the 2\*7th bit must be reset. If the bit is not set the next byte must be the byte transfer count. The count can be between 1 and 32. It cannot be zero or exceed 32.



#### FIGURE 3-10: SMBUS BYTE WRITE.

#### 3.13 SMBus Block Read/Write

**<u>Read.</u>** After the client address is sent with the r/w condition bit set, the command byte is sent with the MSB = 0. The client Ack's the register index in the command byte. The host sends a repeat start function. After the client Ack's, this the client sends the number of bytes it wants to transfer (>0 and <33). The host Ack's each byte except the last and sends a stop function.



#### FIGURE 3-11: SMBUS BLOCK READ.

<u>Write.</u> After the client address is sent with the r/w condition bit not set, the command byte is sent with the MSB = 0. The lower seven bits indicate what register to start the transfer at. If the command byte is 00h, the client device will be compatible with existing block mode client devices. The next byte of a write must be the count of bytes that the host will transfer to the client device. The byte count must be greater than zero and less than 33. Following this byte are the data bytes to be transferred to the client device. The client device always acknowledges each byte received. The transfer is terminated after the client sends the Ack and the host sends a stop function.





#### 3.14 Side-Band Interface

Besides OE pins and SMBUS interface, the device outputs can be enabled/disabled via a simple 3-wire serial interface referred to as the Side-Band Interface (SBI).

This interface consists of the vDATA, vCLK and vSHFT\_LD# pins. When the vSHFT\_LD# pin is high, the rising edge of vCLK can shift vDATA into the shift register. After shifting data, the falling edge of vSHFT\_LD# clocks the shift register contents to the Output register.

Both the SBI and the traditional interface feed common output enable/disable synchronization logic ensuring glitch free enable and disable outputs, regardless of the method used.

Both interfaces are not active at the same time, and the SBEN pin selects which interface is active. Tying the SBEN high enables the SBI. Tying the SBEN pin low enables the traditional OE# pin/SMBus output-enable interface.

When the SBI is enabled, OE[7:9, 11,12]# are disabled and vDATA, vCLK and vSHFT\_LD# are enabled on vOE5#, vOE6# and vOE10# respectively. Additionally, SMBus registers for masking off the disable function of the shift register (0 value of a bit) become active.

When set to 1, the mask register forces its respective output to 'enabled.' This prevents accidentally disabling critical outputs when using the SBI.

A SMBus read-back bit in Byte 4 indicates which output-enable control interface is enabled.

When the SBI is enabled and power has been applied, the SBI is active, even if the PWRGD/PWRDN# pin indicates the part is in powerdown. This allows loading the shift register and transferring the contents to the output register before the assertion of PWRGD.

Note that the mask registers are part of the normal SMBus interface and cannot be accessed when the PWRGD/ PWRDN# is low. Figure 3-13 provides a functional description of the SBI.

The SBI and the traditional SMBus output-enable registers both default to the 'output enabled' state at power-up. The mask registers default to zero at power-up, allowing the shift register bits to disable their respective output.



FIGURE 3-13: SIDE-BAND INTERFACE CONTROL LOGIC (FUNCTIONAL DESCRIPTION).

Figure 3-14 shows the basic timing of the side-band interface. The vSHFT\_LD# pin goes high to enable the CLK input. Next, the rising edge of CLK clocks enable vDATA into the shift register. After the 20th clock cycle for output 19, it stops the clock low and drive the vSHFT\_LD# pin low. The falling edge of vSHFT\_LD# clocks the shift register contents to the output register, enabling or disabling the outputs. It always shifts 20 bits of data into the shift register to control the outputs.



#### FIGURE 3-14: SIDE-BAND INTERFACE FUNCTIONAL TIMING.

The SBI supports clock rates up to 10 MHz. Multiple devices may share vCLK and vDATA pins. Dedicating a vSH-FT\_LD# pin to each device allows its use as a chip-select pin. When the vSHFT\_LD# pin is low, the device ignores any activity on the vCLK and vDATA pins.

#### 3.15 Typical Jitter Performance

Following figure shows a typical phase noise for 100 MHz clock frequency. The light blue curve is the phase noise of the input clock fed to the device and the dark blue is the phase noise of the output clock. The plot shows phase noise floor of -163 dBc/Hz and an absolute jitter in 12 kHz to 20 MHz of 76 fs. The additive jitter is calculated as:

#### **EQUATION 3-1:**

$$J_{ADD} = \sqrt{(J^2_{OUT} - J^2_{IN})}$$
  
Where J<sub>OUT</sub> and J<sub>IN</sub> are respectively output and input jitter in the band of interest.

The additive jitter for 12 kHz to 20 MHz band is 58 fs. The additive jitter in the bandpass filter specified by DB2000QL is 14 fs.



FIGURE 3-15: ZL40294 TYPICAL PHASE NOISE.

#### 4.0 REGISTER MAPS

TABLE 4-1:BYTE 0: OUTPUT ENABLE

| Bit | Description         | lf Bit = 0 | lf Bit = 1 | Туре | Default | Output(s)<br>Affected |
|-----|---------------------|------------|------------|------|---------|-----------------------|
| 0   | Reserved            |            |            | _    | 0       |                       |
| 1   | Reserved            | —          | —          | —    | 0       | —                     |
| 2   | Reserved            | —          | —          | —    | 0       | —                     |
| 3   | Output Enable CK_16 | Low        | Enabled    | RW   | 1       | CK[16]                |
| 4   | Output Enable CK_17 | Low        | Enabled    | RW   | 1       | CK[17]                |
| 5   | Output Enable CK_18 | Low        | Enabled    | RW   | 1       | CK[18]                |
| 6   | Output Enable CK_19 | Low        | Enabled    | RW   | 1       | CK[19]                |
| 7   | Reserved            |            |            | _    | 0       |                       |

#### TABLE 4-2: BYTE 1: OUTPUT ENABLE CONTROL REGISTER

| Bit | Description        | lf Bit = 0 | lf Bit = 1 | Туре | Default | Output(s)<br>Affected |
|-----|--------------------|------------|------------|------|---------|-----------------------|
| 0   | Output Enable CK_0 | Low        | Enabled    | RW   | 1       | CK[0]                 |
| 1   | Output Enable CK_1 | Low        | Enabled    | RW   | 1       | CK[1]                 |
| 2   | Output Enable CK_2 | Low        | Enabled    | RW   | 1       | CK[2]                 |
| 3   | Output Enable CK_3 | Low        | Enabled    | RW   | 1       | CK[3]                 |
| 4   | Output Enable CK_4 | Low        | Enabled    | RW   | 1       | CK[4]                 |
| 5   | Output Enable CK_5 | Low        | Enabled    | RW   | 1       | CK[5]                 |
| 6   | Output Enable CK_6 | Low        | Enabled    | RW   | 1       | CK[6]                 |
| 7   | Output Enable CK_7 | Low        | Enabled    | RW   | 1       | CK[7]                 |

#### TABLE 4-3: BYTE 2: OUTPUT ENABLE CONTROL REGISTER

| Bit | Description         | lf Bit = 0 | lf Bit = 1 | Туре | Default | Output(s)<br>Affected |
|-----|---------------------|------------|------------|------|---------|-----------------------|
| 0   | Output Enable CK_8  | Low        | Enabled    | RW 1 |         | CK[8]                 |
| 1   | Output Enable CK_9  | Low        | Enabled    | RW 1 |         | CK[9]                 |
| 2   | Output Enable CK_10 | Low        | Enabled    | RW   | 1       | CK[10]                |
| 3   | Output Enable CK_11 | Low        | Enabled    | RW   | 1       | CK[11]                |
| 4   | Output Enable CK_12 | Low        | Enabled    | RW   | 1       | CK[12]                |
| 5   | Output Enable CK_13 | Low        | Enabled    | RW   | 1       | CK[13]                |
| 6   | Output Enable CK_14 | Low        | Enabled    | RW   | 1       | CK[14]                |
| 7   | Output Enable CK_15 | Low        | Enabled    | RW   | 1       | CK[15]                |

| Bit | Description                    | lf Bit = 0 | lf Bit = 1  | Туре       | Default  | Output(s)<br>Affected |
|-----|--------------------------------|------------|-------------|------------|----------|-----------------------|
| 0   | Realtime Readback<br>of OE_5#  | OE_5# Low  | OE_5# High  | R Realtime |          | CK[5]                 |
| 1   | Realtime Readback<br>of OE_6#  | OE_6# Low  | OE_6# High  | R          | Realtime | CK[6]                 |
| 2   | Realtime Readback<br>of OE_7#  | OE_7# Low  | OE_7# High  | R          | Realtime | CK[7]                 |
| 3   | Realtime Readback<br>of OE_8#  | OE_8# Low  | OE_8# High  | R          | Realtime | CK[8]                 |
| 4   | Realtime Readback<br>of OE_9#  | OE_9# Low  | OE_9# High  | R          | Realtime | CK[9]                 |
| 5   | Realtime Readback<br>of OE_10# | OE_10# Low | OE_10# High | R          | Realtime | CK[10]                |
| 6   | Realtime Readback<br>of OE_11# | OE_11# Low | OE_11# High | R Realtime |          | CK[11]                |
| 7   | Realtime Readback<br>of OE_12# | OE_12# Low | OE_12# High | R          | Realtime | CK[12]                |

#### TABLE 4-4: BYTE 3: OE# PIN REALTIME READBACK CONTROL REGISTER

#### TABLE 4-5: BYTE 4: RESERVED CONTROL REGISTER

| Bit | Description | lf Bit = 0 | lf Bit = 1 | Туре  | Default   | Output(s)<br>Affected |
|-----|-------------|------------|------------|-------|-----------|-----------------------|
| 0   | RB_SBEN     | Pin Low    | Pin High   | Input | Real time |                       |
| 1   | Reserved    | —          | —          |       |           | —                     |
| 2   | Reserved    | —          | —          | —     | —         | —                     |
| 3   | Reserved    | —          | —          | —     | —         | —                     |
| 4   | Reserved    | —          | —          | —     | —         | —                     |
| 5   | Reserved    |            |            | —     |           | —                     |
| 6   | Reserved    |            |            | _     | —         |                       |
| 7   | Reserved    | _          | —          | —     | —         | —                     |

| Bit | Description       | lf Bit = 0 | If Bit = 1 | Туре | Default | Output(s)<br>Affected |
|-----|-------------------|------------|------------|------|---------|-----------------------|
| 0   | Device ID 0       | —          |            | R    | 0       | —                     |
| 1   | Device ID 1       | —          | —          | R    | 1       | —                     |
| 2   | Device ID 2       | —          |            | R    | 1       | —                     |
| 3   | Device ID 3       | —          |            | R    | 1       |                       |
| 4   | Device ID 4       | —          |            | R    | 1       |                       |
| 5   | Device ID 5       | —          |            | R    | 0       | _                     |
| 6   | Device ID 6       | —          |            | R    | 1       | —                     |
| 7   | Device ID 7 (MSB) | —          | _          | R    | 0       |                       |

TABLE 4-6: BYTE 6: DEVICE ID CONTROL REGISTER

#### TABLE 4-7:BYTE 7: BYTE COUNT REGISTER

| Bit | Description                                                                      | lf Bit = 0 | lf Bit = 1 | Туре | Default | Output(s)<br>Affected |
|-----|----------------------------------------------------------------------------------|------------|------------|------|---------|-----------------------|
| 0   | BC0 - Writing to this register<br>configures how many bytes<br>will be read back | _          | _          | RW   | 0       | _                     |
| 1   | BC1 - Writing to this register<br>configures how many bytes<br>will be read back | _          | _          | RW   | 0       | _                     |
| 2   | BC2 - Writing to this register<br>configures how many bytes<br>will be read back | _          | _          | RW   | 0       | _                     |
| 3   | BC2 - Writing to this register<br>configures how many bytes<br>will be read back | _          | _          | RW   | 1       | _                     |
| 4   | BC3 - Writing to this register<br>configures how many bytes<br>will be read back | _          | _          | RW   | 0       | _                     |
| 5   | BC4 - Writing to this register<br>configures how many bytes<br>will be read back | _          | _          | RW   | 0       | _                     |
| 6   | Reserved                                                                         | _          | —          | RW   | 0       | —                     |
| 7   | Reserved                                                                         | _          | _          | RW   | 0       | —                     |

| Bit | Description                            | If Bit = 0                                               | lf Bit = 1                                                                               | Туре | Default | Output(s)<br>Affected |
|-----|----------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------|------|---------|-----------------------|
| 0   | Mask0 - Masks off<br>Side Band Disable | Side Band shift<br>register may<br>disable the<br>output | Forces output<br>to always<br>be enabled<br>regardless of<br>Side Band<br>shift register | RW   | 0       | CK[0]                 |
| 1   | Mask1 - Masks off<br>Side Band Disable |                                                          |                                                                                          | RW   | 0       | CK[1]                 |
| 2   | Mask2 - Masks off<br>Side Band Disable |                                                          |                                                                                          | RW   | 0       | CK[2]                 |
| 3   | Mask3 - Masks off<br>Side Band Disable |                                                          |                                                                                          | RW   | 0       | CK[3]                 |
| 4   | Mask4 - Masks off<br>Side Band Disable |                                                          |                                                                                          | RW   | 0       | CK[4]                 |
| 5   | Mask5 - Masks off<br>Side Band Disable |                                                          | value                                                                                    | RW   | 0       | CK[5]                 |
| 6   | Mask6 - Masks off<br>Side Band Disable |                                                          |                                                                                          | RW   | 0       | CK[6]                 |
| 7   | Mask7 - Masks off<br>Side Band Disable |                                                          |                                                                                          | RW   | 0       | CK[7]                 |

#### TABLE 4-8:BYTE 8: SBI MASK (FUNCTIONAL ONLY WHEN SBEN = 1)

#### TABLE 4-9: BYTE 9: SBI MASK (FUNCTIONAL ONLY WHEN SBEN = 1)

| Bit | Description                             | lf Bit = 0                      | If Bit = 1 Type                                                                          |    | Default | Output(s)<br>Affected |
|-----|-----------------------------------------|---------------------------------|------------------------------------------------------------------------------------------|----|---------|-----------------------|
| 0   | Mask8 - Masks off<br>Side Band Disable  | Side Band shift<br>register may |                                                                                          | RW | 0       | CK[8]                 |
| 1   | Mask9 - Masks off<br>Side Band Disable  |                                 | Forces output<br>to always<br>be enabled<br>regardless of<br>Side Band<br>shift register | RW | 0       | CK[9]                 |
| 2   | Mask10 - Masks off<br>Side Band Disable |                                 |                                                                                          | RW | 0       | CK[10]                |
| 3   | Mask11 - Masks off<br>Side Band Disable |                                 |                                                                                          | RW | 0       | CK[11]                |
| 4   | Mask12 - Masks off<br>Side Band Disable | disable the<br>output           |                                                                                          | RW | 0       | CK[12]                |
| 5   | Mask13 - Masks off<br>Side Band Disable |                                 | value                                                                                    | RW | 0       | CK[13]                |
| 6   | Mask14 - Masks off<br>Side Band Disable |                                 | -                                                                                        | RW | 0       | CK[14]                |
| 7   | Mask15 - Masks off<br>Side Band Disable |                                 |                                                                                          | RW | 0       | CK[15]                |

| Bit | Description                             | lf Bit = 0            | lf Bit = 1                                                             | Туре | Default | Output(s)<br>Affected |
|-----|-----------------------------------------|-----------------------|------------------------------------------------------------------------|------|---------|-----------------------|
| 0   | Mask16 - Masks off<br>Side Band Disable |                       |                                                                        | RW   | 0       | CK[16]                |
| 1   | Mask17 - Masks off<br>Side Band Disable | Side Band shift       | Forces output<br>to always<br>be enabled<br>regardless of<br>Side Band | RW   | 0       | CK[17]                |
| 2   | Mask18 - Masks off<br>Side Band Disable |                       |                                                                        | RW   | 0       | CK[18]                |
| 3   | Mask19 - Masks off<br>Side Band Disable | disable the<br>output |                                                                        | RW   | 0       | CK[19]                |
| 4   | Reserved                                | -                     | value                                                                  | RW   | 0       |                       |
| 5   | Reserved                                |                       |                                                                        | RW   | 0       |                       |
| 6   | Reserved                                |                       |                                                                        | RW   | 0       |                       |
| 7   | Reserved                                | ]                     |                                                                        | RW   | 0       | _                     |

TABLE 4-10: BYTE 10: SBI MASK (FUNCTIONAL ONLY WHEN SBEN = 1)

NOTES:

#### 5.0 AC AND DC ELECTRICAL CHARACTERISTICS

#### 5.1 Absolute Maximum Ratings

#### TABLE 5-1: ABSOLUTE MAXIMUM RATINGS\*

| Bit | Parameter                | Symbol             | Min. | Max. | Units | Notes          |
|-----|--------------------------|--------------------|------|------|-------|----------------|
| 1   | 3.3V Core Supply Voltage | V <sub>DD_A</sub>  |      | 4.6  | V     | Note 3         |
| 2   | 3.3V I/O Supply Voltage  | V <sub>DD</sub>    | —    | 4.6  | V     | Note 3         |
| 5   | 3.3V Input High Voltage  | V <sub>IH</sub>    | —    | 4.6  | V     | Note 1, Note 3 |
| —   | 3.3V Input Low Voltage   | V <sub>IL</sub>    | -0.5 | -    | V     | Note 3         |
|     | Storage Temperature      | Τ <sub>S</sub>     | -65  | 150  | °C    | Note 3         |
| 6   | Input ESD Protection     | V <sub>DD-IN</sub> | —    | _    | V     | Note 2         |

\* Exceeding these values may cause permanent damage.

\* Functional operation under these conditions is not implied.

\* Voltages are with respect to ground (GND) unless otherwise stated.

**Note 1:** Maximum VIH is not to exceed maximum VDD.

- 2: Human body model.
- 3: Consult manufacturer regarding extended operation in excess of normal DC operating parameters.

#### 5.2 DC Electrical Specification

#### TABLE 5-2: DC OPERATING CHARACTERISTICS\*

| Bit | Parameter                                     | Symbol            | Min.    | Тур. | Max.    | Units | Notes  |
|-----|-----------------------------------------------|-------------------|---------|------|---------|-------|--------|
| 1   | 3.3V Core Supply Voltage                      | V <sub>DD_A</sub> | 3.135   | 3.3  | 3.465   | V     | —      |
| 2   | 3.3V I/O Supply Voltage                       | V <sub>DD</sub>   | 3.135   | 3.3  | 3.465   | V     | —      |
| 3   | 3.3V Input High Voltage                       | V <sub>IH</sub>   | 2.0     | —    | VDD+0.3 | V     | —      |
| 4   | 3.3V Input Low Voltage                        | V <sub>IL</sub>   | VSS-0.3 | —    | 0.8     | V     | —      |
| 5   | Input Leakage Curent                          | IIL               | -5      | _    | +5      | μA    | —      |
| 6   | Input Low Voltage, 3-Level<br>CMOS Input      | V <sub>IL3</sub>  | VSS-0.3 | _    | 0.9     | V     | Note 1 |
| 7   | Input Midrange Voltage, 3-Level<br>CMOS Input | V <sub>IM3</sub>  | 1.3     | —    | 1.8     | V     | Note 1 |
| 8   | Input High Voltage, 3-Level<br>CMOS Input     | V <sub>IH3</sub>  | 2.4     | _    | VDD     | V     | Note 1 |
| 9   | Input Capacitance                             | C <sub>IN</sub>   | _       | —    | 4.5     | pF    | Note 2 |
| 10  | Output Capacitance                            | C <sub>OUT</sub>  |         | _    | 4.5     | pF    | Note 2 |
| 11  | Ambient Temperature                           | T <sub>A</sub>    | -40     |      | 85      | °C    | _      |

\* Voltages are with respect to ground (GND) unless otherwise stated.

Note 1: Spec assumption based on Intel DB1900Z specification revision 1.5 Table 3-2. VIL3,min changed from 0 to VSS-0.3 to match DB2000QL VIL,min spec.

2: For parasitic simulation, use IBIS model.

| Bit | Parameter                               | Symbol                      | Min.     | Тур. | Max.                   | Units | Notes  |
|-----|-----------------------------------------|-----------------------------|----------|------|------------------------|-------|--------|
| 1   | Maximum Voltage (Over-<br>shoot)        | V <sub>OVS</sub>            | _        | _    | V <sub>HIGH</sub> + 75 | mV    | Note 1 |
| 2   | Maximum Voltage<br>(Undershoot)         | V <sub>UDS</sub>            | _        | _    | V <sub>LOW</sub> – 75  | mV    | Note 1 |
| 3   | Voltage High                            | V <sub>HIGH</sub>           | 225      | —    | 270                    | mV    | Note 1 |
| 4   | Voltage Low                             | V <sub>LOW</sub>            | 10       | —    | 150                    | mV    | Note 1 |
| 5   | Absolute Crossing Point Voltages        | V <sub>CROSS_ABSOLUTE</sub> | 130      | _    | 200                    | mV    | Note 1 |
| 6   | Relative Crossing Point<br>Voltages     | V <sub>CROSS_RELATIVE</sub> | _        | _    | 35                     | mV    | Note 1 |
| 7   | Output Buffer Differential<br>Impedance | Z <sub>DIFF</sub>           | 85 – 5%  | —    | 85+5%                  | Ω     | Note 2 |
| 8   | Output Buffer Differential<br>Impedance | Z <sub>DIFF_CROSSING</sub>  | 85 – 20% | _    | 85+20%                 | Ω     | Note 3 |

TABLE 5-3: DIFFERENTIAL DC OUTPUT CHARACTERISTICS\*

\* Voltages are with respect to ground (GND) unless otherwise stated.

Note 1: Measured into DC test load, see Figure 5-1.

- 2: Measured at VOL / VOH.
- **3:** Measured during a transition.









FIGURE 5-3: SINGLE-ENDED MEASUREMENT POINTS FOR V<sub>OVS</sub>, V<sub>UDS</sub>, V<sub>RB</sub>.



#### FIGURE 5-4: DIFFERENTIAL (CK, CK#) MEASUREMENT POINTS.

#### 5.3 AC Electrical Specification

#### TABLE 5-4: POWER NOISE TOLERANCE\*

|   | VDD Electrical Noise<br>Range         | Symbol                  | Min. | Тур. | Max. | Units  | Notes          |
|---|---------------------------------------|-------------------------|------|------|------|--------|----------------|
| 1 | f <sub>NOISE</sub> = 12 kHz to 20 MHz | N <sub>VDD_MID</sub>    | 100  | —    | —    | mV,p-p | Note 1, Note 2 |
| 2 | f <sub>NOISE</sub> > 20 MHz           | N <sub>VDD_HIGH</sub>   | 50   | —    | —    | mV,p-p | Note 1, Note 2 |
| 3 | f <sub>NOISE</sub> = 12 kHZ to 20 MHz | N <sub>VDD_A_MID</sub>  | 40   | —    | —    | mV,p-p | Note 1, Note 2 |
| 4 | f <sub>NOISE</sub> > 20 MHz           | N <sub>VDD_A_HIGH</sub> | 20   | _    | —    | mV,p-p | Note 1, Note 2 |

\* The device meets all specification in the presence of noise specified in this table.

**Note 1:** Jitter and electrical characteristics are met with specified AC noise present on any of the power pins.

2: Over the specified frequency range, a single sinusoid tone should be assumed swept as the worst case.

#### TABLE 5-5:SKEW AND JITTER

|   | Parameter                                                                        | Symbol                      | Min. | Тур. | Max. | Units  | Notes                     |
|---|----------------------------------------------------------------------------------|-----------------------------|------|------|------|--------|---------------------------|
| 1 | Input-to-Output Delay                                                            | I/O <sub>DELAY</sub>        | 1.1  | 1.3  | 1.5  | ns     | Note 1, Note 3            |
| 2 | Input-to-Output Delay<br>Variation as Temperature<br>Changes from –40°C to +85°C | I/O <sub>DELAY</sub> Δ(T)   | 0.13 | 0.14 | 0.15 | ns     | Note 1, Note 3            |
| 3 | Output-to-Output Skew                                                            | O/O <sub>DELAY</sub>        | —    | —    | 50   | ps     | Note 1, Note 2            |
| 4 | RMS Additive Jitter as per<br>DB2000QL Spec                                      | AJ <sub>RMS</sub>           | _    | 14   | 17   | fs RMS | Note 1, Note 2,<br>Note 4 |
| 5 | Peak-to-Peak Additive Jitter                                                     | p-pAJ <sub>RMS</sub>        |      | —    | 1    | ps     | Note 1, Note 2            |
| 6 | Additive Jitter as per PCIe 1.0<br>(1.5 MHz to 22 MHz)                           | T <sub>jPCle_1.0</sub>      | _    | 0.73 | 0.90 | ps pp  | Note 1, Note 2            |
| 7 | Additive Jitter as per PCIe 2.0<br>high band (1.5 MHz to 50 MHz)                 | T <sub>jPCle_2.0_high</sub> | _    | 82   | 100  | fs RMS | Note 1, Note 2            |

Note 1: Measured into AC test load as per Figure 5-5.

2: Measured from differential crossing point to differential crossing point.

3: Input-to-output specs refer to the timing between an input edge and the specific output edge created by it.

**4:** Integrated after the measurement filter. See Intel DB2000QL specification Jitter Measurement section for the measurement filter details.

|      |                                                                                         |                            | - /  |      |      | 1 1    |                                   |
|------|-----------------------------------------------------------------------------------------|----------------------------|------|------|------|--------|-----------------------------------|
|      | Parameter                                                                               | Symbol                     | Min. | Тур. | Max. | Units  | Notes                             |
| 8    | Additive Jitter as per PCIe 2.0<br>low band (10 kHz to 1.5 MHz)                         | T <sub>jPCle_2.0_low</sub> | _    | 20   | 30   | fs RMS | Note 1, Note 2                    |
| 9    | Additive Jitter as per PCIe 2.0<br>low band (5 MHz to 16 MHz)                           | T <sub>jPCIe_2.0_mid</sub> | —    | 64   | 79   | fs RMS | Note 1, Note 2                    |
| 10   | Additive Jitter as per PCIe 3.0<br>(PLL_BW = 2 MHz to 5 MHz,<br>CDR = 10 MHz)           | T <sub>jPCle_3.0</sub>     | _    | 20   | 25   | fs RMS | Note 1, Note 2                    |
| 11   | Additive Jitter as per PCIe 4.0<br>(PLL_BW = 2 MHz to 5 MHz,<br>CDR = 10 MHz)           | T <sub>jPCle_4.0</sub>     | _    | 20   | 25   | fs RMS | Note 1, Note 2                    |
| 12   | Additive Jitter as per PCIe 5.0<br>(PLL_BW = 0.5 MHz to<br>1.8 MHz, CDR for 32 GT/s CC) | T <sub>jPCle_5.0</sub>     | —    | 8    | 10   | fs RMS | Note 1, Note 2                    |
| 13   | Additive Jitter as per PCIe 6.0<br>(PLL_BW = 0.5 MHz to<br>1.0 MHz, CDR for 64 GT/s CC) | T <sub>jPCle_6.0</sub>     | —    | 5    | 6.5  | fs RMS | Note 1, Note 2                    |
| 14   | Additive Jitter as per Intel QPI<br>9.6 Gbps                                            | T <sub>jQPI</sub>          | _    | 29   | 36   | fs RMS | Note 1, Note 2                    |
| 15   | Additive RMS Jitter in 1 MHz to                                                         | Ŧ                          | _    | 55   | 67   | fs RMS | Note 1, Note 2<br>(100 MHz clock) |
| 15   | 20 MHz band                                                                             | 'j_1M_20M                  | _    | 42   | 51   | fs RMS | Note 1, Note 2<br>(133 MHz clock) |
| 16   | Additive RMS Jitter in 12 kHz                                                           | Τ                          | _    | 58   | 71   | fs RMS | Note 1, Note 2<br>(100 MHz clock) |
| 10   | to 20 MHz band                                                                          | 'j_12k_20M                 |      | 44   | 67   | fs RMS | Note 1, Note 2<br>(133 MHz clock) |
| 17   | Noise Floor                                                                             | N_                         | _    | -163 | -162 | dBc/Hz | Note 1, Note 2<br>(100 MHz clock) |
| 17   |                                                                                         | IN <sub>F</sub>            |      | -163 | -162 | dBc/Hz | Note 1, Note 2<br>(133 MHz clock) |
| Note | 1: Measured into AC test load a                                                         | s per Figure 5-5           |      |      |      |        |                                   |

#### TABLE 5-5 SKEW AND JITTER (CONTINUED)

2: Measured from differential crossing point to differential crossing point.

3: Input-to-output specs refer to the timing between an input edge and the specific output edge created by it.

4: Integrated after the measurement filter. See Intel DB2000QL specification Jitter Measurement section for the measurement filter details.



|   | Parameter                              | Symbol                          | Min. | Тур. | Max. | Units | Notes  |
|---|----------------------------------------|---------------------------------|------|------|------|-------|--------|
| 1 | Clock Stabilization Time<br>from PWRGD | T <sub>STAB</sub>               | _    | _    | 1.8  | ms    | Note 1 |
| 2 | Edge Rate at V <sub>CROSS</sub>        | EDGE_RATE                       | 2    |      | 20   | V/ns  | Note 1 |
| 3 | Slew Rate at $V_{CROSS}$               | RISE_MATCHING/<br>FALL_MATCHING | —    | —    | 20%  | V     | Note 1 |

#### TABLE 5-6: DIFFERENTIAL OUTPUT CLOCK AC CHARACTERISTICS

**Note 1:** Measured into Figure 5-5 AC test load.

#### TABLE 5-7: DIFFERENTIAL INPUT CLOCK AC CHARACTERISTICS

|   | Parameter                                               | Symbol          | Min. | Тур. | Max. | Units   |
|---|---------------------------------------------------------|-----------------|------|------|------|---------|
| 1 | Edge Rate                                               | Input_Slew_Rate | 0.7  | _    | —    | V/ns    |
| 2 | Total Variation of V <sub>CROSS</sub> over<br>All Edges | Total_∆_Vcross  | —    | —    | 140  | mV      |
| 3 | Input Voltage                                           | Input_Voltage   | 200  | —    | —    | mv diff |

#### TABLE 5-8: CURRENT CONSUMPTION

|   | Parameter          | Parameter Condition                              | Symbol            | Min. | Тур. | Max. | Units | Notes             |
|---|--------------------|--------------------------------------------------|-------------------|------|------|------|-------|-------------------|
| 1 |                    | fIN = 100 MHz, All CKx/<br>CKx# outputs enabled  |                   |      | 205  | 240  |       | Note 1,<br>Note 2 |
| 2 | Active Mode Supply | fIN = 100 MHz, All CKx/<br>CKx# outputs disabled | I <sub>DDPG</sub> |      | 48   | 55   | - mA  | Note 1,<br>Note 3 |
| 3 | Current            | fIN = 133 MHz, All CKx/<br>CKx# outputs enabled  |                   | —    | 257  | 308  |       | Note 1,<br>Note 2 |
| 4 |                    | fIN = 133 MHz, All CKx/<br>CKx# outputs disabled |                   | —    | 49   | 56   |       | Note 1,<br>Note 3 |
| 5 | Power Down Mode    | fIN = 100 MHz                                    | 1                 |      | 21   | 25   | ٣A    | Note 1,<br>Note 4 |
| 6 | Supply Current     | fIN = 133 MHz                                    | DDPD              | —    | 22   | 26   | mA    | Note 1,<br>Note 4 |

**Note 1:** VDD = 3.3V + 5%.

2: Device operating in active mode (Pin PWRGD/PWRDN# = 1) with all 20 CKx/CKx# outputs enabled (all OE\_xN pin = 0, all OCR1, OCR2, OCR3 register OEx bits = 1).

**3:** Device operating in active mode (Pin PWRGD/PWRDN# = 1) with all 20 CKx/CKx# outputs disabled (all OCR1, OCR2, OCR3 register OEx bits = 0).

4: Device operating in low power mode (Pin PWRGD/PWRDN# = 0).

| Parameter                                        | Symbol               | Min.                 | Max.                 | Notes                       |
|--------------------------------------------------|----------------------|----------------------|----------------------|-----------------------------|
| Nominal Bus Voltage                              | V <sub>DD(SMB)</sub> | 2.7V                 | 5.5V                 | Note 1                      |
| Input Low Voltage                                | V <sub>IL</sub>      |                      | 0.8V                 | —                           |
| Input High Voltage                               | V <sub>IH</sub>      | 2.1V                 | V <sub>DD(SMB)</sub> | —                           |
| Output Low Voltage                               | V <sub>OL</sub>      | _                    | 0.4V                 | At I <sub>PULLUP(MAX)</sub> |
| Input Leakage Current                            | I <sub>LEAK</sub>    | _                    | ±10 μΑ               | —                           |
| Current Sinking at V <sub>OL(MAX)</sub>          | I <sub>PULLUP</sub>  | 4 mA                 | —                    | _                           |
| Pin Capacitive Load                              | CI                   | _                    | 10 pF                | _                           |
| Signal Noise Immunity from 10 MHz to 100 MHz     | V <sub>NOISE</sub>   | 300 mV <sub>PP</sub> | —                    | —                           |
| Noise Spike Suppression Time                     | t <sub>SPIKE</sub>   | 0 ns                 | 50 ns                | Note 3                      |
| SMBus Operating Frequency                        | f                    | 10 kHz               | 100 kHz              | 100 kHz Mode                |
|                                                  | 'SMB                 | 10 kHz               | 400 kHz              | 400 kHz Mode                |
| Bus Frontime between Step and Start Condition    | +                    | 4.7 µs               | —                    | 100 kHz Mode                |
| Bus Freetime between Stop and Start Condition    | <sup>L</sup> BUF     | 1.3 µs               | —                    | 400 kHz Mode                |
| Hold Time after (Repeated) Start Condition       | +                    | 4.0 µs               | —                    | 100 kHz Mode                |
| After this period, the first clock is generated. | 'HD:STA              | 0.6 µs               | —                    | 400 kHz Mode                |
| Papagtad Start Condition Satur Time              | t <sub>SU:STA</sub>  | 4.7 µs               | —                    | 100 kHz Mode                |
| Repeated Start Condition Setup Time              |                      | 0.6 µs               | —                    | 400 kHz Mode                |
| Stop Condition Setup Time                        | t <sub>SU:STO</sub>  | 4.0 µs               | _                    | 100 kHz Mode                |
|                                                  |                      | 0.6 µs               |                      | 400 kHz Mode                |
| Data Hold Time                                   | +                    | 300 ns               | —                    | 100 kHz Mode                |
|                                                  | 'HD:DAT              | 0 ns                 | —                    | 400 kHz Mode                |
| Data Satun Tima                                  | t                    | 250 ns               | —                    | 100 kHz Mode                |
|                                                  | 'SU:DAT              | 100 ns               | —                    | 400 kHz Mode                |
| Clock Low Poriod                                 | +                    | 4.7 µs               | —                    | 100 kHz Mode                |
|                                                  | LOW                  | 1.3 µs               | —                    | 400 kHz Mode                |
| Clock High Daried                                | +                    | 4.0 µs               | 50 µs                | 100 kHz Mode                |
|                                                  | <sup>4</sup> HIGH    | 0.6 µs               | 50 µs                | 400 kHz Mode                |
| Clock/Data Fall Time                             | t <sub>f</sub>       | _                    | 300 ns               | Note 2                      |
| Clock/Data Riso Timo                             | +                    | _                    | 1000 ns              | 100 kHz Mode,<br>Note 2     |
|                                                  | L Lr                 | _                    | 300 ns               | 400 kHz Mode,<br>Note 2     |

TABLE 5-9: SMBUS ELECTRICAL CHARACTERISTICS

**Note 1:** 3V to 5V ±10%.

**2:** Rise and fall time is defined as follows:  $\begin{aligned} t_r &= (V_{IL(MAX)} - 0.15) \text{ to } (V_{IH(MIN)} + 0.15) \\ t_f &= (V_{IH(MIN)} + 0.15) \text{ to } (V_{IL(MAX)} - 0.15) \end{aligned}$ 

**3:** Devices must provide a means to reject noise spikes of a duration up to the maximum specified value.



#### FIGURE 5-6: SMBUS TIMING.

#### 5.4 Side-Band Interface Characteristics

#### TABLE 5-10:SIDE-BAND INTERFACE

|      | Parameter                                                                            | Symbol              | Min. | Тур. | Max. | Units  | Notes  |
|------|--------------------------------------------------------------------------------------|---------------------|------|------|------|--------|--------|
| 1    | Clock Period                                                                         | t <sub>PERIOD</sub> | 40   | —    |      | ns     |        |
| 2    | vSHFT_LD# setup to vCLK ris-<br>ing edge                                             | t <sub>SETUP</sub>  | 15   | _    | _    | ns     | _      |
| 3    | vDATA setup to vCLK rising<br>edge                                                   | t <sub>DSU</sub>    | 10   | —    | —    | ns     | _      |
| 4    | vDATA hold after vCLK rising<br>edge                                                 | t <sub>DSHOLD</sub> | 5    | —    | —    | ns     | —      |
| 5    | Delay from vCLK rising edge to<br>vSHFT_LD# falling edge                             | t <sub>DELAY</sub>  | 15   | —    | —    | ns     | _      |
| 6    | Delay from vSHFT_LD# falling<br>edge to next output configura-<br>tion taking effect | t <sub>PD</sub>     | 4    | _    | 10   | clocks | Note 1 |
| 7    | Slew Rate                                                                            | t <sub>SLEW</sub>   | 0.5  | _    |      | V/ns   | —      |
| Note | 1: Refers to device differential                                                     | input clock.        |      |      |      |        |        |





| Parameter                                                                                                                                                                                      | Symbol              | Conditions      | Value | Units |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|-------|-------|--|
| Maximum Ambient Temperature                                                                                                                                                                    | T <sub>A</sub>      | _               | 85    | °C    |  |
| Maximum Junction Temperature                                                                                                                                                                   | T <sub>J(MAX)</sub> | _               | 125   | °C    |  |
|                                                                                                                                                                                                |                     | Still air       | 32.42 |       |  |
| Junction to Ambient Thermal Resis-                                                                                                                                                             | $\theta_{JA}$       | 1 m/s airflow   | 27.67 | °C/W  |  |
|                                                                                                                                                                                                |                     | 2.5 m/s airflow | 26.33 |       |  |
| Junction to Board Thermal Resistance                                                                                                                                                           | $\theta_{JB}$       | —               | 12.48 | °C/W  |  |
| Junction to Case Thermal Resistance                                                                                                                                                            | θ <sub>JC</sub>     | —               | 21.33 | °C/W  |  |
| Junction to Pad Thermal Resistance<br>(Note 2)                                                                                                                                                 | $\theta_{JT}$       | Still air       | 1.83  | °C/W  |  |
| Junction to Top-Center Thermal Char-<br>acterization Parameter                                                                                                                                 | ΨJT                 | Still air       | 0.25  | °C/W  |  |
| <b>Note 1:</b> Theta-JA (θ <sub>JA</sub> ) is the thermal resistance from junction to ambient when the package is mounted on a 4-layer JEDEC standard test board and dissipating maximum power |                     |                 |       |       |  |

#### TABLE 5-11: 6 MM × 6 MM GQFN PACKAGE THERMAL PROPERTIES

**2:** Theta-JP ( $\theta_{JP}$ ) is the thermal resistance from junction to the center exposed pad on the bottom of the package)

# ZL40294

NOTES:

#### 6.0 PACKAGING INFORMATION

#### 6.1 Package Marking Information



| Legend:                | XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>*                          | Product code or customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC <sup>®</sup> designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((e3))<br>can be found on the outer packaging for this package. |
|------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note: I<br>k<br>c<br>t | n the ever<br>be carried<br>characters<br>he corpor<br>Jnderbar | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>for customer-specific information. Package may or may not include<br>ate logo.<br>(_) and/or Overbar ( <sup>-</sup> ) symbol may not be to scale.                                                                                                              |

**Note:** If the full seven-character YYWWNNN code cannot fit on the package, the following truncated codes are used based on the available marking space: 6 Characters = YWWNNN; 5 Characters = WWNNN; 4 Characters = WNNN; 3 Characters = NNN; 2 Characters = NN; 1 Character = N

# 7.0 PACKAGE OUTLINE

#### 80-Lead 6 mm x 6 mm WGQFN Package Outline and Recommended Land Pattern

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at https://www.microchip.com/packaging/



Microchip Technology Drawing C04-25442 Rev A Sheet 1 of 2



| IAX |
|-----|
| IAX |
|     |
|     |
|     |
| .80 |
| .05 |
|     |
| .90 |
|     |
| .90 |
| .30 |
|     |
|     |

Notes:

1. Terminal A1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated

Package Type WGQFN is not registered with JEDEC as of April, 2019 Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-25442 Rev A Sheet 2 of 2

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at https://www.microchip.com/packaging/



#### RECOMMENDED LAND PATTERN

|                                 | MILLIMETERS |      |          |      |
|---------------------------------|-------------|------|----------|------|
| Dimension                       | n Limits    | MIN  | NOM      | MAX  |
| Contact Pitch                   | E           |      | 0.50 BSC |      |
| Optional Center Pad Width       | X2          |      |          | 2.90 |
| Optional Center Pad Length      | Y2          |      |          | 2.90 |
| Contact Pad Spacing             | C1          |      | 5.50 BSC | -    |
| Contact Pad Spacing             | C2          |      | 5.50 BSC |      |
| Contact Pad Diameter (X80)      | X1          |      |          | 0.30 |
| Contact Pad to Center Pad (X32) | G1          | 0.65 |          |      |
| Contact Pad to Contact Pad      | G2          | 0.20 |          |      |
| Thermal Via Diameter            | V           |      | 0.30     |      |
| Thermal Via Pitch               | EV          |      | 1.00     |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-27442 Rev A

# 8.0 ACRONYMS AND ABBREVIATIONS

| APLL                                  | analog phase locked loop                   |
|---------------------------------------|--------------------------------------------|
| CML                                   | current mode logic                         |
| GbE                                   | gigabit Ethernet                           |
| HCSL                                  | high-speed current steering logic          |
| HSTL                                  | high-speed transceiver logic               |
| I/O                                   | input/output                               |
| LOS                                   | loss of signal                             |
| LVDS                                  | low-voltage differential signal            |
| LVPECL                                | low-voltage positive emitter-coupled logic |
| PFD                                   | phase/frequency detector                   |
| PLL                                   | phase locked loop                          |
| ppb                                   | parts per billion                          |
| ppm                                   | parts per million                          |
| pk-pk                                 | peak-to-peak                               |
| RMS                                   | root-mean-square                           |
| RO                                    | read-only                                  |
| R/W                                   | read/write                                 |
| SS or SSM                             | spread spectrum modulation                 |
| тсхо                                  | temperature-compensated crystal oscillator |
| UI                                    | unit interval                              |
| UI <sub>PP</sub> or UI <sub>P-P</sub> | unit interval, peak to peak                |
| хо                                    | crystal oscillator                         |

# APPENDIX A: DATA SHEET REVISION HISTORY

#### TABLE A-1: REVISION HISTORY

| Revision               | Section/Figure/Entry          | Correction                                                                                           |  |  |
|------------------------|-------------------------------|------------------------------------------------------------------------------------------------------|--|--|
| DS20006768A (02-2023)  | —                             | Converted Microsemi data sheet ZL40294 to Micro-<br>chip DS20006768A. Minor text changes throughout. |  |  |
| DS20006768B (05-2023)  | —                             | Added PCIe 6.0 compliance to data sheet.<br>Corrected detail in Table 5-10.                          |  |  |
| DS20006768C (07-2024)  | Table 5-9                     | Updated SMBus Electrical Characteristics table with current info.                                    |  |  |
| DS20006768D (11-15-24) | Product Identification System | Updated Media Type options and Examples.                                                             |  |  |

# APPENDIX B: PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

|                    |                                                                                         |                                                   |            |        | Example                                                                                                                                           | es:                                                                                                                                                                                                                                                                                 |  |
|--------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------|------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| <u>Device</u>      | X                                                                                       | X                                                 | <u>×</u>   | X      |                                                                                                                                                   |                                                                                                                                                                                                                                                                                     |  |
| Part C             | hip Carrier                                                                             | Package                                           | Media Type | Finish | a) ZL402                                                                                                                                          | 294LDG6:                                                                                                                                                                                                                                                                            |  |
| Number             | Туре                                                                                    |                                                   |            | ]      |                                                                                                                                                   | 20-Output DB2000QL Buffer with Ultra-<br>Low Additive Jitter, Leadless Chip Car-<br>rier, 80-Lead WGQFN, 490/Tray,                                                                                                                                                                  |  |
| Device:            | ZL40294: 20                                                                             | ZL40294: 20-Output DB2000QL Buffer with Ultra-Low |            |        |                                                                                                                                                   | Pb-Free                                                                                                                                                                                                                                                                             |  |
|                    | Additive Jitter                                                                         |                                                   |            |        | b) ZL40294LDF6:                                                                                                                                   |                                                                                                                                                                                                                                                                                     |  |
| Chip Carrier Type: | L = Leadless                                                                            | Chip Carrier                                      |            |        |                                                                                                                                                   | 20-Output DB2000QL Buffer with Ultra-<br>Low Additive Jitter, Leadless Chip Car-<br>rier, 80-Lead WGQFN, 4000/Reel,                                                                                                                                                                 |  |
| Package:           | D = 80-Lead 6 mm × 6 mm WGQFN                                                           |                                                   |            |        |                                                                                                                                                   | 12 mm pocket pitch, Pb-Free                                                                                                                                                                                                                                                         |  |
|                    |                                                                                         |                                                   |            |        | c) ZL40294LDX6:                                                                                                                                   |                                                                                                                                                                                                                                                                                     |  |
| Media Type:        | G = 490/Tray<br>F = 4000/Reel (12 mm pocket pitch)<br>X = 4000/Reel (8 mm pocket pitch) |                                                   |            |        | 20-Output DB2000QL Buffer with Ultra-<br>Low Additive Jitter, Leadless Chip Car-<br>rier, 80-Lead WGQFN, 4000/Reel, 8 mm<br>pocket pitch, Pb-Free |                                                                                                                                                                                                                                                                                     |  |
| Finish:            | 6 = Pb-Free                                                                             |                                                   |            |        | Note 1:                                                                                                                                           | Tape and Reel identifier only appears in the<br>catalog part number description. This identifier<br>is used for ordering purposes and is not<br>printed on the device package. Check with<br>your Microchip Sales Office for package<br>availability with the Tape and Reel option. |  |

NOTES:

# **Microchip Information**

#### Trademarks

The "Microchip" name and logo, the "M" logo, and other names, logos, and brands are registered and unregistered trademarks of Microchip Technology Incorporated or its affiliates and/or subsidiaries in the United States and/or other countries ("Microchip Trademarks"). Information regarding Microchip Trademarks can be found at https://www.microchip.com/en-us/about/legalinformation/microchip-trademarks.

ISBN: 979-8-3371-0081-4

#### Legal Notice

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at www.microchip.com/en-us/support/design-help/client-support-services.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Microchip Devices Code Protection Feature**

Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products.