ADS4222, ADS4225, ADS4226, ADS4242, ADS4245, ADS4246 SBAS533E - MARCH 2011 - REVISED FEBRUARY 2023 # ADS42xx Dual-Channel, 14-Bit, 12-Bit, 160, 125, 65 MSPS Ultralow-Power ADC #### 1 Features - Ultralow power with single 1.8-V Supply, CMOS - 183 mW Total power at 65 MSPS - 277 mW Total power at 125 MSPS - 332 mW Total power at 160 MSPS - High dynamic performance: - 88-dBc SFDR at 170 MHz - 71.4-dBFS SNR at 170 MHz - Crosstalk: > 90 dB at 185 MHz - Programmable gain up to 6 dB for SNR/SFDR trade-off - · DC offset correction - Output interface options: - 1.8-V parallel CMOS interface - Double data rate (DDR) LVDS with programmable swing: - Standard swing: 350 mV - Low swing: 200 mV - Supports low input clock amplitude down to $200 \text{ mV}_{PP}$ - Package: VQFN-64 (9.00 mm × 9.00 mm) # 2 Applications - Wireless communications infrastructure - Software-defined radio - Power amplifier linearization ### 3 Description The ADS424x and ADS422x family of devices are low-speed variants of the ADS42xx ultralowpower family of dual-channel, 14-bit or 12-bit analog-to-digital converters (ADCs). Innovative design techniques are used to achieve high-dynamic performance, while consuming extremely low power with 1.8-V supply. This topology makes the ADS424x/ 422x well-suited for multi-carrier, wide-bandwidth communications applications. #### Package Information | PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM) | |-------------|------------------------|-------------------------| | ADS4222 | | | | ADS4225 | | | | ADS4226 | VQFN (64) | 9.00 mm × 9.00 mm | | ADS4242 | VQFN (04) | 9.00 11111 ^ 9.00 11111 | | ADS4245 | | | | ADS4246 | | | For all available packages, see the orderable addendum at the end of the data sheet. ADS4222, 25, 26, 42, 45, 46 Block Diagram #### **Table of Contents** | | 1 | 7.12 Typical Characteristics | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | 2 Applications | 1 | 8 Detailed Description | <mark>50</mark> | | 3 Description | 1 | 8.1 Overview | 50 | | 4 Revision History | | 8.2 Functional Block Diagrams | | | 5 Description (continued) | 4 | 8.3 Feature Description | | | 6 Pin Configuration and Functions | 5 | 8.4 Device Functional Modes | | | Pin Functions – LVDS Mode | | 8.5 Programming | 59 | | Pin Functions – CMOS Mode | 7 | 8.6 Register Maps | | | 7 Specifications | | 9 Application and Implementation | | | 7.1 Absolute Maximum Ratings | | 9.1 Application Information | | | 7.2 ESD Ratings | | 9.2 Typical Application | | | 7.3 Recommended Operating Conditions | 9 | 9.3 Power Supply Recommendations | | | 7.4 Thermal Information | 10 | 9.4 Layout | 85 | | 7.5 Electrical Characteristics: ADS4246, ADS4245, | | 10 Device and Documentation Support | 87 | | ADS4242 | 11 | 10.1 Device Support | | | 7.6 Electrical Characteristics: ADS4226, ADS4225, | | 10.2 Documentation Support | 89 | | ADS4222 | 14 | 10.3 Support Resources | 89 | | 7.7 Electrical Characteristics: General | 17 | 10.4 Trademarks | 8 <mark>9</mark> | | 7.8 Digital Characteristics | 18 | 10.5 Electrostatic Discharge Caution | <mark>89</mark> | | 7.9 Timing Requirements: LVDS and CMOS Modes <sup>(1)</sup> | 18 | 10.6 Glossary | <mark>89</mark> | | 7.10 Serial Interface Timing Characteristics <sup>(1)</sup> | 19 | 11 Mechanical, Packaging, and Orderable | | | 7.11 Reset Timing (Only When Serial Interface Is | | Information | 89 | | Used) | 20 | | | | <ul> <li>Changes from Revision D (December 2015) to R</li> <li>Changed the Device Information table to the Pa</li> </ul> | | ion E (February 2023) e Information table | Page<br>1 | | | | nformation table | | | | | ted the Pin Functions tables and pinout images | | | Changed the Fill Configuration and Functions. | Opua | ted the Fill Fullctions tables and pillout images | | | Changes from Revision C (March 2011) to Revis | sion I | D (December 2015) | | | <ul> <li>Added ESD Ratings table, Feature Description</li> </ul> | sectio | on Device Functional Modes Application and | Page | | Implementation section, Power Supply Recomm | | | Page | | | | ations section, Layout section, Device and | | | Documentation Support section, and Mechanica | | · · · · · · · · · · · · · · · · · · · | | | Documentation Support section, and Mechanica Changes from Revision B (May 2011) to Revision | al, Pa | ations section, Layout section, Device and ackaging, and Orderable Information section | | | Changes from Revision B (May 2011) to Revisio | on C ( | ations section, Layout section, Device and ackaging, and Orderable Information section | 1 | | Changes from Revision B (May 2011) to Revision Changed device status from Mixed Status to Pro | on C ( | ations section, Layout section, Device and ackaging, and Orderable Information section | 1 Page | | <ul> <li>Changes from Revision B (May 2011) to Revision</li> <li>Changed device status from Mixed Status to Pro-</li> <li>Changed 125MSPS sub-bullet of first Features</li> </ul> | on C ( | ations section, Layout section, Device and ackaging, and Orderable Information section | Page | | <ul> <li>Changes from Revision B (May 2011) to Revision</li> <li>Changed device status from Mixed Status to Prescription</li> <li>Changed 125MSPS sub-bullet of first Features</li> <li>Changed sub-bullets of second Features bullet</li> </ul> | on C ( | ations section, Layout section, Device and ackaging, and Orderable Information section | Page | | <ul> <li>Changes from Revision B (May 2011) to Revision</li> <li>Changed device status from Mixed Status to Property</li> <li>Changed 125MSPS sub-bullet of first Features</li> <li>Changed sub-bullets of second Features bullet.</li> <li>Changed description of pin 64 in Pin Description</li> </ul> | on C ( roduction bullet | ations section, Layout section, Device and ackaging, and Orderable Information section (March 2011) tion Data | Page1 | | <ul> <li>Changes from Revision B (May 2011) to Revision</li> <li>Changed device status from Mixed Status to Property</li> <li>Changed 125MSPS sub-bullet of first Features</li> <li>Changed sub-bullets of second Features bullet.</li> <li>Changed description of pin 64 in Pin Description</li> <li>Changed description of pin 64 in Pin Description</li> </ul> | on C ( oduction bullet ns: L\ ns: C | ations section, Layout section, Device and ackaging, and Orderable Information section (March 2011) tion Datat | Page1 | | Changes from Revision B (May 2011) to Revision Changed device status from Mixed Status to Proceed 125MSPS sub-bullet of first Features Changed sub-bullets of second Features bullet. Changed description of pin 64 in Pin Description Changed description of pin 64 in Pin Description Changed ADS4246 f <sub>IN</sub> = 170 MHz Worst spur ty | on C (roduction) bulletons: L\ ns: C ypical | ations section, Layout section, Device and ackaging, and Orderable Information section | Page1 | | <ul> <li>Changes from Revision B (May 2011) to Revision</li> <li>Changed device status from Mixed Status to Property</li> <li>Changed 125MSPS sub-bullet of first Features</li> <li>Changed sub-bullets of second Features bullet</li> <li>Changed description of pin 64 in Pin Description</li> <li>Changed description of pin 64 in Pin Description</li> <li>Changed ADS4246 f<sub>IN</sub> = 170 MHz Worst spur ty Electrical Characteristics table</li> </ul> | on C (roduction) bulletons: L\ ns: C ypical | ations section, Layout section, Device and ackaging, and Orderable Information section (March 2011) tion Datat | Page1 | | Changes from Revision B (May 2011) to Revision Changed device status from Mixed Status to Property Changed 125MSPS sub-bullet of first Features Changed sub-bullets of second Features bullet. Changed description of pin 64 in Pin Description Changed description of pin 64 in Pin Description Changed ADS4246 f <sub>IN</sub> = 170 MHz Worst spur ty Electrical Characteristics table | on C (oductions: L\ns: C) | (March 2011) tion Data //DS Mode table MOS Mode table I spcification in the ADS4246/ADS4245/ADS4242 D, SFDR, THD, HD2, HD3, and Worst spur minimal acknowledges and orderable and orderable and orderable | Page1111 | | <ul> <li>Changes from Revision B (May 2011) to Revision</li> <li>Changed device status from Mixed Status to Property</li> <li>Changed 125MSPS sub-bullet of first Features</li> <li>Changed sub-bullets of second Features bullet.</li> <li>Changed description of pin 64 in Pin Description</li> <li>Changed description of pin 64 in Pin Description</li> <li>Changed ADS4246 f<sub>IN</sub> = 170 MHz Worst spur ty Electrical Characteristics table</li></ul> | on C (roduct bullet ms: L\ns: C ypical SINA | (March 2011) tion Data VDS Mode table MOS Mode table I spcification in the ADS4246/ADS4245/ADS4242 D, SFDR, THD, HD2, HD3, and Worst spur minimum DS4222 Electrical Characteristics table | Page11 | | <ul> <li>Changes from Revision B (May 2011) to Revision</li> <li>Changed device status from Mixed Status to Property</li> <li>Changed 125MSPS sub-bullet of first Features</li> <li>Changed sub-bullets of second Features bullet.</li> <li>Changed description of pin 64 in Pin Description</li> <li>Changed description of pin 64 in Pin Description</li> <li>Changed ADS4246 f<sub>IN</sub> = 170 MHz Worst spur to Electrical Characteristics table</li> <li>Added ADS4225/ADS4222 f<sub>IN</sub> = 70 MHz SNR, so and typical specifications in the ADS4226/ADS42</li> <li>Added ADS4225/ADS4222 DNL minimum and in</li> </ul> | on C (oduction) ons: L\ ons: C (ypical) 225/A maxir | (March 2011) tion Data WDS Mode table I spcification in the ADS4246/ADS4245/ADS4242 D, SFDR, THD, HD2, HD3, and Worst spur minimum ADS4222 Electrical Characteristics table | Page11157111414 | | <ul> <li>Changes from Revision B (May 2011) to Revision</li> <li>Changed device status from Mixed Status to Property</li> <li>Changed 125MSPS sub-bullet of first Features</li> <li>Changed sub-bullets of second Features bullet.</li> <li>Changed description of pin 64 in Pin Description</li> <li>Changed description of pin 64 in Pin Description</li> <li>Changed ADS4246 f<sub>IN</sub> = 170 MHz Worst spur to Electrical Characteristics table</li></ul> | on C (oduction bullet) ns: L\ ns: C ypical 225/A maxir | (March 2011) tion Data VDS Mode table MOS Mode table I spcification in the ADS4246/ADS4245/ADS4242 D, SFDR, THD, HD2, HD3, and Worst spur minimum NDS4222 Electrical Characteristics table | Page11157111414 | | <ul> <li>Changes from Revision B (May 2011) to Revision</li> <li>Changed device status from Mixed Status to Property</li> <li>Changed 125MSPS sub-bullet of first Features</li> <li>Changed sub-bullets of second Features bullet.</li> <li>Changed description of pin 64 in Pin Description</li> <li>Changed description of pin 64 in Pin Description</li> <li>Changed ADS4246 f<sub>IN</sub> = 170 MHz Worst spurty</li> <li>Electrical Characteristics table</li></ul> | on C (coductions: L\chins: C\chins: C\chins: SINA 225/A\chins: C\chins: C\c | (March 2011) tion Data WDS Mode table I spcification in the ADS4246/ADS4245/ADS4242 D, SFDR, THD, HD2, HD3, and Worst spur minimum ADS4222 Electrical Characteristics table | Page1 | #### www.ti.com | • | Changed ADS4242/ADS4222 Power Supply, <i>Digital power LVDS interface</i> typical specification in Electrical Characteristics: General table | | |---|----------------------------------------------------------------------------------------------------------------------------------------------|----------------| | | Changed ADS4245/ADS4225 Power Supply, <i>Digital power CMOS interface</i> typical specification in Electric | | | | Characteristics: General table | | | | Moved High-Performance Modes into separate table | | | | Changed description of READOUT disabled in Serial Register Readout section | | | | Updated Figure 8-18 | | | • | Changed READOUT desciption in Register Address 00h section | | | • | Changed CLKOUT FALL POSN and CLKOUT RISE POSN description in Register Address 42h section | 69 | | С | hanges from Revision A (May 2011) to Revision B (May 2011) | Page | | • | Changed sub-bullets of first Features bullet | 1 | | • | Updated description of NC pin in LVDS Pin Descriptions table | <mark>5</mark> | | • | Updated description of NC pin in CMOS Pin Descriptions table | | | • | Changed ENOB, DNL, and INL test conditions in the Electrical Characteristics: ADS4246/ADS4245/ADS4 | | | | table | | | • | Deleted INL minimum specifications from Electrical Characteristics: ADS4246/ADS4245/ADS4242 table | | | • | Changed INL maximum specifications in the Electrical Characteristics: ADS4246/ADS4245/ADS4242 table | le | | | 11 | | | • | Changed ENOB, DNL, and INL test conditions in the Electrical Characteristics: ADS4226/ADS4225/ADS4 | | | | table | 14 | | • | Changed ADS4226 INL maximum specification in the Electrical Characteristics: ADS4226/ADS4225/ | | | | ADS4222 table | | | • | Changed Power Supply, <i>IDRVDD</i> and <i>Digital power</i> CMOS interface rows in the Electrical Characteristics | | | | General table | | | • | Updated Figure 7-16 | | | • | Updated Figure 7.37 and Figure 7.39 | | | • | Updated Figure 7-37 and Figure 7-38 | | | • | Updated Figure 7-59 and Figure 7-59 | | | • | Updated Figure 7-50 and Figure 7-51 | | | • | Updated Figure 7-79 and Figure 7-80 | | | • | Updated Figure 7-81 and Figure 7-82 | | | | Updated Figure 7-96 | | | • | Updated Figure 7-97 and SBAS533graph8650 | | | | Updated Figure 7-115 | | | • | Updated Figure 7-127 | | | • | Changed title of Figure 7-128 | | | • | Updated ADS424x/422x Family <i>Pins</i> section in Table 8-1 | | | • | Changed 111110 and 001111 LVDS SWING description in Register Address 01h | | | | - | | #### 5 Description (continued) The ADS424x/422x have gain options that can be used to improve SFDR performance at lower full-scale input ranges. These devices include a dc offset correction loop that can be used to cancel the ADC offset. Both DDR (double data rate) LVDS and parallel CMOS digital output interfaces are available in a compact VQFN-64 package. The devices include internal references while the traditional reference pins and associated decoupling capacitors have been eliminated. All devices are specified over the industrial temperature range (–40°C to 85°C). Table 5-1. ADS424x, 422x Family Comparison | DEVICE FAMILY <sup>(1)</sup> | 250 MSPS | 160 MSPS | 125 MSPS | 65 MSPS | |------------------------------|----------|----------|----------|---------| | ADS424x<br>14-bit family | ADS4249 | ADS4246 | ADS4245 | ADS4242 | | ADS422x<br>12-bit family | ADS4229 | ADS4226 | ADS4225 | ADS4222 | <sup>(1)</sup> See Table 8-1 for details on migrating from the ADS62P49 family. # **6 Pin Configuration and Functions** #### Pin Functions - LVDS Mode Figure 6-1. ADS4246, ADS4245, and ADS4242 RGC Package 64-Pin VQFN With Exposed Thermal Pad LVDS Mode (Top View) Figure 6-2. ADS4226, ADS4225, and ADS4222 RGC Package 64-Pin VQFN With Exposed Thermal Pad LVDS Mode (Top View) Table 6-1. Pin Functions | PIN | | PIN | | DESCRIPTION | | | |---------|-----------------------------------|-----------------------------------|--------|----------------------------------------------------------------------------------|--|--| | NAME | ADS4246, 45,42 | ADS4226, 25, 22 | ITPE | DESCRIPTION | | | | AGND | 17, 18, 21, 24, 27,<br>28, 31, 32 | 17, 18, 21, 24, 27,<br>28, 31, 32 | Input | Analog ground | | | | AVDD | 16, 22, 33, 34 | 16, 22, 33, 34 | Input | Analog power supply | | | | CLKM | 26 | 26 | Input | Differential clock negative input | | | | CLKOUTM | 56 | 56 | Output | Differential output clock, complement | | | | CLKOUTP | 57 | 57 | Output | Differential output clock, true | | | | CLKP | 25 | 25 | Input | Differential clock positive input | | | | CTRL1 | 35 | 35 | Input | Digital control input pins. Together, they control the various power-down modes. | | | | CTRL2 | 36 | 36 | Input | Digital control input pins. Together, they control the various power-down modes. | | | | CTRL3 | 37 | 37 | Input | Digital control input pins. Together, they control the various power-down modes. | | | | DA0P | 41 | 43 | Output | Channel A differential output data pair, D0 and D1 multiplexed | | | | DA0M | 40 | 42 | Output | Channel A differential output data pair, D0 and D1 multiplexed | | | | DA2P | 43 | 45 | Output | Channel A differential output data D2 and D3 multiplexed | | | | DA2M | 42 | 44 | Output | Channel A differential output data D2 and D3 multiplexed | | | | DA4P | 45 | 47 | Output | Channel A differential output data D4 and D5 multiplexed | | | | DA4M | 44 | 46 | Output | Channel A differential output data D4 and D5 multiplexed | | | | DA6P | 47 | 51 | Output | Channel A differential output data D6 and D7 multiplexed | | | | DA6M | 46 | 50 | Output | Channel A differential output data D6 and D7 multiplexed | | | | DA8P | 51 | 53 | Output | Channel A differential output data D8 and D9 multiplexed | | | | DA8M | 50 | 52 | Output | Channel A differential output data D8 and D9 multiplexed | | | | DA10P | 53 | 55 | Output | Channel A differential output data D10 and D11 multiplexed | | | | DA10M | 52 | 54 | Output | Channel A differential output data D10 and D11 multiplexed | | | # Table 6-1. Pin Functions (continued) | | PIN | | | inctions (continued) | | | |-------|----------------------------------------------------------------------------|-----------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | ADS4246, 45,42 | ADS4226, 25, 22 | TYPE | DESCRIPTION | | | | DA12M | 54 | | Output | Channel A differential output data D12 and D13 multiplexed (ADS424x only) | | | | DA12P | 55 | | Output | Channel A differential output data D12 and D13 multiplexed (ADS424x only) | | | | DB0P | 61 | 63 | Output | Channel B differential output data pair, D0 and D1 multiplexed | | | | DB0M | 60 | 62 | Output | Channel B differential output data pair, D0 and D1 multiplexed | | | | DB2P | 63 | 3 | Output | Channel B differential output data D2 and D3 multiplexed | | | | DB2M | 62 | 2 | Output | Channel B differential output data D2 and D3 multiplexed | | | | DB4P | 3 | 5 | Output | Channel B differential output data D4 and D5 multiplexed | | | | DB4M | 2 | 4 | Output | Channel B differential output data D4 and D5 multiplexed | | | | DB6P | 5 | 7 | Output | Channel B differential output data D6 and D7 multiplexed | | | | DB6M | 4 | 6 | Output | Channel B differential output data D6 and D7 multiplexed | | | | DB8P | 7 | 9 | Output | Channel B differential output data D8 and D9 multiplexed | | | | DB8M | 6 | 8 | Output | Channel B differential output data D8 and D9 multiplexed | | | | DB10P | 9 | 11 | Output | Channel B differential output data D10 and D11 multiplexed | | | | DB10M | 8 | 10 | Output | Channel B differential output data D10 and D11 multiplexed | | | | DB12P | 11 | | Output | Channel B differential output data D12 and D13 multiplexed (ADS424x only) | | | | DB12M | 10 | | Output | Channel B differential output data D12 and D13 multiplexed (ADS424x only) | | | | DRGND | 49, PAD | 49, PAD | Input | Output buffer ground. The Thermal PAD is connected to DRGND | | | | DRVDD | 1, 48 | 1, 48 | Input | Output buffer supply | | | | INM_A | 30 | 30 | Input | Differential analog negative input, channel A | | | | INM_B | 20 | 20 | Input | Differential analog negative input, channel B | | | | INP_A | 29 | 29 | Input | Differential analog positive input, channel A | | | | INP_B | 19 | 19 | Input | Differential analog positive input, channel B | | | | NC | 38, 39, 58, 59<br>Refer to Figure<br>7-28, Figure 7-29,<br>and Figure 7-45 | 38, 39, 40, 41, 58,<br>59, 60, 61 | _ | Do not connect, must be floated | | | | RESET | 12 | 12 | Input | Serial interface RESET input. When using the serial interface mode, the internal registers must be initialized through a hardware RESET by applying a high pulse on this pin or by using the software reset option; refer to the Section 8.5.3 section. In parallel interface mode, the RESET pin must be permanently tied high. SCLK and SEN are used as parallel control pins in this mode. This pin has an internal 150-kΩ pulldown resistor. | | | | SCLK | 13 | 13 | Input | This pin functions as a serial interface clock input when RESET is low. It controls the low-speed mode selection when RESET is tied high; see Table 8-6 for detailed information. This pin has an internal 150-k $\Omega$ pulldown resistor. | | | | SDATA | 14 | 14 | Input | Serial interface data input; this pin has an internal 150-kΩ pulldown resistor. | | | | SDOUT | 64 | 64 | Output | This pin functions as a serial interface register readout when the READOUT bit is enabled. When READOUT = 0, this pin is in high-impedance state. | | | | SEN | 15 | 15 | Input | This pin functions as a serial interface enable input when RESET is low. It controls the output interface and data format selection when RESET is tied high; see Table 8-7 for detailed information. This pin has an internal 150-k $\Omega$ pullup resistor to AVDD. | | | | VCM | 23 | 23 | Output | This pin outputs the common-mode voltage (0.95 V) that can be used externally to bias the analog input pins | | | #### Pin Functions - CMOS Mode Figure 6-3. ADS4246, ADS4245, and ADS4242 RGC Package 64-Pin VQFN With Exposed Thermal Pad CMOS Mode (Top View) Figure 6-4. ADS4226, ADS4225, and ADS4222 RGC Package 64-Pin VQFN With Exposed Thermal Pad CMOS Mode (Top View) Table 6-2. Pin Functions | | PIN | | TYPE | DESCRIPTION | |--------|-----------------------------------|-----------------------------------|--------|------------------------------------------------------------------------------| | NAME | ADS4246, 45, 42 | ADS4226, 25, 22 | ITPE | DESCRIPTION | | AGND | 17, 18, 21, 24, 27,<br>28, 31, 32 | 17, 18, 21, 24, 27,<br>28, 31, 32 | Input | Analog ground | | AVDD | 16, 22, 33, 34 | 16, 22, 33, 34 | Input | Analog power supply | | CLKM | 26 | 26 | Input | Differential clock negative input | | CLKOUT | 57 | 57 | Output | CMOS output clock | | CLKP | 25 | 25 | Input | Differential clock positive input | | CTRL1 | 35 | 35 | Input | Digital control input pins. Together, they control various power-down modes. | | CTRL2 | 36 | 36 | Input | Digital control input pins. Together, they control various power-down modes. | | CTRL3 | 37 | 37 | Input | Digital control input pins. Together, they control various power-down modes. | | DA0 | 40 | 42 | Output | Channel A ADC output data bits, CMOS levels | | DA1 | 41 | 43 | Output | Channel A ADC output data bits, CMOS levels | | DA2 | 42 | 44 | Output | Channel A ADC output data bits, CMOS levels | | DA3 | 43 | 45 | Output | Channel A ADC output data bits, CMOS levels | | DA4 | 44 | 46 | Output | Channel A ADC output data bits, CMOS levels | | DA5 | 45 | 47 | Output | Channel A ADC output data bits, CMOS levels | | DA6 | 46 | 50 | Output | Channel A ADC output data bits, CMOS levels | | DA7 | 47 | 51 | Output | Channel A ADC output data bits, CMOS levels | | DA8 | 50 | 52 | Output | Channel A ADC output data bits, CMOS levels | | DA9 | 51 | 53 | Output | Channel A ADC output data bits, CMOS levels | | DA10 | 52 | 54 | Output | Channel A ADC output data bits, CMOS levels | | DA11 | 53 | 55 | Output | Channel A ADC output data bits, CMOS levels | | DA12 | 54 | | Output | Channel A ADC output data bits, CMOS levels (ADS424x only) | | DA13 | 55 | | Output | Channel A ADC output data bits, CMOS levels (ADS424x only) | | DB0 | 60 | 62 | Output | Channel B ADC output data bits, CMOS levels | #### Table 6-2. Pin Functions (continued) | PIN | | | , | | | |--------|-----------------|----------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | ADS4246, 45, 42 | ADS4226, 25, 22 | TYPE | DESCRIPTION | | | DB1 | 61 | 63 | Output | Channel B ADC output data bits, CMOS levels | | | DB2 | 62 | 2 | Output | Channel B ADC output data bits, CMOS levels | | | DB3 | 63 | 3 | Output | Channel B ADC output data bits, CMOS levels | | | DB4 | 2 | 4 | Output | Channel B ADC output data bits, CMOS levels | | | DB5 | 3 | 5 | Output | Channel B ADC output data bits, CMOS levels | | | DB6 | 4 | 6 | Output | Channel B ADC output data bits, CMOS levels | | | DB7 | 5 | 7 | Output | Channel B ADC output data bits, CMOS levels | | | DB8 | 6 | 8 | Output | Channel B ADC output data bits, CMOS levels | | | DB9 | 7 | 9 | Output | Channel B ADC output data bits, CMOS levels | | | DB10 | 8 | 10 | Output | Channel B ADC output data bits, CMOS levels | | | DB11 | 9 | 11 | Output | Channel B ADC output data bits, CMOS levels | | | DB12 | 10 | | Output | Channel B ADC output data bits, CMOS levels (ADS424x only) | | | DB13 | 11 | | Output | Channel B ADC output data bits, CMOS levels (ADS424x only) | | | DRGND | 49, PAD | 49, PAD | Input | Output buffer ground. The Thermal PAD is connected to DRGND | | | DRVDD | 1, 48 | 1, 48 | Input | Output buffer supply | | | INM_A | 30 | 30 | Input | Differential analog negative input, channel A | | | INM_B | 20 | 20 | Input | Differential analog negative input, channel B | | | INP_A | 29 | 29 | Input | Differential analog positive input, channel A | | | INP_B | 19 | 19 | Input | Differential analog positive input, channel B | | | NC | 38, 39, 58, 59 | 38, 39, 40, 41,58,<br>59, 60, 61 | _ | Do not connect, must be floated | | | RESET | 12 | 12 | Input | Serial interface RESET input. When using the serial interface mode, the internal registers must be initialized through a hardware RESET by applying a high pulse on this pin or by using the software reset option; refer to the <code>Serial Interface Configuration</code> section. In parallel interface mode, the RESET pin must be permanently tied high. SDATA and SEN are used as parallel control pins in this mode. This pin has an internal $150\text{-}k\Omega$ pulldown resistor. | | | SCLK | 13 | 13 | Input | This pin functions as a serial interface clock input when RESET is low. It controls the low-speed mode when RESET is tied high; see Table 8-6 for detailed information. This pin has an internal 150-k $\Omega$ pulldown resistor. | | | SDATA | 14 | 14 | Input | Serial interface data input; this pin has an internal 150-kΩ pulldown resistor. | | | SDOUT | 64 | 64 | Output | This pin functions as a serial interface register readout when the READOUT bit is enabled. When READOUT = 0, this pin is in high-impedance state. | | | SEN | 15 | 15 | Input | This pin functions as a serial interface enable input when RESET is low. It controls the output interface and data format selection when RESET is tied high; see Table 8-7 for detailed information. This pin has an internal 150-k $\Omega$ pullup resistor to AVDD. | | | UNUSED | 56 | 56 | _ | This pin is not used in the CMOS interface | | | VCM | 23 | 23 | Output | This pin outputs the common-mode voltage (0.95 V) that can be used externally to bias the analog input pins | | #### 7 Specifications #### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |----------------------------------------------------------------|-------------------------------------------------|--------------------------|------------------------------|------| | Supply voltage range, AVDD | | -0.3 | 2.1 | V | | Supply voltage range, DRVDD | | -0.3 | 2.1 | V | | Voltage between AGND and DRGND | | -0.3 | 0.3 | V | | Voltage between AVDD to DRVDD (when AVDD leads DRVDD) —2.4 2.4 | | 2.4 | V | | | Voltage between DRVDD to AVDD | (when DRVDD leads AVDD) | VDD leads AVDD) -2.4 2.4 | | V | | | INP_A, INM_A, INP_B, INM_B | -0.3 | Minimum<br>(1.9, AVDD + 0.3) | V | | Voltage applied to input pins | CLKP, CLKM <sup>(2)</sup> | -0.3 | AVDD + 0.3 | V | | | RESET, SCLK, SDATA, SEN,<br>CTRL1, CTRL2, CTRL3 | -0.3 | 3.9 | V | | Operating free-air temperature range, T <sub>A</sub> | | -40 | 85 | °C | | Operating junction temperature rang | ge, T <sub>J</sub> | | 125 | °C | | Storage temperature range, T <sub>stg</sub> | | -65 | 150 | °C | | • | | | | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 7.3 Recommended Operating Conditions Over operating free-air temperature range, unless otherwise noted. | | | MIN | NOM | MAX | UNIT | |------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------------|-----|-----|----------| | SUPPLIES | | | | | | | Analog supply voltage, AVDD | 1.7 | 1.8 | 1.9 | V | | | Digital supply voltage, DRVDD | | 1.7 | 1.8 | 1.9 | V | | ANALOG INPUTS | | | | | | | Differential input voltage range | | | 2 | | $V_{PP}$ | | Input common-mode voltage | | VCM ± 0.05 | | 5 | V | | Maximum analog input frequency with 2 V <sub>PP</sub> input amplitude <sup>(1)</sup> | | | 400 | | MHz | | Maximum analog input frequency with 1 V <sub>PP</sub> input amplitude <sup>(1)</sup> | | | 600 | | MHz | | CLOCK INPUT | | | | | | | Input clock sample rate (ADS4242/ADS4222) | Low-speed mode enabled (by default after reset) | 1 | | 65 | MSPS | | Innuit clock comple rate (ADC424E/ADC422E) | Low-speed mode enabled <sup>(2)</sup> | 1 | | 80 | MSPS | | Input clock sample rate (ADS4245/ADS4225) Low-speed mode disabled <sup>(2)</sup> (by default after reset) | | 80 | | 125 | | | Input clock comple rate (ADS/12/6/ADS/1226) | Low-speed mode enabled <sup>(2)</sup> | 1 | | 80 | MSPS | | Input clock sample rate (ADS4246/ADS4226) | Low-speed mode disabled <sup>(2)</sup> (by default after reset) | 80 | | 160 | MSPS | <sup>(2)</sup> When AVDD is turned off, it is recommended to switch off the input clock (or ensure the voltage on CLKP, CLKM is less than |0.3 V|). This configuration prevents the ESD protection diodes at the clock input pins from turning on. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 7.3 Recommended Operating Conditions (continued) Over operating free-air temperature range, unless otherwise noted. | | | MIN | NOM | MAX | UNIT | |-------------------------------------------------------------------------------------------|----------------------------------|-----|-----|-----|----------| | | Sine wave, ac-coupled | 0.2 | 1.5 | | $V_{PP}$ | | Input clock amplitude differential | LVPECL, ac-coupled | | 1.6 | | $V_{PP}$ | | (V <sub>CLKP</sub> – V <sub>CLKM</sub> ) | LVDS, ac-coupled | | 0.7 | | $V_{PP}$ | | | LVCMOS, single-ended, ac-coupled | | 1.5 | | V | | INPUT CLOCK DUTY CYCLE | | | | | | | Low-speed mode disabled | | 35% | 50% | 65% | | | Low-speed mode enabled | | 40% | 50% | 60% | | | DIGITAL OUTPUTS | | | | | | | Maximum external load capacitance from each output pin to DRGND, C <sub>LOAD</sub> | | | 5 | | pF | | Differential load resistance between the LVDS output pairs (LVDS mode), R <sub>LOAD</sub> | | | 100 | | Ω | | Operating free-air temperature, T <sub>A</sub> | | -40 | | 85 | °C | <sup>(1)</sup> See the Application Information section. #### 7.4 Thermal Information | | | ADS42xx | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC | RGC (VQFN) | UNIT | | | | 64 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 23.9 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 10.9 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 4.3 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.1 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 4.4 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.6 | °C/W | <sup>(2)</sup> See the Serial Interface Configuration section for details on programming the low-speed mode. # 7.5 Electrical Characteristics: ADS4246, ADS4245, ADS4242 Typical values are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, 50% clock duty cycle, -1 dBFS differential analog input, LVDS interface, and 0-dB gain, unless otherwise noted. Minimum and maximum values are across the full temperature range: $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = 1.8 V, and DRVDD = 1.8 V. | PARAMETER | | 1 | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|-------|---------------------------|---------------------------------------|--------------|------|-----|-------| | Resolution | | | | | | 14 | Bits | | | | | ADS4246 (160 MSPS) | | 72.8 | | | | | | f <sub>IN</sub> = 20 MHz | ADS4245 (125 MSPS) | | 73.4 | | dBFS | | | | | ADS4242 (65 MSPS) | | 73.6 | | | | | | | ADS4246 (160 MSPS) | | 72.5 | | | | | | f <sub>IN</sub> = 70 MHz | ADS4245 (125 MSPS) | 70 | 72.9 | | dBFS | | | | | ADS4242 (65 MSPS) | 69.5 | 72.5 | | | | | | | ADS4246 (160 MSPS) | | 72.2 | | | | Signal-to-noise ratio | SNR | f <sub>IN</sub> = 100 MHz | ADS4245 (125 MSPS) | | 72.6 | | dBFS | | | | | ADS4242 (65 MSPS) | | 72.3 | | | | | | | ADS4246 (160 MSPS) | 69 | 71.2 | | | | | | f <sub>IN</sub> = 170 MHz | ADS4245 (125 MSPS) | | 71.4 | | dBFS | | | | | ADS4242 (65 MSPS) | | 70.4 | | | | | | | ADS4246 (160 MSPS) | | 69.4 | | | | | | f <sub>IN</sub> = 300 MHz | ADS4245 (125 MSPS) | | 69.3 | | dBFS | | | | | ADS4242 (65 MSPS) | | 69.4 | | | | | | | ADS4246 (160 MSPS) | | 72.6 | | | | | | f <sub>IN</sub> = 20 MHz | ADS4245 (125 MSPS) | | 73.2 | | dBFS | | | | | ADS4242 (65 MSPS) | | 73.5 | | | | | | | ADS4246 (160 MSPS) | | 72.1 | | dBFS | | | | f <sub>IN</sub> = 70 MHz | ADS4245 (125 MSPS) | 69 | 72.6 | | | | Signal-to-noise and | | | ADS4242 (65 MSPS) | 68.5 | 72.3 | | | | | | | ADS4246 (160 MSPS) | | 71.7 | | dBFS | | | SINAD | f <sub>IN</sub> = 100 MHz | ADS4245 (125 MSPS) | | 72.3 | | | | listortion ratio | | | ADS4242 (65 MSPS) | | 72.1 | | | | | | f <sub>IN</sub> = 170 MHz | ADS4246 (160 MSPS) | 67.5 | 70.8 | | | | | | | ADS4245 (125 MSPS) | 00 | 71.2 | | | | | | | ADS4242 (65 MSPS) | | 70.2 | | | | | | | ADS4246 (160 MSPS) | | 68 | | dBFS | | | | f <sub>IN</sub> = 300 MHz | ADS4245 (125 MSPS) | | 68.5 | | | | | | IIIN COO WITE | ADS4242 (65 MSPS) | | 68.2 | | | | | | | ADS4246 (160 MSPS) | | 86 | | | | | | f <sub>IN</sub> = 20 MHz | ADS4245 (125 MSPS) | | 88 | | dBc | | | | 11N - 20 IVII 12 | ADS4243 (125 MSPS) ADS4242 (65 MSPS) | | 91 | | abc | | | | | ADS4242 (05 MSPS) ADS4246 (160 MSPS) | | 84 | | | | | | f = 70 MHz | ADS4246 (100 MSPS) ADS4245 (125 MSPS) | 70 5 | | | dD. | | | | f <sub>IN</sub> = 70 MHz | ADS4245 (125 MSPS) ADS4242 (65 MSPS) | 73.5<br>73.5 | 86 | | dBc | | | | | | 13.3 | | | | | Inurious froe dynamic reman | CEDD | f = 100 MU= | ADS4246 (160 MSPS) | | 82 | | - 10- | | Spurious-free dynamic range | SFDR | f <sub>IN</sub> = 100 MHz | ADS4245 (125 MSPS) | | 85 | | dBc | | | | | ADS4242 (65 MSPS) | 70 | 87 | | | | | | f = 470 MU- | ADS4246 (160 MSPS) | 72 | 82 | | JD. | | | | f <sub>IN</sub> = 170 MHz | ADS4245 (125 MSPS) | | 88 | | dBc | | | | | ADS4242 (65 MSPS) | | 85 | | | | | | | ADS4246 (160 MSPS) | | 78 | | | | | | f <sub>IN</sub> = 300 MHz | ADS4245 (125 MSPS) | | 78 | | dBc | | | | | ADS4242 (65 MSPS) | | 74 | | | ### 7.5 Electrical Characteristics: ADS4246, ADS4245, ADS4242 (continued) Typical values are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, 50% clock duty cycle, -1 dBFS differential analog input, LVDS interface, and 0-dB gain, unless otherwise noted. Minimum and maximum values are across the full temperature range: $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = 1.8 V, and DRVDD = 1.8 V. | $I_{MIN} = -40^{\circ}C$ to $I_{MAX} =$ | | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------|-----|---------------------------|--------------------|------|-----|-----|------------| | | | | ADS4246 (160 MSPS) | | 84 | | | | | | f <sub>IN</sub> = 20 MHz | ADS4245 (125 MSPS) | | 86 | | dBc | | | | | ADS4242 (65 MSPS) | | 88 | | | | | | | ADS4246 (160 MSPS) | | 81 | | | | | | f <sub>IN</sub> = 70 MHz | ADS4245 (125 MSPS) | 72 | 84 | | dBc | | | | | ADS4242 (65 MSPS) | 72 | 85 | | | | l | | | ADS4246 (160 MSPS) | | 81 | | | | Total harmonic distortion | THD | f <sub>IN</sub> = 100 MHz | ADS4245 (125 MSPS) | | 83 | | dBc | | | | | ADS4242 (65 MSPS) | | 85 | | | | | | | ADS4246 (160 MSPS) | 70 | 80 | | | | | | f <sub>IN</sub> = 170 MHz | ADS4245 (125 MSPS) | | 84 | | dBc | | | | | ADS4242 (65 MSPS) | | 82 | | | | | | f <sub>IN</sub> = 300 MHz | ADS4246 (160 MSPS) | | 76 | | | | | | | ADS4245 (125 MSPS) | | 75 | | dBc | | | | | ADS4242 (65 MSPS) | | 73 | | | | | | | ADS4246 (160 MSPS) | | 86 | | | | | | f <sub>IN</sub> = 20 MHz | ADS4245 (125 MSPS) | | 88 | | dBc | | | | | ADS4242 (65 MSPS) | | 91 | | | | | | | ADS4246 (160 MSPS) | | 84 | | | | | | f <sub>IN</sub> = 70 MHz | ADS4245 (125 MSPS) | 73.5 | 86 | | dBc | | | | | ADS4242 (65 MSPS) | 73.5 | 88 | | | | | | | ADS4246 (160 MSPS) | | 82 | | dBc | | Second-harmonic distortion | HD2 | f <sub>IN</sub> = 100 MHz | ADS4245 (125 MSPS) | | 85 | | | | | | | ADS4242 (65 MSPS) | | 87 | | | | | | | ADS4246 (160 MSPS) | 72 | 82 | | | | | | f <sub>IN</sub> = 170 MHz | ADS4245 (125 MSPS) | | 88 | | dBc<br>dBc | | | | | ADS4242 (65 MSPS) | | 85 | | | | | | | ADS4246 (160 MSPS) | | 78 | | | | | | f <sub>IN</sub> = 300 MHz | ADS4245 (125 MSPS) | | 78 | | | | | | | ADS4242 (65 MSPS) | | 74 | | | | | | | ADS4246 (160 MSPS) | | 92 | | | | | | f <sub>IN</sub> = 20 MHz | ADS4245 (125 MSPS) | | 93 | | dBc | | | | | ADS4242 (65 MSPS) | | 95 | | | | | | | ADS4246 (160 MSPS) | | 86 | | | | | | f <sub>IN</sub> = 70 MHz | ADS4245 (125 MSPS) | 73.5 | 89 | | dBc | | | | | ADS4242 (65 MSPS) | 73.5 | 90 | | | | | | | ADS4246 (160 MSPS) | | 93 | | | | Third-harmonic distortion | HD3 | f <sub>IN</sub> = 100 MHz | ADS4245 (125 MSPS) | | 89 | | dBc | | | | | ADS4242 (65 MSPS) | | 96 | | | | | | | ADS4246 (160 MSPS) | 72 | 94 | | | | | | f <sub>IN</sub> = 170 MHz | ADS4245 (125 MSPS) | | 90 | | dBc | | | | | ADS4242 (65 MSPS) | | 87 | | _ | | | | | ADS4246 (160 MSPS) | | 80 | | | | | | f <sub>IN</sub> = 300 MHz | ADS4245 (125 MSPS) | | 81 | | dBc | | | | | ADS4242 (65 MSPS) | | 81 | | | #### 7.5 Electrical Characteristics: ADS4246, ADS4245, ADS4242 (continued) Typical values are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, 50% clock duty cycle, -1 dBFS differential analog input, LVDS interface, and 0-dB gain, unless otherwise noted. Minimum and maximum values are across the full temperature range: $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = 1.8 V, and DRVDD = 1.8 V. | PARAMETER | | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------------|------|---------------------------------------------------------------------------------------|----------------------------------|-------|------|------|-------------| | | | | ADS4246 (160 MSPS) | | 90 | | | | | | f <sub>IN</sub> = 20 MHz | ADS4245 (125 MSPS) | | 95 | | dBc | | | | | ADS4242 (65 MSPS) | | 98 | | | | | | | ADS4246 (160 MSPS) | | 92 | | | | | | f <sub>IN</sub> = 70 MHz | ADS4245 (125 MSPS) | 78 | 94 | | dBc | | | | | ADS4242 (65 MSPS) | 79 | 97 | | | | | | | ADS4246 (160 MSPS) | | 89 | | dBc | | Worst spur (other than second and third harmonics) | | f <sub>IN</sub> = 100 MHz | ADS4245 (125 MSPS) | | 93 | | | | | | | ADS4242 (65 MSPS) | | 95 | | | | | | | ADS4246 (160 MSPS) | 77 | 89 | | | | | | f <sub>IN</sub> = 170 MHz | ADS4245 (125 MSPS) | | 91 | | dBc | | | | | ADS4242 (65 MSPS) | | 93 | | | | | | | ADS4246 (160 MSPS) | | 91 | | | | | | f <sub>IN</sub> = 300 MHz | ADS4245 (125 MSPS) | | 89 | | dBc | | | | | ADS4242 (65 MSPS) | | 92 | | | | | | f <sub>1</sub> = 46 MHz, f <sub>2</sub> = 50 MHz,<br>each tone at –7 dBFS | ADS4246 (160 MSPS) | | 96 | | dBFS | | | | | ADS4245 (125 MSPS) | | 96 | | | | Tour Acres in Acres adult Africa distantian | IMP | | ADS4242 (65 MSPS) | | 98 | | | | Two-tone intermodulation distortion | IMD | | ADS4246 (160 MSPS) | | 83 | | | | | | f <sub>1</sub> = 185 MHz, f <sub>2</sub> = 190 MHz,<br>each tone at –7 dBFS | ADS4245 (125 MSPS) | | 92 | | dBFS | | | | out it to it at it and it | ADS4242 (65 MSPS) | | 92 | | | | Crosstalk | | 20-MHz full-scale signal on channel scale signal on other channel | under observation; 170-MHz full- | | 95 | | dB | | Input overload recovery | | Recovery to within 1% (of full-scale) for 6-dB overload with | sine-wave input | | 1 | | Clock cycle | | AC power-supply rejection ratio | PSRR | For 100-mV <sub>PP</sub> signal on AVDD supp | ly, up to 10 MHz | | > 30 | | dB | | Effective number of bits | ENOB | f <sub>IN</sub> = 70 MHz<br>(ADS4245, ADS4242)<br>f <sub>IN</sub> = 170 MHz (ADS4246) | | | 11.5 | | LSBs | | Differential nonlinearity | DNL | f <sub>IN</sub> = 70 MHz<br>(ADS4245, ADS4242)<br>f <sub>IN</sub> = 170 MHz (ADS4246) | | -0.97 | ±0.5 | +1.7 | LSBs | | Integrated nonlinearity | INL | f <sub>IN</sub> = 70 MHz<br>(ADS4245, ADS4242)<br>f <sub>IN</sub> = 170 MHz (ADS4246) | | | ±2 | ±5 | LSBs | # 7.6 Electrical Characteristics: ADS4226, ADS4225, ADS4222 Typical values are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, 50% clock duty cycle, -1 dBFS differential analog input, LVDS interface, and 0-dB gain, unless otherwise noted. Minimum and maximum values are across the full temperature range: | 1 = _/(1)*( ` f/ | ) = X5°( ` | $\Delta (I I I) = 1 \times 1$ | / and | |------------------|----------------|---------------------------------|-----------------------| | | J 1 MAY — UU U | . AVDD - 1.0 V | /, and DRVDD = 1.8 V. | | | | | | | PARAMETER | T <sub>MAX</sub> = 85°C, AVDD = 1.8 V, | | TEST CONDITIONS | | TYP | MAX | UNIT | |-----------------------------|----------------------------------------|---------------------------|--------------------------------------|------|------|-----|-------| | Resolution | | | | | | 12 | Bits | | | | | ADS4226 (160 MSPS) | | 70.5 | | | | | | f <sub>IN</sub> = 20 MHz | ADS4225 (125 MSPS) | | 70.8 | | dBFS | | | | | ADS4222 (65 MSPS) | | 70.9 | | | | | | | ADS4226 (160 MSPS) | | 70.3 | | | | | | f <sub>IN</sub> = 70 MHz | ADS4225 (125 MSPS) | 68 | 70.5 | | dBFS | | | | " | ADS4222 (65 MSPS) | 68 | 70.3 | | | | | | | ADS4226 (160 MSPS) | | 70.1 | | | | Signal-to-noise ratio | SNR | f <sub>IN</sub> = 100 MHz | ADS4225 (125 MSPS) | | 70.3 | | dBFS | | | | | ADS4222 (65 MSPS) | | 70.2 | | | | | | | ADS4226 (160 MSPS) | 67.5 | 69.5 | | | | | | f <sub>IN</sub> = 170 MHz | ADS4225 (125 MSPS) | | 69.9 | | dBFS | | | | | ADS4222 (65 MSPS) | | 69.9 | | ט וטט | | | | | ADS4226 (160 MSPS) | | 68.2 | | | | | | f <sub>IN</sub> = 300 MHz | ADS4225 (125 MSPS) | | 68.1 | | dBFS | | | | | ADS4222 (65 MSPS) | | 68.2 | | | | | | | ADS4226 (160 MSPS) | | 70.4 | | | | | | f <sub>IN</sub> = 20 MHz | ADS4225 (125 MSPS) | | 70.7 | | dBFS | | | | "' | ADS4222 (65 MSPS) | | 70.8 | | | | | | | ADS4226 (160 MSPS) | | 70.1 | | dBFS | | | | f <sub>IN</sub> = 70 MHz | ADS4225 (125 MSPS) | 67 | 70.3 | | | | | | - IIV | ADS4222 (65 MSPS) | 67 | 70.2 | | | | | | | ADS4226 (160 MSPS) | - | 69.8 | | dBFS | | Signal-to-noise and | SINAD | f <sub>IN</sub> = 100 MHz | ADS4225 (125 MSPS) | | 70.1 | | | | listortion ratio | | | ADS4222 (65 MSPS) | | 70.1 | | | | | | | ADS4226 (160 MSPS) | 66.5 | 69.3 | | | | | | f <sub>IN</sub> = 170 MHz | ADS4225 (105 MSPS) | 00.0 | 69.5 | | dBFS | | | | 1 <sub>IN</sub> = 170 MHZ | ADS4222 (65 MSPS) | | 68.7 | | uDF3 | | | | | ADS4226 (160 MSPS) | | 67.6 | | dBFS | | | | f <sub>IN</sub> = 300 MHz | ADS4225 (105 MSPS) | | 67.5 | | | | | | 1 N = 300 WH 12 | ADS4222 (65 MSPS) | | 67.2 | | ubi 5 | | | | | ADS4226 (160 MSPS) | | 86 | | | | | | f = 20 MHz | | | 88 | | dBc | | | | f <sub>IN</sub> = 20 MHz | ADS4225 (125 MSPS) ADS4222 (65 MSPS) | | 91 | | ubc | | | | | · ' ' | | | | | | | | £ 70 MH- | ADS4226 (160 MSPS) | 70.5 | 84 | | -ID - | | | | f <sub>IN</sub> = 70 MHz | ADS4225 (125 MSPS) | 72.5 | 86 | | dBc | | | | | ADS4222 (65 MSPS) | 72.5 | 88 | | | | | 0555 | f 400 MI | ADS4226 (160 MSPS) | | 82 | | | | Spurious-free dynamic range | SFDR | f <sub>IN</sub> = 100 MHz | ADS4225 (125 MSPS) | | 85 | | dBc | | | | | ADS4222 (65 MSPS) | | 87 | | | | | | | ADS4226 (160 MSPS) | 70 | 82 | | | | | | f <sub>IN</sub> = 170 MHz | ADS4225 (125 MSPS) | | 88 | | dBc | | | | | ADS4222 (65 MSPS) | | 85 | | | | | | | ADS4226 (160 MSPS) | | 78 | | | | | | f <sub>IN</sub> = 300 MHz | ADS4225 (125 MSPS) | | 78 | | dBc | | | | | ADS4222 (65 MSPS) | | 74 | | | #### 7.6 Electrical Characteristics: ADS4226, ADS4225, ADS4222 (continued) Typical values are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, 50% clock duty cycle, -1 dBFS differential analog input, LVDS interface, and 0-dB gain, unless otherwise noted. Minimum and maximum values are across the full temperature range: $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = 1.8 V, and DRVDD = 1.8 V. | PARAMETER | | Т | EST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|------|-------------------------------------------------------|---------------------------------------|------|-----|-----|------------------| | | | | ADS4226 (160 MSPS) | | 84 | | | | | | f <sub>IN</sub> = 20 MHz | ADS4225 (125 MSPS) | | 86 | | dBc | | | | | ADS4222 (65 MSPS) | | 88 | | | | | | | ADS4226 (160 MSPS) | | 81 | | | | | | f <sub>IN</sub> = 70 MHz | ADS4225 (125 MSPS) | 70 | 84 | | dBc | | | | | ADS4222 (65 MSPS) | 71 | 85 | | | | | | | ADS4226 (160 MSPS) | | 81 | | | | Total harmonic distortion | THD | f <sub>IN</sub> = 100 MHz | ADS4225 (125 MSPS) | | 83 | | dBc | | | | | ADS4222 (65 MSPS) | | 85 | | | | | | | ADS4226 (160 MSPS) | 68 | 80 | | | | | | $f_{IN} = 170 \text{ MHz}$ $f_{IN} = 300 \text{ MHz}$ | ADS4225 (125 MSPS) | | 84 | | dBc | | | | | ADS4222 (65 MSPS) | | 82 | | | | | | | ADS4226 (160 MSPS) | | 76 | | | | | | | ADS4225 (125 MSPS) | | 75 | | dBc | | | | | ADS4222 (65 MSPS) | | 73 | | | | | | | ADS4226 (160 MSPS) | | 86 | | | | | | f <sub>IN</sub> = 20 MHz | ADS4225 (125 MSPS) | | 88 | | dBc | | | | " | ADS4222 (65 MSPS) | | 91 | | | | | | | ADS4226 (160 MSPS) | | 84 | | | | Second-harmonic distortion | | f <sub>IN</sub> = 70 MHz | ADS4225 (125 MSPS) | 72.5 | 86 | | dBc<br>dBc | | | | | ADS4222 (65 MSPS) | 72.5 | 88 | | | | | | | ADS4226 (160 MSPS) | | 82 | | | | | HD2 | f <sub>IN</sub> = 100 MHz | ADS4225 (125 MSPS) | | 85 | | | | | | | ADS4222 (65 MSPS) | | 87 | | | | | | | ADS4226 (160 MSPS) | 70 | 82 | | | | | | f <sub>IN</sub> = 170 MHz | ADS4225 (125 MSPS) | | 88 | | dBc | | | | IIN - 170 WILL | ADS4222 (65 MSPS) | | 85 | | dBc | | | | | ADS4226 (160 MSPS) | | 78 | | | | | | f <sub>IN</sub> = 300 MHz | ADS4225 (125 MSPS) | | 78 | | | | | | - IIV | ADS4222 (65 MSPS) | | 74 | | | | | | | ADS4226 (160 MSPS) | | 92 | | | | | | f <sub>IN</sub> = 20 MHz | AD\$4225 (125 M\$P\$) | | 93 | | dBc | | | | 11N 252 | ADS4222 (65 MSPS) | | 95 | | 420 | | | | | ADS4226 (160 MSPS) | | 86 | | | | | | f <sub>IN</sub> = 70 MHz | ADS4225 (125 MSPS) | 72.5 | 89 | | dBc | | | | IIN 70 WHZ | ADS4222 (65 MSPS) | 72.5 | 90 | | u <sub>D</sub> o | | | | | ADS4226 (160 MSPS) | 72.0 | 93 | | | | hird-harmonic distortion | HD3 | f <sub>IN</sub> = 100 MHz | ADS4225 (100 MSPS) | | 89 | | dBc | | aarmonio aistortion | 1100 | -IIV 100 MILE | ADS4222 (65 MSPS) | | 96 | | abo | | | | | ADS4226 (160 MSPS) | 70 | 94 | | | | | | f <sub>IN</sub> = 170 MHz | ADS4225 (100 MSFS) ADS4225 (125 MSPS) | 10 | 90 | | dBc | | | | IN - 170 IVITZ | ADS4223 (125 MSPS) ADS4222 (65 MSPS) | | 87 | | ubc | | | | | ADS4222 (65 MSPS) ADS4226 (160 MSPS) | | | | | | | | f = 200 MH= | ` ′ | | 80 | | بر D بـ | | | | f <sub>IN</sub> = 300 MHz | ADS4225 (125 MSPS) | | 81 | | dBc | #### 7.6 Electrical Characteristics: ADS4226, ADS4225, ADS4222 (continued) Typical values are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, 50% clock duty cycle, -1 dBFS differential analog input, LVDS interface, and 0-dB gain, unless otherwise noted. Minimum and maximum values are across the full temperature range: $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = 1.8 V, and DRVDD = 1.8 V. | PARAMETER | | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------------|------|-----------------------------------------------------------------------------|----------------------------------|------|-------|------|-------------| | | | | ADS4226 (160 MSPS) | | 90 | | | | | | f <sub>IN</sub> = 20 MHz | ADS4225 (125 MSPS) | | 95 | | dBc | | | | | ADS4222 (65 MSPS) | | 98 | | | | | | | ADS4226 (160 MSPS) | | 92 | | | | | | f <sub>IN</sub> = 70 MHz | ADS4225 (125 MSPS) | 76 | 94 | | dBc | | | | | ADS4222 (65 MSPS) | 77 | 97 | | | | | | | ADS4226 (160 MSPS) | | 89 | | | | Worst spur (other than second and third harmonics | | f <sub>IN</sub> = 100 MHz | ADS4225 (125 MSPS) | | 93 | | dBc | | (50.5. 0.0 5555 0.10 0 0 10 | | | ADS4222 (65 MSPS) | | 95 | | | | | | | ADS4226 (160 MSPS) | 75 | 89 | | | | | | f <sub>IN</sub> = 170 MHz | ADS4225 (125 MSPS) | | 91 | | dBc | | | | | ADS4222 (65 MSPS) | | 93 | | | | | | | ADS4226 (160 MSPS) | | 91 | | | | | | f <sub>IN</sub> = 300 MHz | ADS4225 (125 MSPS) | | 89 | | dBc | | | | | ADS4222 (65 MSPS) | | 92 | | | | | | | ADS4226 (160 MSPS) | | 96 | | | | | | f <sub>1</sub> = 46 MHz, f <sub>2</sub> = 50 MHz,<br>each tone at –7 dBFS | ADS4225 (125 MSPS) | | 96 | | dBFS | | The state of the same of the state of the state of | IMP | | ADS4222 (65 MSPS) | | 98 | | | | Two-tone intermodulation distortion | IMD | f <sub>1</sub> = 185 MHz, f <sub>2</sub> = 190 MHz,<br>each tone at –7 dBFS | ADS4226 (160 MSPS) | | 83 | | | | | | | ADS4225 (125 MSPS) | | 92 | | dBFS | | | | | ADS4222 (65 MSPS) | | 92 | | | | Crosstalk | | 20-MHz full-scale signal on channel scale signal on other channel | under observation; 170-MHz full- | | 95 | | dB | | Input overload recovery | | Recovery to within 1% (of full-scale) for 6-dB overload with | sine-wave input | | 1 | | Clock cycle | | AC power-supply rejection ratio | PSRR | For 100-mV <sub>PP</sub> signal on AVDD supp | ly, up to 10 MHz | | 30 | | dB | | | | f <sub>IN</sub> = 70 MHz | ADS4226 (160 MSPS) | | 11.2 | | | | Effective number of bits | ENOB | (ADS4225, ADS4222) | ADS4225 (125 MSPS) | | 11.3 | | LSBs | | | | f <sub>IN</sub> = 170 MHz (ADS4226) | ADS4222 (65 MSPS) | | 11.1 | | | | | | f <sub>IN</sub> = 70 MHz | ADS4226 (160 MSPS) | -0.8 | ±0.13 | +1.5 | | | Differential nonlinearity | DNL | (ADS4225, ADS4222) | ADS4225 (125 MSPS) | -0.8 | ±0.13 | +1.5 | | | • | | f <sub>IN</sub> = 170 MHz (ADS4226) | ADS4222 (65 MSPS) | -0.8 | ±0.13 | +1.2 | | | | | f = 70 MHz | ADS4226 (160 MSPS) | | ±0.5 | ±3.5 | _ | | Integrated nonlinearity | INL | (ADS4225, ADS4222) | ADS4225 (125 MSPS) | | ±0.5 | ±3.5 | | | | | f <sub>IN</sub> = 170 MHz (ADS4226) | ADS4222 (65 MSPS) | | ±0.5 | ±2.5 | | #### 7.7 Electrical Characteristics: General Typical values are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, 50% clock duty cycle, and -1 dBFS differential analog input, unless otherwise noted. Minimum and maximum values are across the full temperature range: $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = 1.8 V, and DRVDD = 1.8 V. | PARAMETER | | TEST CO | ONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------|-------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------|-----|-------|-----|-----------------| | ANALOG INPUTS | | | | | | | | | Differential input voltage range | | 0 dB gain | | | 2 | | V <sub>PP</sub> | | Differential input resistance | | At 200 MHz | | | 0.75 | | kΩ | | Differential input capacitance | | At 200 MHz | | | 3.7 | | pF | | Analog input bandwidth | | With $50-\Omega$ source impedance, and $50-\Omega$ termination | | | 550 | | MHz | | Analog input common-mode current | | Per input pin of each channel | | | 1.5 | | μA/MSPS | | Common-mode output voltage | VCM | | | | 0.95 | | V | | VCM output current capability | | | | | 4 | | mA | | DC ACCURACY | | | | | | | | | Offset error | | | | -15 | 2.5 | 15 | mV | | Temperature coefficient of offset error | | | | | 0.003 | | mV/°C | | Gain error as a result of internal reference | _ | | | _ | | | | | inaccuracy alone | E <sub>GREF</sub> | | | -2 | | 2 | %FS | | | | ADS4246/ADS4226 (160 MS | PS) | | ±0.1 | -1 | | | Gain error of channel alone | E <sub>GCHAN</sub> | ADS4245/ADS4225 (125 MSPS) | | | ±0.1 | | %FS | | | | ADS4242/ADS4222 (65 MSPS) | | | ±0.1 | -1 | | | Temperature coefficient of E <sub>GCHAN</sub> | | | | | 0.002 | | Δ%/°C | | POWER SUPPLY | | | | | | | | | | | ADS4246/ADS4226 (160 MSPS) | | | 123 | 150 | | | IAVDD | AVDD<br>Analog supply current | | PS) | | 105 | 130 | mA | | analog supply current | | ADS4242/ADS4222 (65 MSF | PS) | | 73 | 85 | | | | | | ADS4246/ADS4226 (160<br>MSPS) | | 111 | 135 | 5 | | IDRVDD<br>Output buffer supply current | | termination, f <sub>IN</sub> = 2.5 MHz | ADS4245/ADS4225 (125<br>MSPS) | | 99 | 120 | mA | | | | | ADS4242/ADS4222 (65<br>MSPS) | | 78 | 95 | | | | | | ADS4246/ADS4226 (160<br>MSPS) | | 61 | | mA | | IDRVDD<br>Output buffer supply current | | CMOS interface, no load capacitance <sup>(1)</sup> f <sub>IN</sub> = 2.5 MHz | ADS4245/ADS4225 (125<br>MSPS) | | 49 | | | | | | | ADS4242/ADS4222 (65<br>MSPS) | | 28 | | | | | | ADS4246/ADS4226 (160 MS | PS) | | 222 | | | | Analog power | | ADS4245/ADS4225 (125 MS | PS) | | 189 | | mW | | | | ADS4242/ADS4222 (65 MSF | PS) | | 133 | | | | | | | ADS4246/ADS4226 (160<br>MSPS) | | 199 | | | | Digital power | | LVDS interface, 350-mV<br>swing with 100-Ω external<br>termination, f <sub>IN</sub> = 2.5 MHz | ADS4245/ADS4225 (125<br>MSPS) | | 179 | | mW | | | | , 114 = 1212 | ADS4242/ADS4222 (65<br>MSPS) | | 131 | | | | | | | ADS4246/ADS4226 (160<br>MSPS) | | 109 | | | | Digital power | | CMOS interface, no load capacitance <sup>(1)</sup> f <sub>IN</sub> = 2.5 MHz | ADS4245/ADS4225 (125<br>MSPS) | | 88 | | mW | | | | | ADS4242/ADS4222 (65<br>MSPS) | | 50 | | | | Global power-down | | | | | | 25 | mW | <sup>(1)</sup> In CMOS mode, the DRVDD current scales with the sampling frequency, the load capacitance on output pins, input frequency, and the supply voltage (see the CMOS Interface Power Dissipation section in the Application Information). #### 7.8 Digital Characteristics At AVDD = 1.8 V and DRVDD = 1.8 V, unless otherwise noted. DC specifications refer to the condition where the digital outputs do not switch, but are permanently at a valid logic level 0 or 1. | PARA | METER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------|----------------------------|--------------------------------------------------------------|-------------|-------|----------|------| | DIGITAL INPUTS (RESET, SC | LK, SDATA, SEN, CTRL | 1, CTRL2, CTRL3) <sup>(1)</sup> | | | <u> </u> | | | High-level input voltage | High-level input voltage | | 1.3 | | | V | | Low-level input voltage | | All digital inputs support 1.8-V and 3.3-V CMOS logic levels | | | 0.4 | V | | High-level input current | SDATA, SCLK <sup>(2)</sup> | V <sub>HIGH</sub> = 1.8 V | | 10 | | μA | | riigii-ievei iiiput current | SEN <sup>(3)</sup> | V <sub>HIGH</sub> = 1.8 V | | 0 | | μA | | Low-level input current | SDATA, SCLK | V <sub>LOW</sub> = 0 V | | 0 | | μA | | Low-level input current | SEN | V <sub>LOW</sub> = 0 V | | 10 | | μA | | DIGITAL OUTPUTS, CMOS IN | TERFACE (DA[13:0], DE | 3[13:0], CLKOUT, SDOUT) | | | • | | | High-level output voltage | | | DRVDD – 0.1 | DRVDD | | V | | Low-level output voltage | | | | 0 | 0.1 | V | | Output capacitance (internal to | device) | | | | | pF | | DIGITAL OUTPUTS, LVDS IN | TERFACE | • | | | • | | | High-level output<br>differential voltage | V <sub>ODH</sub> | With an external 100-Ω termination | 270 | 350 | 430 | mV | | Low-level output<br>differential voltage | V <sub>ODL</sub> | With an external 100-Ω termination | -430 | -350 | -270 | mV | | Output common-mode voltage | V <sub>OCM</sub> | | 0.9 | 1.05 | 1.25 | V | - 1) SCLK, SDATA, and SEN function as digital input pins in serial configuration mode. - (2) SDATA, SCLK have internal 150-kΩ pull-down resistor. - (3) SEN has an internal 150-kΩ pull-up resistor to AVDD. Because the pull-up is weak, SEN can also be driven by 1.8-V or 3.3-V CMOS buffers. ### 7.9 Timing Requirements: LVDS and CMOS Modes<sup>(1)</sup> Typical values are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, sampling frequency = 160MSPS, sine wave input clock, 1.5 $V_{PP}$ clock amplitude, $C_{LOAD}$ = 5 pF<sup>(2)</sup>, and $R_{LOAD}$ = 100 $\Omega^{(3)}$ , unless otherwise noted. Minimum and maximum values are across the full temperature range: $T_{MIN}$ = -40°C to $T_{MAX}$ = 85°C, AVDD = 1.8 V, and DRVDD = 1.7 V to 1.9 V. | | | | MIN | NOM | MAX | UNIT | |------------------|-----------------------------|---------------------------------------------------------------------------|------|------|-----|--------------------| | t <sub>A</sub> | Aperture delay | | 0.5 | 0.8 | 1.1 | ns | | | Aperture delay matching | Between the two channels of the same device | | ±70 | | ps | | | Variation of aperture delay | Between two devices at the same temperature and DRVDD supply | | ±150 | | ps | | tJ | Aperture jitter | | | 140 | | f <sub>S</sub> rms | | | Wakeup time | Time to valid data after coming out of STANDBY mode | | 50 | 100 | μs | | | | Time to valid data after coming out of GLOBAL power-down mode | | 100 | 500 | μs | | | ADC latency <sup>(7)</sup> | Default latency after reset | | 16 | | Clock<br>cycles | | | ADC latericy. | Digital functions enabled (EN DIGITAL = 1) | | 24 | | Clock<br>cycles | | DDR L | VDS MODE <sup>(4)</sup> | | | | | | | t <sub>SU</sub> | Data setup time | Data valid <sup>(5)</sup> to zero-crossing of CLKOUTP | 1.5 | 2 | | ns | | t <sub>H</sub> | Data hold time | Zero-crossing of CLKOUTP to data becoming invalid <sup>(5)</sup> | 0.35 | 0.6 | | ns | | t <sub>PDI</sub> | Clock propagation delay | Input clock rising edge cross-over to output clock rising edge cross-over | 5 | 6.1 | 7.5 | ns | # 7.9 Timing Requirements: LVDS and CMOS Modes<sup>(1)</sup> (continued) Typical values are at 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, sampling frequency = 160MSPS, sine wave input clock, 1.5 $V_{PP}$ clock amplitude, $C_{LOAD}$ = 5 pF<sup>(2)</sup>, and $R_{LOAD}$ = 100 $\Omega^{(3)}$ , unless otherwise noted. Minimum and maximum values are across the full temperature range: $T_{MIN}$ = -40°C to $T_{MAX}$ = 85°C, AVDD = 1.8 V, and DRVDD = 1.7 V to 1.9 V. | | | | MIN | NOM | MAX | UNIT | |------------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | | LVDS bit clock duty cycle | Duty cycle of differential clock, (CLKOUTP-CLKOUTM) | | 49% | | | | t <sub>RISE</sub> ,<br>t <sub>FALL</sub> | Data rise time,<br>Data fall time | Rise time measured from −100 mV to +100 mV Fall time measured from +100 mV to −100 mV 1MSPS ≤ Sampling frequency ≤ 160MSPS | | 0.13 | | ns | | t <sub>CLKRISE</sub> ,<br>t <sub>CLKFALL</sub> | Output clock rise time,<br>Output clock fall time | Rise time measured from −100 mV to +100 mV Fall time measured from +100 mV to −100 mV 1MSPS ≤ Sampling frequency ≤ 160MSPS | | 0.13 | | ns | | PARALL | EL CMOS MODE | | | | | | | t <sub>SU</sub> | Data setup time | Data valid <sup>(6)</sup> to zero-crossing of CLKOUT | 1.6 | 2.5 | | ns | | t <sub>H</sub> | Data hold time | Zero-crossing of CLKOUT to data becoming invalid <sup>(6)</sup> | 2.3 | 2.7 | | ns | | t <sub>PDI</sub> | Clock propagation delay | Input clock rising edge cross-over to output clock rising edge cross-over | 4.5 | 6.4 | 8.5 | ns | | | Output clock duty cycle | Duty cycle of output clock, CLKOUT 1MSPS ≤ Sampling frequency ≤ 160MSPS | | 46% | | | | t <sub>RISE</sub> ,<br>t <sub>FALL</sub> | Data rise time,<br>Data fall time | Rise time measured from 20% to 80% of DRVDD Fall time measured from 80% to 20% of DRVDD 1MSPS ≤ Sampling frequency ≤ 160MSPS | | 1 | | ns | | t <sub>CLKRISE</sub> ,<br>t <sub>CLKFALL</sub> | Output clock rise time<br>Output clock fall time | Rise time measured from 20% to 80% of DRVDD Fall time measured from 80% to 20% of DRVDD 1MSPS ≤ Sampling frequency ≤ 160MSPS | | 1 | | ns | - (1) Timing parameters are ensured by design and characterization and not tested in production. - (2) C<sub>LOAD</sub> is the effective external single-ended load capacitance between each output pin and ground - (3) R<sub>LOAD</sub> is the differential load resistance between the LVDS output pair. - (4) Measurements are done with a transmission line of 100Ω characteristic impedance between the device and the load. Setup and hold time specifications take into account the effect of jitter on the output data and clock. - (5) Data valid refers to a logic high of +100 mV and a logic low of -100 mV. - (6) Data valid refers to a logic high of 1.26 V and a logic low of 0.54 V - (7) At higher frequencies, t<sub>PDI</sub> is greater than one clock period and overall latency = ADC latency + 1. # 7.10 Serial Interface Timing Characteristics(1) See the Section 8.5.6.1 section. | | PARAMETER | MIN | TYP | MAX | UNIT | |---------------------|------------------------------------------------|------|-----|-----|------| | f <sub>SCLK</sub> | SCLK frequency (equal to 1/t <sub>SCLK</sub> ) | > DC | | 20 | MHz | | t <sub>SLOADS</sub> | SEN to SCLK setup time | 25 | | | ns | | t <sub>SLOADH</sub> | SCLK to SEN hold time | 25 | | | ns | | t <sub>DSU</sub> | SDATA setup time | 25 | | | ns | | t <sub>DH</sub> | SDATA hold time | 25 | | | ns | (1) Typical values at 25°C; minimum and maximum values across the full temperature range: T<sub>MIN</sub> = -40°C to T<sub>MAX</sub> = 85°C, AVDD = 1.8 V, and DRVDD = 1.8 V, unless otherwise noted. # 7.11 Reset Timing (Only When Serial Interface Is Used) See the Section 8.5.6.2 section. | | PARAMETER | CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |----------------|----------------------|----------------------------------------------------------|-----|--------------------|-----|------| | t <sub>1</sub> | Power-on delay | Delay from AVDD and DRVDD power-up to active RESET pulse | 1 | | | ms | | | Reset pulse width | Active RESET signal pulse width | | | | ns | | ι <sub>2</sub> | ixeset puise width | Active NESET signal pulse within | | | 1 | μs | | t <sub>3</sub> | Register write delay | Delay from RESET disable to SEN active | 100 | | | ns | <sup>(1)</sup> Typical values at 25°C; minimum and maximum values across the full temperature range: T<sub>MIN</sub> = -40°C to T<sub>MAX</sub> = 85°C, unless otherwise noted. Table 7-1. LVDS Timings at Lower Sampling Frequencies | SAMPLING<br>FREQUENCY | SETUP TIME (ns) | | | HOLD TIME (ns) | | | t <sub>PDI</sub> , CLOCK PROPAGATION<br>DELAY (ns) | | | |-----------------------|-----------------|-----|-----|----------------|-----|-----|----------------------------------------------------|-----|-----| | (MSPS) | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | 65 | 5.9 | 6.6 | | 0.35 | 0.6 | | 5 | 6.1 | 7.5 | | 80 | 4.5 | 5.2 | | 0.35 | 0.6 | | 5 | 6.1 | 7.5 | | 105 | 3.1 | 3.6 | | 0.35 | 0.6 | | 5 | 6.1 | 7.5 | | 125 | 2.3 | 2.9 | | 0.35 | 0.6 | | 5 | 6.1 | 7.5 | | 150 | 1.7 | 2.2 | | 0.35 | 0.6 | | 5 | 6.1 | 7.5 | **Table 7-2. CMOS Timings at Lower Sampling Frequencies** | | | | | igo at Eom | or Carripini | 9 | | | | | |---------------------------------|------------------------------------------|-----|-----|----------------|--------------|-----|----------------------------------------------------|-----|-----|--| | | TIMINGS SPECIFIED WITH RESPECT TO CLKOUT | | | | | | | | | | | SAMPLING<br>FREQUENCY<br>(MSPS) | SETUP TIME (ns) | | | HOLD TIME (ns) | | | t <sub>PDI</sub> , CLOCK PROPAGATION<br>DELAY (ns) | | | | | ( | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | 65 | 6.1 | 7.2 | | 6.7 | 7.1 | | 4.5 | 6.4 | 8.5 | | | 80 | 4.7 | 5.8 | | 5.3 | 5.8 | | 4.5 | 6.4 | 8.5 | | | 105 | 3.4 | 4.3 | | 3.8 | 4.3 | | 4.5 | 6.4 | 8.5 | | | 125 | 2.7 | 3.6 | | 3.1 | 3.6 | | 4.5 | 6.4 | 8.5 | | | 150 | 1.9 | 2.8 | | 2.5 | 2.9 | | 4.5 | 6.4 | 8.5 | | ### **Table 7-3. High-Performance Modes** | PARAMETER <sup>(1)</sup> (2) | DESCRIPTION | | | | | |------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | High-performance mode | Set the HIGH PERF MODE register bit to obtain best performance across sample clock and input signal frequencies. See Figure 7-5. Register address = 03h, data = 03h | | | | | | High-frequency mode | Set the HIGH FREQ MODE CH A and HIGH FREQ MODE CH B register bits for high input signal frequencies greater than 200 MHz. See Figure 7-5. Register address = 4Ah, data = 01h Register address = 58h, data = 01h | | | | | <sup>(1)</sup> It is recommended to use these modes to obtain best performance. <sup>(2)</sup> See the Section 8.5.3 section for details on register programming. A. Dn = bits D0, D1, D2, etc. of channels A and B. Figure 7-1. CMOS Interface Timing Diagram - A. ADC latency after reset. At higher sampling frequencies, t<sub>PDI</sub> is greater than one clock cycle, which then makes the overall latency = ADC latency + 1. - B. E = even bits (D0, D2, D4, etc.); O = odd bits (D1, D3, D5, etc.). Figure 7-2. Latency Timing Diagram Figure 7-3. ADS4246/45/42 LVDS Interface Timing Diagram Figure 7-4. ADS4226/25/22 LVDS Interface Timing Diagram A. With external $100-\Omega$ termination. Figure 7-5. LVDS Output Voltage Levels # 7.12 Typical Characteristics #### 7.12.1 ADS4246 At $T_A$ = 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock, 1.5-V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, –1 dBFS differential analog input, High-Performance Mode disabled, 0-dB gain, DDR LVDS output interface, and 32k point FFT, unless otherwise noted. Figure 7-25. Performance vs Input Clock Duty Cycle Figure 7-26. Integrated Nonlinearity Figure 7-27. Output Noise Histogram (With Inputs Shorted to VCM) #### 7.12.2 ADS4245 At $T_A$ = 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock, 1.5-V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, High-Performance Mode disabled, 0-dB gain, DDR LVDS output interface, and 32k point FFT, unless otherwise noted. Figure 7-35. SFDR vs Gain and Input Frequency Figure 7-36. SINAD vs Gain and Input Frequency Figure 7-37. Performance vs Input Amplitude Figure 7-38. Performance vs Input Amplitude Figure 7-39. Performance vs Input Common-Mode Voltage RMS Noise = 1.1LSB 35 30 28.49 18.26 10 5 0.01 0.23 0.47 0.47 0.47 Output Code (LSB) Figure 7-47. Output Noise Histogram (With Inputs Shorted to VCM) #### 7.12.3 ADS4242 At $T_A$ = 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock, 1.5-V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, High-Performance Mode disabled, 0-dB gain, DDR LVDS output interface, and 32k point FFT, unless otherwise noted. SFDR(dBc,dBFS) (aBr 60 50 73.5 73 SFDR(dBc) SFDR(dBFS) 72.5 SNR -40 -30 Amplitude (dBFS) Figure 7-58. Performance vs Input Amplitude Figure 7-59. Performance vs Input Amplitude Input Frequency = 10MHz 90 74.5 89 THD (dBc) SNR (dBFS) 88 73.5 87 73 72.5 86 SNR THD ) 45 50 55 6 Input Clock Duty Cycle (%) 35 40 60 65 Figure 7-66. Performance vs Input Clock Amplitude | Figure 7-67. Performance Across Input Clock Duty Cycle Figure 7-69. Output Noise Histogram (With Inputs Shorted to VCM) #### 7.12.4 ADS4226 At $T_A$ = 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock, 1.5-V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, High-Performance Mode disabled, 0-dB gain, DDR LVDS output interface, and 32k point FFT, unless otherwise noted. Figure 7-77. SFDR vs Gain and Input Frequency Figure 7-78. SINAD vs Gain and Input Frequency Figure 7-79. Performance vs Input Amplitude Figure 7-80. Performance vs Input Amplitude Figure 7-81. Performance vs Input Common-Mode Voltage ### 7.12.5 ADS4225 At $T_A$ = 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock, 1.5-V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, High-Performance Mode disabled, 0-dB gain, DDR LVDS output interface, and 32k point FFT, unless otherwise noted. Figure 7-100. Performance vs DRVDD Supply **Voltage** Figure 7-101. Performance vs Input Clock **Amplitude** Figure 7-102. Performance vs Input Clock **Amplitude** Figure 7-103. Performance vs Input Clock Duty Cycle ### 7.12.6 ADS4222 At $T_A$ = 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock, 1.5-V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, High-Performance Mode disabled, 0-dB gain, DDR LVDS output interface, and 32k point FFT, unless otherwise noted. 100 150 200 250 300 350 400 450 500 Figure 7-111. SNR vs Input Frequency (CMOS) Figure 7-112. SFDR vs Gain and Input Frequency Figure 7-113. SINAD vs Gain and Input Frequency Figure 7-114. Performance vs Input Amplitude Figure 7-115. Performance vs Input Amplitude www.ti.com Figure 7-122. Performance vs Input Clock **Amplitude** Figure 7-123. Performance vs Input Clock Duty Cycle ### 7.12.7 General At $T_A$ = 25°C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock, 1.5-V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, High-Performance Mode disabled, 0-dB gain, DDR LVDS output interface, and 32k point FFT, unless otherwise noted. ### 7.12.8 Contour All graphs are at $25^{\circ}$ C, AVDD = 1.8 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock. 1.5-V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, –1 dBFS differential analog input, High-Performance Mode disabled, 0-dB gain, DDR LVDS output interface, and 32k point FFT, unless otherwise noted. Figure 7-129. Spurious-Free Dynamic Range (0-dB Gain) Figure 7-130. Spurious-Free Dynamic Range (6-dB Gain) Figure 7-131. ADS424x Signal-to-Noise Ratio (0-dB Gain) Figure 7-132. ADS424x Signal-to-Noise Ratio (6-dB Gain) Figure 7-133. ADS422x Signal-to-Noise Ratio (0-dB Gain) Figure 7-134. ADS422x Signal-to-Noise Ratio (6-dB Gain) # **8 Detailed Description** # 8.1 Overview The ADS424x/422x belong to TI's ultralow power family of dual-channel, 14-bit/12-bit, analog-to-digital converters (ADCs). High performance is maintained, while power is reduced for power-sensitive applications. In addition to its low power and high performance, the ADS424x/422x has a number of digital features and operating modes to enable design flexibility. # 8.2 Functional Block Diagrams Figure 8-1. ADS4246, 45, 42 Block Diagram Figure 8-2. ADS4226, 25, 22 Block Diagram ## 8.3 Feature Description The ADS424x/422x are pin-compatible with the previous generation ADS62P49 family of data converters; this architecture enables easy migration. However, there are some important differences between the two device generations, summarized in Table 8-1. Table 8-1. Migrating from the ADS62P49 | ADS62P49 FAMILY | ADS424x/422x FAMILY | |----------------------------------------------------------|---------------------------------------------------------| | PINS | | | Pin 22 is NC (not connected) | Pin 22 is AVDD | | Pins 38 and 58 are DRVDD | Pins 38 and 58 are NC (do not connect, must be floated) | | Pins 39 and 59 are DRGND | Pins 39 and 59 are NC (do not connect, must be floated) | | SUPPLY | | | AVDD is 3.3 V | AVDD is 1.8 V | | DRVDD is 1.8 V | No change | | INPUT COMMON-MODE VOLTAGE | | | VCM is 1.5 V | VCM is 0.95 V | | SERIAL INTERFACE | | | Protocol: 8-bit register address and 8-bit register data | No change in protocol<br>New serial register map | | EXTERNAL REFERENCE | | | Supported | Not supported | ## 8.3.1 Analog Input The analog input consists of a switched-capacitor based, differential sample-and-hold (S/H) architecture. This differential topology results in very good ac performance even for high input frequencies at high sampling rates. The INP and INM pins must be externally biased around a common-mode voltage of 0.95 V, available on the VCM pin. For a full-scale differential input, each input pin (INP and INM) must swing symmetrically between VCM + 0.5 V and VCM - 0.5 V, resulting in a 2-V<sub>PP</sub> differential input swing. The input sampling circuit has a high 3 dB bandwidth that extends up to 550 MHz (measured from the input pins to the sampled voltage). Figure 8-3 shows an equivalent circuit for the analog input. Figure 8-3. Analog Input Equivalent Circuit ## 8.3.1.1 Drive Circuit Requirements For optimum performance, the analog inputs must be driven differentially. This operation improves the common-mode noise immunity and even-order harmonic rejection. A $5\Omega$ to $15\Omega$ resistor in series with each input pin is recommended to damp out ringing caused by package parasitics. SFDR performance can be limited as a result of several reasons, including the effects of sampling glitches, nonlinearity of the sampling circuit, and nonlinearity of the quantizer that follows the sampling circuit. Depending on the input frequency, sample rate, and input amplitude, one of these factors plays a dominant part in limiting performance. At very high input frequencies (greater than approximately 300 MHz), SFDR is determined largely by the device sampling circuit nonlinearity. At low input amplitudes, the quantizer nonlinearity usually limits performance. Glitches are caused by the opening and closing of the sampling switches. The driving circuit should present a low source impedance to absorb these glitches. Otherwise, glitches could limit performance, primarily at low input frequencies (up to approximately 200 MHz). It is also necessary to present low impedance (less than $50\Omega$ ) for the common-mode switching currents. This configuration can be achieved by using two resistors from each input terminated to the common-mode voltage (VCM). The device includes an internal R-C filter from each input to ground. The purpose of this filter is to absorb the sampling glitches inside the device itself. The cutoff frequency of the R-C filter involves a trade-off. A lower cutoff frequency (larger C) absorbs glitches better, but it reduces the input bandwidth. On the other hand, with a higher cutoff frequency (smaller C), bandwidth support is maximized. However, the sampling glitches now must be supplied by the external drive circuit. This tradeoff has limitations as a result of the presence of the package bond-wire inductance. In the ADS424x/422x, the R-C component values have been optimized while supporting high input bandwidth (up to 550 MHz). However, in applications with input frequencies up to 200 MHz to 300 MHz, the filtering of the glitches can be improved further using an external R-C-R filter; see Figure 8-6 and Figure 8-7. In addition, the drive circuit may have to be designed to provide a low insertion loss over the desired frequency range and matched impedance to the source. Furthermore, the ADC input impedance must be considered. Figure 8-4 and Figure 8-5 show the impedance ( $Z_{IN} = R_{IN} || C_{IN}$ ) looking into the ADC input pins. Figure 8-4. ADC Analog Input Resistance (R<sub>IN</sub>) Across Frequency Figure 8-5. ADC Analog Input Capacitance (C<sub>IN</sub>) Across Frequency # 8.3.1.2 Driving Circuit Two example driving circuit configurations are shown in Figure 8-6 and Figure 8-7—one optimized for low bandwidth (low input frequencies) and the other one for high bandwidth to support higher input frequencies. Note that both of the drive circuits have been terminated by $50\Omega$ near the ADC side. The termination is accomplished by a $25-\Omega$ resistor from each input to the 1.5-V common-mode (VCM) from the device. This architecture allows the analog inputs to be biased around the required common-mode voltage. The mismatch in the transformer parasitic capacitance (between the windings) results in degraded even-order harmonic performance. Connecting two identical RF transformers back-to-back helps minimize this mismatch; good performance is obtained for high-frequency input signals. An additional termination resistor pair may be required between the two transformers, as shown in Figure 8-6, Figure 8-7, and Figure 8-8. The center point of this termination is connected to ground to improve the balance between the P and M sides. The values of the terminations between the transformers and on the secondary side must be chosen to obtain an effective 50 $\Omega$ (in the case of 50- $\Omega$ source impedance). Figure 8-6. Drive Circuit with Low Bandwidth (for Low Input Frequencies Less Than 150 MHz) Figure 8-7. Drive Circuit with High Bandwidth (for High Input Frequencies Greater Than 150 MHz and Less Than 270 MHz) Figure 8-8. Drive Circuit with Very High Bandwidth (Greater than 270 MHz) All of these examples show 1:1 transformers being used with a $50-\Omega$ source. As explained in the *Section 8.3.1.1* section, this configuration helps to present a low source impedance to absorb the sampling glitches. With a 1:4 transformer, the source impedance is $200 \Omega$ . The higher source impedance is unable to absorb the sampling glitches effectively and can lead to degradation in performance (compared to using 1:1 transformers). In almost all cases, either a band-pass or low-pass filter is required to obtain the desired dynamic performance, as shown in Figure 8-9. Such filters present low source impedance at the high frequencies corresponding to the sampling glitch and help avoid the performance loss with the high source impedance. Figure 8-9. Drive Circuit with a 1:4 Transformer ### 8.3.2 Clock Input The ADS424x/422x clock inputs can be driven differentially (sine, LVPECL, or LVDS) or single-ended (LVCMOS), with little or no difference in performance between them. The common-mode voltage of the clock inputs is set to VCM using internal $5-k\Omega$ resistors. This setting allows the use of transformer-coupled drive circuits for sine-wave clock or ac-coupling for LVPECL and LVDS clock sources are shown in Figure 8-10, Figure 8-11 and Figure 8-12. The internal clock buffer is shown in Figure 8-13. R<sub>T</sub> = termination resister, if necessary. Figure 8-10. Differential Sine-Wave Clock Driving Circuit Figure 8-11. LVDS Clock Driving Circuit Figure 8-12. LVPECL Clock Driving Circuit C<sub>EQ</sub> is 1 pF to 3 pF, and is the equivalent input capacitance of the clock buffer. ## Figure 8-13. Internal Clock Buffer A single-ended CMOS clock can be ac-coupled to the CLKP input, with CLKM connected to ground with a 0.1-µF capacitor, as shown in Figure 8-14. For best performance, the clock inputs must be driven differentially, thereby reducing susceptibility to common-mode noise. For high input frequency sampling, it is recommended to use a clock source with very low jitter. Band-pass filtering of the clock source can help reduce the effects of jitter. There is no change in performance with a non-50% duty cycle clock input. Figure 8-14. Single-Ended Clock Driving Circuit ### 8.3.3 Digital Functions The device has several useful digital functions (such as test patterns, gain, and offset correction). These functions require extra clock cycles for operation and increase the overall latency and power of the device. These digital functions are disabled by default after reset and the raw ADC output is routed to the output data pins with a latency of 16 clock cycles. Figure 8-15 shows more details of the processing after the ADC. In order to use any of the digital functions, the EN DIGITAL bit must be set to 1. After this, the respective register bits must be programmed as described in the following sections and in the Section 8.6 section. Figure 8-15. Digital Processing Block ### 8.3.4 Gain for SFDR/SNR Trade-off The ADS424x/422x include gain settings that can be used to get improved SFDR performance (compared to no gain). The gain is programmable from 0 dB to 6 dB (in 0.5-dB steps). For each gain setting, the analog input full-scale range scales proportionally, as shown in Table 8-2. The SFDR improvement is achieved at the expense of SNR; for each gain setting, the SNR degrades approximately between 0.5 dB and 1 dB. The SNR degradation is reduced at high input frequencies. As a result, the gain is very useful at high input frequencies because the SFDR improvement is significant with marginal degradation in SNR. Therefore, the gain can be used as a trade-off between SFDR and SNR. Note that the default gain after reset is 0 dB. GAIN (dB) TYPE FULL-SCALE (V<sub>PP</sub>) 0 Default after reset 2 1 Fine, programmable 1.78 2 Fine, programmable 1.59 3 Fine, programmable 1.42 Fine, programmable Fine, programmable Fine, programmable Table 8-2. Full-Scale Range Across Gains 4 5 6 1.26 1.12 1 ### 8.3.5 Offset Correction The ADS424x/422x have an internal offset correction algorithm that estimates and corrects dc offset up to ±10 mV. The correction can be enabled using the ENABLE OFFSET CORR serial register bit. Once enabled, the algorithm estimates the channel offset and applies the correction every clock cycle. The time constant of the correction loop is a function of the sampling clock frequency. The time constant can be controlled using the OFFSET CORR TIME CONSTANT register bits, as described in Table 8-3. After the offset is estimated, the correction can be frozen by setting FREEZE OFFSET CORR = 0. Once frozen, the last estimated value is used for the offset correction of every clock cycle. Note that offset correction is disabled by default after reset. **Table 8-3. Time Constant of Offset Correction Algorithm** | OFFSET CORR TIME CONSTANT | TIME CONSTANT, TC <sub>CLK</sub> (Number of Clock Cycles) | TIME CONSTANT, TC <sub>CLK</sub> × 1/f <sub>S</sub> (ms) <sup>(1)</sup> | |---------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------| | 0000 | 1M | 7 | | 0001 | 2M | 13 | | 0010 | 4M | 26 | | 0011 | 8M | 52 | | 0100 | 16M | 105 | | 0101 | 32M | 210 | | 0110 | 64M | 419 | | 0111 | 128M | 839 | | 1000 | 256M | 1678 | | 1001 | 512M | 3355 | | 1010 | 1G | 6711 | | 1011 | 2G | 13422 | | 1100 | Reserved | _ | | 1101 | Reserved | _ | | 1110 | Reserved | _ | | 1111 | Reserved | _ | <sup>(1)</sup> Sampling frequency, f<sub>S</sub> = 160 MSPS. ## 8.4 Device Functional Modes ### 8.4.1 Power-Down The ADS424x/422x have two power-down modes: global power-down and channel standby. These modes can be set using either the serial register bits or using the control pins CTRL1 to CTRL3 (as shown in Table 8-4). Table 8-4. Power-Down Settings | CTRL1 | CTRL2 | CTRL3 | DESCRIPTION | | |-------|-------|-------------------|----------------------------------------------------------------------------------------|--| | Low | Low | Low | Default | | | Low | Low | High | Not available | | | Low | High | Low Not available | | | | Low | High | High | Not available | | | High | Low | Low | Global power-down | | | High | Low | High | Channel A powered down, channel B is active | | | High | High | Low | Not available | | | High | High | High | MUX mode of operation, channel A and B data is multiplexed and output on DB[10:0] pins | | #### 8.4.1.1 Global Power-Down In this mode, the entire chip (including ADCs, internal reference, and output buffers) are powered down, resulting in reduced total power dissipation of approximately 20 mW when the CTRL pins are used, and 3 mW when the PDN GLOBAL serial register bit is used. The output buffers are in high-impedance state. The wake-up time from global power-down to data becoming valid in normal mode is typically 100µs. ## 8.4.1.2 Channel Standby In this mode, each ADC channel can be powered down. The internal references are active, resulting in a quick wake-up time of 50 µs. The total power dissipation in standby is approximately 200 mW at 160 MSPS. # 8.4.1.3 Input Clock Stop In addition to the previous modes, the converter enters a low-power mode when the input clock frequency falls below 1 MSPS. The power dissipation is approximately 160 mW. ## 8.5 Programming ### 8.5.1 The ADS424x/422x can be configured independently using either parallel interface control or serial interface programming. ## 8.5.2 Parallel Configuration Only To put the device into parallel configuration mode, keep RESET tied high (AVDD). Then, use the SEN, SCLK, CTRL1, CTRL2, and CTRL3 pins to directly control certain modes of the ADC. The device can be easily configured by connecting the parallel pins to the correct voltage levels (as described in Table 8-5 to Table 8-8). There is no need to apply a reset and SDATA can be connected to ground. In this mode, SEN and SCLK function as parallel interface control pins. Some frequently-used functions can be controlled using these pins. Table 8-5 describes the modes controlled by the parallel pins. | PIN | CONTROL MODE | | | |-------|---------------------------------------------------|--|--| | SCLK | Low-speed mode selection | | | | SEN | Output data format and output interface selection | | | | CTRL1 | | | | | CTRL2 | Together, these pins control the power-down modes | | | | CTRL3 | | | | **Table 8-5. Parallel Pin Definition** ### 8.5.3 Serial Interface Configuration Only To enable this mode, the serial registers must first be reset to the default values and the RESET pin must be kept low. SEN, SDATA, and SCLK function as serial interface pins in this mode and can be used to access the internal registers of the ADC. The registers can be reset either by applying a pulse on the RESET pin or by setting the RESET bit high. The Section 8.6 section describes the register programming and the register reset process in more detail. #### 8.5.4 Using Both Serial Interface and Parallel Controls For increased flexibility, a combination of serial interface registers and parallel pin controls (CTRL1 to CTRL3) can also be used to configure the device. To enable this option, keep RESET low. The parallel interface control pins CTRL1 to CTRL3 are available. After power-up, the device is automatically configured according to the voltage settings on these pins (see Table 8-8). SEN, SDATA, and SCLK function as serial interface digital pins and are used to access the internal registers of the ADC. The registers must first be reset to the default values either by applying a pulse on the RESET pin or by setting the RESET bit to '1'. After reset, the RESET pin must be kept low. The *Section 8.6* section describes register programming and the register reset process in more detail. ### 8.5.5 Parallel Configuration Details The functions controlled by each parallel pin are described in Table 8-6, Table 8-7, and Table 8-8. A simple way of configuring the parallel pins is shown in Figure 8-16. Table 8-6. SCLK Control Pin | VOLTAGE APPLIED ON SCLK | DESCRIPTION | | |-------------------------|------------------------------------------|--| | Low | Low-speed mode is disabled | | | High | Low-speed mode is enabled <sup>(1)</sup> | | (1) Low-speed mode is enabled in the ADS4222/42 by default. #### Table 8-7. SEN Control Pin | VOLTAGE APPLIED ON SEN | DESCRIPTION | |-------------------------|------------------------------------------| | 0<br>(+50 mV/0 mV) | Twos complement and parallel CMOS output | | (3/8) AVDD<br>(±50 mV) | Offset binary and parallel CMOS output | | (5/8) 2AVDD<br>(±50 mV) | Offset binary and DDR LVDS output | | AVDD<br>(0 mV/–50 mV) | Twos complement and DDR LVDS output | Table 8-8. CTRL1, CTRL2, and CTRL3 Pins | | 14.000 0 01 011121, 0111201 1110 | | | | | | | | | | |-------|----------------------------------|-------------------|----------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | CTRL1 | CTRL2 | CTRL3 | DESCRIPTION | | | | | | | | | Low | Low | Low | Normal operation | | | | | | | | | Low | Low | High | Not available | | | | | | | | | Low | High | Low Not available | | | | | | | | | | Low | High | High | Not available | | | | | | | | | High | Low | Low | Global power-down | | | | | | | | | High | Low | High | Channel A standby, channel B is active | | | | | | | | | High | High | Low | Not available | | | | | | | | | High | High | High | MUX mode of operation, channel A and B data are multiplexed and output on the DB[13:0] pins. | | | | | | | | Figure 8-16. Simple Scheme to Configure the Parallel Pins #### 8.5.6 Serial Interface Details The ADC has a set of internal registers that can be accessed by the serial interface formed by the SEN (serial interface enable), SCLK (serial interface clock), and SDATA (serial interface data) pins. Serial shift of bits into the device is enabled when SEN is low. Serial data SDATA are latched at every SCLK falling edge when SEN is active (low). The serial data are loaded into the register at every 16th SCLK falling edge when SEN is low. When the word length exceeds a multiple of 16 bits, the excess bits are ignored. Data can be loaded in multiples of 16-bit words within a single active SEN pulse. The first eight bits form the register address and the remaining www.ti.com eight bits are the register data. The interface can w eight bits are the register data. The interface can work with SCLK frequencies from 20 MHz down to very low speeds (of a few hertz) and also with non-50% SCLK duty cycle. ## 8.5.6.1 Register Initialization After power-up, the internal registers must be initialized to the default values. Initialization can be accomplished in one of two ways: - 1. Either through hardware reset by applying a high pulse on the RESET pin (of width greater than 10ns), as shown in Figure 8-17; or - 2. By applying a software reset. When using the serial interface, set the RESET bit high. This setting initializes the internal registers to the default values and then self-resets the RESET bit low. In this case, the RESET pin is kept low. Figure 8-17. Serial Interface Timing ## 8.5.6.2 Serial Register Readout The device includes a mode where the contents of the internal registers can be read back. This readback mode may be useful as a diagnostic check to verify the serial interface communication between the external controller and the ADC. To use readback mode, follow this procedure: - 1. Set the READOUT register bit to 1. This setting disables any further writes to the registers. - 2. Initiate a serial interface cycle specifying the address of the register (A7 to A0) whose content has to be read. - 3. The device outputs the contents (D7 to D0) of the selected register on the SDOUT pin (pin 64). - 4. The external controller can latch the contents at the SCLK falling edge. - 5. To enable register writes, reset the READOUT register bit to 0. The serial register readout works with both CMOS and LVDS interfaces on pin 64. When READOUT is disabled, the SDOUT pin is in high-impedance state. If serial readout is not used, the SDOUT pin must float. b) Read contents of Register 45h. This register has been initialized with 04h (device is put into global power-down mode.) Power Supply AVDD, DRVDD RESET SEN Figure 8-18. Serial Readout Timing Diagram A high pulse on the RESET pin is required in the serial interface mode when initialized through a hardware reset. For parallel interface operation, RESET must be permanently tied high. ### Figure 8-19. Reset Timing Diagram ### 8.5.7 Digital Output Information The ADS424x/422x provide 14-bit/12-bit digital data for each channel and an output clock synchronized with the data. ### 8.5.7.1 Output Interface Two output interface options are available: double data rate (DDR) LVDS and parallel CMOS. They can be selected using the serial interface register bit or by setting the proper voltage on the SEN pin in parallel configuration mode. ## 8.5.7.2 DDR LVDS Outputs In this mode, the data bits and clock are output using low-voltage differential signal (LVDS) levels. Two data bits are multiplexed and output on each LVDS differential pair, as shown in Figure 8-20. Figure 8-20. LVDS Interface Even data bits (D0, D2, D4, etc.) are output at the CLKOUTP rising edge and the odd data bits (D1, D3, D5, etc.) are output at the CLKOUTP falling edge. Both the CLKOUTP rising and falling edges must be used to capture all the data bits, as shown in Figure 8-21. Figure 8-21. DDR LVDS Interface Timing ### 8.5.7.3 LVDS Buffer The equivalent circuit of each LVDS output buffer is shown in Figure 8-22. After reset, the buffer presents an output impedance of 100 $\Omega$ to match with the external 100- $\Omega$ termination. Default swing across $100-\Omega$ load is $\pm 350$ mV. Use the LVDS SWING bits to change the swing. Figure 8-22. LVDS Buffer Equivalent Circuit The $V_{DIFF}$ voltage is nominally 350 mV, resulting in an output swing of ±350 mV with 100- $\Omega$ external termination. The $V_{DIFF}$ voltage is programmable using the LVDS SWING register bits from ±125 mV to ±570 mV. Additionally, a mode exists to double the strength of the LVDS buffer to support $50-\Omega$ differential termination, as shown in Figure 8-23. This mode can be used when the output LVDS signal is routed to two separate receiver chips, each using a $100-\Omega$ termination. The mode can be enabled using the LVDS DATA STRENGTH and LVDS CLKOUT STRENGTH register bits for data and output clock buffers, respectively. The buffer output impedance behaves in the same way as a source-side series termination. By absorbing reflections from the receiver end, it helps to improve signal integrity. Figure 8-23. LVDS Buffer Differential Termination #### 8.5.7.4 Parallel CMOS Interface In the CMOS mode, each data bit is output on separate pins as CMOS voltage level, every clock cycle, as Figure 8-24 shows. The rising edge of the output clock CLKOUT can be used to latch data in the receiver. It is recommended to minimize the load capacitance of the data and clock output pins by using short traces to the receiver. Furthermore, match the output data and clock traces to minimize the skew between them. Figure 8-24. CMOS Outputs ## 8.5.7.5 CMOS Interface Power Dissipation With CMOS outputs, the DRVDD current scales with the sampling frequency and the load capacitance on every output pin. The maximum DRVDD current occurs when each output bit toggles between 0 and 1 every clock cycle. In actual applications, this condition is unlikely to occur. The actual DRVDD current would be determined by the average number of output bits switching, which is a function of the sampling frequency and the nature of the analog input signal. This relationship is shown by the formula: Digital current as a result of CMOS output switching = $C_L \times DRVDD \times (N \times F_{AVG})$ , where $C_L$ = load capacitance, N × $F_{AVG}$ = average number of output bits switching. ## 8.5.7.6 Multiplexed Mode of Operation In this mode, the digital outputs of both channels are multiplexed and output on a single bus (DB[13:0] pins), as shown in Figure 8-25. The channel A output pins (DA[13:0]) are in 3-state. Because the output data rate on the DB bus is effectively doubled, this mode is recommended only for low sampling frequencies (less than 80MSPS). This mode can be enabled using the POWER-DOWN MODE register bits or using the CTRL[3:1] parallel pins. - A. In multiplexed mode, both channels outputs come on the channel B output pins. - B. Dn = bits D0. D1. D2. etc. Figure 8-25. Multiplexed Mode Timing Diagram ### 8.5.7.7 Output Data Format Two output data formats are supported: twos complement and offset binary. The format can be selected using the DATA FORMAT serial interface register bit or by controlling the DFS pin in parallel configuration mode. In the event of an input voltage overdrive, the digital outputs go to the appropriate full-scale level. For a positive overdrive, the output code is FFFh for the ADS422x and 3FFFh for the ADS424x in offset binary output format; the output code is 7FFh for the ADS422x and 1FFFh for the ADS424x in twos complement output format. For a negative input overdrive, the output code is 0000h in offset binary output format and 800h for the ADS422x and 2000h for the ADS424x in twos complement output format. # 8.6 Register Maps ## 8.6.1 Table 8-9 summarizes the functions supported by the serial interface. # Table 8-9. Serial Interface Register Map<sup>(1)</sup> | REGISTER ADDRESS | | | , o. oona | | ER DATA | | | | |------------------|--------------------------|------------------------------------|--------------------------|----------------------------------------|---------------------------------------|---------------|---------------|---------------------------------------| | A[7:0] (Hex) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 00 | 0 | 0 | 0 | 0 | 0 | 0 | RESET | READOUT | | 01 | | | LVDS | SWING | | | 0 | 0 | | 03 | 0 | 0 | 0 | 0 | 0 | 0 | HIGH PE | RF MODE | | 25 | | | | | | A TEST PATTER | RNS | | | 29 | 0 | 0 0 0 DATA FORMAT 0 | | | 0 | 0 | | | | 2B | | СН В | GAIN | | 0 | СН | B TEST PATTER | RNS | | 3D | 0 | 0 | ENABLE<br>OFFSET<br>CORR | 0 | 0 | 0 | 0 | 0 | | 3F | 0 | 0 | | | CUSTOM PAT | TERN D[13:8] | | | | 40 | | | | CUSTOM PA | TTERN D[7:0] | | | | | 41 | LVDS | LVDS CMOS CMOS CLKOUT STRENGTH 0 0 | | | DIS | OBUF | | | | 42 | CLKOUT F | FALL POSN | CLKOUT F | RISE POSN | EN DIGITAL | 0 | 0 | 0 | | 45 | STBY | LVDS CLKOUT<br>STRENGTH | LVDS DATA<br>STRENGTH | 0 | 0 | PDN GLOBAL | 0 | 0 | | 4A | 0 | 0 | 0 | 0 | 0 | 0 | 0 | HIGH FREQ<br>MODE CH B <sup>(3)</sup> | | 58 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | HIGH FREQ<br>MODE CH A <sup>(3)</sup> | | BF | | CH A | | T PEDESTAL | | | 0 | 0 | | C1 | | CH B OFFSET PEDESTAL 0 | | 0 | | | | | | CF | FREEZE<br>OFFSET<br>CORR | 0 | ( | OFFSET CORR | TIME CONSTANT | Г | 0 | 0 | | DB | 0 | 0 | 0 | 0 | 0 | 0 | 0 | LOW SPEED<br>MODE CH B <sup>(2)</sup> | | EF | 0 | 0 | 0 | EN LOW<br>SPEED<br>MODE <sup>(2)</sup> | 0 | 0 | 0 | 0 | | F1 | 0 | 0 | 0 | 0 | 0 | 0 | EN LVD | S SWING | | F2 | 0 | 0 | 0 | 0 | LOW SPEED<br>MODE CH A <sup>(2)</sup> | 0 | 0 | 0 | Multiple functions in a register can be programmed in a single write operation. All registers default to 0 after reset. <sup>(2)</sup> (3) Low-speed mode is not applicable for the ADS4242 and ADS4222. These bits improve SFDR on high frequencies. The frequency limit is 200 MHz. ## 8.6.2 Description Of Serial Registers | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|-------|---------| | 0 | 0 | 0 | 0 | 0 | 0 | RESET | READOUT | ### Bits[7:2] Always write 0 #### Bit 1 RESET: Software reset applied This bit resets all internal registers to the default values and self-clears to 0 (default = 1). #### Bit 0 READOUT: Serial readout This bit sets the serial readout of the registers. 0 = Serial readout of registers disabled; the SDOUT pin is placed in high-impedance state. 1 = Serial readout enabled; the SDOUT pin functions as a serial data readout with CMOS logic levels running from the DRVDD supply. See the *Serial Register Readout* section. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|------------|---|---|---|---|---|---| | | LVDS SWING | | | | | | 0 | ### Bits[7:2] LVDS SWING: LVDS swing programmability These bits program the LVDS swing. Set the EN LVDS SWING bit to 1 before programming swing. 000000 = Default LVDS swing; ±350 mV with external 100-Ω termination 011011 = LVDS swing increases to ±410 mV 110010 = LVDS swing increases to ±465mV 010100 = LVDS swing increases to ±570 mV 111110 = LVDS swing decreases to ±200 mV 001111 = LVDS swing decreases to ±125mV ### Bits[1:0] Always write 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|----------|---| | 0 | 0 | 0 | 0 | 0 | 0 | HIGH PER | | ## Bits[7:2] Always write 0 ## Bits[1:0] HIGH PERF MODE: High-performance mode 00 = Default performance 01 = Do not use 10 = Do not use 11 = Obtain best performance across sample clock and input signal frequencies | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|---|---|---|----|---------------|---|---| | CH A GAIN | | | 0 | CH | A TEST PATTER | | | ## Bits[7:4] CH A GAIN: Channel A gain programmability These bits set the gain programmability in 0.5-dB steps for channel A. 0000 = 0-dB gain (default after reset) 0001 = 0.5 - dB gain 0010 = 1-dB gain 0011 = 1.5-dB gain 0100 = 2-dB gain 0101 = 2.5-dB gain 0110 = 3-dB gain 0111 = 3.5-dB gain 1000 = 4-dB gain 1001 = 4.5-dB gain 1010 = 5-dB gain 1011 = 5.5-dB gain 1100 = 6 - dB gain #### Bit 3 Always write 0 ## Bits[2:0] CH A TEST PATTERNS: Channel A data capture These bits verify data capture for channel A. 000 = Normal operation 001 = Outputs all 0s 010 = Outputs all 1s 011 = Outputs toggle pattern. For the ADS424x, output data D[13:0] are an alternating sequence of 10101010101010 and 01010101010101. For the ADS422x, the output data D[11:0] are an alternating sequence of 1010101010101 and 010101010101. 100 = Outputs digital ramp. For the ADS424x, output data increment by one LSB (14-bit) every clock cycle from code 0 to code 16383. For the ADS422x, output data increment by one LSB (12-bit) every fourth clock cycle from code 0 to code 4095. 101 = Outputs custom pattern; use registers 3Fh and 40h to set the custom pattern 110 = Unused 111 = Unused | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|--------|-------|---|---|---| | 0 | 0 | 0 | ו אואט | ORMAT | 0 | 0 | 0 | ### Bits[7:5] Always write 0 ## Bits[4:3] DATA FORMAT: Data format selection 00 = Twos complement 01 = Twos complement 10 = Twos complement 11 = Offset binary ### Bits[2:0] Always write 0 ### www.ti.com | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|------|------|---|---|--------------------|---|---|--| | | CH B | GAIN | | 0 | CH B TEST PATTERNS | | | | ### Bits[7:4] CH B GAIN: Channel B gain programmability These bits set the gain programmability in 0.5-dB steps for channel B. 0000 = 0-dB gain (default after reset) 0001 = 0.5-dB gain 0010 = 1-dB gain 0011 = 1.5 - dB gain 0100 = 2-dB gain 0101 = 2.5-dB gain 0110 = 3-dB gain 0111 = 3.5-dB gain 1000 = 4-dB gain 1001 = 4.5-dB gain 1010 = 5-dB gain 1011 = 5.5-dB gain 1100 = 6-dB gain #### Bit 3 Always write 0 ## Bits[2:0] CH B TEST PATTERNS: Channel B data capture These bits verify data capture for channel B. 000 = Normal operation 001 = Outputs all 0s 010 = Outputs all 1s 011 = Outputs toggle pattern. For the ADS424x, output data D[13:0] are an alternating sequence of 10101010101010 and 01010101010101. For the ADS422x, the output data D[11:0] are an alternating sequence of 101010101010 and 0101010101010. 100 = Outputs digital ramp. For the ADS424x, output data increment by one LSB (14-bit) every clock cycle from code 0 to code 16383. For the ADS422x, output data increment by one LSB (12-bit) every fourth clock cycle from code 0 to code 4095. 101 = Outputs custom pattern; use registers 3Fh and 40h to set the custom pattern 110 = Unused 111 = Unused | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|-----------------------|---|---|---|---|---| | 0 | 0 | ENABLE<br>OFFSET CORR | 0 | 0 | 0 | 0 | 0 | #### Bits[7:6] Always write 0 ## Bit 5 ENABLE OFFSET CORR: Offset correction setting This bit enables the offset correction. 0 = Offset correction disabled 1 = Offset correction enabled ### Bits[4:0] Always write 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|-----------------------|-----------------------|-----------------------|-----------------------|----------------------|----------------------| | 0 | 0 | CUSTOM<br>PATTERN D13 | CUSTOM<br>PATTERN D12 | CUSTOM<br>PATTERN D11 | CUSTOM<br>PATTERN D10 | CUSTOM<br>PATTERN D9 | CUSTOM<br>PATTERN D8 | # Bits[7:6] Always write 0 ### Bits[5:0] CUSTOM PATTERN D[13:8] These are the six upper bits of the custom pattern available at the output instead of ADC data. Note that for the ADS424x, the custom pattern is 14-bit. The ADS422x custom pattern is 12-bit. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|------------|------------|------------|------------|------------|------------|------------| | CUSTOM | PATTERN D7 | PATTERN D6 | PATTERN D5 | PATTERN D4 | PATTERN D3 | PATTERN D2 | PATTERN D1 | PATTERN D0 | ### Bits[7:0] CUSTOM PATTERN D[7:0] These are the eight upper bits of the custom pattern available at the output instead of ADC data. Note that for the ADS424x, the custom pattern is 14-bit. The ADS422x custom pattern is 12-bit; use the CUSTOM PATTERN D[13:2] register bits. #### www.ti.com | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|-----------|-------------|---|---|-------|-----| | LVDS | CMOS | CMOS CLKO | JT STRENGTH | 0 | 0 | DIS C | BUF | ## Bits[7:6] LVDS CMOS: Interface selection These bits select the interface. 00 = DDR LVDS interface 01 = DDR LVDS interface 10 = DDR LVDS interface 11 = Parallel CMOS interface ## Bits[5:4] CMOS CLKOUT STRENGTH These bits control the strength of the CMOS output clock. 00 = Maximum strength (recommended) 01 = Medium strength 10 = Low strength 11 = Very low strength #### Bits[3:2] Always write 0 #### Bits[1:0] DIS OBUF These bits power down data and clock output buffers for both the CMOS and LVDS output interface. When powered down, the output buffers are in 3-state. 00 = Default 01 = Power-down data output buffers for channel B 10 = Power-down data output buffers for channel A 11 = Power-down data output buffers for both channels as well as the clock output buffer | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------|----------------------------|------------|---|---|--|--| | CLKO | JT FALL POSN | CLKOUT R | ISE POSN | EN DIGITAL | 0 | 0 | 0 | | | | Bits[7:6] | CLKOUT FALL PO | OSN | | | | | | | | | | In LVDS mode: 00 = Default 01 = The falling ed; 10 = The falling ed; 11 = The falling ed; In CMOS mode: 00 = Default 01 = The falling ed; 10 = Do not use 11 = The falling ed; | ge of the output cl<br>ge of the output cl<br>ge of the output cl | ock advances by<br>ock is delayed by<br>ock is delayed by | 150 ps<br>550 ps<br>150 ps | | | | | | | Bits[5:6] | CLKOUT RISE POSN | | | | | | | | | | | In LVDS mode: 00 = Default 01 = The rising edg 10 = The rising edg 11 = The rising edg In CMOS mode: 00 = Default 01 = The rising edg 10 = Do not use 11 = The rising edg | ge of the output clo<br>ge of the output clo<br>ge of the output clo | ock advances by<br>ock is delayed by<br>ock is delayed by | 150 ps<br>250 ps<br>150 ps | | | | | | | Bit 3 | EN DIGITAL: Digit | al function enab | le | | | | | | | | | 0 = All digital functi<br>1 = All digital functi | | patterns, gain, ar | nd offset correction | n) enabled | | | | | | Bits[2:0] | Always write 0 | | | | | | | | | | ww | | | |----|--|--| | | | | | 7 | | | | | | | | | | | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------------|--------------------|----------------------|-----------------|-----------------------------|--|--|--| | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | STBY | LVDS CLKOUT<br>STRENGTH | LVDS DATA<br>STRENGTH | 0 | 0 | PDN GLOBAL | 0 | 0 | | | | | Bit 7 | STBY: Standby se | etting | | | | | | | | | | | 0 = Normal operation | | v wakeun time fro | m this mode is fas | st (typically 50 us) | | | | | | | Bit 6 | 1 = Both channels are put in standby; wakeup time from this mode is fast (typically 50 μs). LVDS CLKOUT STRENGTH: LVDS output clock buffer strength setting | | | | | | | | | | | | 0 = LVDS output cl<br>1 = LVDS output cl | | | | | | | | | | | Bit 5 | LVDS DATA STRE | NGTH | | | | | | | | | | | 0 = All LVDS data t<br>1 = All LVDS data t | | | | | | | | | | | Bits[4:3] | Always write 0 | | | | | | | | | | | Bit 2 | PDN GLOBAL | | | | | | | | | | | Bits[1:0] | 0 = Normal operation 1 = Total power down mode is slow (typical Always write 0) | wn; all ADC chanr | nels, internal refer | rences, and output | t buffers are powe | red down. Wakeı | up time from this | | | | | | Always write 0 | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | | | | | | | | T | - | | l l | 0 | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | HIGH FREC | | | | | | 0 Always write 0 | | 0 | 0 | 0 | | HIGH FREC | | | | | 0<br>Bits[7:1]<br>Bit 0 | | 0 | - | | 0 | | 0<br>HIGH FREG<br>MODE CH E | | | | | Bits[7:1] | Always write 0 | 0<br>E CH B: High-free | quency mode fo | | 0 | | HIGH FREC | | | | | Bits[7:1] | Always write 0 HIGH FREQ MODI | 0<br>E CH B: High-free | quency mode fo | | 2 | | HIGH FREC | | | | | Bits[7:1]<br>Bit 0 | Always write 0 HIGH FREQ MODI 0 = Default 1 = Use this mode | 0<br>E CH B: High-free<br>for high input freq | quency mode for | r channel B | | 0 | HIGH FREG<br>MODE CH E | | | | | Bits[7:1] Bit 0 | Always write 0 HIGH FREQ MODI 0 = Default 1 = Use this mode | 0 E CH B: High-free for high input freq | quency mode for uencies | r channel B | 2 | 1 | HIGH FREC | | | | | Bits[7:1] Bit 0 7 0 | Always write 0 HIGH FREQ MODI 0 = Default 1 = Use this mode 6 0 | 0 E CH B: High-free for high input freq 5 0 | quency mode for<br>uencies<br>4<br>0 | r channel B 3 0 | 2 | 1 | HIGH FREG<br>MODE CH E | | | | 1 = Use this mode for high input frequencies | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---------------------------------|---|---|---|---|---|---| | | 7 6 5 4 3 CH A OFFSET PEDESTAL | | | | | 0 | 0 | #### Bits[7:2] CH A OFFSET PEDESTAL: Channel A offset pedestal selection When the offset correction is enabled, the final converged value after the offset is corrected is the ADC midcode value. A pedestal can be added to the final converged value by programming these bits. See the Offset Correction section. Channels can be independently programmed for different offset pedestals by choosing the relevant register address. For the ADS424x, the pedestal ranges from -32 to +31, so the output code can vary from midcode-32 to midcode+32 by adding pedestal D7-D2. For the ADS422x, the pedestal ranges from -8 to +7, so the output code can vary from midcode-8 to midcode+7 by adding pedestal D7-D4. | ADS422x (Program Bits D[7:4]) | ADS424x (Program Bits D[7:2]) | |-------------------------------|-------------------------------| | 0111 = Midcode+7 | 011111 = Midcode+31 | | 0110 = Midcode+6 | 011110 = Midcode+30 | | 0101 = Midcode+5 | 011101 = Midcode+29 | | <br>0000 = Midcode | <br>000000 = Midcode | | 1111 = Midcode-1 | 111111 = Midcode-1 | | 1110 = Midcode-2 | 111110 = Midcode-2 | | 1101 = Midcode-3 | 111101 = Midcode-3 | | <br>1000 = Midcode-8 | <br>100000 = Midcode-32 | | Bits[1:0] Always write 0 | | Bits[1:0] Always write 0 www.ti.com | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|------------|------------|---|---|---|---| | | | CH B OFFSE | T PEDESTAL | | | 0 | 0 | #### Bits[7:2] CH B OFFSET PEDESTAL: Channel B offset pedestal selection When offset correction is enabled, the final converged value after the offset is corrected is the ADC midcode value. A pedestal can be added to the final converged value by programming these bits; see the *Offset Correction* section. Channels can be independently programmed for different offset pedestals by choosing the relevant register address. For the ADS424x, the pedestal ranges from –32 to +31, so the output code can vary from midcode-32 to midcode+32 by adding pedestal D[7:2]. For the ADS422x, the pedestal ranges from –8 to +7, so the output code can vary from midcode-8 to midcode+7 by adding pedestal D[7:4]. | 011111 = Midcode+31<br>011110 = Midcode+30<br>011101 = Midcode+29<br><br>000000 = Midcode | |-------------------------------------------------------------------------------------------| | 011101 = Midcode+29 | | | | | | UUUUUU = Milacoae | | AAAAAA Milaada A | | 111111 = Midcode-1 | | 111110 = Midcode-2 | | 111101 = Midcode-3 | | <br>100000 = Midcode-32 | | | Bits[1:0] Always write 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------|---|---|-------------|---------------|---|---|---| | FREEZE<br>OFFSET CORR | 0 | | OFFSET CORR | TIME CONSTANT | | 0 | 0 | #### Bit 7 FREEZE OFFSET CORR: Freeze offset correction setting This bit sets the freeze offset correction estimation. - 0 = Estimation of offset correction is not frozen (the EN OFFSET CORR bit must be set) - 1 = Estimation of offset correction is frozen (the EN OFFSET CORR bit must be set); when frozen, the last estimated value is used for offset correction of every clock cycle. See the *Offset Correction* section. ## Bit 6 Always write 0 #### Bits[5:2] OFFSET CORR TIME CONSTANT The offset correction loop time constant in number of clock cycles. Refer to the Offset Correction section. #### Bits[1:0] Always write 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | LOW SPEED<br>MODE CH B | #### Bits[7:1] Always write 0 #### Bit 0 LOW SPEED MODE CH B: Channel B low-speed mode enable This bit enables the low-speed mode for channel B. Set the EN LOW SPEED MODE bit to 1 before using this bit. 0 = Low-speed mode is disabled for channel B 1 = Low-speed mode is enabled for channel B | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|----------------------|---|---|---|---| | 0 | 0 | 0 | EN LOW<br>SPEED MODE | 0 | 0 | 0 | 0 | #### Bits[7:5] Always write 0 # Bit 4 EN LOW SPEED MODE: Enable control of low-speed mode through serial register bits (ADS42x5 and ADS42x6 only) This bit enables the control of the low-speed mode using the LOW SPEED MODE CH B and LOW SPEED MODE CH A register bits. 0 = Low-speed mode is disabled 1 = Low-speed mode is controlled by serial register bits #### Bits[3:0] Always write 0 #### www.ti.com | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---------|---------| | 0 | 0 | 0 | 0 | 0 | 0 | EN LVDS | 5 5WING | Bits[7:2] Always write 0 #### Bits[1:0] EN LVDS SWING: LVDS swing enable These bits enable LVDS swing control using the LVDS SWING register bits. 00 = LVDS swing control using the LVDS SWING register bits is disabled 01 = Do not use 10 = Do not use 11 = LVDS swing control using the LVDS SWING register bits is enabled | 7 | 6 | 5 4 | | 3 | 2 | 1 | 0 | |---|-------|-----|------------------------|---|---|---|---| | 0 | 0 0 0 | | LOW SPEED<br>MODE CH A | 0 | 0 | 0 | | Bits[7:4] Always write 0 ## Bit 3 LOW SPEED MODE CH A: Channel A low-speed mode enable This bit enables the low-speed mode for channel A. Set the EN LOW SPEED MODE bit to 1 before using this bit. 0 = Low-speed mode is disabled for channel A 1 = Low-speed mode is enabled for channel A #### Bits[2:0] Always write 0 # 9 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 9.1 Application Information The ADS424x/422x belong to Tl's ultralow-power family of dual-channel 12-bit and 14-bit analog-to-digital converters (ADCs). At every rising edge of the input clock, the analog input signal of each channel is simultaneously sampled. The sampled signal in each channel is converted by a pipeline of low-resolution stages. In each stage, the sampled/held signal is converted by a high-speed, low-resolution, flash sub-ADC. The difference between the stage input and the quantized equivalent is gained and propagates to the next stage. At every clock, each succeeding stage resolves the sampled input with greater accuracy. The digital outputs from all stages are combined in a digital correction logic block and digitally processed to create the final code after a data latency of 16 clock cycles. The digital output is available as either DDR LVDS or parallel CMOS and coded in either straight offset binary or binary twos complement format. The dynamic offset of the first stage sub-ADC limits the maximum analog input frequency to approximately 400 MHz (with 2-V<sub>PP</sub> amplitude) or approximately 600 MHz (with 1 V<sub>PP</sub> amplitude). ## 9.2 Typical Application Figure 9-1. Example Schematic for ADS4246 ## 9.2.1 Design Requirements Example design requirements are listed in Table 9-1 for the ADC portion of the signal chain. These do not necessarily reflect the requirements of an actual system, but rather demonstrate why the ADS4246 may be chosen for a system based on a set of requirements. Table 9-1. Example Design Requirements for ADS4246 | Design Parameter | Example Design Requirement | ADS4246 CAPABILITY | | | | | |--------------------------|------------------------------------------------------|-------------------------------------------------|--|--|--|--| | Sampling rate | ≥ 122.88 Msps to allow 80 MHz of unaliased bandwidth | Max sampling rate: 160 Msps | | | | | | Input frequency | > 125 MHz to accommodate full 2nd nyquist zone | Large signal –3 dB bandwidth: 400-MHz operation | | | | | | SNR | > 68 dBFS at –1 dFBS, 170 MHz | 70.4 dBFS at -1 dBFS, 170 MHz | | | | | | SDFR | > 77 dBc at -1 dFBS, 170 MHz | 82 dBc at –1 dBFS, 170 MHz | | | | | | Input full scale voltage | 2 Vpp | 2 Vpp | | | | | | Overload recovery time | < 3 clock cycles | 1 clock cycle | | | | | | Digital interface | DDR LVDS | DDR LVDS | | | | | | Power consumption | <200 mW per channel | 166 mW per channel | | | | | #### 9.2.2 Detailed Design Procedure # 9.2.2.1 Analog Input The analog input of the ADS42xx is typically driven by a fully differential amplifier. The amplifier must have sufficient bandwidth for the frequencies of interest. The noise and distortion performance of the amplifier will affect the combined performance of the ADC and amplifier. The amplifier is often AC coupled to the ADC to allow both the amplifier and ADC to operate at the optimal common mode voltages. It is possible to DC couple the amplifier to the ADC if required. An alternate approach is to drive the ADC using transformers. DC coupling cannot be used with the transformer approach. #### 9.2.2.2 Clock Driver The ADS42xx should be driven by a high performance clock driver such as a clock jitter cleaner. The clock needs to have low noise to maintain optimal performance. LVPECL is the most common clocking interface, but LVDS and LVCMOS can be used as well. It is not advised to drive the clock input from an FPGA unless the noise degradation can be tolerated, such as for input signals near DC where the clock noise impact is minimal. #### 9.2.2.3 Digital Interface The ADS42xx supports both LVDS and CMOS interfaces. The LVDS interface should be used for best performance when operating at maximum sampling rate. The LVDS outputs can be connected directly to the FPGA without any additional components. When using CMOS outputs resistors should be placed in series with the outputs to reduce the output current spikes to limit the performance degradation. The resistors should be large enough to limit current spikes but not so large as to significantly distort the digital output waveform. An external CMOS buffer should be used when driving distances greater than a few inches to reduce ground bounce within the ADC. #### 9.2.2.4 SNR and Clock Jitter The signal-to-noise ratio (SNR) of the ADC is limited by three different factors, as shown in Equation 1. Quantinization noise is typically not noticeable in pipeline converters and is 96 dBFS for a 16-bit ADC. Thermal noise limits SNR at low input frequencies and clock jitter sets SNR for higher input frequencies. $$SNR_{ADC}[dBc] = -20 \times log \sqrt{\left(10 - \frac{SNR_{Quantization\_Noise}}{20}\right)^2 + \left(10 - \frac{SNR_{ThermalNoise}}{20}\right)^2 + \left(10 - \frac{SNR_{Jitter}}{20}\right)^2}$$ (1) SNR limitation is a result of sample clock jitter and can be calculated by Equation 2 $$SNR_{Jitter} [dBc] = -20 \times log(2\pi \times f_{IN} \times t_{Jitter})$$ (2) The total clock jitter ( $T_{\text{Jitter}}$ ) has three components: the internal aperture jitter (85 $f_s$ for the device) is set by the noise of the clock input buffer, the external clock jitter, and the jitter from the analog input signal. $T_{\text{Jitter}}$ can be calculated by Equation 3: $$T_{\text{Jitter}} = \sqrt{(T_{\text{Jitter,Ext.Clock\_Input}})^2 + (T_{\text{Aperture\_ADC}})^2}$$ (3) External clock jitter can be minimized by using high-quality clock sources and jitter cleaners as well as band-pass filters at the clock input while a faster clock slew rate improved ADC aperture jitter. The device has a 74.1-dBFS thermal noise and an 85-f<sub>S</sub> internal aperture jitter. The SNR value depends on the amount of external jitter for different input frequencies, as shown in Figure. Figure 9-2. SNR versus Input Frequency and External Clock Jitter # 9.2.3 Application Curves Figure 9-3 and Figure 9-4 show performance obtained at 100-MHz and 270-MHz input frequencies, respectively, using the appropriate driving circuit. # 9.3 Power Supply Recommendations The ADS42xx has two power supplies, one analog (AVDD) and one digital (DRVDD) supply. Both supplies have a nominal voltage of 1.8 V. The AVDD supply is noise sensitive and the digital supply is not. #### 9.3.1 Sharing DRVDD and AVDD Supplies For best performance, the AVDD supply should be driven by a low noise linear regulator (LDO) and separated from the DRVDD supply. It is possible to have AVDD and DRVDD share a single supply, but they should be isolated by a ferrite bead and bypass capacitors in a PI-filter configuration, at a minimum. The digital noise will be concentrated at the sampling frequency and harmonics of the sampling frequency and could contain noise related to the sampled signal. While developing schematics, it is a good idea to leave extra placeholders for additional supply filtering. # 9.3.2 Using DC/DC Power Supplies DC/DC switching power supplies can be used to power DRVDD without issue. It is also possible to power AVDD from a switching regulator. Noise and spurs on the AVDD power supply will affect the SNR and SFDR of th ADC and will show up near DS and as a modulated component around the input frequency. If a switching regulator is used, then it should be designed to have minimal voltage ripple. Supply filtering should be used to limit the amount of spurious noise at the AVDD supply pins. Extra placeholders should be placed on the schematic for additional filtering. Optimization of filtering in the final system will likely be needed to achieve the desired performance. The choice of power supply ultimately depends on the system requirements. For instance, if very low phase noise is required then use of a switching regulator is not recommended. # 9.3.3 Power Supply Bypassing Because the ADS42xx already includes internal decoupling, minimal external decoupling can be used without loss in performance. note that decoupling capacitors can help filter external power-supply noise. Thus, the optimum number of capacitors depends on the actual application. a 0.1-uF capacitor is recommended near each supply pin. The decoupling capacitors should be placed very close to the converter supply pins. # 9.4 Layout #### 9.4.1 Layout Guidelines # 9.4.1.1 Grounding A single ground plane is sufficient to give good performance, provided the analog, digital, and clock sections of the board are cleanly partitioned. See the *ADS4226 Evaluation Module* (SLAU333) for details on layout and grounding. #### 9.4.1.2 Supply Decoupling Because the ADS424x/422x already includes internal decoupling, minimal external decoupling can be used without loss in performance. Note that decoupling capacitors can help filter external power-supply noise; thus, the optimum number of capacitors depends on the actual application. The decoupling capacitors should be placed very close to the converter supply pins. #### 9.4.1.3 Exposed Pad In addition to providing a path for heat dissipation, the PowerPAD is also electrically connected internally to the digital ground. Therefore, it is necessary to solder the exposed pad to the ground plane for best thermal and electrical performance. For detailed information, see application notes *QFN Layout Guidelines* (SLOA122) and *QFN/SON PCB Attachment* (SLUA271), both available for download atwww.ti.com. #### 9.4.1.4 Routing Analog Inputs It is advisable to route differential analog input pairs (INP\_x and INM\_x) close to each other. To minimize the possibility of coupling from a channel analog input to the sampling clock, the analog input pairs of both channels should be routed perpendicular to the sampling clock. See the *ADS4226 Evaluation Module* (SLAU333) for reference routing. Figure 9-5 shows a snapshot of the PCB layout from the ADS424x EVM. # 9.4.2 Layout Example Figure 9-5. ADS42xx EVM PCB Layout # 10 Device and Documentation Support # 10.1 Device Support # 10.1.1 Device Nomenclature **Analog Bandwidth –** The analog input frequency at which the power of the fundamental is reduced by 3 dB with respect to the low-frequency value. **Aperture Delay –** The delay in time between the rising edge of the input sampling clock and the actual time at which the sampling occurs. This delay is different across channels. The maximum variation is specified as aperture delay variation (channel-to-channel). Aperture Uncertainty (Jitter) - The sample-to-sample variation in aperture delay. **Clock Pulse Width/Duty Cycle** – The duty cycle of a clock signal is the ratio of the time the clock signal remains at a logic high (clock pulse width) to the period of the clock signal. Duty cycle is typically expressed as a percentage. A perfect differential sine-wave clock results in a 50% duty cycle. **Maximum Conversion Rate –** The maximum sampling rate at which specified operation is given. All parametric testing is performed at this sampling rate unless otherwise noted. Minimum Conversion Rate - The minimum sampling rate at which the ADC functions. **Differential Nonlinearity (DNL) –** An ideal ADC exhibits code transitions at analog input values spaced exactly 1LSB apart. The DNL is the deviation of any single step from this ideal value, measured in units of LSBs. **Integral Nonlinearity (INL)** – The INL is the deviation of the ADC transfer function from a best fit line determined by a least squares curve fit of that transfer function, measured in units of LSBs. **Gain Error** – Gain error is the deviation of the ADC actual input full-scale range from its ideal value. The gain error is given as a percentage of the ideal input full-scale range. Gain error has two components: error as a result of reference inaccuracy ( $E_{GREF}$ ) and error as a result of the channel ( $E_{GCHAN}$ ). Both errors are specified independently as $E_{GREF}$ and $E_{GCHAN}$ . To a first-order approximation, the total gain error is E<sub>TOTAL</sub> ~ E<sub>GREF</sub> + E<sub>GCHAN</sub>. For example, if $E_{TOTAL} = \pm 0.5\%$ , the full-scale input varies from $(1 - 0.5/100) \times FS_{ideal}$ to $(1 + 0.5/100) \times FS_{ideal}$ **Offset Error –** The offset error is the difference, given in number of LSBs, between the ADC actual average idle channel output code and the ideal average idle channel output code. This quantity is often mapped into millivolts. **Temperature Drift** – The temperature drift coefficient (with respect to gain error and offset error) specifies the change per degree Celsius of the parameter from $T_{MIN}$ to $T_{MAX}$ . It is calculated by dividing the maximum deviation of the parameter across the $T_{MIN}$ to $T_{MAX}$ range by the difference $T_{MAX} - T_{MIN}$ . **Signal-to-Noise Ratio –** SNR is the ratio of the power of the fundamental $(P_S)$ to the noise floor power $(P_N)$ , excluding the power at dc and the first nine harmonics. $$SNR = 10Log^{10} \frac{P_S}{P_N}$$ (4) SNR is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full-scale) when the power of the fundamental is extrapolated to the converter full-scale range. **Signal-to-Noise and Distortion (SINAD) –** SINAD is the ratio of the power of the fundamental ( $P_S$ ) to the power of all the other spectral components including noise ( $P_N$ ) and distortion ( $P_D$ ), but excluding dc. $$SINAD = 10Log^{10} \frac{P_S}{P_N + P_D}$$ (5) SINAD is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full-scale) when the power of the fundamental is extrapolated to the converter full-scale range. **Effective Number of Bits (ENOB) –** ENOB is a measure of the converter performance as compared to the theoretical limit based on quantization noise. $$ENOB = \frac{SINAD - 1.76}{6.02} \tag{6}$$ **Total Harmonic Distortion (THD) –** THD is the ratio of the power of the fundamental ( $P_S$ ) to the power of the first nine harmonics ( $P_D$ ). $$THD = 10Log^{10} \frac{P_S}{P_N}$$ (7) THD is typically given in units of dBc (dB to carrier). **Spurious-Free Dynamic Range (SFDR) –** The ratio of the power of the fundamental to the highest other spectral component (either spur or harmonic). SFDR is typically given in units of dBc (dB to carrier). **Two-Tone Intermodulation Distortion –** IMD3 is the ratio of the power of the fundamental (at frequencies $f_1$ and $f_2$ ) to the power of the worst spectral component at either frequency $2f_1 - f_2$ or $2f_2 - f_1$ . IMD3 is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full-scale) when the power of the fundamental is extrapolated to the converter full-scale range. **DC Power-Supply Rejection Ratio (DC PSRR) –** DC PSSR is the ratio of the change in offset error to a change in analog supply voltage. The dc PSRR is typically given in units of mV/V. **AC Power-Supply Rejection Ratio (AC PSRR)** – AC PSRR is the measure of rejection of variations in the supply voltage by the ADC. If $\Delta V_{SUP}$ is the change in supply voltage and $\Delta V_{OUT}$ is the resultant change of the ADC output code (referred to the input), then: PSRR = $$20 \text{Log}^{10} \frac{\Delta V_{\text{OUT}}}{\Delta V_{\text{SUP}}}$$ (Expressed in dBc) (8) **Voltage Overload Recovery –** The number of clock cycles taken to recover to less than 1% error after an overload on the analog inputs. This is tested by separately applying a sine wave signal with 6 dB positive and negative overload. The deviation of the first few samples after the overload (from the expected values) is noted. **Common-Mode Rejection Ratio (CMRR) –** CMRR is the measure of rejection of variation in the analog input common-mode by the ADC. If $\Delta V_{CM\_IN}$ is the change in the common-mode voltage of the input pins and $\Delta V_{OUT}$ is the resulting change of the ADC output code (referred to the input), then: CMRR = $$20 \text{Log}^{10} \frac{\Delta V_{\text{OUT}}}{\Delta V_{\text{CM}}}$$ (Expressed in dBc) (9) **Crosstalk (only for multi-channel ADCs)** – This is a measure of the internal coupling of a signal from an adjacent channel into the channel of interest. It is specified separately for coupling from the immediate neighboring channel (near-channel) and for coupling from channel across the package (far-channel). It is usually measured by applying a full-scale signal in the adjacent channel. Crosstalk is the ratio of the power of the coupling signal (as measured at the output of the channel of interest) to the power of the signal applied at the adjacent channel input. It is typically expressed in dBc. # **10.2 Documentation Support** #### 10.2.1 Related Documentation For related documentation, see the following: - QFN Layout Guidelines (SLOA122) - QFN/SON PCB Attachment (SLUA271) - ADS42xx Evaluation Module (SLAU333A) # 10.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 10.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. # 10.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # 10.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 3-Oct-2023 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | ADS4222IRGCR | ACTIVE | VQFN | RGC | 64 | 2000 | RoHS & Green | NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | AZ4222 | Samples | | ADS4222IRGCT | ACTIVE | VQFN | RGC | 64 | 250 | RoHS & Green | NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | AZ4222 | Samples | | ADS4225IRGCR | ACTIVE | VQFN | RGC | 64 | 2000 | RoHS & Green | NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | AZ4225 | Samples | | ADS4225IRGCT | ACTIVE | VQFN | RGC | 64 | 250 | RoHS & Green | NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | AZ4225 | Samples | | ADS4226IRGCR | ACTIVE | VQFN | RGC | 64 | 2000 | RoHS & Green | NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | AZ4226 | Samples | | ADS4226IRGCT | ACTIVE | VQFN | RGC | 64 | 250 | RoHS & Green | NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | AZ4226 | Samples | | ADS4242IRGCR | ACTIVE | VQFN | RGC | 64 | 2000 | RoHS & Green | NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | AZ4242 | Samples | | ADS4242IRGCT | ACTIVE | VQFN | RGC | 64 | 250 | RoHS & Green | NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | AZ4242 | Samples | | ADS4245IRGCR | ACTIVE | VQFN | RGC | 64 | 2000 | RoHS & Green | NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | AZ4245 | Samples | | ADS4245IRGCT | ACTIVE | VQFN | RGC | 64 | 250 | RoHS & Green | NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | AZ4245 | Samples | | ADS4246IRGCR | ACTIVE | VQFN | RGC | 64 | 2000 | RoHS & Green | NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | AZ4246 | Samples | | ADS4246IRGCT | ACTIVE | VQFN | RGC | 64 | 250 | RoHS & Green | NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | AZ4246 | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". PACKAGE OPTION ADDENDUM www.ti.com 3-Oct-2023 - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF ADS4245: Enhanced Product : ADS4245-EP NOTE: Qualified Version Definitions: • Enhanced Product - Supports Defense, Aerospace and Medical Applications # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Dec-2023 # TAPE AND REEL INFORMATION # TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 - | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ADS4222IRGCR | VQFN | RGC | 64 | 2000 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | | ADS4225IRGCR | VQFN | RGC | 64 | 2000 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | | ADS4226IRGCR | VQFN | RGC | 64 | 2000 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | | ADS4242IRGCR | VQFN | RGC | 64 | 2000 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | | ADS4245IRGCR | VQFN | RGC | 64 | 2000 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | | ADS4246IRGCR | VQFN | RGC | 64 | 2000 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | www.ti.com 5-Dec-2023 # \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | ADS4222IRGCR | VQFN | RGC | 64 | 2000 | 350.0 | 350.0 | 43.0 | | ADS4225IRGCR | VQFN | RGC | 64 | 2000 | 350.0 | 350.0 | 43.0 | | ADS4226IRGCR | VQFN | RGC | 64 | 2000 | 350.0 | 350.0 | 43.0 | | ADS4242IRGCR | VQFN | RGC | 64 | 2000 | 350.0 | 350.0 | 43.0 | | ADS4245IRGCR | VQFN | RGC | 64 | 2000 | 350.0 | 350.0 | 43.0 | | ADS4246IRGCR | VQFN | RGC | 64 | 2000 | 350.0 | 350.0 | 43.0 | 9 x 9, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4224597/A PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated