Data sheet acquired from Harris Semiconductor SCHS025D – Revised October 2003 # CMOS Dual 4-Stage Static Shift Register With Serial Input/Parallel Output High-Voltage Types (20-Volt Rating) ■ CD4015B consists of two identical, independent, 4-stage serial-input/paralleloutput registers. Each register has independent CLOCK and RESET inputs as well as a single serial DATA input. "Q" outputs are available from each of the four stages on both registers. All register stages are D-type, master-slave flip-flops. The logic level present at the DATA input is transferred into the first register stage and shifted over one stage at each positive-going clock transition. Resetting of all stages is accomplished by a high level on the reset line, Register expansion to 8 stages using one CD4015B package, or to more than 8 stages using additional CD4015B's is possible. The CD4015B-series types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic package (E suffix), 16-lead small-outline packages (M, M96, MT, and NSR suffixes), and 16-lead thin shrink small-outline packages (PW and PWR suffixes). # CD4015B Types ### Features: - Fully static operation - 8 master-slave flip-flops plus input and output buffering - 100% tested for quiescent current at 20 V - 5-V, 10-V, and 15-V parametric ratings - Standardized, symmetrical output characteristics - Maximum input current of 1 μA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C - Noise margin (full package-temperature range) = 2 V at V<sub>DD</sub> = 10 V 2.5 V at $V_{DD}$ = 15 V Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices" ### Applications: - Serial-input/parallel-output data queueing - Serial to parallel data conversion - General-purpose register ### TERMINAL DIAGRAM Fig. 1 - Logic diagram (1 register). ### CD4015B Types | MAXIMUM RATINGS, Absolute-Maximum Values: | | |--------------------------------------------------------------------------|-------| | DC SUPPLY-VOLTAGE RANGE, (VDD) | | | Voltages referenced to V <sub>SS</sub> Terminal)0.5V to | +20V | | INPUT VOLTAGE RANGE, ALL INPUTS0.5V to V <sub>DD</sub> + | -0.5V | | DC INPUT CURRENT, ANY ONE INPUT | 0mA | | POWER DISSIPATION PER PACKAGE (PD): | | | For T <sub>A</sub> = -55°C to +100°C | 0mW | | For T <sub>A</sub> = +100°C to +125°C Derate Linearity at 12mW/°C to 200 | 0mW | | DEVICE DISSIPATION PER OUTPUT TRANSISTOR | | | FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package Types) | 0mW | | OPERATING-TEMPERATURE RANGE (TA)55°C to +12 | 25°C | | STORAGE TEMPERATURE RANGE (Tstg)65°C to +15 | | | LEAD TEMPERATURE (DURING SOLDERING): | | | At distance 1/16 ± 1/32 inch (1.59 ± 0.79mm) from case for 10s max +26 | 50C | # AMMENT TEMPERATURE (T<sub>A</sub>)=25°C-1 30 GATE-TO-SOURCE VOLTAGE (V<sub>GS</sub>)=15 V - 10 Fig. 2 — Typical output low (sink) current characteristics. RECOMMENDED OPERATING CONDITIONS at $T_A = 25^{\circ}$ C, Except as Noted. For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges: | CHARACTERISTIC | | V <sub>DD</sub> | LIF | LIMITS | | | |----------------------------------------------------------------|--------------------------------------|-----------------|-----------------|----------------------------------------------|-----|--| | | (V) | Min. | Max. | UNITS | | | | Supply-Voltage Range (For T <sub>A</sub><br>Temperature Range) | = Full Package- | | 3 | 18 | v | | | Clock Pulse Width, | t <sub>W</sub> CL | 5<br>10<br>15 | 180<br>80<br>50 | | ns | | | Clock Rise and Fall Time, | t <sub>r</sub> CL, t <sub>f</sub> CL | 5<br>10<br>15 | _<br> | 15<br>6<br>2 | μs | | | Clock Input Frequency, | <sup>f</sup> CL | 5<br>10<br>15 | DC | 3<br>6<br>8.5 | MHz | | | Data Setup Time, | <sup>t</sup> su | 5<br>10<br>15 | 70<br>40<br>30 | -<br>-<br>:-:::::::::::::::::::::::::::::::: | ូកទ | | | Reset Pulse Width, | t <sub>W</sub> R | 5<br>10<br>15 | 200<br>80<br>60 | <u>-</u><br>-<br>- | | | Fig. 3 — Minimum output low (sink) current characteristics. g. 4 — Typical output high (source) current characteristics. Fig. 5 — Minimum output high (source) current characteristics. Fig. 6 — Typical transition time as a function of load capacitance. Fig. 7 — Typical propagation delay time as a function of load-capacitance. ### CD4015B Types STATIC ELECTRICAL CHARACTERISTICS | CHARACTER- | COND | ITION | ıs | LIM | LIMITS AT INDICATED TEMPERATURE | | | | | | UNITS | |-------------------------------------------------|-----------|------------|------------------------|-------|---------------------------------|-------|-------|-------|-------------|------|-------| | 13116 | Vo<br>(V) | VIN<br>(V) | V <sub>DD</sub><br>(V) | 55 | -40 | +85 | +125 | Min. | +25<br>Typ. | Max. | | | Quiescent Device | - | 0,5 | 5 | 5 | 5 | 150 | 150 | _ | 0.04 | 5 | | | Current, | - | 0,10 | 10 | 10 | 10 | 300 | 300 | | 0.04 | 10 | | | IDD Max. | _ | 0,15 | 15 | 20 | 20 | 600 | 600 | - | 0.04 | 20 | μА | | | 2 | 0,20 | 20 | 100 | 100 | 3000 | 3000 | | 0.08 | 100 | | | Output Low | 0.4 | 0,5 | 5 | 0.64 | 0.61 | 0.42 | 0.36 | 0.51 | 1 | _ | | | (Sink) Current<br>IOL Min. | 0.5 | 0,10 | 10 | 1.6 | 1.5 | 1.1 | 0.9 | 1.3 | 2.6 | _ | | | | 1.5 | 0,15 | 15 | 4.2 | 4 | 2.8 | 2.4 | 3.4 | 6.8 | - | | | Output High<br>(Source)<br>Current,<br>IOH Min. | 4.6 | 0,5 | 5 | -0.64 | -0.61 | -0.42 | -0.36 | -0.51 | -1 | _ | mA | | | 2.5 | 0,5 | 5 | -2 | -1.8 | -1.3 | -1.15 | -1.6 | -3.2 | - | | | | 9.5 | 0,10 | 10 | -1.6 | -1.5 | -1.1 | -0.9 | -1.3 | -2.6 | _ | | | IOH wiii. | 13.5 | 0,15 | 15 | -4.2 | -4 | -2.8 | -2.4 | -3.4 | -6.8 | - | | | Output Voltage: | _ | 0,5 | 5 | | 0 | .05 | | _ | 0 | 0.05 | | | Low-Level, | _ | 0,10 | 10 | | 0 | .05 | | - | 0 | 0.05 | | | VOL Max. | | 0,15 | 15 | | 0 | .05 | | - | 0 | 0.05 | l v | | Output Voltage: | _ | 0,5 | 5 | | 4 | .95 | | 4.95 | 5 | _ | * | | High-Level, | | 0,10 | 10 | | 9 | .95 | | 9.95 | 10 | - | 1 | | VOH Min. | _ | 0,15 | 15 | | 14 | .95 | | 14.95 | 15 | - | | | Input Low | 0.5, 4.5 | _ | 5 | | 1 | 1.5 | | - | _ | 1.5 | | | Voltage, | 1, 9 | | 10 | | | 3 | | _ | | 3 | | | VIL Max. | 1.5,13.5 | _ | 15 | | | 4 | | - | | 4 | v | | Input High | 0.5, 4.5 | _ | 5 | | | 3.5 | | 3.5 | _ | | \ \ \ | | Voltage, | 1, 9 | | 10 | | | 7 | | 7 | | _ | | | VIH Min. | 1.5,13.5 | | 15 | | | 11 | | 11 | - | _ | ] ] | | Input Current<br>IIN Max. | _ | 0,18 | 18 | ±0.1 | ±0.1 | ±1 | ±1 | | ±10-5 | ±0.1 | μΑ | Photograph of Chip Layout for CD4015B. Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils (10<sup>-3</sup> inch). ### CD4015B Types ## DYNAMIC ELECTRICAL CHARACTERISTICS at $T_{\rm A}$ = 25° C, Input $t_{\rm r},t_{\rm f}$ = 20 ns, $C_{\rm L}$ = 50 pF, $R_{\rm L}$ = 200 $k\Omega$ | CHARACTERISTIC | TEST CONDITIONS | | LIMITS | | LIMITO | |------------------------------------------------------|---------------------|----------|--------|------|---------------------------------------| | CHARACTERISTIC | V <sub>DD</sub> (V) | MIN. | TYP. | MAX. | UNITS | | CLOCKED OPERATION | | | | | <u> </u> | | Propagation Delay Time, | 5 | _ | 160 | 320 | | | T <sub>PHL</sub> , T <sub>PLH</sub> | 10 | <b> </b> | 80 | 160 | | | | 15 | — | 60 | 120 | | | | 5 | _ | 100 | 200 | | | Transition Time, t <sub>THL</sub> , t <sub>TLH</sub> | 10 | _ | 50 | 100 | ns | | | 15 | _ | 40 | 80 | | | Minimum Clock Pulse | 5 | _ | 90 | 180 | | | Width, twCL | 10 | _ | 40 | 80 | | | , | 15 | — | 25 | 50 | | | Clock Rise and Fall Time, | 5 | _ | _ | 15 | | | t <sub>r</sub> CL, t <sub>f</sub> CL* | 10 | — | _ | 6 | μs | | | 15 | | l – | 2 | | | Minimum Data Setup Time, | 5 | | 35 | 70 | | | tSU | 10 | | 20 | 40 | | | | - 15 | | 15 | 30 | | | | 5 | | - | 0 | ns | | Minimum Data Hold Time, t <sub>H</sub> | 10 | _ | - | 0 | | | | 15 | _ | | 0 | | | Maximum Clock Input | 5 | 3 | 6 | | | | Frequency, fcL | 10 | 6 | 12 | _ | MHz | | | 15 | 8.5 | 17 | _ | | | Input Capacitance, C <sub>IN</sub> | Any Input | | 5 | 7.5 | pF | | RESET OPERATION | | | | | · · · · · · · · · · · · · · · · · · · | | Propagation Delay Time, | 5 | | 200 | 400 | | | TPHL, TPLH | 10 | | 100 | 200 | | | | 15 | _ | 80 | 160 | | | Minimum Reset Pulse Width, | 5 | _ | 100 | 200 | ns | | twR | 10 | _ | 40 | 80 | | | | 15 | _ | 30 | 60 | | <sup>\*</sup>If more than one unit is cascaded t.CL should be made less than or equal to the sum of the transition time and the fixed propagation delay of the output of the driving stage for the estimated capacitive load. Fig. 8 – Typical power dissipation as a function of frequency. Fig. 9 - Power dissipation test circuit. Fig. 10 — Quiescent device current test circuit. Fig. 11 - Input voltage test circuit. Fig. 12 - Input current test circuit. www.ti.com 30-Jul-2024 ### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|----------------------|---------| | CD4015BE | ACTIVE | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD4015BE | Samples | | CD4015BEE4 | ACTIVE | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD4015BE | Samples | | CD4015BF | ACTIVE | CDIP | J | 16 | 25 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | CD4015BF | Samples | | CD4015BF3A | ACTIVE | CDIP | J | 16 | 25 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | CD4015BF3A | Samples | | CD4015BM | OBSOLETE | SOIC | D | 16 | | TBD | Call TI | Call TI | -55 to 125 | CD4015BM | | | CD4015BM96 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4015BM | Samples | | CD4015BMT | OBSOLETE | SOIC | D | 16 | | TBD | Call TI | Call TI | -55 to 125 | CD4015BM | | | CD4015BPW | OBSOLETE | TSSOP | PW | 16 | | TBD | Call TI | Call TI | -55 to 125 | CM015B | | | CD4015BPWR | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM015B | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. ### **PACKAGE OPTION ADDENDUM** www.ti.com 30-Jul-2024 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### OTHER QUALIFIED VERSIONS OF CD4015B, CD4015B-MIL: Catalog: CD4015B Military: CD4015B-MIL NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications ### **PACKAGE MATERIALS INFORMATION** www.ti.com 25-Sep-2024 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD4015BM96 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | CD4015BPWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 25-Sep-2024 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------|--------------|-----------------|------|------|-------------|------------|-------------| | CD4015BM96 | SOIC | D | 16 | 2500 | 353.0 | 353.0 | 32.0 | | CD4015BPWR | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | ### **PACKAGE MATERIALS INFORMATION** www.ti.com 25-Sep-2024 ### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |------------|--------------|--------------|------|-----|--------|--------|--------|--------| | CD4015BE | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD4015BE | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD4015BEE4 | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD4015BEE4 | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | ### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. ### N (R-PDIP-T\*\*) ### PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. ### D (R-PDS0-G16) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. SMALL OUTLINE PACKAGE - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated