SBAS263A - NOVEMBER 2003 - REVISED DECEMBER 2005 # 16-Bit, Quad Voltage Output Digital-to-Analog Converter #### **FEATURES** Low Glitch: 1nV-s (typ)Low Power: 18mW Unipolar or Bipolar Operation Settling Time: 12μs to 0.003% 16-Bit Linearity and Monotonicity: -40°C to +85°C Programmable Reset to Mid-Scale or Zero-Scale Double-Buffered Data Inputs • Internal Bandgap Voltage Reference Power-On Reset 3V to 5V Logic Interface #### **APPLICATIONS** - Process Control - Closed-Loop Servo-Control - Motor Control - Data Acquisition Systems - DAC-per-Pin Programmers #### **DESCRIPTION** The DAC7654 is a 16-bit, quad voltage output, digital-to-analog converter (DAC) with 16-bit monotonic performance over the specified temperature range. It accepts 24-bit serial input data, has double-buffered DAC input logic (allowing simultaneous update of all DACs), and provides a serial data output for daisy-chaining multiple DACs. Programmable asynchronous reset clears all registers to a mid-scale code of 8000h or to a zero-scale of 0000h. The DAC7654 can operate from a single +5V supply or from +5V and -5V supplies. Low power and small size per DAC make the DAC7654 ideal for automatic test equipment, DAC-per-pin programmers, data acquisition systems, and closed-loop servo-control. The DAC7654 is available in an LQFP package and is specified for operation over the -40°C to +85°C temperature range. This device has ESD-CDM sensitivity and special handling precautions must be taken. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. #### ORDERING INFORMATION(1) | PRODUCT | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY | |-------------------|--------------|-----------------------|-----------------------------------|--------------------|--------------------|------------------------------| | DA CZCE AV | LOED C4 | DM | 400C to 1050C | DA 07054V | DAC7654YT | Tape and Reel, 250 | | DAC7654Y | LQFP-64 | PM | -40°C to +85°C | DAC7654Y | DAC7654YR | Tape and Reel, 1500 | | D 4 0 7 0 5 4 V D | 1 OFD 04 | DM | 4000 1 0500 | D 4 0 7 0 5 4 \/ D | DAC7654YBT | Tape and Reel, 250 | | DAC7654YB | LQFP-64 | PM | −40°C to +85°C | DAC7654YB | DAC7654YBR | Tape and Reel, 1500 | | DA CZCE AVO | LOED CA | DM | 4000 to 10500 | DA CZCE AVC | DAC7654YCT | Tape and Reel, 250 | | DAC7654YC | LQFP-64 | PM | −40°C to +85°C | DAC7654YC | DAC7654YCR | Tape and Reel, 1500 | <sup>(1)</sup> For the most current specification and package information, see the Package Ordering Addendum at the end of this data sheet. ### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range unless otherwise noted(1) | | DAC7654 | UNIT | |----------------------------------------------------------------|--------------------------|------| | $IOV_{DD}$ , $V_{CC}$ and $V_{DD}$ to $V_{SS}$ | -0.3 to 11 | V | | IOV <sub>DD</sub> , V <sub>CC</sub> and V <sub>DD</sub> to GND | -0.3 to 5.5 | V | | Digital Input Voltage to GND | $-0.3$ to $V_{DD} + 0.3$ | V | | Digital Output Voltage to GND | $-0.3$ to $V_{DD} + 0.3$ | V | | ESD-CDM | 200 | V | | Maximum Junction Temperature | +150 | °C | | Operating Temperature Range | -40 to +85 | °C | | Storage Temperature Range | -65 to +125 | °C | | Lead Temperature (soldering, 10s) | +300 | °C | <sup>(1)</sup> Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. | | | | DAC7654Y | | D/ | C7654 | ΥB | DA | C7654 | | | |----------------------------------------------------|-------------------------------------------------|-------------|------------|-------------------|-----|-------|-------|-----|-------|-----|--------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | Accuracy | 1 | 1 | | | | | | | | | | | Linearity error | | | ±3 | <u>±</u> 4 | | ±2 | ±3 | | * | * | LSB | | Linearity match | | | ±4 | | | ±2 | | | * | | LSB | | Differential linearity error | | | ±2 | ±3 | | ±1 | ±2 | -1 | | +2 | LSB | | Monotonicity, T <sub>MIN</sub> to T <sub>MAX</sub> | | 14 | | | 15 | | | 16 | | | Bit | | Unipolar zero error | | | ±1 | ±5 | | * | * | | * | * | mV | | Unipolar zero error drift | | | 5 | 10 | | * | * | | * | * | ppm/°C | | Full-scale error | | | ±6 | ±20 | | ±4 | ±12.5 | | * | * | mV | | Full-scale error drift | | | 7 | 15 | | * | * | | * | * | ppm/°C | | Unipolar zero matching | Channel-to-channel matching | | ±3 | ±7 | | ±2 | ±5 | | * | * | mV | | Full-Scale matching | Channel-to-channel matching | | ±4 | ±10 | | ±2 | ±8 | | * | * | mV | | Power-supply rejection ratio (PSRR) | At full-scale | | 10 | 100 | | * | * | | * | * | ppm/V | | Analog Output | | 1 | | | | | | | | | • • • | | Voltage output | R <sub>L</sub> = 10kΩ | 0 | | 2.5 | * | | * | * | | * | V | | Output current | _ | -1.25 | | +1.25 | * | | * | * | | * | mA | | Maximum load capacitance | No oscillation | + | 500 | | | * | • | | * | • | pF | | Short-circuit current | | | ±20 | | | * | | | * | | mA | | Short-circuit duration | GND or V <sub>CC</sub> | | Indefinite | | | * | | | * | | | | Dynamic Performance | 0.12 0. 100 | | | | | • | | | • | | | | Settling time | To ±0.003%, 2.5V output step | | 12 | 15 | | * | * | | * | * | μs | | Channel-to-channel crosstalk | 10 _0.00070, 2.01 | | 0.5 | | | * | • | | * | • | LSB | | Digital feedthrough | | | 2 | | | * | | | * | | nV-s | | Output noise voltage | f = 10kHz | | 130 | | | * | | | * | | nV/√Hz | | DAC glitch | 7FFFh to 8000h or<br>8000h to 7FFFh | | 1 | 5 | | * | * | | * | * | nV-s | | Digital Input | | 1 | | | | | | | | | | | VIH | | 0.7 × IO\ | /DD | | * | | | * | | | V | | | | 10.7 × 10 ( | | IOV <sub>DD</sub> | -1- | | * | -1- | | * | V | | V <sub>IL</sub> | | | 0.5 × | | | | | | | | | | IH . | | | | ±10 | | | * | | | * | μΑ | | Pinitel Output | | | | ±10 | | | * | | | * | μΑ | | Digital Output | I | | | 1 | | | | | | | ., | | VOH | $I_{OH} = -0.8$ mA, $IOV_{DD} = 5$ V | 3.6 | 4.5 | | * | * | | * | * | | V | | V <sub>OL</sub> | I <sub>OL</sub> = 1.6mA, IOV <sub>DD</sub> = 5V | 0.4 | 0.3 | 0.4 | | * | * | | * | * | V | | VOH | $I_{OH} = -0.4$ mA, $IOV_{DD} = 3V$ | 2.4 | 2.6 | | * | * | | * | * | | V | | V <sub>OL</sub> | $I_{OL} = 0.8 \text{mA}, IOV_{DD} = 3V$ | | 0.3 | 0.4 | | * | * | | * | * | V | | Power Supply | 1 | | | | | | | | | | | | V <sub>DD</sub> | | +4.75 | +5.0 | +5.25 | * | * | * | * | * | * | V | | IOV <sub>DD</sub> | | +2.7 | +5.0 | +5.25 | * | * | * | * | * | * | V | | V <sub>CC</sub> | | +4.75 | +5.0 | +5.25 | * | * | * | * | * | * | V | | V <sub>SS</sub> | | 0 | 0 | 0 | * | * | * | * | * | * | V | | lcc | | | 3.5 | 5 | | * | * | | * | * | mA | | I <sub>DD</sub> | | | 50 | | | * | | | * | | μΑ | | I(IOV <sub>DD</sub> ) | | | 50 | | | * | | | * | | μΑ | | Power | | | 18 | 25 | | * | * | | * | | mW | | Temperature Range | | | | | | | | | | | | | Specified performance | | -40 | | +85 | * | | * | * | | * | °C | $<sup>\*</sup>$ specifications same as the grade to the left | | | | DAC7654Y | | DA | AC7654 | YB | DA | C7654 | YC | | |----------------------------------------------------|---------------------------------------------------------------------------|----------|------------|-------|----------|---------|----------|----------|----------|----------|----------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | Accuracy | | | | | | | | | | | | | Linearity error | | | ±3 | ±4 | | ±2 | ±3 | | * | * | LSB | | Linearity match | | | ±4 | | | ±2 | | | * | | LSB | | Differential linearity error | | | ±2 | ±3 | | ±1 | ±2 | -1 | | +2 | LSB | | Monotonicity, T <sub>MIN</sub> to T <sub>MAX</sub> | | 14 | | | 15 | | | 16 | | | Bit | | Bipolar zero error | | | ±1 | ±5 | | * | * | | * | * | mV | | Bipolar zero error drift | | | 5 | 10 | | * | * | | * | * | ppm/°C | | Full-scale error | | | ±6 | ±20 | | ±4 | ±12.5 | | * | * | mV | | Full-scale error drift | | | 7 | 15 | | * | * | | * | * | ppm/°C | | Bipolar zero matching | Channel-to-channel matching | | ±3 | ±7 | | ±2 | ±5 | | * | * | mV | | Full-Scale matching | Channel-to-channel matching | | ±4 | ±10 | | ±2 | ±8 | | * | * | mV | | Power-supply rejection ratio (PSRR) | At full-scale | | 10 | 100 | | * | * | | * | * | ppm/V | | Analog Output | | | | | | | | l | | | | | Voltage output | $R_L = 10k\Omega$ | -2.5 | | +2.5 | * | | * | * | | * | V | | Output current | - | -1.25 | | +1.25 | * | | * | * | | * | mA | | Maximum load capacitance | No oscillation | | 500 | - | | * | | | * | | pF | | Short-circuit current | | | -15, +30 | | | * | | | * | | mA | | Short-circuit duration | GND or V <sub>CC</sub> or V <sub>SS</sub> | + | Indefinite | | | * | | | * | | | | Dynamic Performance | 1 00 00 | | | | | | | | | | | | Settling time | To ±0.003%, 5V output step | 1 | 12 | 15 | | * | * | | * | * | μs | | Channel-to-channel crosstalk | | | 0.5 | | | * | | | * | | LSB | | Digital feedthrough | | | 2 | | | * | | | * | | nV-s | | Output noise voltage | f = 10kHz | | 200 | | | * | | | * | | nV/√Hz | | DAC glitch | 7FFFh to 8000h or<br>8000h to 7FFFh | | 2 | 7 | | * | * | | * | * | nV-s | | Digital Input | | | | | | | | | | | | | VIH | | 0.7 × IO | \DD | | * | | | * | | | V | | V <sub>IL</sub> | | + | | OVDD | | | * | | | * | V | | | | - | 0.0 / | ±10 | | | * | | | * | | | I <sub>II</sub> | | | | ±10 | | | * | | | * | μA<br>μA | | Digital Output | | | | ±10 | | | т | | | <u>т</u> | μΑ | | <u> </u> | 1 0.9m/ 10\/ F\/ | 3.6 | 4.5 | | * | * | | * | * | | V | | VOH | $I_{OH} = -0.8$ mA, $IOV_{DD} = 5V$<br>$I_{OL} = 1.6$ mA, $IOV_{DD} = 5V$ | 3.0 | 0.3 | 0.4 | <b>*</b> | * | * | <b>*</b> | * | * | V | | Vol | $I_{OH} = -0.4$ mA, $IOV_{DD} = 3V$ | 2.4 | | 0.4 | ale. | | <u>ጥ</u> | * | | <b></b> | | | VOH | | 2.4 | 2.6 | 0.4 | * | * | * | <b>Т</b> | * | ale. | V | | V <sub>OL</sub> | $I_{OL} = 0.8$ mA, $IOV_{DD} = 3V$ | | 0.3 | 0.4 | | <u></u> | <u></u> | | <u>т</u> | * | V | | Power Supply | | +4.75 | +5.0 | +5.25 | * | * | * | * | * | * | V | | V <sub>DD</sub> | | +2.7 | +5.0 | +5.25 | * | * | * | * | * | * | V | | VCC | | +4.75 | +5.0 | +5.25 | * | * | * | * | * | * | V | | Vss | | -5.25 | -5.0 | -4.75 | * | * | * | * | * | * | V | | Icc | | + | 4 | 5.5 | | * | * | | * | * | mA | | IDD | | + | 50 | - | | * | | | * | | μΑ | | I(IOV <sub>DD</sub> ) | | + | 50 | | | * | | | * | | μΑ | | ISS | | -3.5 | -2.0 | | * | * | | * | * | | mA | | Power | | 1 | 30 | 45 | | * | * | | * | | mW | | Temperature Range | • | • | | | • | | | | | | | | Specified performance | | -40 | | +85 | * | | * | * | | * | °C | $<sup>\</sup>boldsymbol{\ast}$ specifications same as the grade to the left #### **PIN ASSIGNMENTS** # LQFP PACKAGE (TOP VIEW) ### **Terminal Functions** | PIN | NAME | DESCRIPTION | |-----|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | NC | No Connection | | 2 | NC | No Connection | | 3 | VSS | Analog –5V power supply or 0V single supply | | 4 | VCC | Analog +5V power supply | | 5 | VoutA | DAC A output voltage | | 6 | V <sub>OUT</sub> A<br>Sense 1 | Connect to VOUTA for unipolar mode | | 7 | V <sub>OUT</sub> A<br>Sense 2 | Connect to VOUTA for bipolar mode | | 8 | AGND | Analog ground | | 9 | NC | No connection | | 10 | NC | No connection | | 11 | NC | No connection | | 12 | NC | No connection | | 13 | NC | No connection | | 14 | NC | No connection | | 15 | NC | No connection | | 16 | NC | No connection | | 17 | DGND | Digital ground | | 18 | $V_{DD}$ | Digital +5V power supply | | 19 | IOV <sub>DD</sub> | Interface power supply | | 20 | SDO | Serial data output | | 21 | CS | Chip select, active low | | 22 | CLK | Data clock input | | 23 | SDI | Serial data input | | 24 | LOAD | DAC input register load control, active low | | 25 | LDAC | DAC register load control, rising edge triggered | | 26 | RST | Reset, rising edge triggered. Depending on the state of RSTSEL, the DAC registers are set to either mid-scale or zero. | | 27 | RSTSEL | Reset select. Determines the action of RST. If high, an RST command sets the DAC registers to mid-scale (8000h). If low, an RST command sets the DAC registers to zero (0000h). | | 28 | DGND | Digital ground | | 29 | $V_{DD}$ | Digital +5V power supply | | 30 | NC | No connection | | 31 | NC | No connection | | 32 | NC | No connection | | 33 | NC | No connection | | 34 | NC | No connection | | 35 | NC | No connection | | PIN | NAME | DESCRIPTION | |-----|-------------------------------|-------------------------------------------------| | 36 | NC | No connection | | 37 | NC | No connection | | 38 | NC | No connection | | 39 | NC | No connection | | 40 | NC | No connection | | 41 | NC | No connection | | 42 | NC | No connection | | 43 | NC | No connection | | 44 | V <sub>OUT</sub> D<br>Sense 2 | Connect to V <sub>OUT</sub> D for bipolar mode | | 45 | V <sub>OUT</sub> D<br>Sense 1 | Connect to V <sub>OUT</sub> D for unipolar mode | | 46 | VoutD | DAC D output | | 47 | NC | No connection | | 48 | NC | No connection | | 49 | Offset D<br>Range 1 | Connect to Offset D Range 2 for unipolar mode | | 50 | Offset D<br>Range 2 | Connect to Offset D Range 1 for unipolar mode | | 51 | Offset C<br>Range 2 | Connect to Offset C Range 1 for unipolar mode | | 52 | Offset C<br>Range 1 | Connect to Offset C Range 2 for unipolar mode | | 53 | V <sub>OUT</sub> C<br>Sense 2 | Connect to VOUTC for bipolar mode | | 54 | V <sub>OUT</sub> C<br>Sense 1 | Connect to VOUTC for unipolar mode | | 55 | VoutC | DAC C output | | 56 | REF GND | Reference ground | | 57 | REF GND | Reference ground | | 58 | VoutB | DAC B output | | 59 | V <sub>OUT</sub> B<br>Sense 1 | Connect to V <sub>OUT</sub> B for unipolar mode | | 60 | V <sub>OUT</sub> B<br>Sense 2 | Connect to VOUTB for bipolar mode | | 61 | Offset B<br>Range 1 | Connect to Offset B Range 2 for unipolar mode | | 62 | Offset B<br>Range 2 | Connect to Offset B Range 1 for unipolar mode | | 63 | Offset A<br>Range 2 | Connect to Offset A Range 1 for unipolar mode | | 64 | Offset A<br>Range 1 | Connect to Offset A Range 2 for unipolar mode | # TYPICAL CHARACTERISTICS: V<sub>SS</sub> = 0V All specifications at $T_A = 25^{\circ}C$ , $IOV_{DD} = V_{DD} = V_{CC} = +5V$ , $V_{SS} = 0V$ , representative unit, unless otherwise noted. #### +25°C Figure 1 Figure 2 Figure 3 Figure 4 All specifications at $T_A = 25^{\circ}C$ , $IOV_{DD} = V_{DD} = V_{CC} = +5V$ , $V_{SS} = 0V$ , representative unit, unless otherwise noted. #### +85°C Figure 5 Figure 7 Figure 8 All specifications at $T_A = 25^{\circ}C$ , $IOV_{DD} = V_{DD} = V_{CC} = +5V$ , $V_{SS} = 0V$ , representative unit, unless otherwise noted. #### -40°C Figure 9 Figure 11 Figure 12 All specifications at $T_A = 25^{\circ}C$ , $IOV_{DD} = V_{DD} = V_{CC} = +5V$ , $V_{SS} = 0V$ , representative unit, unless otherwise noted. SUPPLY CURRENT vs DIGITAL INPUT CODE 4.5 4.0 3.5 3.0 2.5 2.0 1.5 1.0 0.5 0 0000h 2000h 4000h 6000h 8000h A000h C000h E000h FFFFh Digital Input Code Figure 13 Figure 14 Figure 15 Figure 16 Figure 17 Figure 18 All specifications at $T_A = 25$ °C, $IOV_{DD} = V_{DD} = V_{CC} = +5V$ , $V_{SS} = 0V$ , representative unit, unless otherwise noted. Figure 19 Figure 20 Figure 21 Figure 22 Figure 23 Figure 24 All specifications at $T_A = 25^{\circ}C$ , $IOV_{DD} = V_{DD} = V_{CC} = +5V$ , $V_{SS} = 0V$ , representative unit, unless otherwise noted. Figure 25 Figure 26 # TYPICAL CHARACTERISTICS: V<sub>SS</sub> = -5V All specifications at $T_A = 25^{\circ}C$ , $IOV_{DD} = V_{DD} = V_{CC} = +5V$ , $V_{SS} = -5V$ , representative unit, unless otherwise noted. #### +25°C Figure 27 Figure 29 Figure 30 All specifications at $T_A = 25^{\circ}C$ , $IOV_{DD} = V_{DD} = V_{CC} = +5V$ , $V_{SS} = -5V$ , representative unit, unless otherwise noted. #### +85°C Figure 31 Figure 33 Figure 34 All specifications at $T_A = 25$ °C, $IOV_{DD} = V_{DD} = V_{CC} = +5V$ , $V_{SS} = -5V$ , representative unit, unless otherwise noted. #### -40°C Figure 35 Figure 37 Figure 38 All specifications at $T_A = 25^{\circ}C$ , $IOV_{DD} = V_{DD} = V_{CC} = +5V$ , $V_{SS} = -5V$ , representative unit, unless otherwise noted. Figure 39 Figure 40 Figure 41 Figure 42 Figure 43 All specifications at $T_A = 25^{\circ}C$ , $IOV_{DD} = V_{DD} = V_{CC} = +5V$ , $V_{SS} = -5V$ , representative unit, unless otherwise noted. Figure 44 Figure 45 Figure 46 Figure 47 Figure 48 Figure 49 All specifications at $T_A = 25^{\circ}C$ , $IOV_{DD} = V_{DD} = V_{CC} = +5V$ , $V_{SS} = -5V$ , representative unit, unless otherwise noted. Figure 50 Figure 51 Figure 52 #### THEORY OF OPERATION The DAC7654 is a quad voltage output, 16-bit DAC. The architecture is an R–2R ladder configuration with the three most significant bits (MSBs) segmented, followed by an operational amplifier that serves as a buffer. Each DAC has its own R–2R ladder network, segmented MSBs, and output op amp, as shown in Figure 53. The minimum voltage output (zero-scale) and maximum voltage output (full-scale) are set by the internal voltage references and the resistors associated with the output operational amplifier. The digital input is a 24-bit serial word that contains a 2-bit address code for selecting one of four DACs, a quick load bit, five unused bits, and the 16-bit DAC code (MSB first). The converters can be powered from either a single +5V supply or a dual $\pm 5$ V supply. The device offers a reset function that immediately sets all DAC output voltages and DAC registers to mid-scale (code 8000h) or to zero-scale (code 0000h). See Figure 54 and Figure 55 for basic single- and dual-supply operation of the DAC7654. Figure 53. DAC7654 Architecture Figure 54. Basic Single-Supply Operation of the DAC7654 Figure 55. Basic Dual-Supply Operation of the DAC7654 #### **ANALOG OUTPUTS** When $V_{SS} = -5V$ (dual-supply operation), the output amplifier can swing to within 2.25V of the supply rails over a range of $-40^{\circ}$ C to $+85^{\circ}$ C. When $V_{SS} = 0V$ (single-supply operation), and with $R_{LOAD}$ also connected to ground, the output can swing to within 5mV of ground. Care must be taken when measuring the zero-scale error when $V_{SS} = 0V$ . Since the output voltage cannot swing below ground, the output voltage may not change for the first few digital input codes (0000h, 0001h, 0002h, etc.) if the output amplifier has a negative offset. Due to the high accuracy of these DACs, system design problems such as grounding and contact resistance are very important. A 16-bit converter with a 2.5V full-scale range has a 1LSB value of $38\mu V$ . With a load current of 1mA, series wiring and connector resistance of only $40m\Omega$ (R $_{W2}$ ) will cause a voltage drop of $40\mu V$ , as shown in Figure 56. To understand what this means in terms of system layout, the resistivity of a typical 1-ounce copper-clad printed circuit board is $1/2~m\Omega$ per square. For a 1mA load, a 0.01-inch-wide printed circuit conductor 0.6 inches long will result in a voltage drop of $30\mu V$ . The DAC7654 offers a force and sense output configuration for the high open-loop gain output amplifier. This feature allows the loop around the output amplifier to be closed at the load (as shown in Figure 56), thus ensuring an accurate output voltage. #### **DIGITAL INTERFACE** Table 1 shows the basic control logic for the DAC7654. The interface consists of a signal data clock (CLK) input, serial data in (SDI), DAC input register load control signal $(\overline{LOAD})$ , and DAC register load control signal (LDAC). In addition, a chip select $(\overline{CS})$ input is available to enable serial communication when there are multiple serial devices. An asynchronous reset (RST) input, by the rising edge, is provided to simplify startup conditions, periodic resets, or emergency resets to a known state, depending on the status of the reset select (RSTSEL) signal. Figure 56. Analog Output Closed-Loop Configuration (1/2 DAC7654). RW represents wiring resistances. | Table 1. DAC7654 Logic Truth Table | Table 1. | DAC7654 | Logic | Truth | Table | |------------------------------------|----------|---------|-------|-------|-------| |------------------------------------|----------|---------|-------|-------|-------| | A1 | A0 | CS | RST | RSTSEL | LDAC | LOAD | INPUT REGISTER | DAC REGISTER | MODE | DAC | |----|----|----|-----|--------|------|------|--------------------|--------------------|--------------------|-----| | L | L | L | Н | Х | Х | L | Write | Hold | Write input | Α | | L | Н | L | Н | Х | Х | L | Write | Hold | Write input | В | | Н | L | L | Н | Х | Х | L | Write | Hold | Write input | С | | Н | Н | L | Н | Х | Х | L | Write | Hold | Write input | D | | Х | Х | Н | Н | Х | 1 | Н | Hold | Write | Update | All | | Х | Х | Н | Н | Х | Н | Н | Hold | Hold | Hold | All | | Х | Х | Х | 1 | L | Х | Х | Reset to zero | Reset to zero | Reset to zero | All | | Х | Х | Х | 1 | Н | Х | Х | Reset to mid-scale | Reset to mid-scale | Reset to mid-scale | All | The DAC code, quick load control, and address are provided via a 24-bit serial interface (see Table 3; also see Figure 58, page 25). The first two bits select the input register that will be updated when $\overline{\text{LOAD}}$ goes low. The third bit is a Quick Load bit; if high, the code in the shift register is loaded into all of the DAC input registers when the $\overline{\text{LOAD}}$ signal goes low. If the Quick Load bit is low, the content of shift register is loaded only to the DAC input register that is addressed. The Quick Load bit is followed by five unused bits. The last 16 bits (MSB first) are the DAC code. The internal DAC register is edge triggered and not level triggered. When the LDAC signal is transitioned from low to high, the digital word currently in the DAC input register is latched. The first set of registers (the DAC input registers) are level triggered via the LOAD signal. This double-buffered architecture has been designed so that new data can be entered for each DAC without disturbing the analog outputs. When the new data has been entered into the device, all of the DAC outputs can be updated simultaneously by the rising edge of LDAC. Additionally, it allows writing to the DAC input registers at any point, which permits the DAC output voltages to be synchronously changed via a trigger signal (LDAC). #### **3V TO 5V LOGIC INTERFACE** All of the digital input and output pins are compatible with any logic supply voltage between 3V and 5V. Connect the interface logic supply voltage to the $IOV_{DD}$ pin. Note that the internal digital logic operates from 5V, so the VDD pin must connect to a 5V supply. #### **CS AND CLK INPUTS** Note that $\overline{\text{CS}}$ and CLK are combined with an OR gate, which controls the serial-to-parallel shift register. These two inputs are completely interchangeable. However, care must be taken with the state of CLK when $\overline{\text{CS}}$ rises at the end of a serial transfer. If CLK is low when $\overline{\text{CS}}$ rises, the OR gate will provide a rising edge to the shift register, shifting the internal data by one additional bit. The result will be incorrect data and the possible selection of the wrong input register(s). If both $\overline{\text{CS}}$ and CLK are used, $\overline{\text{CS}}$ should rise only when CLK is high. If not, then either $\overline{\text{CS}}$ or CLK can be used to operate the shift register. Table 2 shows more information. Table 2. Serial Shift Register Truth Table | CS(1) | CLK(1) | LOAD | RST | SERIAL SHIFT REGISTER | |-------|--------|------|------|-----------------------| | H(2) | χ(2) | Н | Н | No change | | L(2) | L | Н | Н | No change | | L | ↑(2) | Н | Н | Advanced one bit | | 1 | L | Н | Н | Advanced one bit | | H(3) | Х | L(4) | Н | No change | | H(3) | Х | Н | ↑(5) | No change | - (1) CS and CLK are interchangeable. - (2) H = logic high. X = don't care. L = logic low. ↑ = positive logic transition. - (3) A high value is suggested in order to avoid a false clock from advancing and changing the shift register. - (4) If data are clocked into the serial register while LOAD is low, the selected DAC register will change as the shift register bits flow through A1 and A0. This will corrupt the data in each DAC register that has been erroneously selected. - (5) Rising edge of RST causes no change in the contents of the serial shift register. #### GLITCH SUPPRESSION CIRCUIT Figure 21, Figure 22, Figure 48, and Figure 49 show the typical DAC output when switching between codes 7FFFh and 8000h. For R-2R ladder DACs, this is potentially the worst-case glitch condition, since every switch in the DAC changes state. To minimize the glitch energy at this and other code pairs with possible high-glitch outputs, an internal track-and-hold circuit is used to maintain the DAC ouput voltage at a nearly constant level during the internal switching interval. This track-and-hold circuit is activated only when the transition is at, or close to, one of the code pairs with the high-glitch possibility. It is advisable to avoid digital transitions within $1\mu s$ of the rising edge of the LDAC signal. These signals can affect the charge on the track-and-hold capacitor, thus increasing the glitch energy. Table 3. 24-Bit Data and Command Word | B23 | B22 | B21 | B20 | B19 | B18 | B17 | B16 | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | B7 | B6 | B5 | B4 | В3 | B2 | B1 | B0 | |-----|-----|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----| | A1 | A0 | Quick<br>Load | Х | Χ | Х | Х | Х | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | #### **SERIAL DATA OUTPUT** The serial-data output (SDO) is the internal shift register output. For the DAC7654, the SDO is a driven output and does not require an external pull-up. Any number of DAC7654s can be daisy-chained by connecting the SDO pin of one device to the SDI pin of the following device in the chain, as shown in Figure 57. #### **DIGITAL TIMING** Figure 58 and Table 4 provide detailed timing for the digital interface of the DAC7654. #### DIGITAL INPUT CODING The DAC7654 input data is in straight binary format. The output voltage for single-supply operation is given by Equation 1: $$V_{OUT} = \frac{2.5 \times N}{65,536} \tag{1}$$ where N is the digital input code. This equation does not include the effects of offset (zero-scale) or gain (full-scale) errors. The output for the dual supply operation is given by Equation 2: $$V_{OUT} = \frac{5 \times N}{65,536} - 2.5 \tag{2}$$ Figure 57. Daisy-Chaining the DAC7654 Figure 58. Digital Input and Output Timing # **Table 4. Timing Specifications for Figure 58** | SYMBOL | DESCRIPTION | MIN | UNITS | |-------------------|---------------------------------|-----|-------| | tDS | Data valid to CLK rising | 10 | ns | | t <sub>DH</sub> | Data held valid after CLK rises | 20 | ns | | tCH | CLK high | 25 | ns | | tCL | CLK low | 25 | ns | | tcss | CS low to CLK rising | 15 | ns | | tCSH | CLK high to CS rising | 0 | ns | | tLD1 | LOAD high to CLK rising | 10 | ns | | t <sub>LD2</sub> | CLK rising to LOAD low | 30 | ns | | t <sub>LDRW</sub> | LOAD low time | 30 | ns | | <sup>t</sup> LDDL | LDAC low time | 100 | ns | | tLDDH | LDAC high time | 150 | ns | | tLDDD | LDAC rising from LOAD low | 40 | ns | | t <sub>RSSS</sub> | RSTSEL valid to RST high | 0 | ns | | tRSSH | RST high to RSTSEL not valid | 100 | ns | | <sup>t</sup> RSTL | RST low time | 10 | ns | | t <sub>RSTH</sub> | RST high time | 10 | ns | | ts | Settling time | 10 | μs | www.ti.com 14-Oct-2022 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | DAC7654YCT | ACTIVE | LQFP | PM | 64 | 250 | RoHS & Green | Call TI | Level-3-260C-168 HR | -40 to 85 | DAC7654Y<br>C | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 27-Dec-2024 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | DAC7654YCT | LQFP | PM | 64 | 250 | 180.0 | 24.4 | 13.0 | 13.0 | 2.1 | 16.0 | 24.0 | Q2 | www.ti.com 27-Dec-2024 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |------------|--------------|-----------------|------|-----|-------------|------------|-------------|--| | DAC7654YCT | LQFP | PM | 64 | 250 | 213.0 | 191.0 | 55.0 | | PLASTIC QUAD FLATPACK #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. - 4. Reference JEDEC registration MS-026. PLASTIC QUAD FLATPACK NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. 7. For more information, see Texas Instruments literature number SLMA004 (www.ti.com/lit/slma004). PLASTIC QUAD FLATPACK NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated