

Datasheet



life.augmented

#### **Features**

•

•

•

- Operating voltage range: 10.8 V to 35 V
- Four independent line driver outputs with 100 mA operating current
- Outputs with push-pull architecture, three state control and true zero current between Vs and ground
- High speed operation: up to 300 kHz with 35 V swing
- Current limiting on each output effective in the full "ground to Vs" output voltage range
- Pre-setting delay for overcurrent diagnostic
- Output voltage clamp to Vs and to ground
- Input signals between 7 V and + 35 V, with pre-setting threshold
- Overtemperature and undervoltage protections
- Diagnostic for overtemperature, undervoltage and overcurrent

### **Applications**

- Programmable logic controllers
- High-density digital output modules
- Motor controllers
- PWM/PPO control

### Description

L6374 is a fully protected quad channel line driver especially designed to be used in industrial control systems based on the 24 V signal levels (IEC 61131, 24 VDC).



SO-20

| Product status link |  |
|---------------------|--|
| L6374               |  |

| Order code   | Package | Packaging     |
|--------------|---------|---------------|
| L6374FP      |         | Tube          |
| L6374FP013TR | SO-20   | Tape and reel |



# 1 Block diagram

57



#### Figure 1. Block diagram



# 2 Absolute maximum ratings

| Symbol            | Pin          | Parameter                                                                       | Value                        | Unit |
|-------------------|--------------|---------------------------------------------------------------------------------|------------------------------|------|
| M                 | 4            | Supply voltage (t <sub>W</sub> ≤ 10 ms)                                         | 50                           | V    |
| V <sub>S</sub>    | 1            | Supply voltage (DC)                                                             | 40                           | V    |
| Vcp               | 2            | Internal supply voltage                                                         | Vs + 10V                     | V    |
| Vpmp              | 19           | Internal charge pump input voltage                                              | 0.3 to 10V                   | V    |
| Vc                | 20           | Internal charge pump output voltage                                             | Vs - 0.3V to Vcp + 0.3V      | V    |
| V <sub>ilog</sub> | 10           | Logic input voltage (DC)                                                        | -0.3 to 7                    | V    |
| l <sub>ilog</sub> | 12           | Logic input forced current, per pin                                             | ±1                           | mA   |
| li                | 7, 8,        | Channel input current (forced)                                                  | ±2                           | mA   |
| Vi                | 9, 10        | Channel input voltage                                                           | -7 to 35                     | V    |
| l <sub>out</sub>  | 3, 4,<br>17, | Output current (forced, apart from inductive load)                              | ±100                         | mA   |
|                   |              | Output current (forced, apart from inductive load) same $t_W \le 10 \text{ ms}$ | ±1                           | А    |
| V <sub>out</sub>  | 18           | Output voltage (forced, not resulting from an inductive kick)                   | -0.3 to V <sub>S</sub> + 0.3 | V    |
| I <sub>set</sub>  | 44           | Setting pin forced current                                                      | ±1                           | mA   |
| V <sub>set</sub>  | 11           | Setting pin forced voltage                                                      | -0.3 to 5                    | V    |
| V <sub>diag</sub> | 44           | External voltage                                                                | -0.3 to 35                   | V    |
| I <sub>diag</sub> | 14           | Externally forced current                                                       | -10 to 10                    | mA   |
| V <sub>C3</sub>   | 13           | Voltage on the delay capacitor, externally forced                               | -0.3 to 4.5                  | V    |
| Т <sub>ор</sub>   |              | Ambient temperature, operating range                                            | -25 to 85                    | °C   |
| TJ                |              | Junction temperature, operating<br>range (see overtemperature<br>protection)    | -25 to 125                   | °C   |
| T <sub>stg</sub>  |              | Storage temperature                                                             | -55 to 150                   | °C   |

#### Table 1. Absolute maximum ratings

# 3 Pins configuration



#### Table 2. Pin function

| Pin | Name   | Туре              | Description                    |
|-----|--------|-------------------|--------------------------------|
| 1   | Vs     | Supply            | Supply voltage                 |
| 2   | Vcp    | Supply            | Internally generated supply    |
| 3   | O2     | Power output      | Channel 2 power output         |
| 4   | 01     | Power output      | Channel 1 power output         |
| 5   | GND    | Power ground      | Ground                         |
| 6   | GND    | Power ground      | Ground                         |
| 7   | l1     | Channel input     | Channel 1 input                |
| 8   | 12     | Channel input     | Channel 2 input                |
| 9   | 13     | Channel input     | Channel 3 input                |
| 10  | 14     | Channel input     | Channel 4 input                |
| 11  | REF    | Logic input       | see Section 10                 |
| 12  | 3st/Pp | Input             | see Section 11                 |
| 13  | C3     | Input/output      | see Section 9                  |
| 14  | Diag   | Output open drain | Diagnostic output pin          |
| 15  | GND    | Power ground      | Ground                         |
| 16  | GND    | Power ground      | Ground                         |
| 17  | O4     | Power output      | Channel 4 power output         |
| 18  | O3     | Power output      | Channel 3 power output         |
| 19  | Vpump  | Analog input      | Input of internal charge pump  |
| 20  | Vc     | Analog output     | Output of internal charge pump |

# 4 Electrical characteristics

57

| Symbol            | Pin                        | Parameter                                      | Test condition                                                                                | Min                           | Тур                   | Max                   | Unit |      |
|-------------------|----------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------|-----------------------|-----------------------|------|------|
| DC operati        | on (V <sub>S</sub> = 24 V; | T <sub>J</sub> = -25 to 125°C; unless otherwis | se specified)                                                                                 | ,1                            |                       |                       |      |      |
| Vs                |                            | Supply voltage                                 |                                                                                               | 10.8                          |                       | 35                    | V    |      |
| V <sub>sh</sub>   |                            | UV upper threshold                             |                                                                                               | 9                             |                       | 10.8                  | V    |      |
| H <sub>ys1</sub>  | 1                          | UV hysteresis                                  |                                                                                               | 250                           | 450                   | 650                   | mV   |      |
| lqsc              |                            | Quiescent current                              | Outputs open                                                                                  |                               | 3                     | 5                     | mA   |      |
| V <sub>REF</sub>  |                            | Input comparators reference voltage            | Reference pin floating                                                                        | 1.05                          | 1.25                  | 1.35                  | V    |      |
| 1.                | 11                         | Sink/source current on reference               | V <sub>REF</sub> = 0 V                                                                        | -30                           | -20                   | -10                   | μA   |      |
| I <sub>ref</sub>  |                            | pin                                            | V <sub>REF</sub> = 5 V                                                                        | 10                            | 20                    | 30                    | μA   |      |
|                   |                            | Comparator threshold with                      | V <sub>S</sub> = 9 to 12 V                                                                    | -0.2                          |                       | 2.0                   | V    |      |
| V <sub>th</sub>   |                            | external bias                                  | V <sub>S</sub> = 12 to 35 V                                                                   | -0.2                          |                       | 5.0                   | V    |      |
| V                 |                            |                                                | V <sub>REF</sub> externally biased                                                            | -7                            |                       | V <sub>REF</sub> -0.2 | V    |      |
| V <sub>il</sub>   |                            | il I                                           | Input low level                                                                               | Pin V <sub>REF</sub> floating | -7                    |                       | 0.8  | V    |
|                   |                            |                                                | V <sub>REF</sub> externally biased                                                            | V <sub>REF</sub> +0.2         |                       | 35                    | V    |      |
| V <sub>ih</sub>   |                            | Input high level                               | Pin V <sub>REF</sub> floating                                                                 | 2                             |                       | 35                    | V    |      |
| Vi                | 7, 8,9, 10                 | Input voltage (operative range)                |                                                                                               | -7                            |                       | 35                    | V    |      |
|                   | Input bias current         |                                                | $0 < V_i < V_S$                                                                               | -1                            |                       | 1                     | μA   |      |
| Ibias             |                            |                                                |                                                                                               | Input bias current            | V <sub>i</sub> = -7 V | -1                    | -0.5 | -0.1 |
| H <sub>ys2</sub>  |                            | Input comparators hysteresis                   | See analog inputs sections                                                                    | 100                           | 200                   | 350                   | m۱   |      |
| T <sub>h</sub>    |                            | OVT upper threshold                            |                                                                                               |                               | 170                   |                       | °C   |      |
| HT                |                            | OVT hysteresis                                 |                                                                                               |                               | 20                    |                       | °C   |      |
| I <sub>sc</sub>   |                            | Current limit                                  | $V_i$ = -7 to $V_S$ ; $V_{out}$ = 0 to $V_S$ ;                                                | 110                           | 200                   | 300                   | mA   |      |
| V <sub>on</sub>   | 3, 4,17,18                 | Internal voltage drop @ rated                  | $I_{out} = \pm 100$ mA; sourced @ high<br>output, sunk @low output T <sub>J</sub> = 125<br>°C |                               | 400                   | 600                   | m∖   |      |
| v on              |                            | current                                        | $I_{out}$ = ± 100 mA; sourced @ high<br>output, sunk @low output T <sub>J</sub> = 25<br>°C    |                               | 250                   | 400                   | m∖   |      |
| l <sub>lkg</sub>  |                            | Output 3-state leakage current                 | $V_{out} = 0$ to $V_{S}$                                                                      | -25                           |                       | 25                    | μA   |      |
| V <sub>in</sub>   |                            | Push-pull mode request                         |                                                                                               | -0.2                          |                       | 0.8                   | V    |      |
| ⊻ in              | 12                         | 3-state mode request                           |                                                                                               | 2                             |                       | 5.5                   | V    |      |
| l <sub>in</sub>   |                            | Input current                                  | $V_i = 0 V$                                                                                   |                               | 10                    | 25                    | μA   |      |
| l <sub>dlkg</sub> | 14                         | Diagnostic output leakage                      | Diagnostic OFF; V <sub>diag</sub> = 24 V                                                      |                               |                       | 5                     | μA   |      |
| V <sub>diag</sub> |                            | Diagnostic output voltage drop                 | I <sub>diag</sub> = 5 mA                                                                      |                               | 200                   | 500                   | m\   |      |

#### Table 3. Electrical characteristics



#### L6374 Electrical characteristics

| Symbol                           | Pin                        | Parameter                                                   | Test condition                   | Min                      | Тур        | Мах        | Unit  |    |
|----------------------------------|----------------------------|-------------------------------------------------------------|----------------------------------|--------------------------|------------|------------|-------|----|
| AC opera                         | tion (V <sub>S</sub> = 10. | 8 to 35 V; T <sub>J</sub> = -25 to 125 °C; I <sub>out</sub> | = 100 mA; unless otherwise speci | fied; see swite          | ching wave | forms diag | rams) |    |
| t <sub>dr</sub> 7 to 4<br>8 to 3 | Delay time on riging edge  | R <sub>I</sub> to ground                                    |                                  | 1000                     | 1500       | ns         |       |    |
|                                  | Delay time on rising edge  | $R_{I}$ to $V_{S}$                                          |                                  | 500                      | 1000       | ns         |       |    |
|                                  | 9 to 18                    | Delay time on falling edge                                  | R <sub>I</sub> to ground         |                          | 500        | 1000       | ns    |    |
| t <sub>df</sub> 10 to 17         | 10 to 17                   |                                                             | $R_{I}$ to $V_{S}$               |                          | 1000       | 1500       | ns    |    |
|                                  |                            | Dia thur                                                    | R <sub>I</sub> to ground         |                          | 120        | 250        | ns    |    |
| t <sub>r</sub>                   | 3, 4,                      | Rise time                                                   | $R_{I}$ to $V_{S}$               |                          | 120        | 250        | ns    |    |
| 4                                | 17,18<br>t <sub>f</sub>    |                                                             | E all King a                     | R <sub>I</sub> to ground |            | 150        | 300   | ns |
| τ <sub>f</sub>                   |                            | Fall time                                                   | $R_{I}$ to $V_{S}$               |                          | 150        | 300        | ns    |    |







## 5 Thermal characteristics

| Symbol             | Parameter                                                         | Value | Unit |  |  |  |
|--------------------|-------------------------------------------------------------------|-------|------|--|--|--|
| R <sub>thJP</sub>  | Thermal resistance, junction, see R <sub>thJP</sub>               | 17    | °C/W |  |  |  |
| R <sub>thJA1</sub> | Thermal resistance, junction to ambient (see R <sub>thJA1</sub> ) | 65    | °C/W |  |  |  |
| R <sub>thJA2</sub> | Thermal resistance, junction to ambient (see $R_{thJA2}$ )        | 80    | °C/W |  |  |  |

#### Table 4. Thermal data

### 5.1 R<sub>thJP</sub>

The reference point is the knee on the four central pins, where the pins are upwardly bent and the soldering joint with the PCB footprint can be made.



#### Figure 4. Printed heatsink

### 5.2 R<sub>thJA1</sub>

If a dissipating surface, thick at least 35 mm, and with a surface similar or bigger than the one shown in Figure 4, is created making use of the printed circuit. Such heatsinking surface is considered on the bottom side of an horizontal PCB (worst case).

### 5.3 R<sub>thJA2</sub>

If the power dissipating pins (the four central ones), as well as the others, have a minimum thermal connection with the external world (very thin strips only) so that the dissipation takes place through still air and through the PCB itself.

It is the same situation of point above, without any heatsinking surface created on purpose on the board.



•

## 6 Overtemperature protection (OVT)

If the chip temperature exceeds  $T_h$  (measured in a central position in the chip) the chip deactivates itself. The following actions are taken:

- all the output stages are forced in the "three state" condition, i.e. are disconnected from the output pins; only the clamping diodes at the outputs remain active;
- the signal Diag is activated (active low).

Normal operation is resumed as soon as (typically after some seconds) the chip temperature monitored goes back below  $T_h$ - $H_T$ .

The different upper and lower thresholds with hysteretic behavior, assure that no intermittent conditions can be generated.



## 7 Undervoltage protection (UV)

The supply voltage is expected to range from 11 V to 35 V, even if its reference value is considered to be 24 V. In this range the L6374 operates correctly. Below 10.8 V the overall system has to be considered not reliable.

Consequently the supply voltage is monitored continuously and a signal, called UV, is internally generated and used.

The signal is "on" as long as the supply voltage does not reach the upper internal threshold of the  $V_s$  comparator (called  $V_{sh}$ ). The UV signal disappears above  $V_{sh}$ .

Once the UV signal has been removed, the supply voltage must decrease below the lower threshold (i.e. below  $V_{sh}$ -H<sub>vs1</sub>) before it is turned on again.

The hysteresis  $H_{ys1}$  is provided to prevent intermittent operation of the device at low supply voltages that may have a superimposed ripple around the average value.

The UV signal inhibits the outputs, putting them in three-state, but has no effect on the creation of the reference voltages for the internal comparators, nor on the continuous operation of the charge-pump circuits.



## 8 Diagnostic logic

The situations that are monitored and signalled with the Diag output pin are:

- current limit (OVC) in action; there are 8 individual current limiting circuits, two per each output, i.e. one per every output transistor; they limit the current that can be either sourced or sunk from each output, to a typical value of 200mA, equal for all of them;
- undervoltage protection (UV);
- overtemperature protection (OVP); the diagnostic signal is transmitted via an open drain output (for ease of wired-or connection of several such signals) and a low level represents the presence of at least one of the monitored conditions, mentioned above.

### 9 Programmable delay

The current limiting circuits can be requested to perform even in absence of a real fault condition, for a short period, if the load is of capacitive nature or if it is a filament lamp (that exhibits a very low resistance during the initial heating phase). To avoid the forwarding of misleading, short diagnostic pulses in coincidence with the intervention of the current limiting circuits when operating on capacitive loads, a delay of about 5 µs is inserted on the signal path, between the "OR" of the current limit signals and its use as external diagnostic. It takes about 1µs to charge (or discharge) by 24 V a capacitor of 5 nF with a current of 120 mA . To implement longer delays (from the intervention of one of the current limiting circuits to the activation of the diagnostic) an external capacitor can be connected between pin C3 and ground (pin C3 is otherwise left open).

The delay shall then be determined by the ratio of about 10  $pF/\mu s$ , using the value of the capacitance connected to the pin.



### **10** Analog inputs (I1,I2,I3,I4)

The input stage of each channel is a high impedence comparator with built-in hysteres is (200 mV) for high noise immunity. Each comparator has one input connected to all the others and tied to a common pin Ref (Pin 11). If this pin is left floating, then an internal precise band gap voltage reference (1.25 V) is applied, otherwise these inputs can be externally programmed by connecting an external voltage source (from 0 to 5 V) and the current on this pin is internally limited to  $\pm 20$  mA. The other input pin of each comparator can swing from -7 to 35 V.

For this reason it has been implemented the structure shown in Figure 5 and the device can also be used as line receiver.

When the input voltage is negative, the current is internally limited by a 15 k $\Omega$  resistor as shown in Figure 5. High and low input thresholds can be obtained by adding and subtracting half of the hysteresis to the voltage of pin Ref (see Figure 6).





Vref

Vi

D94IN073



# 11 State / push-pull input

The input 3st/Pp is instead intended for a digital incoming signal. It has an internal threshold set at 1.26 V; an internal bias circuit (10 mA typical) simulates a high level (three-state) if the pin is disconnected.



## 12 The switching of the output stage

The cross conduction of the two transistors of an output stage of the L6374 would be significantly noisy, because the transistors here can carry peak currents in excess of 100 mA, and even more in the few nanoseconds before the current limiting circuits are really effective.

Consequently the device has been designed to avoid such cross conduction. At every switching transition, first of all the transistor in conduction is turned OFF. Then, after a safe interval of around 200 ns, the other transistor is turned on.

When analyzing the switching cycle, and the associated switching times, it is useful to identify some subsequent phases:

- delay from the input pin to the output reaction;
- OFF transition in the output stage;
- dead time;
- on transition in the output stage.





Figure 7 helps understand such sequence. In fact, with a purely resistive load connected to Vs/2 no parasitic elements interfere significantly. The interpretation of the waveform can be significantly less easy if the load has not the perfect symmetry of that case, as showed below.

For instance, it is enough to connect the resistive load to ground, or to Vs – as Figure 8 and Figure 9 – show to hide some of the switching phases described.



Figure 8.  $V_S$  = 35 V, 350  $\Omega$  connected to ground





If the load is connected to ground, the waveform stays stuck to ground as long as the output stage is in high impedance; viceversa, when the load is connected to Vs the waveform will linger close to the supply voltage as long as possible.

If an output load made of an inductor and a resistor in series is used, the inductive kick at the beginning of every output transition generates the equivalent effect of an "anticipated" switching when the inductor can discharge; while the switching looks "delayed" if the output transition tends to initiate a charging phase (see Figure 10). With a load almost free from parasitic elements, the waveforms resemble the ones of the purely resistive cases.



Figure 10. VS = 35 V, 350  $\Omega$  and 1 mH connected to ground

With a real, more composite load, the effect of the inductive kick in comparison to the resistive load, would be more apparent.

With a capacitor and a resistor in parallel as a load, another type of waveform can be seen (reported in Figure 11).

As long as the output stage stays in the transient high impedance state, the output voltage will follow the classic exponential law of an RC relaxation.





As soon as the other transistor is switched on and takes charge, the waveform is quickly forcibly brought to its steady state value.

From the above it is possible to see how the switching times, inherently very fast, of the output stages, may be difficult to identify in a waveform if the output load is not accurately taken into consideration.

## 13 Application note

It is recommended not to leave the Ref pin (pin 11) floating: if not used with an external voltage reference, it is better to connect an external capacitor (of at least 10 nF) between this pin and ground.

This capacitor filters the voltage reference against voltage spikes that can be generated by the commutation of the output stages.

This is very common using capacitive loads: in fact, the initial transient of such loads behaves like a short circuit, so the current flowing through the outputs presents very high spikes.

Moreover, if the device is used as a line receiver. (i.e. the input signals can go below ground) it is required not to leave the Ref pin (pin 11) floating: in this case, the pin can be connected to ground or to a fixed external voltage reference.



## 14 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

### 14.1 SO-20 mechanical data

| Dim. |      | mm   |       |                | inch  |       |  |
|------|------|------|-------|----------------|-------|-------|--|
| Dim. | Min  | Тур  | Max   | Min            | Тур   | Max   |  |
| А    | 2.35 |      | 2.65  | 0.093          |       | 0.104 |  |
| A1   | 0.1  |      | 0.3   | 0.004          |       | 0.012 |  |
| В    | 0.33 |      | 0.51  | 0.013          |       | 0.020 |  |
| С    | 0.23 |      | 0.32  | 0.009          |       | 0.013 |  |
| D    | 12.6 |      | 13    | 0.496          |       | 0.512 |  |
| E    | 7.4  |      | 7.6   | 0.291          |       | 0.299 |  |
| е    |      | 1.27 |       |                | 0.050 |       |  |
| Н    | 10   |      | 10.65 | 0.394          |       | 0.419 |  |
| h    | 0.25 |      | 0.75  | 0.010          |       | 0.030 |  |
| L    | 0.4  |      | 1.27  | 0.016          |       | 0.050 |  |
| К    |      | · /  | 0° (m | in.) 8° (max.) |       |       |  |

#### Table 5. SO-20 mechanical data

#### Figure 12. Package dimensions



## **Revision history**

#### Table 6. Document revision history

| Date        | Version | Changes                                                                                                                                                                                             |
|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 01-Aug-2003 | 1       | Initial release.                                                                                                                                                                                    |
| 02-Jun-2004 | 2       | Technical migration from ST-PRESS to EDOCS.                                                                                                                                                         |
| 03-Mar-2008 | 3       | Removed obsolete package DIP-20                                                                                                                                                                     |
| 04-Jul-2024 | 4       | Updated document format;<br>changed commercial product code in front page;<br>added Table 2. Pin function;<br>corrected some typo in Section 4;<br>changed figures position;<br>some minor changes. |



## Contents

| 1    | Block diagram                      | 2 |
|------|------------------------------------|---|
| 2    | Absolute maximum ratings           | 3 |
| 3    | Pins configuration                 | 4 |
| 4    | Electrical characteristics         | 5 |
| 5    | Thermal characteristics            | 7 |
|      | 5.1 R <sub>thJP</sub>              | 7 |
|      | 5.2 R <sub>thJA1</sub>             | 7 |
|      | 5.3 R <sub>thJA2</sub>             | 7 |
| 6    | Overtemperature protection (OVT)   | 8 |
| 7    | Undervoltage protection (UV)       | 9 |
| 8    | Diagnostic logic1                  | 0 |
| 9    | Programmable delay1                | 1 |
| 10   | Analog inputs (I1,I2,I3,I4)1       | 2 |
| 11   | State / push-pull input1           | 3 |
| 12   | The switching of the output stage1 | 4 |
| 13   | Application note                   | 7 |
| 14   | Package information1               | 8 |
|      | 14.1 SO-20 mechanical data 1       | 8 |
| Revi | sion history                       | 9 |
| List | of tables                          | 1 |
| List | of figures                         | 2 |



## List of tables

| Table 1. | Absolute maximum ratings   |
|----------|----------------------------|
| Table 2. | Pin function               |
|          | Electrical characteristics |
| Table 4. | Thermal data               |
| Table 5. | SO-20 mechanical data      |
| Table 6. | Document revision history  |



# List of figures

| Figure 1.  | Block diagram                                          | 2 |
|------------|--------------------------------------------------------|---|
| Figure 2.  | Pins connection (top view)                             | 4 |
| Figure 3.  | Switching waveforms.                                   | 6 |
| Figure 4.  | Printed heatsink                                       | 7 |
| Figure 5.  | Equivalent input circuit                               | 2 |
| Figure 6.  | Input comparator threshold                             | 2 |
| Figure 7.  | $V_S$ = 35 V, 350 $\Omega$ connected to $V_S/2$        | 4 |
| Figure 8.  | $V_S$ = 35 V, 350 $\Omega$ connected to ground         | 5 |
| Figure 9.  | $V_S$ = 35 V, 350 $\Omega$ connected to $V_S$          | 5 |
| Figure 10. | VS = 35 V, 350 $\Omega$ and 1 mH connected to ground   | 3 |
| Figure 11. | $V_S$ = 35 V, 350 $\Omega$    1 nF connected to ground | 6 |
| Figure 12. | Package dimensions                                     | 3 |

#### IMPORTANT NOTICE - READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2024 STMicroelectronics – All rights reserved