## Automotive 4-Kbit serial SPI bus EEPROM with high-speed clock ### **Features** SO8N (150 mil width) TSSOP8 (169 mil width) WFDFPN8 - DFN8 (2 x 3 mm) #### Grade AEC-Q100 grade 0 qualification #### **SPI** interface • Compatible with the serial peripheral interface (SPI) bus #### **Memory** - 4-Kbit (512-byte) of EEPROM - Page size: 16-byte - Write protection by block: ¼, ½, or whole memory - Additional write-lockable page (identification page) #### Supply voltage 1.7 to 5.5 V up to 125 °C and 2.5 to 5.5 V up to 145 °C #### **Temperature** -40 °C to +125 °C for range 3 and -40 °C to +145 °C for range 4 #### **High-speed clock frequency** - 20 MHz for $V_{CC} \ge 4.5 \text{ V}$ - 10 MHz for $V_{CC} \ge 2.5 \text{ V}$ - 5 MHz for $V_{CC} \ge 1.7 \text{ V}$ #### Write cycle time Byte and page write within 4 ms #### Write cycle endurance - 4 million write cycles at 25 °C - 1.2 million write cycles at 85 °C - 600 k write cycles at 125 °C - 400 k write cycles at 145 °C #### Advanced features - · Schmitt trigger inputs for noise filtering - ESD human body model 4000 V #### **Data retention** 100 years at 25 °C and 50 years at 125 °C #### **Packages** SO8N, TSSOP8, and WFDFPN8 (ECOPACK2-compliant) ## 1 Description The M95040-A125 and M95040-A145 are 4-Kbit serial EEPROM (electrically erasable programmable memory) automotive-grade devices capable of operating up to 145 °C. They comply with the high reliability automotive standard AEC-Q100 grade 0, and are accessed through a simple serial SPI-compatible interface running at up to 20 MHz. The devices are byte-alterable memories (512 × 8 bits), organized as 32 pages of 16 bytes, in which the data integrity is significantly improved thanks to an embedded error correction code logic. The M95040-A125 and M95040-A145 offer an additional identification page (16 bytes), where the ST device identification can be read. This page can also store sensitive application parameters, which can later be permanently locked in read-only mode. Sense amplifiers Data register and ECC $\overline{\mathsf{S}}$ Page latches X decoder Q • Y decoder Power on reset I/O Array $\overline{\mathsf{W}}$ (Input/output and D. Custom area\* Control logic Status C HV generator register and sequencer HOLD-Address register Figure 1. Logic diagram \*: Identification page Figure 2. 8-pin package connections See Section 9: Package information for package dimensions and how to identify pin 1. DT74591V DS9475 - Rev 7 page 2/42 ### Table 1. Signal names | Signal name | Description | |-----------------|--------------------| | С | Serial clock | | D | Serial data input | | Q | Serial data output | | <u>S</u> | Chip select | | $\overline{W}$ | Write protect | | HOLD | Hold | | V <sub>CC</sub> | Supply voltage | | V <sub>SS</sub> | Ground | DS9475 - Rev 7 page 3/42 ## 2 Signal description All input signals must be held high or low (according to voltages of $V_{IH}$ or $V_{IL}$ , as specified in Table 11 and Table 12). These signals are described in the following subsections. #### 2.1 Serial data output (Q) This output signal is used to transfer data serially out of the device during a read operation. Data are shifted out on the falling edge of the serial clock (C), the most significant bit (MSB) first. In all other cases, the serial data output is in high impedance. ### 2.2 Serial data input (D) This input signal is used to transfer data serially into the device. D input receives instructions, addresses, and the data to be written. Values are latched on the rising edge of the serial clock (C), the most significant bit (MSB) first. ### 2.3 Serial clock (C) This input signal provides the timing of the serial interface. Instructions, addresses, or data present at serial data input (D) are latched on the rising edge of the serial clock (C). Data on serial data output (Q) change after the falling edge. ## 2.4 Chip select $(\overline{S})$ Driving chip select $(\overline{S})$ low enables the device to start communication. Driving chip select high deselects the device and serial data output enters the high impedance state. ## 2.5 Hold condition (HOLD) The HOLD signal is used to pause any serial communications with the device without resetting the clocking sequence. To enter the hold condition, the device must be selected, with chip select $(\overline{S})$ low. During this condition, the serial data output (Q) is in high-Z, and the serial data input (D) and the serial clock (C) are don't care. ## 2.6 Write protect $(\overline{W})$ This pin is used to write-protect the status register. ### 2.7 V<sub>SS</sub> ground $V_{SS}$ is the reference for all signals, including the $V_{CC}. \label{eq:VSS}$ #### 2.8 V<sub>CC</sub> supply voltage V<sub>CC</sub> is the supply voltage pin. DS9475 - Rev 7 page 4/42 ## Operating features #### 3.1 Active power and standby power modes When chip select is low, the device is selected and in the active power mode. When it is high, the device is deselected. If a write cycle is not in progress, the device goes in standby power mode, and its consumption drops to $I_{CC1}$ , as specified in Table 11 and Table 12. #### 3.2 SPI modes The device can be driven by a microcontroller with its SPI peripheral running in one of the two following modes: - CPOL = 0, CPHA = 0 - CPOL = 1, CPHA = 1 For these two modes, the input data are latched on the rising edge of the serial clock, and the output data are available from the falling edge of the serial clock. The difference between the two modes, as shown in Figure 3, is the clock polarity when the bus controller is in standby mode and not transferring data: - C remains at 0 for (CPOL = 0, CPHA = 0) - C remains at 1 for (CPOL = 1, CPHA = 1) Figure 3. Supported SPI modes DS9475 - Rev 7 page 5/42 #### 3.3 Hold mode The hold (HOLD) signal is used to pause any serial communications with the device without resetting the clocking sequence. The hold mode starts when the hold signal is driven low and the serial clock is low (as shown in Figure 4). During the hold mode, the serial data output is high impedance, and the signals present on serial data input and serial clock are not decoded. The hold mode ends when the hold signal is driven high and the C is or becomes low. Figure 4. Hold mode activation Deselecting the device while it is in hold mode resets the paused communication. #### 3.4 Protocol control and data protection #### 3.4.1 Protocol control The chip select input offers a built-in safety feature, as it is edge as well as level-sensitive. After power-up, the device is not selected until a falling edge has first been detected. This ensures that chip select must have been high prior to going low, to start the first operation. To ensure that the write commands (WRITE, WRSR, WRID, LID) are accepted and executed correctly, the following conditions must be met: - A write enable (WREN) instruction sets the write enable latch (WEL) bit. - During the entire command, a falling edge followed by a low state on chip select must be decoded. - The instruction, address, and input data must be sent as multiples of eight bits. - The command must include at least one data byte. - The chip select must be driven high exactly after a data byte boundary. Write commands can be discarded at any time by a rising edge on chip select outside of a byte boundary. To execute read commands (READ, RDSR, RDID, RDLS), the device must decode: - A falling edge and a low level on chip select during the entire command - The instruction and address as multiples of eight bits (byte) From this step, data bits are shifted out until the rising edge on chip select. DS9475 - Rev 7 page 6/42 #### 3.4.2 Status register and data protection The status register format is shown in Figure 5. Figure 5. Status register format Note: The bits b7 to b4 are always read as 1. #### WIP bit The WIP bit (write in progress) is a read-only flag that indicates the ready/busy state of the device. When a write command (WRITE, WRSR, WRID, LID) is decoded and a write cycle ( $t_W$ ) is in progress, the device is busy, and the WIP bit is set to 1. When WIP = 0, the device is ready to decode a new command. During a write cycle, continuously reading the WIP bit detects when the device becomes ready (WIP = 0) to decode a new command. #### WEL bit The WEL (write enable latch) bit is a flag that indicates the status of the internal write enable latch. When WEL is: - 1: the write instructions (WRITE, WRSR, WRID, and LID) are executed - 0: any decoded write instruction is not executed The WEL bit is set to 1 with the WREN instruction, and reset after the following events: - Completion of the write disable (WRDI) instruction - Completion of write instructions (WRITE, WRSR, WRID, and LID), including the write cycle time t<sub>W</sub> - Power-up ### BP1 and BP0 bits The block protect bits (BP1, BP0) are nonvolatile. BP1 and BP0 define the size of the memory block to protect against write instructions, as defined in Figure 5. These bits are written using the write status register (WRSR) instruction. DS9475 - Rev 7 page 7/42 Table 2. Write-protected block size | Status re | egister bits | - Protected block | Protected array addresses | | | | | |-----------|--------------|-------------------|------------------------------------------|--|--|--|--| | BP1 | BP0 | Flotected block | | | | | | | 0 | 0 | None | None | | | | | | 0 | 1 | Upper quarter | 180h - 1FFh | | | | | | 1 | 0 | Upper half | 100h - 1FFh | | | | | | 1 | 1 | Whole memory | 000h - 1FFh, and the identification page | | | | | ### 3.5 Identification page The M95040-A125 and M95040-A145 offer an identification page (16-byte) in addition to the 4-Kbit memory. The identification page contains two fields: - Device identification: the first three bytes are programmed by STMicroelectronics with the device identification code, as shown in Table 3. - Application parameters: the byte after the device identification code is available for application-specific data. Note: If the end application does not need to read the device identification code, this field can be overwritten and used to store application-specific data. Once these data are written, the whole identification page should be permanently locked in read-only mode. The read, write, lock identification page instructions are detailed in Instructions. Table 3. Device identification bytes | Address in identification page | Content | Value | |--------------------------------|----------------------|---------------| | 00h | ST manufacturer code | 20h | | 01h | SPI family code | 00h | | 02h | Memory density code | 09h (4-Kbitt) | DS9475 - Rev 7 page 8/42 ## 4 Instructions Each command is composed of bytes (the most significant bit, MSB, is transmitted first), initiated with the instruction byte, as summarized in Table 4. If an invalid instruction is sent (one not contained in Table 4), the device automatically enters a wait state until deselected. Table 4. Instruction set | Instruction | Description | Instruction format | |-------------|-------------------------------------------------|---------------------------| | WREN | Write enable | 0000 X110 <sup>(1)</sup> | | WRDI | Write disable | 0000 X100 | | RDSR | Read status register | 0000 X101 | | WRSR | Write status register | 0000 X001 | | READ | Read from memory array | 0000 A8011 <sup>(2)</sup> | | WRITE | Write to memory array | 0000 A8010 <sup>(2)</sup> | | RDID | Read identification page | 1000 0011 | | WRID | Write identification page | 1000 0010 | | RDLS | Reads the identification page lock status | 1000 0011 | | LID | Locks the identification page in read-only mode | 1000 0010 | <sup>1.</sup> X = don't care. For read and write commands in the memory array and identification page, the address is defined through one address byte and one bit (b3) of the instruction byte as explained in Table 5. Table 5. Significant bits within the address byte | Instruction | Bit b3 of the instruction byte | | | LSB address byte | | | | | | | | | | | | | |-------------|--------------------------------|---|---|------------------|---|---|---|-------------------|----|----|----|-----|-----|----------------------------------------|----|----| | | | | | | | | | | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | READ | X <sup>(1)</sup> | Х | Х | Х | Х | х | Х | A8 <sup>(2)</sup> | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | | or WRITE | ^(') | ^ | ^ | ^ | ^ | ^ | ^ | Ao(=) | A | Au | AS | A4 | AS | AZ | Ai | Au | | RDID | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | A4 | A3 | A2 | A1 | A0 | | or WRID | | | U | U | U | | U | O | | | | 7.4 | 7.5 | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | Α' | Αυ | | RDLS | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | or LID | | | | | | | | | ' | 0 | | | | | | | <sup>1.</sup> X =The bit is don't care. 2. A: Significant address bit. DS9475 - Rev 7 page 9/42 <sup>2.</sup> A8 = 1 for the upper half of the memory array and 0 for the lower half. #### 4.1 Write enable (WREN) The write enable latch (WEL) bit must be set before each WRITE, WRSR, WRID, and LID instruction. The only way to do this is to send a write enable instruction to the device. As shown in Figure 6, to send this instruction to the device, chip select $(\overline{S})$ is driven low, and the bits of the instruction byte are shifted in on serial data input (D). The device then enters a wait state and waits to be deselected by $\overline{S}$ being driven high, and the WEL bit is set. Figure 6. Write enable (WREN) sequence DT71377V1 ### 4.2 Write disable (WRDI) One way to reset the WEL bit is to send a write disable instruction to the device. As shown in Figure 7, to send this instruction to the device, chip select $(\overline{S})$ is driven low, and the bits of the instruction byte are shifted in on serial data input (D). The device then enters a wait state and waits for the device to be deselected, by $\overline{S}$ being driven high. If a write cycle is currently in progress, the WRDI instruction is decoded and executed. The WEL bit is reset to 0 with no effect on the ongoing write cycle. The write enable latch (WEL) bit, in fact, becomes reset by any of the following events: - Power-up - WRDI instruction execution - WRSR instruction completion - · WRITE instruction completion - Write protect (W) line being held low Figure 7. Write disable (WRDI) sequence DT71378V1 ### 4.3 Read status register (RDSR) The read status register (RDSR) instruction is used to read the content of the status register. As shown in Figure 8, to send this instruction to the device, chip select is first driven low. The bits of the instruction byte are shifted in (MSB first) on serial data input, the status register content is then shifted out (MSB first) on serial data output. If chip select continues to be driven low, the status register content is continuously shifted out. The status register can always be read, even if a write cycle (t<sub>W</sub>) is in progress. The status register functionality is detailed in Section 3.4.2: Status register and data protection. Figure 8. Read status register (RDSR) sequence DS9475 - Rev 7 page 11/42 #### 4.4 Write status register (WRSR) The write status register (WRSR) instruction allows new values to be written to the status register. Before it can be accepted, a write enable (WREN) instruction must previously have been executed. The write status register (WRSR) instruction is entered (MSB first) by driving chip select $(\overline{S})$ low, sending the instruction code followed by the data byte on serial data input (D), and driving the chip select $(\overline{S})$ signal high. This instruction allows the user to change the values of the BP1 and BP0 bits which define the size of the area that is to be treated as read only, as defined in Table 2. Write-protected block size. The contents of the BP1 and BP0 bits are updated after the completion of the WRSR instruction, including the write cycle (t<sub>w</sub>). The write status register (WRSR) instruction has no effect on bits from b7 to b4, b1, and b0 bits in the status registe (see Figure 5. Status register format). The status register functionality is detailed in Section 3.4.2: Status register and data protection. The instruction is not accepted, and is not executed under the following conditions: - If the write enable latch (WEL) bit has not been set to 1 by executing a write enable instruction just before. - If a write cycle is already in progress. - If the device has not been deselected by chip select $(\overline{S})$ being driven high, after the eighth bit, b0, of the data byte has been latched in. - If write protect (W) is low during the WRSR command (instruction, address, and data). Figure 9. Write status register (WRSR) sequence DS9475 - Rev 7 page 12/42 #### 4.5 Read from memory array (READ) The READ instruction is used to read the content of the memory. As shown in Figure 10, to send this instruction to the device, chip select $(\overline{S})$ is first driven low. The bits of the instruction byte and address bytes are shifted in (MSB first) on serial data input (D). The most significant address bit, A8, is embedded as bit b3 of the instruction byte, as shown in Table 4. Instruction set. The address is loaded into an internal address register, and the byte of data at that address is shifted out on serial data output (Q). If chip select $(\overline{S})$ continues to be driven low, the internal address register is automatically incremented, and the next byte of data is shifted out. The whole memory can therefore be read with a single READ instruction. When the highest address is reached, the address counter rolls over to zero, allowing the read cycle to continue indefinitely. The read cycle is terminated by driving chip select $(\overline{S})$ high at any time when the data bits are shifted out on serial data output (Q). The instruction is not accepted, and is not executed, if a write cycle is currently in progress. Figure 10. Read from memory array (READ) sequence 1. Depending on the memory size, as shown in Table 5, the most significant address bits are don't care. DS9475 - Rev 7 page 13/42 ### 4.6 Write to memory array (WRITE) The WRITE instruction is used to write new data in the memory. As shown in Figure 11, to send this instruction to the device, chip select $(\overline{S})$ is first driven low. The bits of the instruction byte, address byte, and at least one data byte are then shifted in (MSB first) on the serial data input (D). The most significant address bit, A8, is embedded as bit b3 of the instruction byte, as shown in Table 4. Instruction set. The instruction is terminated by driving chip select (S) high at a data byte boundary. Figure 11 shows a single byte write. Figure 11. Byte write (WRITE) sequence A page write is used to write several bytes of the same page with a single internal write cycle. For a page write, chip select $(\overline{S})$ has to remain low, as shown in Figure 12, so that the next data byte are shifted in. Each time a new data byte is shifted in, the least significant bits of the internal address counter are incremented. If the address counter exceeds the page boundary (the page size is 16-byte), the internal address pointer rolls over to the beginning of the same page where the next data bytes are written. If more than 16-byte are received, only the last 16-byte are written. For both byte write and page write, the self-timed write cycle starts from the rising edge of chip select $(\overline{S})$ , and continues for a period $t_W$ (as specified in Table 13). The instruction is discarded, and is not executed, under the following conditions: - If a write cycle is already in progress - If the write protect (\overline{W}) is low or if the addressed page is in the region protected by the block protect (BP1 and BP0) bits - If one of the conditions defined in Section 3.4.1: Protocol control is not satisfied Note: The self-timed write cycle $t_W$ is internally executed as a sequence of two consecutive events: [erase addressed byte(s)], followed by [program addressed byte(s)]. An erased bit is read as 0 and a programmed bit is read as 1. DS9475 - Rev 7 page 14/42 Figure 12. Page write (WRITE) sequence DS9475 - Rev 7 page 15/42 ### 4.7 Read identification page (RDID) This instruction is used to read the identification page. The chip select $(\overline{S})$ signal is first driven low. The bits of the instruction byte and address byte are then shifted in (MSB first) on serial data input (D). Address bit A8 must be 0 and the other upper address bits are don't care (it might be easier to define these bits as 0. The data byte pointed to by the lower address bits [A4:A0] is shifted out (MSB first) on serial data output (Q). The first byte addressed can be any byte within the identification page. If chip select $(\overline{S})$ continues to be driven low, the internal address register is automatically incremented and the byte of data at the new address is shifted out. Note: There is no roll-over feature in the identification page. The address of the byte to read must not exceed the page boundary. The read cycle is terminated by driving chip select $(\overline{S})$ high. The rising edges of the chip select $(\overline{S})$ signal can occur at any time when the data bits are shifted out. The instruction is not accepted, and is not executed, if a write cycle is currently in progress. Figure 13. Read identification page sequence The first three bytes of the identification page provide information about the device itself. Refer to Section 3.5: Identification page for more information. DS9475 - Rev 7 page 16/42 ### 4.8 Write identification page (WRID) This instruction is used to write the identification page. The chip select signal $(\overline{S})$ is first driven low, and then the bits of the instruction byte, address byte, and at least one data byte are shifted in (MSB first) on serial data input (D). The address bit A8 must be 0 and the other upper address bits are don't care (it might be easier to define these bits as 0). The lower address bits [A4:A0] define the byte address inside the identification page. The self-timed write cycle starts from the rising edge of chip select $(\overline{S})$ , and continues for a period $t_W$ (as specified in Table 13). Figure 14. Write identification page sequence Note: The first three bytes of the identification page offer the device identification code (refer to Section 3.5: Identification page for more information). Using the WRID command on the first three bytes overwrites the device identification code. The instruction is discarded, and is not executed, under the following conditions: - If a write cycle is already in progress - If the block protect bits (BP1,BP0) = (1,1) - If one of the conditions defined in Section 3.4.1: Protocol control is not satisfied. DS9475 - Rev 7 page 17/42 ### 4.9 Read lock status (RDLS) The read lock status instruction (see Section 4: Instructions) is used to check whether the identification page is locked or not in read-only mode. The read lock status sequence is defined with the chip select $(\overline{S})$ first driven low. The bits of the instruction byte and address bytes are then shifted in on serial data input (D). Address bit A7 must be 1; all other address bits are don't care. The lock bit is the LSB (least significant bit) of the byte read on serial data output (Q). It is at 1 when the lock is active and at 0 when the lock is not active. If chip select $(\overline{S})$ continues to be driven low, the same data byte is shifted out. The read cycle is terminated by driving chip select $(\overline{S})$ high. The read lock status instruction is not accepted and not executed if a write cycle is currently in progress. The instruction sequence is shown in Figure 15. Figure 15. Read lock status sequence #### 4.10 Lock identification page (LID) The LID command is used to permanently lock the identification page in read-only mode. The LID instruction is issued by: - Driving chip select (S) low - Sending (MSB first) the instruction code, the address and a data byte on serial data input (D) - Driving chip select (S) high In the address sent, A7 must be equal to 1. All other address bits are don't care (it is easier to define these bits as 0, as shown in Table 5). The data byte sent must be equal to the binary value xxxx xx1x, where x = don't care. The LID instruction is terminated by driving chip select $(\overline{S})$ high at a data byte boundary, otherwise, the instruction is not executed. DS9475 - Rev 7 page 18/42 Driving chip select $(\overline{S})$ high at a byte boundary of the input data triggers the self-timed write cycle which duration is $t_W$ (specified in Table 13). The instruction sequence is shown in Figure 16. The instruction is discarded, and is not executed, under the following conditions: - If a write cycle is already in progress - If (BP1, BP0) = (1,1) - If one of the conditions defined in Section 3.4.1: Protocol control is not satisfied DS9475 - Rev 7 page 19/42 ## Application design recommendations ### 5.1 Supply voltage (V<sub>CC</sub>) #### 5.1.1 Operating supply voltage (V<sub>CC</sub>) Before selecting the memory and issuing instructions to it, a valid and stable $V_{CC}$ voltage within the specified $[V_{CC(min)}, V_{CC(max)}]$ range must be applied (see Table 11 and Table 12). This voltage must remain stable and valid until the end of the transmission of the instruction and, for a write instruction, until the completion of the internal write cycle ( $t_W$ ). To secure a stable DC supply voltage, it is recommended to decouple the $V_{CC}$ line with a suitable capacitor (usually 10 nF to 100 nF) close to the $V_{CC}/V_{SS}$ package pins. #### 5.1.2 Power-up conditions When the power supply is turned on, $V_{CC}$ continuously rises from $V_{SS}$ to $V_{CC}$ . During this time, the chip select $(\overline{S})$ line is not allowed to float but must follow the $V_{CC}$ voltage. The $\overline{S}$ line must be connected to $V_{CC}$ via a suitable pull-up resistor (see Figure 17. Bus controller and memory devices on the SPI bus ). The $V_{CC}$ voltage has to rise continuously from 0 V up to the minimum $V_{CC}$ operating voltage defined in Table 11 and Table 12. To prevent inadvertent write operations during power-up, a power-on-reset (POR) circuit is included. At power-up, the device does not respond to any instruction until $V_{CC}$ reaches the internal threshold voltage (this threshold is defined in the Table 11 and Table 12 as $V_{RES}$ ). When V<sub>CC</sub> passes over the POR threshold, the device is reset and in the following state: - Standby power mode - Deselected - Status register values: - Write enable latch (WEL) bit is reset to 0. - Write in progress (WIP) bit is reset to 0. - BP1, and BP0 bits remain unchanged (nonvolatile bits). - Not in the hold condition When the $V_{CC}$ has reached a stable value within the $[V_{CC}(min), V_{CC}(max)]$ range, the device is ready to operate. DS9475 - Rev 7 page 20/42 #### 5.1.3 Power-down During power-down, when $V_{CC}$ continuously decreases below the minimum operating voltage defined in Table 11 and Table 12, the device must be: - Deselected (chip select $(\overline{S})$ must be allowed to follow the voltage applied on $V_{CC}$ ) - Standby power mode (there must not be any internal write cycle in progress). Similarly to power-up, during power-down, when $V_{CC}$ decreases, the device must not be accessed when $V_{CC}$ drops below $V_{CC}$ drops below the power-on-reset threshold voltage, the device stops responding to any instructions sent to it. ### 5.2 Implementing devices on SPI bus Figure 17 shows an example of three devices, connected to the SPI bus controller. Only one device is selected at a time, so that only the selected device drives the serial data output (Q) line. All the other devices outputs are then in high impedance. Figure 17. Bus controller and memory devices on the SPI bus Note: The write protect $(\overline{W})$ and hold $(\overline{HOLD})$ signals must be driven high or low as appropriate. A pull-up resistor connected on each $\overline{S}$ input (represented in Figure 17) ensures that each device is not selected if the bus controller leaves the $\overline{S}$ line in the high impedance state. #### 5.3 ECC (error correction code) The error correction code (ECC x 1) is an internal logic function, which is transparent for the SPI communication protocol. The ECC x 1 logic is implemented on each byte of the memory array. If a single bit out of the byte happens to be erroneous during a read operation, the ECC x 1 detects this bit and replaces it with the correct value. The read reliability is therefore much improved. DS9475 - Rev 7 page 21/42 # 6 Delivery state The device is delivered with: - The memory array set to all 1s (each byte = FFh) - Status register: bit BP1 = 0 and BP0 = 0 - Identification page: the first three bytes define the device identification code (value defined in Table 3). The content of the following byte is don't care. DS9475 - Rev 7 page 22/42 ## 7 Absolute maximum ratings Stressing the device outside the ratings listed in Table 6 can permanently damage it. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 6. Absolute maximum ratings | Symbol | Parameter | Min. | Max. | Unit | |-------------------|-------------------------------------------------------------------|-------|-----------------------|------| | T <sub>AMB</sub> | Ambient operating temperature | -40 | 150 | | | T <sub>STG</sub> | Storage temperature | -65 | 150 | °C | | T <sub>LEAD</sub> | Lead temperature during soldering | Se | ee note (1) | | | Vo | Output voltage on Q pin | -0.50 | V <sub>CC</sub> + 0.6 | V | | VI | Input voltage | -0.50 | 6.5 | V | | I <sub>OL</sub> | DC output current (Q = 0) | - | 5 | A | | I <sub>OH</sub> | DC output current (Q = 1) | - | 5 | mA | | V <sub>CC</sub> | Supply voltage | -0.50 | 6.5 | V | | V <sub>ESD</sub> | Electrostatic discharge voltage (human body model) <sup>(2)</sup> | - | 4000 | V | Compliant with JEDEC standard J-STD-020 (for small-body, Sn-Pb or Pb free assembly), the ST ECOPACK 7191395 specification, and the European directive on restrictions on hazardous substances (RoHS directive 2011/65/EU of July 2011). DS9475 - Rev 7 page 23/42 <sup>2.</sup> Positive and negative pulses are applied to pin pairs in accordance with AEC-Q100-002, compliant with ANSI/ESDA/JEDEC JS-001, C1 = 100 pF, R1 = 1500 $\Omega$ , R2 = 500 $\Omega$ ). ## 8 DC and AC parameters This section summarizes the operating conditions and the DC/AC characteristics of the device. Table 7. Cycling performance by byte | Symbol | Parameter | Conditions | Min. | Max. | Unit | |--------|-------------------------|-----------------------------------------------------------------------------------------|------|-----------|-----------------------------| | | | $T_A \le 25 ^{\circ}\text{C}, \ 1.7 \text{V} \le V_{CC} \le 5.5 \text{V}$ | - | 4 000 000 | | | NCvolo | Write evoles and grapes | $T_A = 85 ^{\circ}\text{C}, \ 1.7 \text{V} \le \text{V}_{CC} \le 5.5 \text{V}$ | - | 1 200 000 | Write evalue(1) | | NCycle | | $T_A = 125 ^{\circ}\text{C}, 1.7 \text{V} \le \text{V}_{\text{CC}} \le 5.5 \text{V}$ | - | 600 000 | Write cycles <sup>(1)</sup> | | | | $T_A = 145 {}^{\circ}C^{(2)}, 2.5 V \le V_{CC} \le 5.5 V$ | - | 400 000 | | <sup>1.</sup> A write cycle is executed when either a page write, a byte write, a WRSR, a WRID, or a LID instruction is decoded. When using the byte write, the page write or the WRID, refer also to Section 5.3: ECC (error correction code). Table 8. Operating conditions (voltage range W, temperature range 4) | Symbol | Parameter | Conditions | Min. | Max. | Unit | |-----------------|-------------------------------|------------------------------------------------------------------------------------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | - | 2.5 | 5.5 | V | | T <sub>A</sub> | Ambient operating temperature | - | -40 | 145 | °C | | f <sub>C</sub> | Operating clock frequency | $5.5 \text{ V} \ge \text{V}_{\text{CC}} \ge 2.5 \text{ V}$ , capacitive load on Q pin $\le 100 \text{ pF}$ | - | 10 | MHz | Table 9. Operating conditions (voltage range R, temperature range 3) | Symbol | Parameter | Conditions | Min. | Max. | Unit | |-----------------|-------------------------------|------------------------------------------------------------|------|------|-------| | V <sub>CC</sub> | Supply voltage | - | 1.7 | 5.5 | V | | T <sub>A</sub> | Ambient operating temperature | - | -40 | 125 | °C | | f_ | Operating clock frequency | V <sub>CC</sub> ≥ 2.5 V, capacitive load on Q pin ≤ 100 pF | - | 10 | MHz | | † <sub>C</sub> | Operating clock frequency | V <sub>CC</sub> ≥ 1.7 V, capacitive load on Q pin ≤ 100 pF | - | 5 | IVIHZ | Table 10. Operating conditions (voltage range R, temperature range 3) for high-speed communications | Symbol | Parameter | Conditions | Min. | Max. | Unit | |-----------------|-------------------------------|-----------------------------------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | - | 4.5 | 5.5 | V | | T <sub>A</sub> | Ambient operating temperature | - | -40 | 85 | °C | | f <sub>C</sub> | Operating clock frequency | V <sub>CC</sub> ≥ 4.5 V, capacitive load on Q pin ≤ 60 pF | - | 20 | MHz | DS9475 - Rev 7 page 24/42 <sup>2.</sup> For temperature range 4 only. Table 11. DC characteristics (voltage range W, temperature range 4) | Symbol | Parameter | Test conditions (in addition to the conditions specified in Table 8) | Min. | Max. | Unit | |---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------|------| | C <sub>OUT</sub> <sup>(1)</sup> | Output capacitance (Q) | V <sub>OUT</sub> = 0 V | - | 8 | | | C <sub>IN</sub> <sup>(1)</sup> | Input capacitance | V <sub>IN</sub> = 0 V | - | 6 | pF | | I <sub>LI</sub> | Input leakage current | V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub> | - | 2 | | | I <sub>LO</sub> | Output leakage current | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$ | - | 3 | μA | | | | V <sub>CC</sub> = 2.5 V, f <sub>C</sub> = 10 MHz, | | - 8 - 6 - 2 - 3 - 2 - 4 - 2(1) - 2 - 3 - 15 - 20 - 25 - 40 -0.45 0.3 Vcc 0.7 Vcc Vcc + 1 - 0.4 | | | | O | $C = 0.1 V_{CC}/0.9 V_{CC}, Q = open$ | - | 2 | | | I <sub>CC</sub> | Input leakage current $V_{IN} = V_{SS} \text{ or } V_{CC}$ Output leakage current $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$ $V_{CC} = 2.5 \text{ V}, f_C = 10 \text{ MHz},$ | | 4 | mA | | | | | $C = 0.1 V_{CC}/0.9 V_{CC}$ , $Q = open$ | - | 4 | | | laas | Cumply ourrent (write) | $2.5 \text{ V} \leq \text{V}_{CC} < 5.5 \text{ V}$ , averaged during $t_W$ , | - 2 - 3 - 2 - 4 - 2 <sup>(1)</sup> - 2 - 3 - 15 - 20 - 25 - 40 | <b>O</b> (1) | - A | | I <sub>CC0</sub> | Supply current (write) | S = V <sub>CC</sub> | - | 2(1) | mA | | | | $T_A$ = 85 °C, $V_{CC}$ = 2.5 V, $\overline{S}$ = $V_{CC}$ | | 2 | | | | | V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub> | - | 2 | | | | | $T_A = 85$ °C, $V_{CC} = 5.5$ V, $\overline{S} = V_{CC}$ | | 2 | | | | | $V_{IN} = V_{SS}$ or $V_{CC}$ | _ | 3 | | | | | $T_A = 125 ^{\circ}\text{C}, V_{CC} = 2.5 \text{V}, \overline{\text{S}} = V_{CC}$ | _ | 15 | | | I <sub>CC1</sub> | Supply current | $V_{IN} = V_{SS}$ or $V_{CC}$ | _ | 15 | μA | | 1001 | (Standby mode) | $T_A = 125 ^{\circ}\text{C}, V_{CC} = 5.5 \text{V}, \overline{\text{S}} = V_{CC}$ | | 20 | μΑ | | | | $V_{IN} = V_{SS}$ or $V_{CC}$ | _ | 20 | | | | | $T_A = 145 ^{\circ}\text{C}, V_{CC} = 2.5 \text{V}, \overline{\text{S}} = V_{CC}$ | | 25 | | | | | $V_{IN} = V_{SS}$ or $V_{CC}$ | _ | 25 | | | | | $T_A$ = 145 °C, $V_{CC}$ = 5.5 V, $\overline{S}$ = $V_{CC}$ | | 40 | | | | | V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub> | - | 40 | | | V <sub>IL</sub> | put low voltage | - | -0.45 | 0.3 V <sub>CC</sub> | | | V <sub>IH</sub> | Input high voltage | - | 0.7 V <sub>CC</sub> | V <sub>CC</sub> + 1 | | | V <sub>OL</sub> | Output low voltage | I <sub>OL</sub> = 2 mA | - | 0.4 | V | | V <sub>OH</sub> | Output high voltage | I <sub>OH</sub> = -2 mA | 0.8 V <sub>CC</sub> | - | | | V <sub>RES</sub> <sup>(1)</sup> | Internal reset threshold voltage | - | 0.5 | 1.5 | | <sup>1.</sup> Evaluated by characterization - Not tested in production. DS9475 - Rev 7 page 25/42 Table 12. DC characteristics (voltage range R, temperature range 3) | Symbol | Parameter | Test conditions (in addition to the conditions specified in Table 9) | Min. | Max. | Unit | | |---------------------------------|----------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|----------------------|------|--| | C <sub>OUT</sub> <sup>(1)</sup> | Output capacitance (Q) | V <sub>OUT</sub> = 0 V | - | 8 | | | | C <sub>IN</sub> <sup>(1)</sup> | Input capacitance | V <sub>IN</sub> = 0 V | _ | 6 | pF | | | <br> <sub>[]</sub> | Input leakage current | V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub> | _ | 2 | | | | I <sub>LO</sub> | Output leakage current | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$ | _ | 3 | μA | | | | , • | V <sub>CC</sub> = 1.7 V, f <sub>C</sub> = 5 MHz, | | | | | | | | C = 0.1 V <sub>CC</sub> /0.9 V <sub>CC</sub> , Q = open | - | 2 | | | | | | V <sub>CC</sub> = 2.5 V, f <sub>C</sub> = 10 MHz, | | _ | | | | I <sub>CC</sub> | Supply current (read) | C = 0.1 V <sub>CC</sub> /0.9 V <sub>CC</sub> , Q = open | - | 2 | mA | | | | | V <sub>CC</sub> = 5.5 V, f <sub>C</sub> = 20 MHz <sup>(2)</sup> | | _ | | | | | | C = 0.1 V <sub>CC</sub> /0.9 V <sub>CC</sub> , Q = open | - | 5 | | | | | | 1.7 V $\leq$ V <sub>CC</sub> $<$ 5.5 V , averaged during $t_W$ , | | 2(1) | | | | I <sub>CC0</sub> | Supply current (write) | $\overline{S} = V_{CC}$ | - | - 2 <sup>(1)</sup> | mA | | | | Supply current | $T_A$ = 85 °C, $V_{CC}$ = 1.7 V, $\overline{S}$ = $V_{CC}$ | | 1 2 | | | | | | V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub> | - | | | | | | | T <sub>A</sub> = 85 °C, V <sub>CC</sub> = 2.5 V, $\overline{S}$ = V <sub>CC</sub> | | | | | | | | V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub> | - | 2 | | | | | | Т | T <sub>A</sub> = 125 °C, V <sub>CC</sub> = 5.5 V, $\overline{S}$ = V <sub>CC</sub> | | 3 | | | I <sub>CC1</sub> | | $V_{IN} = V_{SS}$ or $V_{CC}$ | _ | 3 | μA | | | 1001 | (Standby power mode) | $T_A$ = 125 °C, $V_{CC}$ = 1.7 V, $\overline{S}$ = $V_{CC}$ | _ | 15 | μΑ | | | | | $V_{IN} = V_{SS}$ or $V_{CC}$ | _ | 13 | | | | | | $T_A = 125 ^{\circ}\text{C}, V_{CC} = 2.5 \text{V}, \overline{\text{S}} = V_{CC}$ | _ | 15 | | | | | | $V_{IN} = V_{SS}$ or $V_{CC}$ | | 10 | | | | | | $T_A = 125 ^{\circ}\text{C}, V_{CC} = 5.5 ^{\circ}\text{V}, \overline{S} = V_{CC}$ | _ | 20 | | | | | | $V_{IN} = V_{SS}$ or $V_{CC}$ | | | | | | $V_{IL}$ | Input low voltage | 1.7 V ≤ V <sub>CC</sub> < 2.5 V | -0.45 | 0.25 V <sub>CC</sub> | | | | * 112 | input low voltage | 2.5 V ≤ V <sub>CC</sub> < 5.5 V | -0.45 | 0.3 V <sub>CC</sub> | | | | $V_{IH}$ | Input high voltage | 1.7 V ≤ V <sub>CC</sub> < 2.5 V | 0.75 V <sub>CC</sub> | V <sub>CC</sub> + 1 | | | | ٧ІН | input high voltage | 2.5 V ≤ V <sub>CC</sub> < 5.5 V | 0.7 V <sub>CC</sub> | V <sub>CC</sub> + 1 | | | | Vo | Output low voltage | V <sub>CC</sub> = 1.7 V, I <sub>OL</sub> = 1 mA | - | 0.3 | V | | | V <sub>OL</sub> | Output low voitage | $V_{CC} \ge 2.5 \text{ V}, I_{OL} = 2 \text{ mA}$ | - | 0.4 | | | | V <sub>OH</sub> | Output high voltage | V <sub>CC</sub> = 1.7 V, I <sub>OH</sub> = 1 mA | 0.8 V <sub>CC</sub> | - | | | | v OH | Output high voltage | V <sub>CC</sub> ≥ 2.5 V, I <sub>OH</sub> = -2 mA | 0.8 V <sub>CC</sub> | - | | | | V <sub>RES</sub> <sup>(1)</sup> | Internal reset threshold voltage | - | 0.5 | 1.5 | | | <sup>1.</sup> Evaluated by characterization - Not tested in production. DS9475 - Rev 7 page 26/42 <sup>2.</sup> When $-40 \, ^{\circ}\text{C} < T_A < 85 \, ^{\circ}\text{C}$ . Table 13. AC characteristics | | Alt. | | | Min. | Max. | Min | Max. | Min | Max. | | |----------------------------------|-------------------|----------------------------------------------|--------------------------------------|------|----------|--------------------------------------------------------|------|---------------------------------------|------|--| | Symbol | | . Parameter | Test conditions specified in Table 9 | | specifie | Test conditions<br>specified in Table 8<br>and Table 9 | | Test conditions specified in Table 10 | | | | f <sub>C</sub> | f <sub>SCK</sub> | Clock frequency | - | 5 | - | 10 | - | 20 | MHz | | | t <sub>SLCH</sub> | t <sub>CSS1</sub> | S active setup time | 60 | - | 30 | - | 15 | - | | | | t <sub>SHCH</sub> | t <sub>CSS2</sub> | S not active setup time | 60 | - | 30 | - | 15 | - | | | | t <sub>SHSL</sub> | t <sub>CS</sub> | S deselect time | 90 | - | 40 | - | 20 | - | | | | t <sub>CHSH</sub> | t <sub>CSH</sub> | S active hold time | 60 | - | 30 | - | 15 | - | ns | | | t <sub>CHSL</sub> | - | S not active hold time | 60 | - | 30 | - | 15 | - | | | | t <sub>CH</sub> <sup>(1)</sup> | t <sub>CLH</sub> | Clock high time | 80 | - | 40 | - | 20 | - | | | | t <sub>CL</sub> <sup>(1)</sup> | t <sub>CLL</sub> | Clock low time | 80 | - | 40 | - | 20 | - | | | | t <sub>CLCH</sub> <sup>(2)</sup> | t <sub>RC</sub> | Clock rise time | - | 2 | - | 2 | - | 2 | | | | t <sub>CHCL</sub> (2) | t <sub>FC</sub> | Clock fall time | - | 2 | - | 2 | - | 2 | μs | | | t <sub>DVCH</sub> | t <sub>DSU</sub> | Data in setup time | 20 | - | 10 | - | 5 | - | | | | t <sub>CHDX</sub> | t <sub>DH</sub> | Data in hold time | 20 | - | 10 | - | 10 | - | | | | t <sub>HHCH</sub> | - | Clock low hold time after HOLD not active | 60 | - | 30 | - | 15 | - | | | | t <sub>HLCH</sub> | - | Clock low hold time after HOLD active | 60 | - | 30 | - | 15 | - | | | | t <sub>CLHL</sub> | - | Clock low set-up time before HOLD active | 0 | - | 0 | - | 0 | - | | | | t <sub>CLHH</sub> | - | Clock low set-up time before HOLD not active | 0 | - | 0 | - | 0 | - | ns | | | $t_{\text{SHQZ}}^{(2)}$ | t <sub>DIS</sub> | Output disable time | - | 80 | - | 40 | - | 20 | | | | t <sub>CLQV</sub> (3) | t <sub>V</sub> | Clock low to output valid | - | 80 | - | 40 | - | 20 | | | | t <sub>CLQX</sub> | t <sub>HO</sub> | Output hold time | 0 | - | 0 | - | 0 | - | | | | t <sub>QLQH</sub> <sup>(2)</sup> | t <sub>RO</sub> | Output rise time | - | 20 | - | 20 | - | 20 | | | | t <sub>QHQL</sub> (2) | t <sub>FO</sub> | Output fall time | - | 20 | - | 20 | - | 20 | | | | t <sub>HHQV</sub> | t <sub>LZ</sub> | HOLD high to output valid | - | 80 | - | 40 | - | 20 | | | | t <sub>HLQZ</sub> (2) | t <sub>HZ</sub> | HOLD low to output high-Z | - | 80 | - | 40 | - | 20 | | | | t <sub>W</sub> | t <sub>WC</sub> | Write time | _ | 4 | - | 4 | - | 4 | ms | | <sup>1.</sup> $t_{CH}$ + $t_{CL}$ must never be lower than the shortest possible clock period, $1/f_{C}$ (max). DS9475 - Rev 7 page 27/42 <sup>2.</sup> Evaluated by characterization - Not tested in production. <sup>3.</sup> $t_{CLQV}$ must be compatible with $t_{CL}$ (clock low time): if $t_{SU}$ is the Read setup time of the SPI bus master, $t_{CL}$ must be equal to (or greater than) $t_{CLQV}+t_{SU}$ . Figure 19. Serial input timing Figure 20. Hold timing DT00825cV2 DT01447dV2 DT01448cV2 DS9475 - Rev 7 Figure 21. Serial output timing DT01449gV2 DS9475 - Rev 7 page 29/42 ## 9 Package information To meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions, and product status are available at: www.st.com. ECOPACK is an ST trademark. ### 9.1 SO8N package information This SO8N is an 8-lead, 4.9 x 6 mm, plastic small outline, 150 mils body width, package. Figure 22. SO8N - Outline 1. Drawing is not to scale. O7\_SO8\_ME\_V DS9475 - Rev 7 page 30/42 | Symbol | | millimeters | | | inches <sup>(1)</sup> | | |-------------------|-------|-------------|-------|--------|-----------------------|--------| | Зуппоп | Min. | Тур. | Max. | Min. | Тур. | Max. | | А | - | - | 1.750 | - | - | 0.0689 | | A1 | 0.100 | - | 0.250 | 0.0039 | - | 0.0098 | | A2 | 1.250 | - | - | 0.0492 | - | - | | b | 0.280 | - | 0.480 | 0.0110 | - | 0.0189 | | С | 0.170 | - | 0.230 | 0.0067 | - | 0.0091 | | D <sup>(2)</sup> | 4.800 | 4.900 | 5.000 | 0.1890 | 0.1929 | 0.1969 | | Е | 5.800 | 6.000 | 6.200 | 0.2283 | 0.2362 | 0.2441 | | E1 <sup>(3)</sup> | 3.800 | 3.900 | 4.000 | 0.1496 | 0.1535 | 0.1575 | | е | - | 1.270 | - | - | 0.0500 | - | | h | 0.250 | - | 0.500 | 0.0098 | - | 0.0197 | | k | 0° | - | 8° | 0° | - | 8° | | L | 0.400 | - | 1.270 | 0.0157 | - | 0.0500 | | L1 | - | 1.040 | - | - | 0.0409 | - | | ccc | - | - | 0.100 | - | - | 0.0039 | Table 14, SO8N - Mechanical data - 1. Values in inches are converted from mm and rounded to four decimal digits. - Dimension D does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side - 3. Dimension E1 does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25 mm per side. Note: The package top may be smaller than the package bottom. Dimensions D and E1 are determinated at the outermost extremes of the plastic body exclusive of mold flash, tie bar burrs, gate burrs, and interleads flash, but including any mismatch between the top and bottom of the plastic body. The measurement side for mold flash, protusions, or gate burrs is the bottom side. Figure 23. SO8N - Footprint example SO SN ED 1. Dimensions are expressed in millimeters. DS9475 - Rev 7 page 31/42 DT\_6P\_A\_TSSOP8\_ME\_V4 ### 9.2 TSSOP8 package information This TSSOP is an 8-lead, 3 x 6.4 mm, 0.65 mm pitch, thin shrink small outline package. Figure 24. TSSOP8 - Outline 1. Drawing is not to scale. Table 15. TSSOP8 - Mechanical data | Complete | | millimeters | | | inches <sup>(1)</sup> | | |-------------------|-------|-------------|-------|--------|-----------------------|--------| | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | | Α | - | - | 1.200 | - | - | 0.0472 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 0.800 | 1.000 | 1.050 | 0.0315 | 0.0394 | 0.0413 | | b | 0.190 | - | 0.300 | 0.0075 | - | 0.0118 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | D <sup>(2)</sup> | 2.900 | 3.000 | 3.100 | 0.1142 | 0.1181 | 0.1220 | | е | - | 0.650 | - | - | 0.0256 | - | | E | 6.200 | 6.400 | 6.600 | 0.2441 | 0.2520 | 0.2598 | | E1 <sup>(3)</sup> | 4.300 | 4.400 | 4.500 | 0.1693 | 0.1732 | 0.1772 | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | - | 1.000 | - | - | 0.0394 | - | | k | 0° | - | 8° | 0° | - | 8° | | aaa | - | - | 0.100 | - | - | 0.0039 | - 1. Values in inches are converted from mm and rounded to four decimal digits. - 2. Dimension D does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. - 3. Dimension E1 does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25 mm per side. DS9475 - Rev 7 page 32/42 Note: The package top may be smaller than the package bottom. Dimensions D and E1 are determinated at the outermost extremes of the plastic body exclusive of the mold flash, tie bar burrs, gate burrs, and interleads flash, but including any mismatch between the top and bottom of the plastic body. The measurement side for the mold flash, protrusions, or gate burrs is the bottom side. Figure 25. TSSOP8 – Footprint example DT\_6P\_TSSOP8\_FP\_V2 1. Dimensions are expressed in millimeters. DS9475 - Rev 7 page 33/42 ## 9.3 WFDFPN8 (DFN8) package information This WFDFPN is a 8-lead, $2 \times 3$ mm, 0.5 mm pitch very very thin fine pitch dual flat package. Figure 26. WFDFPN8 (DFN8) - Outline - 1. Drawing is not to scale. - 2. Exposed copper is not systematic and can appear partially or totally according to the cross section. DS9475 - Rev 7 page 34/42 0.0020 0.0031 | | | | (=1110) | | | | | |--------------------|-------------|-------|---------|-----------------------|--------|--------|--| | Complete | millimeters | | | inches <sup>(1)</sup> | | | | | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | | | А | 0.700 | 0.750 | 0.800 | 0.0276 | 0.0295 | 0.0315 | | | A1 | 0.025 | 0.045 | 0.065 | 0.0010 | 0.0018 | 0.0026 | | | b <sup>(2)</sup> | 0.200 | 0.250 | 0.300 | 0.0079 | 0.0098 | 0.0118 | | | D | 1.900 | 2.000 | 2.100 | 0.0748 | 0.0787 | 0.0827 | | | E | 2.900 | 3.000 | 3.100 | 0.1142 | 0.1181 | 0.1220 | | | е | - | 0.500 | - | - | 0.0197 | - | | | L1 | - | - | 0.150 | - | - | 0.0059 | | | L3 | 0.300 | - | - | 0.0118 | - | - | | | D2 | 1.400 | - | 1.600 | 0.0551 | - | 0.0630 | | | E2 | 1.200 | - | 1.400 | 0.0472 | - | 0.0551 | | | K | 0.400 | - | - | 0.0157 | - | - | | | L | 0.300 | - | 0.500 | 0.0118 | - | 0.0197 | | | NX <sup>(3)</sup> | | | | 8 | | | | | ND <sup>(3)</sup> | | 4 | | | | | | | aaa | - | - | 0.150 | - | - | 0.0059 | | | bbb <sup>(4)</sup> | - | - | 0.100 | - | - | 0.0039 | | | ccc | - | - | 0.100 | - | - | 0.0039 | | Table 16. WFDFPN8 (DFN8) - Mechanical data - 1. Values in inches are converted from mm and rounded to four decimal digits. - 2. Dimension b applies to plated terminal and is measured between 0.15 and 0.30 mm from the terminal tip. - 3. N is the number of terminals, ND is the number of terminals on "D" sides. - 4. Max package warpage is 0.05 mm. ddd eee (5) 5. Applied for exposed die paddle and terminals. Exclude embedding part of exposed die paddle from measuring. Figure 27. WFDFPN8 (DFN8) - Footprint example 0.050 0.080 Note: The central pad (the area E2 by D2 in the Figure 26) must be either connected to $V_{SS}$ or left floating (not connected) in the end application. DS9475 - Rev 7 page 35/42 ## 10 Ordering information M95 040-D Example: W DW /K **Device type** M95 = SPI serial access EEPROM **Device function** 040-D = 4-Kbit (512-byte) with additional identification page Operating voltage $W = V_{CC} = 2.5 \text{ to } 5.5 \text{ V}$ $R = V_{CC} = 1.7 \text{ to } 5.5 \text{ V}$ Package<sup>(1)</sup> MN = SO8 (150 mil width) DW = TSSOP8 (169 mil width) MF = WFDFPN8 (DFN8 2 x 3 mm) **Device grade** 3 = Temperature range: -40 to 125 °C. 4 = Temperature range: -40 to 145 °C. Option Blank = Tube packing T = Tape and reel packing **Plating technology** P or G = RoHS compliant and halogen-free (ECOPACK2) **Process** Table 17. Ordering information scheme /K = Manufacturing technology CMOSF8H 1. All packages are ECOPACK2 (RoHS-compliant and free of brominated, chlorinated and antimony-oxide flame retardants). Note: For a list of available options (speed, package, etc.) or for further information on any aspect of this device, contact your nearest ST sales office. Note: Parts marked as "ES" or "E" are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. DS9475 - Rev 7 page 36/42 ## **Revision history** Table 18. Document revision history | Revision | Changes | |----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Initial release. | | | Added WFDFPN8 (MF) package. | | | Removed UFDFPN8 (MLP8) package. | | 2 | Updated: | | _ | <ul> <li>Section 4.4: Write Status Register (WRSR): replaced "Bits b7, b6, b5, b4 are always read as 0" by "Bits b7, b6, b5, b4 are always read as 1".</li> </ul> | | | - Note (1) under Table 7: Absolute maximum ratings. | | | Updated Figure 24: WFDFPN8 (MLP8) $-$ 8-lead, 2 x 3 mm, 0.5 mm pitch very very thin fine pitch dual flat package outline. | | 3 | Document status changed from "Preliminary Data" to "Production | | | Data". | | | Data retention modified from "40 years at 50 °C" to "50 years at 125 °C"". | | | Updated Note 2 below Table 7: Absolute maximum ratings. | | | Updated Table 13: DC characteristics (voltage range R, temperature range 3). | | 4 | Updated Table 17: WFPN8 (MLP8) – 8-lead, 2 x 3 mm, 0.5 mm pitch very very thin fine pitch dual flat package mechanical data. | | | Updated Table 18: Ordering information scheme. | | | Added Note 2 below Figure 24: WFDFPN8 (MLP8) $-$ 8-lead, 2 x 3 mm, 0.5 mm pitch very very thin fine pitch dual flat package outline. | | | Updated Table 17: WFPN8 (MLP8) – 8-lead, 2 x 3 mm, 0.5 mm pitch very very thin fine pitch dual flat package mechanical data | | 5 | Updated Figure 24: WFDFPN8 (MLP8) $-$ 8-lead, 2 x 3 mm, 0.5 mm pitch very very thin fine pitch dual flat package outline | | | Added paragraph: Engineering samples on page 39 | | | Updated | | 6 | - Section 9: Package mechanical data | | | – VCC min value. | | 7 | Added: 10Y longevity Updated: Features | | | Figure 1. Logic diagram Section 0.2: WEDERNS (DENS) package information | | | <ul> <li>Section 9.3: WFDFPN8 (DFN8) package information</li> <li>Table 17. Ordering information scheme</li> </ul> | | | 1<br>2<br>3 | DS9475 - Rev 7 page 37/42 ## **Contents** | 1 | Desc | cription | 2 | |---|-------|----------------------------------------------------------|----| | 2 | Sign | nal description | 4 | | | 2.1 | Serial data output (Q) | 4 | | | 2.2 | Serial data input (D) | 4 | | | 2.3 | Serial clock (C) | 4 | | | 2.4 | Chip select (S) | 4 | | | 2.5 | Hold condition (HOLD) | 4 | | | 2.6 | Write protect (W) | 4 | | | 2.7 | V <sub>SS</sub> ground | 4 | | | 2.8 | V <sub>CC</sub> supply voltage | 4 | | 3 | Ope | rating features | 5 | | | 3.1 | Active power and standby power modes | 5 | | | 3.2 | SPI modes | 5 | | | 3.3 | Hold mode | 6 | | | 3.4 | Protocol control and data protection | 6 | | | | 3.4.1 Protocol control | 6 | | | | 3.4.2 Status register and data protection | 7 | | | 3.5 | Identification page | 8 | | 4 | Instr | ructions | 9 | | | 4.1 | Write enable (WREN) | 10 | | | 4.2 | Write disable (WRDI) | 10 | | | 4.3 | Read status register (RDSR) | 11 | | | 4.4 | Write status register (WRSR) | 12 | | | 4.5 | Read from memory array (READ) | 13 | | | 4.6 | Write to memory array (WRITE) | 14 | | | 4.7 | Read identification page (RDID) | 16 | | | 4.8 | Write identification page (WRID) | 17 | | | 4.9 | Read lock status (RDLS) | 18 | | | 4.10 | Lock identification page (LID) | 18 | | 5 | Appl | lication design recommendations | 20 | | | 5.1 | Supply voltage (V <sub>CC</sub> ) | 20 | | | | <b>5.1.1</b> Operating supply voltage (V <sub>CC</sub> ) | 20 | | | | 5.1.2 Power-up conditions | 20 | | | | 5.1.3 Power-down | 21 | | | <b>5.2</b> | Implementing devices on SPI bus | 21 | | | | |-----|--------------------------|------------------------------------|----|--|--|--| | | 5.3 | ECC (error correction code) | 21 | | | | | 6 | Deli | very state | 22 | | | | | 7 | Absolute maximum ratings | | | | | | | 8 | DC a | and AC parameters | 24 | | | | | 9 | Pac | kage information | 30 | | | | | | 9.1 | SO8N package information | 30 | | | | | | 9.2 | TSSOP8 package information | 32 | | | | | | 9.3 | WFDFPN8 (DFN8) package information | 34 | | | | | 10 | Ord | ering information | 36 | | | | | Rev | ision | history | 37 | | | | # **List of figures** | Figure 1. | Logic diagram | 2 | |------------|--------------------------------------------------|----| | Figure 2. | 8-pin package connections | 2 | | Figure 3. | Supported SPI modes | 5 | | Figure 4. | Hold mode activation | 6 | | Figure 5. | Status register format | 7 | | Figure 6. | Write enable (WREN) sequence | 10 | | Figure 7. | Write disable (WRDI) sequence | 10 | | Figure 8. | Read status register (RDSR) sequence | 11 | | Figure 9. | Write status register (WRSR) sequence | 12 | | Figure 10. | Read from memory array (READ) sequence | 13 | | Figure 11. | Byte write (WRITE) sequence. | 14 | | Figure 12. | Page write (WRITE) sequence | 15 | | Figure 13. | Read identification page sequence | 16 | | Figure 14. | Write identification page sequence | | | Figure 15. | Read lock status sequence | 18 | | Figure 16. | Lock ID sequence | 19 | | Figure 17. | Bus controller and memory devices on the SPI bus | 21 | | Figure 18. | AC measurement I/O waveform | 28 | | Figure 19. | Serial input timing | 28 | | Figure 20. | Hold timing | 28 | | Figure 21. | Serial output timing | 29 | | Figure 22. | SO8N - Outline | 30 | | Figure 23. | SO8N - Footprint example | 31 | | Figure 24. | TSSOP8 – Outline | 32 | | Figure 25. | TSSOP8 – Footprint example | 33 | | Figure 26. | WFDFPN8 (DFN8) – Outline | 34 | | Figure 27. | WFDFPN8 (DFN8) – Footprint example | 35 | | | | | DS9475 - Rev 7 page 40/42 ## **List of tables** | Table 1. | Signal names | . ა | |-----------|-------------------------------------------------------------------------------------------|-----| | Table 2. | Write-protected block size | . 8 | | Table 3. | Device identification bytes | . 8 | | Table 4. | Instruction set | . 9 | | Table 5. | Significant bits within the address byte | . 9 | | Table 6. | Absolute maximum ratings | 23 | | Table 7. | Cycling performance by byte | 24 | | Table 8. | Operating conditions (voltage range W, temperature range 4) | 24 | | Table 9. | Operating conditions (voltage range R, temperature range 3) | 24 | | Table 10. | Operating conditions (voltage range R, temperature range 3) for high-speed communications | 24 | | Table 11. | DC characteristics (voltage range W, temperature range 4) | 25 | | Table 12. | DC characteristics (voltage range R, temperature range 3) | 26 | | Table 13. | AC characteristics | 27 | | Table 14. | SO8N - Mechanical data | 31 | | Table 15. | TSSOP8 - Mechanical data | 32 | | Table 16. | WFDFPN8 (DFN8) – Mechanical data | 35 | | Table 17. | Ordering information scheme | 36 | | Table 18. | Document revision history | 37 | | | | | DS9475 - Rev 7 page 41/42 #### **IMPORTANT NOTICE - READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2024 STMicroelectronics – All rights reserved DS9475 - Rev 7 page 42/42