### Low voltage dual brush DC motor driver # CITY CHILLIS VFQFPN 3 X 3 X 1.0 (16-pin) #### **Features** - Operating voltage from 1.8 to 10 V - Maximum output current 1.3 Arms - $R_{DS(ON)}$ HS + LS = 0.4 $\Omega$ typ. - · Current control with adjustable off-time - Full protection set - Non-dissipative overcurrent protection - Short-circuit protection - Thermal shutdown - Energy saving and long battery life with standby consumption less than 80 nA ### **Application** - Battery-powered DC motor applications such as: - Tovs - Portable printers - Robotics - Point of sale (POS) devices - Portable medical equipment - Healthcare and wellness devices (shavers and toothbrushes) Product status link STSPIN240 #### Product label #### **Description** The STSPIN240 is a dual brush DC motor driver integrating a low $R_{DS(ON)}$ power stage in a small QFN 3 x 3 mm package. Both the full-bridges implement an independent PWM current controller with fixed OFF time The device is designed to operate in battery-powered scenarios and can be forced in a zero-consumption state, allowing a significant increase in battery life. The STSPIN240 offers a complete set of protection including overcurrent, overtemperature and short-circuit protection. OUTB1 OUTB2 SENSEB Brush DC ## **Block diagram** STBY\RESET REF EN\FAULT PHA PWMA PHB **PWMB** TOFF Oscilator VS OUTA1 Brush DC OUTA2 SENSEA Control Logic Figure 1. Block diagram OVT GND DS11642 - Rev 5 page 2/25 ### 2 Electrical data #### 2.1 Absolute maximum ratings Table 1. Absolute maximum ratings | Symbol | Parameter | Test Condition | Value | Unit | |---------------------------------------|-----------------------------------------------------|--------------------|-------------|------------------| | Vs | Supply voltage | | -0.3 to 11 | V | | V <sub>IN</sub> | Logic input voltage | | -0.3 to 5.5 | V | | V <sub>OUT</sub> – V <sub>SENSE</sub> | Output to sense voltage drop | | up to 12 | V | | V <sub>S</sub> – V <sub>OUT</sub> | Supply to output voltage drop | | up to 12 | V | | V <sub>SENSE</sub> | Sense pins voltage | Sense pins voltage | | V | | I <sub>OUT,RMS</sub> | Continuous power stage output current (each bridge) | | 1.3 | A <sub>rms</sub> | | T <sub>j,OP</sub> | Operative junction temperature | | -40 to 150 | °C | | T <sub>j,STG</sub> | Storage junction temperature | | -55 to 150 | °C | ### 2.2 Recommended operating conditions Table 2. Recommended operating conditions | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |------------------|-------------------------|----------------|-----|-----|-----|------| | Vs | Supply voltage | | 1.8 | - | 10 | V | | V <sub>IN</sub> | Logic input voltage | | 0 | - | 5 | V | | V <sub>REF</sub> | Reference voltage input | | 0.1 | - | 0.5 | V | #### 2.3 Thermal data Table 3. Thermal data | Symbol | Parameter | Conditions | | Unit | |----------------------|---------------------------------------------------|-----------------------------------------------------------|------|------| | R <sub>thJA</sub> | Junction-to-ambient thermal resistance | Natural convection, according to JESD51-2A <sup>(1)</sup> | 57.1 | °C/W | | R <sub>thJCtop</sub> | Junction-to-case thermal resistance (top side) | Simulation with cold plate on package top | 67.3 | °C/W | | R <sub>thJCbot</sub> | Junction-to-case thermal resistance (bottom side) | Simulation with cold plate on exposed pad | 9.1 | °C/W | | R <sub>thJB</sub> | Junction-to-board thermal resistance | according to JESD51-8 (1) | 23.3 | °C/W | | ΨЈТ | Junction-to-top characterization | According to JESD51-2A (1) | 3.3 | °C/W | | ΨЈВ | Junction-to-board characterization | According to JESD51-2A (1) | 22.6 | °C/W | <sup>1.</sup> Simulated on a 21.2x21.2 mm board, 2s2p 1 Oz copper and four 300 μm vias below exposed pad DS11642 - Rev 5 page 3/25 ## 2.4 ESD protection ratings **Table 4. ESD protection ratings** | Symbol | Parameter | Conditions | Class | Value | Unit | |--------|---------------------|-------------------------------------------|-------|-------|------| | НВМ | Human body model | Conforming to ANSI/ESDA/JEDEC JS-001-2014 | H2 | 2 | kV | | CDM | Charge device model | Conforming to ANSI/ESDA/JEDEC JS-001-2014 | C2a | 500 | V | DS11642 - Rev 5 page 4/25 ## 3 Electrical characteristics **Table 5. Electrical characteristics** Testing conditions: $V_S$ = 5 V, $T_j$ = 25 °C unless otherwise specified. | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | | |--------------------------|-----------------------------------------------|-----------------------------------------------------------------------------------|------|------|------|------|--| | Supply | | | | | | | | | V <sub>Sth(ON)</sub> | V <sub>S</sub> turn-on voltage | V <sub>S</sub> rising from 0 V | 1.45 | 1.65 | 1.79 | V | | | V <sub>Sth(OFF)</sub> | V <sub>S</sub> turn-off voltage | V <sub>S</sub> falling from 5 V | 1.3 | 1.45 | 1.65 | V | | | V <sub>Sth(HYS)</sub> | V <sub>S</sub> hysteresis voltage | | | 180 | | mV | | | 1 | V complex company | No commutations, EN\FAULT = 0 $R_{OFF}$ = 160 k $\Omega$ | | 960 | 1300 | μΑ | | | Is | V <sub>S</sub> supply current | No commutations, EN\FAULT = 1<br>R <sub>OFF</sub> = 160 k $\Omega$ | | 1500 | 1950 | μΑ | | | I <sub>S,STBY</sub> | V <sub>S</sub> standby current | STBY = 0 V | | 10 | 80 | nA | | | V <sub>STBYL</sub> | Standby low voltage | | | | 0.9 | V | | | V <sub>STBYH</sub> | Standby high voltage | | 1.48 | | | V | | | Power stage | | | | | | | | | | | V <sub>S</sub> = 10 V, I <sub>OUT</sub> = 1.3 A | | 0.4 | 0.65 | | | | R <sub>DS(ON)HS+LS</sub> | Total on resistance HS + LS | $V_S = 10 \text{ V}, I_{OUT} = 1.3 \text{ A}$ $T_j = 125 ^{\circ}\text{C}^{-(1)}$ | | 0.53 | 0.87 | Ω | | | | | V <sub>S</sub> = 3 V, I <sub>OUT</sub> = 0.4 A | | 0.53 | 0.8 | | | | I <sub>DSS</sub> Le | Leakage current | OUTx = V <sub>S</sub> | | | 1 | μA | | | | | OUTx = GND | - 1 | | | | | | V <sub>DF</sub> | Freewheeling diode forward voltage | I <sub>D</sub> = 1.3 A | | 0.9 | | V | | | t <sub>rise</sub> | Rise time | V <sub>S</sub> = 10 V;<br>unloaded outputs | | 10 | | ns | | | t <sub>fall</sub> | Fall time | V <sub>S</sub> = 10 V;<br>unloaded outputs | | 10 | | ns | | | t <sub>DT</sub> | Integrated dead time | | | 50 | | ns | | | PWM current | controller | | | | | | | | V <sub>SNS,OFFSET</sub> | Sensing offset | V <sub>REF</sub> = 0.1 V | -15 | | +15 | mV | | | | | $R_{OFF} = 10 \text{ k}\Omega$ | | 9 | | μs | | | t <sub>OFF</sub> | Total OFF time | R <sub>OFF</sub> = 160 kΩ | | 125 | | μs | | | Δf <sub>OSC</sub> | Internal oscillator precision (fosc/fosc, ID) | R <sub>OFF</sub> = 20 kΩ | -20% | | +20% | - | | | t <sub>OFF,jitter</sub> | Total OFF time jitter | R <sub>OFF</sub> = 10 kΩ | | 2% | | - | | | Logic IOs | <u> </u> | I | | | | | | | V <sub>IH</sub> | High logic level input voltage | | 1.6 | | | V | | | V <sub>IL</sub> | Low logic level input voltage | | | | 0.6 | V | | | V <sub>RELEASE</sub> | EN\FAULT open drain release voltage | | | | 0.4 | V | | | V <sub>OL</sub> | EN\FAULT Low logic level output voltage | I <sub>EN</sub> = 4 mA | | | 0.4 | V | | | R <sub>STBY</sub> | STBY pull-down resistance | | | 36 | | kΩ | | DS11642 - Rev 5 page 5/25 | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |-------------------------|----------------------------------|--------------------------------------------------|-----|------|-----|------| | I <sub>PDEN</sub> | EN\FAULT pull-down current | | | 10.5 | | μΑ | | t <sub>ENd</sub> | EN\FAULT input propagation delay | From EN\FAULT falling edge to OUT high impedance | | 55 | | ns | | t <sub>PWM,d(ON)</sub> | PWMx turn-on propagation delay | Refer to Figure 4 | | 125 | | ns | | t <sub>PWM,d(OFF)</sub> | PWMx turn-off propagation delay | Refer to Figure 4 | | 140 | | ns | | t <sub>PH,d</sub> | PHx propagation delay | Refer to Figure 4 | | 125 | | ns | | Protections | | | | | | | | T <sub>jSD</sub> | Thermal shutdown threshold | | | 160 | | °C | | T <sub>jSD,Hyst</sub> | Thermal shutdown hysteresis | | | 40 | | °C | | loc | Over-current threshold | See Figure 14 | | 2 | | Α | <sup>1.</sup> Based on characterization data on a limited number of samples, not tested during production. DS11642 - Rev 5 page 6/25 ## 4 Pin description STBY\ RESET PWMB PHB EN\FAULT 13 16 15 (12 PHA TOFF (11 **PWMA** REF EPAD (10 OUTA1 OUTB1 ( 9 4 ) SENSEA SENSEB ¦ 8 ¦ OUTA2 VS GND OUTB2 Figure 2. Pin connection (top view) Note: The exposed pad must be connected to ground. Table 6. Pin description | No. | Name | Туре | Function | |---------|------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PHA | Logic input | Phase input for bridge A | | 2 | PWMA | Logic input | PWM input for bridge A | | 3 | OUTA1 | Power output | Power bridge output side A1 | | 4 | SENSEA | Power output | Sense output of the bridge A | | 5 | OUTA2 | Power output | Power bridge output side A2 | | 6 | VS | Supply | Device supply voltage | | 7, EPAD | GND | Ground | Device ground | | 8 | OUTB2 | Power output | Power bridge output side B2 | | 9 | SENSEB | Power output | Sense output of the bridge B | | 10 | OUTB1 | Power output | Power bridge output side B1 | | 11 | REF | Analog input | Reference voltage for the current limiter circuitry | | 12 | TOFF | Analog input | Internal oscillator frequency adjustment | | | | | Logic input 5 V compliant and open drain output. | | 13 | EN\FAULT | Logic input\ Open drain<br>output | This is the enable of the power stage (when low the power stage is turned off) and it is forced low by the integrated open-drain MOSFET when a failure occurs. | | 14 | STBY\RESET | Logic input | Logic input 5 V compliant. | | | OTDT WESET | Logic input | When forced low the device is forced in low consumption mode. | | 15 | PHB | Logic input | Phase input for bridge B | | 16 | PWMB | Logic input | PWM input for bridge B | DS11642 - Rev 5 page 7/25 ## 5 Typical applications Table 7. Typical application value | Name | Value | |---------------------------------------|--------------------------------------| | Cs | 2.2 μF / 16 V | | C <sub>SPOL</sub> | 22 μF / 16 V | | R <sub>SNSA</sub> , R <sub>SNSB</sub> | 330 mΩ / 1 W | | C <sub>EN</sub> | 10 nF / 6.3 V | | R <sub>EN</sub> | 18 kΩ | | C <sub>STBY</sub> | 1 nF / 6.3 V | | R <sub>STBY</sub> | 18 kΩ | | C <sub>RCOFF</sub> | 22 nF | | R <sub>RCOFF</sub> | 1 kΩ | | R <sub>OFF</sub> | 47 kΩ ( $t_{OFF} \cong 37 \ \mu s$ ) | Figure 3. Typical application schematic DS11642 - Rev 5 page 8/25 #### 6 Description The STSPIN240 is a dual brush DC motor driver integrating two PWM current controllers and a power stage composed by two fully-protected full-bridges. #### 6.1 Standby and power-up The device provides a low consumption mode, which is set forcing the STBY\RESET input below the $V_{STBYL}$ threshold. When the device is in the standby status, the power stage is disabled (outputs are in high impedance) and the supply to the integrated control circuitry is cut off. When the device leaves the standby status, all the control circuitry is reset at power-up condition. At power-up, power-down and when leaving the standby condition, the EN\FAULT pin is forced low until the internal circuitry stabilize. #### 6.2 Motor driving The outputs of each half-bridge is controlled by the respective PWMx and PHx inputs as listed in Table 8. **EN\FAULT Full-bridge condition** PHx **PWMx** OUT<sub>x2</sub> OUTx1 0 Χ Χ HiZ HiZDisabled 1 0 0 **GND GND** Both LS on 1 0 1 **GND** VS HS2 and LS1 on (current X1 ← X2) **GND GND** Both LS on 1 1 0 1 1 VS **GND** HS1 and LS2 on (current $X1 \rightarrow X2$ ) 1 Table 8. STSPIN240 truth table DS11642 - Rev 5 page 9/25 #### 6.3 PWM current control The device implements two independent PWM current controllers, one for each full bridge. The voltage of the sense pins ( $V_{SENSEA}$ and $V_{SENSEB}$ ) is compared to the reference voltage applied on the REF pin ( $V_{REF}$ ). When $V_{SENSEX} > V_{REF}$ , the current limiter is triggered, the OFF time counter is started and the decay sequence is performed. The decay sequence turns on both the low sides of the full bridge for the entire duration of the OFF time. Table 9. ON and slow decay states | PHx | PWMx | ON | Decay <sup>(1)</sup> | |----------|----------------------|------------|----------------------| | | | HSx1 = OFF | | | 0 | 0 | LSx1 = ON | N.A. | | 0 | | HSx2 = OFF | N.A. | | | | LSx2 = ON | | | | 1 | HSx1 = OFF | HSx1 = OFF | | 0 | | LSx1 = ON | LSx1 = ON | | 0 | | HSx2 = ON | HSx2 = OFF | | | | LSx2 = OFF | LSx2 = ON | | | | HSx1 = OFF | | | 1 | 0 | LSx1 = ON | NI A | | <b>'</b> | 0 | HSx2 = OFF | N.A. | | | | LSx2 = ON | | | | HSx1 = ON LSx1 = OFF | HSx1 = ON | HSx1 = OFF | | 4 | | LSx1 = OFF | LSx1 = ON | | 1 | 1 | HSx2 = OFF | HSx2 = OFF | | | | LSx2 = ON | LSx2 = ON | <sup>1.</sup> During decays the inputs values are ignored until the system returns to ON condition (decay time expired). The reference voltage value, V<sub>REF</sub>, must be selected according to the load current target value (peak value) and sense resistor value. #### **Equation 1** (1) $V_{REF} = R_{SNSx} \cdot I_{LOAD,peak}$ When choosing the sense resistor value, two main issues must be taken into account: - The sense resistor dissipates energy; for this reason the resistance of this component should be kept low. - The lower the R<sub>SNSx</sub> value, the higher the peak current error due to noise on the V<sub>REF</sub> pin and the input offset of the current sense comparator. Values of R<sub>SNSx</sub> that are too low must be avoided. DS11642 - Rev 5 page 10/25 DS11642 - Rev 5 page 11/25 #### 6.3.1 OFF time adjustment The total OFF time is adjusted through an external resistor connected between the TOFF pin and ground, as shown in Figure 6. A small RC series must be inserted in parallel with the regulator resistor in order to increase the stability of the regulation circuit according to indications listed in Table 10. R<sub>RCOFF</sub> R<sub>OFF</sub> Figure 6. OFF time regulation circuit The relationship between the OFF time and the external resistor value is shown in Figure 7. The value typically ranges from 10 $\mu$ s to 150 $\mu$ s. Table 10. Recommended R $_{\rm RCOFF}$ and C $_{\rm RCOFF}$ values according to R $_{\rm OFF}$ | R <sub>OFF</sub> | R <sub>RCOFF</sub> | C <sub>RCOFF</sub> | |----------------------------------|--------------------|--------------------| | 10 kΩ ≤ R <sub>OFF</sub> < 82 kΩ | 1 kΩ | 22 nF | | 82 kΩ ≤ $R_{OFF}$ ≤ 160 kΩ | 2.2 kΩ | 22 nF | Figure 7. OFF time vs. R<sub>OFF</sub> value DS11642 - Rev 5 page 12/25 #### 6.4 Overcurrent and short circuit protections The device embeds a circuitry protecting each power output against the over load and short circuit conditions (short to ground, short to $V_S$ and short between outputs). When the overcurrent or the short circuit protection is triggered, the power stage is disabled and the EN\FAULT input is forced low by the integrated open-drain MOSFET discharging the external $C_{EN}$ capacitor. The power stage is kept disabled and the open-drain MOSFET is kept ON until the EN\FAULT input falls below the $V_{RELEASE}$ threshold, then the $C_{EN}$ capacitor is charged through the $R_{EN}$ resistor. Figure 8. Overcurrent and short-circuit protections management The total disable time after an overcurrent event can be set sizing properly the external network connected to the EN\FAULT pin (refer to Figure 9 and Figure 10). #### **Equation 2** (2) $$t_{DIS} = t_{discharge} + t_{charge}$$ But $t_{charge}$ is normally much higher than $t_{discharge}$ we can consider only the second contribution: #### **Equation 3** (3) $$t_{DIS} \cong R_{EN} \cdot C_{EN} \cdot \ln \frac{(v_{\text{DD}} - R_{\text{EN}} \cdot I_{\text{PD}}) - v_{\text{RELEASE}}}{(v_{\text{DD}} - R_{\text{EN}} \cdot I_{\text{PD}}) - v_{\text{IH}}}$$ Where $V_{DD}$ is the pull-up voltage of $R_{EN}$ resistor. DS11642 - Rev 5 page 13/25 Figure 9. Disable time versus $R_{EN}$ and $C_{EN}$ values ( $V_{DD}$ = 3.3 V) DS11642 - Rev 5 page 14/25 #### 6.5 Thermal shutdown The device embeds a circuitry protecting it from the over-temperature conditions. When the thermal shutdown temperature is reached the power stage is disabled and the EN\FAULT input is forced low by the integrated open-drain MOSFET (refer to Figure 11). The protection and the EN\FAULT output are released when the IC temperature returns below a safe operating value $(T_{jSD} - T_{jSD,Hyst})$ . Figure 11. Thermal shutdown management DS11642 - Rev 5 page 15/25 ## 7 Graphs Figure 12. Power stage resistance versus supply voltage DS11642 - Rev 5 page 16/25 Figure 14. Overcurrent threshold versus supply voltage DS11642 - Rev 5 page 17/25 ## 8 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. ### 8.1 VFQFPN 3x3x1.0 16L package information Table 11. Package dimensions | Cumbal | | Dimensions [mm] | | | | | |--------|----------|-----------------|------|--|--|--| | Symbol | Min. | Тур. | Max. | | | | | Α | 0.80 | 0.90 | 1.00 | | | | | A1 | 0.00 | 0.02 | 0.05 | | | | | A3 | | 0.20 | | | | | | b | 0.20 | 0.25 | 0.30 | | | | | D | | 3.00 BSC | | | | | | D1 | | 1.50 BSC | | | | | | D2 | 1.60 | 1.70 | 1.80 | | | | | е | | 0.50 BSC | | | | | | E | 3.00 BSC | | | | | | | D2 | | 1.50 BSC | | | | | | E2 | 1.60 | 1.70 | 1.80 | | | | | L | 0.30 | 0.40 | 0.50 | | | | | k | 0.20 | | | | | | | N | | 16 | | | | | | aaa | | 0.15 | | | | | | bbb | | 0.10 | | | | | | ccc | | 0.10 | | | | | | ddd | | 0.05 | | | | | | eee | | 0.08 | | | | | | fff | | 0.10 | | | | | DS11642 - Rev 5 page 18/25 Figure 15. Package outline BOTTOM VIEW DS11642 - Rev 5 page 19/25 Figure 16. Recommended footprint DS11642 - Rev 5 page 20/25 ## **Revision history** **Table 12. Document revision history** | Date | Version | Changes | |-------------|-------------|---------------------------------------------------------------------------------| | 06-May-2016 | 1 | Initial release. | | | | Updated document status to Datasheet - production data on cover page. | | 30-Jun-2016 | 2 | Updated Table 1 (changed Max. value of VS from 12 to 11). | | | | Updated Table 7 (changed value of t <sub>OFF</sub> from 47 μs to 37 μs). | | | | Updated Figure 1 and Figure 12. | | 04-Nov-2016 | -Nov-2016 3 | Updated Table 2 (added t <sub>INw</sub> parameter) and Table 3. | | | | Minor modifications throughout document. | | | | Updated Table 2 (removed t <sub>INw</sub> parameter). | | 11-Aug-2017 | 4 | Updated title of Figure 12 and Figure 13. | | | | Minor modifications throughout document. | | | | Updated Table 5 (modified test condition of V <sub>SNS,OFFSET</sub> parameter). | | 13-Sep-2023 | 5 | Updated Section 6.1 Standby and power-up. | | 13-36ρ-2023 | 3 | Updated Figure 5, Figure 8 and Figure 11. | | | | Updated all data in Section 8.1 VFQFPN 3x3x1.0 16L package information. | DS11642 - Rev 5 page 21/25 ## **Contents** | 1 | Bloc | ck diagram | 2 | |----|-----------------|-------------------------------------------|----| | 2 | Electrical data | | | | | 2.1 | Absolute maximum ratings | 3 | | | 2.2 | Recommended operating conditions | 3 | | | 2.3 | Thermal data | 3 | | | 2.4 | ESD protection ratings | 4 | | 3 | Elec | ctrical characteristics | 5 | | 4 | Pin | description | 7 | | 5 | Турі | ical applications | 8 | | 6 | Description | | | | | 6.1 | Standby and power-up | | | | 6.2 | Motor driving | 9 | | | 6.3 | PWM current control | 10 | | | | 6.3.1 OFF time adjustment | 12 | | | 6.4 | Overcurrent and short circuit protections | 13 | | | 6.5 | Thermal shutdown | 15 | | 7 | Gra | phs | 16 | | 8 | Pac | kage information | 18 | | | 8.1 | VFQFPN 3x3x1.0 16L package information | 18 | | Re | vision | history | | ## **List of tables** | Table 1. | Absolute maximum ratings | |-----------|--------------------------------------------------------------------------------------| | Table 2. | Recommended operating conditions | | Table 3. | Thermal data | | Table 4. | ESD protection ratings | | Table 5. | Electrical characteristics | | Table 6. | Pin description | | Table 7. | Typical application value | | Table 8. | STSPIN240 truth table | | Table 9. | ON and slow decay states | | Table 10. | Recommended R $_{\rm RCOFF}$ and C $_{\rm RCOFF}$ values according to R $_{\rm OFF}$ | | Table 11. | Package dimensions | | Table 12. | Document revision history | ## **List of figures** | Figure 1. | Block diagram | . 2 | |------------|------------------------------------------------------------------------------------------|-----| | Figure 2. | Pin connection (top view) | . 7 | | Figure 3. | Typical application schematic | | | Figure 4. | Timing diagram | . 9 | | Figure 5. | PWM current control sequence | 11 | | Figure 6. | OFF time regulation circuit | 12 | | Figure 7. | OFF time vs. R <sub>OFF</sub> value | 12 | | Figure 8. | Overcurrent and short-circuit protections management | 13 | | Figure 9. | Disable time versus R <sub>EN</sub> and C <sub>EN</sub> values (V <sub>DD</sub> = 3.3 V) | 14 | | Figure 10. | Disable time versus R <sub>EN</sub> and C <sub>EN</sub> values (V <sub>DD</sub> = 1.8 V) | 14 | | Figure 11. | Thermal shutdown management | 15 | | Figure 12. | Power stage resistance versus supply voltage | 16 | | Figure 13. | Power stage resistance versus temperature | 16 | | Figure 14. | Overcurrent threshold versus supply voltage | 17 | | Figure 15. | Package outline | 19 | | Figure 16. | Recommended footprint | 20 | #### **IMPORTANT NOTICE - READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2023 STMicroelectronics – All rights reserved DS11642 - Rev 5 page 25/25