# High-Current, Half-Bridge, Gate-Driver IC FAN73912 #### Description The FAN73912 is a monolithic half bridge gate-drive IC designed for high-voltage and high-speed driving for MOSFETs and IGBTs that operate up to +1200 V. The advanced input filter of HIN provides protection against short-pulsed input signals caused by noise. An advanced level-shift circuit offers high-side gate driver operation up to VS = -9.8 V (typical) for VBS = 15 V. The UVLO circuit prevents malfunction when VCC and VBS are lower than the specified threshold voltage. Output drivers typically source and sink 2 A and 3 A, respectively. #### **Features** - Floating Channel for Bootstrap Operation to +1200 V - Typically 2 A/ 3 A Sourcing/Sinking Current Driving Capability for Both Channels - Gate Driver Supply (VCC) Range from 12 V to 20 V - Separate Logic Supply (VDD) Range from 3 V to 20 V - Extended Allowable Negative VS Swing to −9.8 V for Signal Propagation at VCC = VBS = 15 V - Built-in Cycle-by-Cycle Edge-Triggered Shutdown Logic - Built-in Shoot-Through Protection Logic - Common-Mode dv/dt Noise Canceling Circuit - UVLO Functions for Both Channels - Built-in Advanced Input Filter - Matched Propagation Delay Below 50 ns - Outputs in-Phase with Input Signal - Logic and Power Ground +/- 10 V Offset - This Device is Pb-Free and Halogen Free #### **Typical Application** - Electrical Contactor - UPS - Solar Inverter - Ballast - General-Purpose Half-Bridge Topology SOIC-16W CASE 751BH # \$Y = onsemi Logo &Z = Assembly Plant Code &2 = 2-Digit Date Code &K = Lot Code FAN73912MX = Specific Device Code #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------|---------|-----------------------| | FAN73912MX | Wide-16 | 1,000/ | | (Note 1) | SOIC | Tape & Reel | - †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. - This device passed wave-soldering test by JESD22A-111 1 Figure 1. Application Schematic - Adjustable Option Figure 2. Simplified Block Diagram Figure 3. Pin Connections – Wide 16–SOIC (Top View) **Table 1. PIN FUNCTION DESCRIPTION** | Pin No. | Symbol | Description | |---------|-----------------|----------------------------------------------| | 1 | LO | Low-Side Driver Output | | 2 | COM | Low-Side Driver Return | | 3 | VCC | Low-Side Supply Voltage | | 4 | NC | No Connection | | 5 | NC | No Connection | | 6 | V <sub>S</sub> | High-Voltage Floating Supply Return | | 7 | V <sub>B</sub> | High-Side Floating Supply | | 8 | НО | High-Side Driver Output | | 9 | NC | No Connection | | 10 | NC | No Connection | | 11 | $V_{DD}$ | Logic Supply Voltage | | 12 | HIN | Logic Input for High-Side Gate Driver Output | | 13 | SD | Logic Input for Shutdown | | 14 | LIN | Logic Input for Low-Side Gate Driver Output | | 15 | V <sub>SS</sub> | Logic Ground | | 16 | NC | No Connection | Table 2. MAXIMUM RATINGS (T<sub>J</sub> = 25°C, unless otherwise specified. All voltage parameters are referenced to COM unless otherwise stated in the table.) | Symbol | Parameter | Min | Max | Unit | |-------------------------------|---------------------------------------|-------------------------------------------------|----------------------------|------| | V <sub>B</sub> | High-Side Floating Supply Voltage | -0.3 | 1225.0 | V | | V <sub>S</sub> | High-Side Floating Offset Voltage | V <sub>B</sub> −25 | V <sub>B</sub> +0.3 | V | | V <sub>HO</sub> | High-Side Floating Output Voltage | V <sub>S</sub> -0.3 | V <sub>B</sub> +0.3 | V | | V <sub>CC</sub> | Low-Side Supply Voltage | -0.3 | 25 | V | | V <sub>LO</sub> | Low-Side Floating Output Voltage | -0.3 | V <sub>CC</sub> +.0.3 | V | | V <sub>DD</sub> | Logic Supply Voltage | V <sub>SS</sub> -0.3<br>-0.3 | V <sub>SS</sub> +25<br>25 | V | | V <sub>SS</sub> | Logic GND | V <sub>DD</sub> -25 | V <sub>DD</sub> +0.3 | V | | V <sub>IN</sub> | Logic Input Voltage (HIN, LIN and SD) | V <sub>SS</sub> + V <sub>DD</sub> -25.3<br>-0.3 | V <sub>DD</sub> +0.3<br>25 | V | | dV <sub>S</sub> /dt | Allowable Offset Voltage Slew Rate | - | ±50 | V/ns | | P <sub>D</sub> (Note 2, 3, 4) | Power Dissipation | - | 1.3 | W | | $\theta_{\sf JA}$ | Thermal Resistance | - | 95 | °C/W | | TJ | Junction Temperature | - | 150 | °C | | T <sub>STG</sub> | Storage Temperature | -55 | 150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. Table 3. RECOMMENDED OPERATING CONDITIONS (All voltage parameters are referenced to COM unless otherwise stated in the table) | Symbol | Parameter | Min | Max | Unit | |-----------------|---------------------------------------------------|---------------------------------------------|----------------------------|------| | V <sub>B</sub> | High-Side Floating Supply Voltage | V <sub>S</sub> + 12 | V <sub>S</sub> + 20 | V | | V <sub>S</sub> | High-Side Floating Supply Offset Voltage (Note 6) | 8 – V <sub>CC</sub> | 1200 | V | | V <sub>HO</sub> | High-Side (HO) Output Voltage | V <sub>S</sub> | V <sub>B</sub> | V | | V <sub>CC</sub> | Low-Side Supply Voltage | 12 | 20 | V | | $V_{LO}$ | Low-Side (LO) Output Voltage | 0 | V <sub>CC</sub> | V | | V <sub>DD</sub> | Logic Supply Voltage | V <sub>SS</sub> + 3<br>0 | V <sub>SS</sub> + 20<br>20 | V | | V <sub>SS</sub> | Logic Ground (Note 5) | -10 | 10 | V | | V <sub>IN</sub> | Logic Input Voltage (HIN, LIN, SD) | V <sub>SS</sub> + V <sub>DD</sub> - 20<br>0 | V <sub>DD</sub><br>20 | V | | TJ | Junction Temperature | -40 | +125 | °C | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. 5. When $V_{DD}$ < 10 V, the minimum $V_{SS}$ offset is limited to $-V_{DD}$ . <sup>2.</sup> Mounted on 76.2 x 114.3 x 1.6 mm PCB (FR-4 glass epoxy material). Refer to the following standards: JESD51-2: Integral circuit's thermal test method environmental conditions, natural convection; JESD51-3: Low effective thermal conductivity test board for leaded surface-mount packages. <sup>4.</sup> Do not exceed maximum power dissipation $(P_D)$ under any circumstances. <sup>6.</sup> Referenced to $T_J = 25^{\circ}C$ . **Table 4. STATIC ELECTRICAL CHARACTERISTICS** $(V_{BIAS}, V_{CC}, V_{BS}, V_{DD}) = 15.0 \text{ V}$ , $V_{J} = 25^{\circ}\text{C}$ , unless otherwise specified. The $V_{IH}$ , $V_{IL}$ and $V_{IH}$ parameters are referenced to $V_{SS}$ and are applicable to respective input leads: HIN, LIN and SD. The $V_{O}$ and $V_{O}$ parameters are referenced to $V_{SS}$ and COM and are applicable to the respective output leads: HO and LO. The $V_{DDUV}$ parameters are referenced to $V_{SS}$ , $V_{OD}$ $V_{OD$ | IQCC Quies IQDD Quies IPCC Opera IPDD Opera ISD Shutc VCCUV+ VCC S Nega VCCUV- VCC S Nega VCCUVH VCC S IQBS Quies IPBS Opera VBSUV+ VBS S Positi | Parameter R SUPPLY SECTION scent V <sub>CC</sub> Supply Current scent V <sub>DD</sub> Supply Current ating V <sub>CC</sub> Supply Current ating V <sub>DD</sub> Supply Current down Supply Current Supply Under-Voltage ive-Going Threshold Voltage Supply Under-Voltage tive-Going Threshold Voltage Supply Under-Voltage Lockout eresis Voltage SUPPLY SECTION scent V <sub>BS</sub> Supply Current ating V <sub>BS</sub> Supply Current | $\begin{tabular}{c} \textbf{Conditions} \\ \hline $V_{IN} = 0 \ V \ or \ V_{DD}$ \\ \hline $V_{IN} = 0 \ V \ or \ V_{DD}$ \\ \hline $I_{IN} = 20 \ kHz, \ rms \ V_{IN} = 15 \ V_{PP}$ \\ \hline $f_{IN} = 20 \ kHz, \ rms \ V_{IN} = 15 \ V_{PP}$ \\ \hline $S_D = V_{DD}$ \\ \hline $V_{CC} = Sweep$ \\ \hline $V_{CC} = Sweep$ \\ \hline $V_{CC} = Sweep$ \\ \hline $V_{IN} = 0 \ V \ or \ V_{DD}$ \\ \hline \end{tabular}$ | Min - - - - - | 170 - 650 2 30 11.0 10.5 | 300<br>10<br>950<br>-<br>50<br>12<br>11.4 | Units μΑ μΑ μΑ μΑ | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------------|-------------------------------------------|---------------------------| | IQCC Quies IQDD Quies IPCC Opera IPDD Opera ISD Shutc VCCUV+ VCC S Nega VCCUVH VCC S Hyste BOOTSTRAPPED IQBS Quies IPBS Opera VBSUV+ VBS S Positi | scent V <sub>CC</sub> Supply Current scent V <sub>DD</sub> Supply Current ating V <sub>CC</sub> Supply Current ating V <sub>DD</sub> Supply Current down Supply Current Supply Under-Voltage ive-Going Threshold Voltage Supply Under-Voltage tive-Going Threshold Voltage Supply Under-Voltage Lockout eresis Voltage SUPPLY SECTION scent V <sub>BS</sub> Supply Current | $V_{IN}$ = 0 V or $V_{DD}$ $f_{IN}$ = 20 kHz, rms $V_{IN}$ = 15 $V_{PP}$ $f_{IN}$ = 20 kHz, rms $V_{IN}$ = 15 $V_{PP}$ $S_D$ = $V_{DD}$ $V_{CC}$ = Sweep $V_{CC}$ = Sweep | -<br>-<br>-<br>-<br>9.7 | -<br>650<br>2<br>30<br>11.0 | 10<br>950<br>-<br>50<br>12<br>11.4 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>V | | IQDD Quies IPCC Opera IPDD Opera ISD Shutc VCCUV+ VCC S Positi VCCUV- VCC S Nega VCCUVH VCC S Hyste BOOTSTRAPPED IQBS Quies IPBS Opera VBSUV+ VBS S Positi | ating V <sub>CC</sub> Supply Current ating V <sub>CC</sub> Supply Current ating V <sub>DD</sub> Supply Current down Supply Current Supply Under-Voltage ive-Going Threshold Voltage Supply Under-Voltage titive-Going Threshold Voltage Supply Under-Voltage Lockout eresis Voltage SUPPLY SECTION scent V <sub>BS</sub> Supply Current | $V_{IN}$ = 0 V or $V_{DD}$ $f_{IN}$ = 20 kHz, rms $V_{IN}$ = 15 $V_{PP}$ $f_{IN}$ = 20 kHz, rms $V_{IN}$ = 15 $V_{PP}$ $S_D$ = $V_{DD}$ $V_{CC}$ = Sweep $V_{CC}$ = Sweep | -<br>-<br>-<br>-<br>9.7 | -<br>650<br>2<br>30<br>11.0 | 10<br>950<br>-<br>50<br>12<br>11.4 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>V | | IPCC Opera IPDD Opera ISD Shutc VCCUV+ VCC S Positi VCCUV- VCC S Nega VCCUVH VCC S Hyste BOOTSTRAPPED IQBS Quies IPBS Opera VBSUV+ VBS S Positi | ating V <sub>CC</sub> Supply Current ating V <sub>DD</sub> Supply Current down Supply Current Supply Under-Voltage ive-Going Threshold Voltage Supply Under-Voltage tive-Going Threshold Voltage Supply Under-Voltage Lockout eresis Voltage Supply Section scent V <sub>BS</sub> Supply Current | $f_{IN} = 20 \text{ kHz, rms } V_{IN} = 15 \text{ V}_{PP}$ $f_{IN} = 20 \text{ kHz, rms } V_{IN} = 15 \text{ V}_{PP}$ $S_D = V_{DD}$ $V_{CC} = Sweep$ $V_{CC} = Sweep$ $V_{CC} = Sweep$ | 9.7 | 2<br>30<br>11.0 | 950<br>-<br>50<br>12<br>11.4 | μΑ<br>μΑ<br>μΑ<br>V | | I <sub>PDD</sub> Opera I <sub>SD</sub> Shutc V <sub>CCUV+</sub> V <sub>CC</sub> S Positi V <sub>CCUV-</sub> V <sub>CC</sub> S Nega V <sub>CCUVH</sub> V <sub>CC</sub> S Hyste BOOTSTRAPPED I <sub>QBS</sub> Quies I <sub>PBS</sub> Opera V <sub>BSUV+</sub> V <sub>BS</sub> S Positi | ating V <sub>DD</sub> Supply Current down Supply Current Supply Under-Voltage ive-Going Threshold Voltage Supply Under-Voltage titive-Going Threshold Voltage Supply Under-Voltage Lockout eresis Voltage SUPPLY SECTION scent V <sub>BS</sub> Supply Current | $\begin{split} f_{IN} &= 20 \text{ kHz, rms V}_{IN} = 15 \text{ V}_{PP} \\ S_D &= \text{V}_{DD} \\ V_{CC} &= \text{Sweep} \\ \\ V_{CC} &= \text{Sweep} \\ \\ V_{CC} &= \text{Sweep} \end{split}$ | 9.7 | 2<br>30<br>11.0 | -<br>50<br>12<br>11.4 | μΑ<br>μΑ<br>V | | ISD Shute VCCUV+ VCC SPositi VCCUV- VCC SNega VCCUVH VCC SHyste BOOTSTRAPPED IQBS Quies IPBS Opera VBSUV+ VBS SPOsiti | down Supply Current Supply Under-Voltage ive-Going Threshold Voltage Supply Under-Voltage titve-Going Threshold Voltage Supply Under-Voltage Lockout eresis Voltage SUPPLY SECTION scent V <sub>BS</sub> Supply Current | $S_D = V_{DD}$ $V_{CC} = Sweep$ $V_{CC} = Sweep$ $V_{CC} = Sweep$ | 9.7 | 30<br>11.0<br>10.5 | 12 | μA<br>V | | VCCUV+ VCC SPositi VCCUV- VCC SNega VCCUVH VCC SHyste BOOTSTRAPPED IQBS Quies IPBS Opera VBSUV+ VBS SPOsiti | Supply Under-Voltage ive-Going Threshold Voltage Supply Under-Voltage titive-Going Threshold Voltage Supply Under-Voltage Lockout eresis Voltage SUPPLY SECTION scent V <sub>BS</sub> Supply Current | V <sub>CC</sub> = Sweep V <sub>CC</sub> = Sweep V <sub>CC</sub> = Sweep | 9.7 | 11.0 | 12 | V | | VCCUV- VCC SNega VCCUVH VCC SHyste BOOTSTRAPPED I_QBS Quies I_PBS Opera VBSUV+ VBS SPositi | ive-Going Threshold Voltage Supply Under-Voltage titive-Going Threshold Voltage Supply Under-Voltage Lockout eresis Voltage SUPPLY SECTION scent V <sub>BS</sub> Supply Current | V <sub>CC</sub> = Sweep V <sub>CC</sub> = Sweep | 9.2 | 10.5 | 11.4 | V | | Nega VCCUVH VCC S Hyste BOOTSTRAPPED IQBS Quies IPBS Opera VBSUV+ VBS S Positi | scent V <sub>BS</sub> Supply Current | V <sub>CC</sub> = Sweep | | | | | | BOOTSTRAPPED I <sub>QBS</sub> Quies I <sub>PBS</sub> Opera V <sub>BSUV+</sub> V <sub>BS</sub> S Positi | SUPPLY SECTION scent V <sub>BS</sub> Supply Current | | _ | 0.5 | - | \/ | | I <sub>QBS</sub> Quies I <sub>PBS</sub> Opera V <sub>BSUV+</sub> V <sub>BS</sub> S Positi | scent V <sub>BS</sub> Supply Current | V <sub>IN</sub> = 0 V or V <sub>DD</sub> | • | | | ' | | I <sub>PBS</sub> Opera V <sub>BSUV+</sub> V <sub>BS</sub> S Positi | | $V_{IN} = 0 \text{ V or } V_{DD}$ | | | | | | V <sub>BSUV+</sub> V <sub>BS</sub> § | ating V <sub>BS</sub> Supply Current | 11N DD | - | 50 | 100 | μΑ | | Positi | | f <sub>IN</sub> = 20 kHz, rms value | _ | 550 | 850 | μΑ | | V <sub>RSUV</sub> V <sub>RS</sub> S | Supply Under-Voltage ive-Going Threshold Voltage | V <sub>BS</sub> = Sweep | 9.7 | 11.0 | 12.0 | V | | Nega | Supply Under-Voltage<br>tive-Going Threshold Voltage | V <sub>BS</sub> = Sweep | 9.2 | 10.5 | 11.4 | V | | | Supply Under-Voltage Lockout eresis Voltage | V <sub>BS</sub> = Sweep | - | 0.5 | - | V | | I <sub>LK</sub> Offse | t Supply Leakage Current | V <sub>B</sub> = V <sub>S</sub> = 1200 V (T <sub>J</sub> = 25°C) | - | - | 50 | μΑ | | | | V <sub>B</sub> = V <sub>S</sub> = 1200 V (T <sub>J</sub> = 125°C) (Note 7) | - | - | 100 | 1 | | | | V <sub>B</sub> = V <sub>S</sub> = 1100 V (T <sub>J</sub> = -40°C) (Note 7) | _ | - | 100 | 1 | | INPUT LOGIC SEC | CTION (HIN.LIN AND AD) | | 1 | 1 | | | | V <sub>IH</sub> Logic | : "1" Input Voltage | V <sub>DD</sub> = 3 V | 2.4 | _ | - | V | | | | V <sub>DD</sub> = 15 V | 9.5 | _ | _ | 1 | | V <sub>IL</sub> Logic | : "0" Input Voltage | V <sub>DD</sub> = 3 V | _ | _ | 0.8 | V | | | 1 3 | V <sub>DD</sub> = 15 V | _ | _ | 6.0 | 1 | | I <sub>IN+</sub> Logic | "1" Input bias Current | V <sub>IN</sub> = 15 V | _ | 30 | 50 | μΑ | | 114+ | "0" Input bias Current | V <sub>IN</sub> = 0 V | _ | _ | 1 | μA | | | : Input Pull-down Resistance | - 114 | | 500 | _ | kΩ | | GATE DRIVER OU | <u>'</u> | | | 1 300 | | 1100 | | | -Level Output Voltage, | I <sub>O</sub> = 0 A | - | _ | 1.2 | ٧ | | | Level Output Voltage, V <sub>O</sub> | I <sub>O</sub> = 0 A | _ | _ | 0.1 | V | | <u> </u> | ut HIGH Short-Circuit Pulse | $V_O = 0 \text{ V}, V_{IN} = 5 \text{ V} \text{ with PW} \le 10 \mu\text{s}$ | - | 2.0 | - | A | | | ut LOW Short-Circuit Pulsed | $V_O = 15 \text{ V}, V_{IN} = 0 \text{ V} \text{ with PW} \le 10 \mu\text{s}$ | - | 3.0 | - | Α | | | rable Negative V <sub>S</sub> Pin Voltage<br>IN Signal Propagation to HO | | - | -9.8 | -7.0 | V | <sup>7.</sup> These parameters are guaranteed by design. $\textbf{Table 5. DYNAMIC ELECTRICAL CHARACTERISTICS} \ (V_{BIAS}(V_{CC},\ V_{BS},\ V_{DD}) = 15.0\ V,\ V_S = V_{SS} = COM,\ C_L = 1000\ pF \ and Compared to the property of p$ $T_J = 25^{\circ}C$ , unless otherwise specified.) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------------------|---------------------------------------------------|-------------------------|-----|-----|-----|-------| | OW-SIDE POWER SUPPLY SECTION | | | | | | | | t <sub>ON</sub> | Turn-On Propagation Delay | V <sub>S</sub> = 0 V | - | 500 | _ | ns | | t <sub>OFF</sub> | Turn-Off Propagation Delay | V <sub>S</sub> = 0 V | - | 550 | - | ns | | t <sub>FLTIN</sub> | Input Filtering Time (HIN, LIN) (Note 8) | | 80 | 150 | 220 | ns | | t <sub>FLTSD</sub> | Input Filtering Time (SD) | | - | 30 | - | ns | | t <sub>SD</sub> | Shutdown Propagation Delay Time | | 260 | 330 | 400 | ns | | t <sub>R</sub> | Turn-On Rise Time | | - | 25 | _ | ns | | t <sub>F</sub> | Turn-Off Fall Time | | - | 15 | _ | ns | | DT | Dead Time | | 200 | 330 | 450 | ns | | MDT | Dead Time Matching (Note 9) | | - | - | 50 | ns | | MT | Delay Matching ,<br>HO & LO Turn-On/OFF (Note 10) | | - | _ | 50 | ns | | PM | Output Pulse–Width Matching (Note 11) | PW <sub>IN</sub> > 1 μs | - | 50 | 100 | ns | <sup>8.</sup> The minimum width of the input pulse should exceed 500 ns to ensure the filtering time of the input filter is exceeded. MDT is defined as | DT<sub>HO-LO</sub>-DT<sub>LO-HO</sub> | referenced to Figure 40. MT is defined as an absolute value of matching delay time between High-side and Low-Side. <sup>11.</sup> PM is defined as an absolute value of matching pulse-width between Input and Output. # **TYPICAL CHARACTERISTICS** Figure 4. Turn-On Propagation Delay vs. Temperature Figure 5. Turn-Off Propagation Delay vs. Temperature Figure 7. Turn-Off Fall Time vs. Temperature Figure 8. Turn-On Delay Matching vs. Temperature Figure 9. Turn-Off Delay Matching vs. Temperature Figure 10. Shutdown Propagation Delay vs. Temperature Figure 11. Logic Input High Bias Current vs. Temperature Figure 12. Quiescent V<sub>CC</sub> Supply Current vs. Temperature Figure 13. Quiescent V<sub>DD</sub> Supply Current vs. Temperature Figure 14. Quiescent V<sub>BS</sub> Supply Current vs. Temperature Figure 15. Operating V<sub>CC</sub> Supply Current vs. Temperature 1000 800 600 400 200 -40 -20 0 20 40 60 80 100 120 Temperature [°C] Figure 16. Operating V<sub>DD</sub> Supply Current vs. Temperature Figure 17. Operating V<sub>BS</sub> Supply Current vs. Temperature Figure 18. V<sub>CC</sub> UVLO+ vs. Temperature Figure 19. V<sub>CC</sub> UVLO- vs. Temperature Figure 20. V<sub>BS</sub> UVLO+ vs. Temperature Figure 21. V<sub>BS</sub> UVLO- vs. Temperature # TYPICAL CHARACTERISTICS (continued) Figure 22. High-Level Output Voltage vs. Temperature 60 80 120 100 Figure 24. Logic High Input Voltage vs. Temperature Figure 25. Logic Low Input Voltage vs. Temperature Figure 26. Allowable Negative V<sub>S</sub> vs. Temperature Figure 27. Input Logic (HIN&LIN) Threshold Voltage vs. V<sub>DD</sub> Supply Voltage Logic Threshold Voltage [V] Figure 28. Allowable Negative V<sub>S</sub> Voltage for HIN Signal Propagation to High Side vs. V<sub>CC</sub> Supply Voltage Figure 30. Turn-Off Propagation Delay vs. V<sub>DD</sub> Supply Voltage Figure 32. Shutdown Input Filtering Time vs. V<sub>DD</sub> Supply Voltage Figure 29. Turn-On Propagation Delay vs. V<sub>DD</sub> Supply Voltage Figure 31. Logic Input Filtering Time vs. V<sub>DD</sub> Supply Voltage Figure 33. Shutdown Propagation Delay vs. V<sub>DD</sub> Supply Voltage Figure 34. Dead Time vs. $V_{DD}$ Supply Voltage Figure 35. Dead-Time Matching vs. V<sub>DD</sub> Supply Voltage Figure 36. Output Pulse-Width Matching vs. V<sub>DD</sub> Supply Voltage # **SWITCHING TIME DEFINITIONS** Figure 37. Switching Time Test Circuit Figure 38. Input/Output Timing Diagram Figure 39. Switching Time Definition # **SWITCHING TIME DEFINITIONS** (continued) Figure 40. Internal Dead Time Definition Figure 41. Switching Time Waveform Definitions Figure 42. Switching Time Definitions #### **APPLICATIONS INFORMATION** #### **Dead Time** Dead time is automatically inserted whenever the dead time of the external two input signals (between HIN and LIN signals) is shorter than internal fixed dead times (DT1 and DT2). Otherwise, external dead times larger than internal dead times are not modified by the gate driver and internal dead–time waveform definition is shown in Figure 43. Figure 43. Internal Dead-Time Definitions #### **Protection Function** Shoot-Through Protection The shoot-through protection circuitry prevents both high- and low-side switches from conducting at the same time, as shown in Figure 44. Figure 44. Shoot-Through Protection #### **Shutdown Input** When the SD pin is in LOW state, the gate driver operates normally. When a condition occurs that should shut down the gate driver, the SD pin should be HIGH. The Shutdown circuitry has an input filter; the minimum input duration is specified by t<sub>FLTIN</sub> (typically 250 ns). Figure 45. Output Shutdown Timing Waveform #### **Noise Filter** Input Noise Filter Figure 46 shows the input noise filter method, which has symmetry duration between the input signal ( $t_{INPUT}$ ) and the output signal ( $t_{OUTPUT}$ ) and helps to reject noise spikes and short pulses. This input filter is applied to the HIN, LIN, and EN inputs. The upper pair of waveforms (Example A) shows an input signal duration ( $t_{INPUT}$ ) much longer than input filter time ( $t_{FLTIN}$ ); it is approximately the same duration between the input signal time ( $t_{INPUT}$ ) and the output signal time ( $t_{OUTPUT}$ ). The lower pair of waveforms (Example B) shows an input signal time ( $t_{INPUT}$ ) slightly longer than input filter time ( $t_{FLTIN}$ ); it is approximately the same duration between input signal time ( $t_{INPUT}$ ) and the output signal time ( $t_{OUTPUT}$ ). Figure 46. Input Noise Filter Definition #### **Short-Pulsed Input Noise Rejection Method** The input filter circuitry provides protection against short–pulsed input signals (HIN, LIN, and SD) on the input signal lines by applied noise signal. If the input signal duration is less than input filter time ( $t_{FLTIN}$ ), the output does not change states. Example A and B of the Figure 47 show the input and output waveforms with short–pulsed noise spikes with a duration less than input filter time; the output does not change states. Figure 47. Noise Rejecting Input Filter Definition # **Negative VS Transient** The bootstrap circuit has the advantage of being simple and low cost, but has some limitations. The biggest difficulty with this circuit is the negative voltage present at the emitter of the high-side switching device when high-side switch is turned-off in half-bridge application. If the high-side switch, Q1, turns-off while the load current is flowing to an inductive load, a current commutation occurs from high-side switch, Q1, to the diode, D2, in parallel with the low-side switch of the same inverter leg. Then the negative voltage present at the emitter of the high-side switching device, just before the freewheeling diode, D2, starts clamping, causes load current to suddenly flow to the low-side freewheeling diode, D2, as shown in Figure 48. Figure 48. Half-Bridge Application Circuits This negative voltage can be trouble for the gate driver's output stage, there is the possibility to develop an overvoltage condition of the bootstrap capacitor, input signal missing and latch-up problems because it directly affects the source VS pin of the gate driver, shown in Figure 49. This undershoot voltage is called "negative VS transient". Figure 49. V<sub>S</sub> Waveforms during Q1 Turn-Off Figure 50 and Figure 51 show the commutation of the load current between high-side switch, Q1, and low-side freewheeling diode, D3, in same inverter leg. The parasitic inductances in the inverter circuit from the die wire bonding to the PCB tracks are jumped together in L<sub>C</sub> and L<sub>E</sub> for each IGBT. When the high-side switch, Q1, and low-side switch, Q4, are turned on, the $V_{S1}$ node is below DC+ voltage by the voltage drops associated with the power switch and the parasitic inductances of the circuit due to load current is flows from Q1 and Q4, as shown in Figure 50. When the high-side switch, Q1, is turned off and Q4, remained turned on, the load current to flows the low-side freewheeling diode, D3, due to the inductive load connected to VS1 as shown in Figure 51. Q1 Turn-Off and D3 Conducting. The current flows from ground (which is connected to the COM pin of the gate driver) to the load and the negative voltage present at the emitter of the high-side switching device. In this case, the COM pin of the gate driver is at a higher potential than the V<sub>S</sub> pin due to the voltage drops associated with freewheeling diode, D3, and parasitic elements, L<sub>C3</sub> and L<sub>E3</sub>. Figure 50. Q1 and Q4 Turn-On Figure 51. Q1 Turn-Off and D3 Conducting The FAN73912 has a typical negative VS transient characteristics, as shown in Figure 52. Figure 52. Negative V<sub>S</sub> Transient Characteristic Even though the FAN73912 has been shown able to handle these negative $V_S$ transient conditions, it is strongly recommended that the circuit designer limit the negative $V_S$ transient as much as possible by careful PCB layout to minimize the value of parasitic elements and component use. The amplitude of negative $V_S$ voltage is proportional to the parasitic inductances and the turn–off speed, di/dt, of the switching device. #### **General Guidelines** # Printed Circuit Board Layout The layout recommended for minimized parasitic elements is as follows: - Direct tracks between switches with no loops or deviation. - Avoid interconnect links. These can add significant inductance. - Reduce the effect of lead-inductance by lowering package height above the PCB. - Consider co-locating both power switches to reduce track length. - To minimize noise coupling, the ground plane should not be placed under or near the high-voltage floating side. - To reduce the EM coupling and improve the power switch turn-on/off performance, the gate drive loops must be reduced as much as possible. # Placement of Components The recommended placement and selection of component as follows: Place a bypass capacitor between the V<sub>CC</sub> and V<sub>SS</sub> pins. A ceramic 1 μF capacitor is suitable for most applications. This component should be placed as close as possible to the pins to reduce parasitic elements. - The bypass capacitor from V<sub>CC</sub> to V<sub>SS</sub> supports both the low-side driver and bootstrap capacitor recharge. A value at least ten times higher than the bootstrap capacitor is recommended. - The bootstrap resistor, $R_{BOOT}$ , must be considered in sizing the bootstrap resistance and the current developed during initial bootstrap charge. If the resistor is needed in series with the bootstrap diode, verify that $V_B$ does not fall below COM (ground). Recommended use is typically $5 \sim 10~\Omega$ that increase the $V_{BS}$ time constant. If the voltage drop of bootstrap resistor and diode is too high or the circuit topology does not allow a sufficient charging time, a fast recovery or ultra–fast recovery diode can be used. - The bootstrap capacitor, C<sub>BOOT</sub>, uses a low-ESR capacitor, such as ceramic capacitor. It is strongly - recommended that the placement of components is as follows: - Place components tied to the floating voltage pins (V<sub>B</sub> and V<sub>S</sub>) near the respective high-voltage portions of the device and the FAN73912. Not Connected (NC) pins in this package maximize the distance between the high-voltage and low-voltage pins (see Figure 3). - Place and route for bypass capacitors and gate resistors as close as possible to gate drive IC. - Locate the bootstrap diode, D<sub>BOOT</sub>, as close as possible to bootstrap capacitor, C<sub>BOOT</sub>. - The bootstrap diode must use a lower forward voltage drop and minimal switching time as soon as possible for fast recovery or ultra-fast diode. SOIC-16, 300 mils CASE 751BH ISSUE A **DATE 18 MAR 2009** | SYMBOL | MIN | NOM | MAX | |--------|-------|----------|-------| | Α | 2.36 | 2.49 | 2.64 | | A1 | 0.10 | | 0.30 | | b | 0.33 | 0.41 | 0.51 | | С | 0.18 | 0.23 | 0.28 | | D | 10.08 | 10.31 | 10.49 | | Е | 10.01 | 10.31 | 10.64 | | E1 | 7.39 | 7.49 | 7.59 | | е | | 1.27 BSC | | | h | 0.25 | | 0.75 | | L | 0.38 | 0.81 | 1.27 | | θ | 0° | | 8° | **TOP VIEW** SIDE VIEW # **END VIEW** #### Notes: - (1) All dimensions are in millimeters. Angles in degrees. - (2) Complies with JEDEC MS-013. | DOCUMENT NUMBER: | 98AON34279E | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-16, 300 MILS | | PAGE 1 OF 1 | | onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales