# iW-RainboW-G35M Zynq Ultrascale+ MPSoC (ZU11/17/19EG) SOM Hardware User Guide #### **Document Revision History** | Document Number | | iW-PRGBZ-UM-01-R1.0-REL0.5-Hardware | | | | |-----------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Release | Date | Description | | | | | 0.1 | 25 <sup>th</sup> Oct 2019 | Initial Draft Version | | | | | 0.2 | 23 <sup>rd</sup> Mar 2020 | Updated Version | | | | | 0.3 | 06 <sup>th</sup> Nov 2020 | Updated Version | | | | | 0.4 | 11 <sup>th</sup> Aug 2021 | <ul> <li>Updated "Table3: Zynq Ultrascale+ MPSoC SOM Reference Clock information with Stability.</li> <li>Added PUDC_B and POR_OVERRIDE pin description in section "2.3.4 MPSoC Configuration &amp; Status"</li> <li>Added Important note on Section "2.4 PMIC with RTC"</li> <li>Removed Max10 Section from on SOM Features</li> <li>Corrected B2B-1 232 description in section "2.7.3 Power Control Input"</li> <li>Added Importnat note on Section "3.1.2 Power Input Sequencing "</li> <li>Added SOM weight information in section "3.3.1 Zynq Ultrascale+ MPSoC SOM Mechanical Dimensions"</li> <li>Updated Figure 13 &amp; Figure 15 and Description</li> <li>Updated ordering information.</li> </ul> | | | | | 0.5 | 09 <sup>th</sup> May 2022 | <ul> <li>Corrected B2B-2-40<sup>th</sup> Pin Signal Type</li> <li>Added Importnat note on Zynq Ultrascale+ MPSoC SOM Features Section</li> <li>Updated PL IOs"2.7.2.3, 2.7.2.2, 2.8.2.2 and 2.8.2.3" Section Signal Termination Type with Note description</li> </ul> | | | | PROPRIETARY NOTICE: This document contains proprietary material for the sole use of the intended recipient(s). Do not read this document if you are not the intended recipient. Any review, use, distribution or disclosure by others is strictly prohibited. If you are not the intended recipient (or authorized to receive for the recipient), you are hereby notified that any disclosure, copying distribution or use of any of the information contained within this document is STRICTLY PROHIBITED. Thank you. "iWave Systems Tech. Pvt. Ltd." #### **Disclaimer** iWave Systems reserves the right to change details in this publication including but not limited to any Product specification without notice. No warranty of accuracy is given concerning the contents of the information contained in this publication. To the extent permitted by law no liability (including liability to any person by reason of negligence) will be accepted by iWave Systems, its subsidiaries or employees for any direct or indirect loss or damage caused by omissions from or inaccuracies in this document. CPU and other major components used in this product may have several silicon errata associated with it. Under no circumstances, iWave Systems shall be liable for the silicon errata and associated issues. #### **Trademarks** All registered trademarks, product names mentioned in this publication are the property of their respective owners and used for identification purposes only. #### Certification iWave Systems Technologies Pvt. Ltd. is an ISO 9001:2015 Certified Company. #### **Warranty & RMA** Warranty support for Hardware: 1 Year from iWave or iWave's EMS partner. For warranty terms, go through the below web link, http://www.iwavesystems.com/support/warranty.html For Return Merchandise Authorization (RMA), go through the below web link, http://www.iwavesystems.com/support/rma.html #### **Technical Support** iWave Systems technical support team is committed to provide the best possible support for our customers so that our Hardware and Software can be easily migrated and used. For assistance, contact our Technical Support team at, Email : <u>support.ip@iwavesystems.com</u> Website : <u>www.iwavesystems.com</u> Address : iWave Systems Technologies Pvt. Ltd. # 7/B, 29<sup>th</sup> Main, BTM Layout 2<sup>nd</sup> Stage, Bangalore, Karnataka, India - 560076 ## **Table of Contents** | 1. INTRODUCTION | 7 | |-------------------------------------------------------------|----| | 1.1 Purpose | 7 | | 1.2 SOM Overview | | | 1.3 List of Acronyms | 7 | | 1.4 Terminlogy Description | 9 | | 1.5 References | 9 | | 2. ARCHITECTURE AND DESIGN | 10 | | 2.1 Zynq Ultrascale+ MPSoC (ZU11/17/19EG) SOM Block Diagram | 10 | | 2.2 Zynq Ultrascale+ MPSoC SOM Features | 11 | | 2.3 Zynq Ultrascale+ MPSoC | 14 | | 2.3.1 MPSoC Power | 16 | | 2.3.2 MPSoC Reset | 17 | | 2.3.3 MPSoC Reference Clock | 17 | | 2.3.4 MPSoC Configuration & Status | 18 | | 2.3.5 MPSoC Boot Mode Switch | 19 | | 2.3.6 MPSoC System Monitor/ADC | 20 | | 2.4 PMIC with RTC | 20 | | 2.5 Memory | | | 2.5.1 DDR4 SDRAM with ECC for PS | | | 2.5.2 DDR4 SDRAM1 for PL | | | 2.5.3 DDR4 SDRAM2 for PL | | | 2.5.4 eMMC Flash | | | 2.6 On SOM Fearures | | | 2.6.1 JTAG Header | | | 2.6.2 Fan Header | | | 2.7 Board to Board Connector1 | | | 2.7.1 PS Interfaces | | | 2.7.1.1 PS-GTR Transceivers | | | 2.7.1.2 RGMII/ULPI Interface | | | 2.7.1.3 CAN Interface | | | 2.7.2 PL Interfaces | | | 2.7.2.1 GTH High Speed Transceivers | | | 2.7.2.2 PL IOs – HD BANK93 | | | 2.7.2.3 PL IOs – HD BANK94 | | | 2.7.3 Power Control Input | | | 2.8 Board to Board Connector2 | | | 2.8.1 PS Interfaces | | | 2.8.1.1 PS-GTR High Speed Transceivers | | | 2.8.1.2 Gigabit Ethernet Interface | | | 2.8.1.3 USB2.0 OTG Interface | | | 2.8.1.4 SD/SDIO Interface | 53 | | 2.8.1.5 SPI Interface | 52 | |------------------------------------------------------------------------------|-----| | 2.8.1.6 Debug UART Interface | 52 | | 2.8.1.7 Data UART Interface | 55 | | 2.8.1.8 I2C Interface | 55 | | 2.8.1.9 JTAG Interface | 56 | | 2.8.2 PL Interfaces | .57 | | 2.8.2.1 GTH High Speed Transceivers | 57 | | 2.8.2.2 PL IOs – HP BANK67 | 58 | | 2.8.2.3 PL IOs –HP BANK68 | 64 | | 2.8.3 Power & Reset Input | .70 | | 2.9 Board to Board Connector3 | .71 | | 2.9.1 PL Interfaces | .74 | | 2.9.1.1 GTY High Speed Transceivers | 74 | | 2.9.1.2 GTH High Speed Transceivers | 79 | | 2.9.2 Power | .81 | | 2.10 Board to Board Connector4 | .82 | | 2.10.1 PL Interfaces | .84 | | 2.10.1.1 GTH High Speed Transceivers | 84 | | 2.10.2 Power | .86 | | 2.11 Zynq Ultrascale+ MPSoC PS Pin Multiplexing on Board to Board Connectors | .87 | | 3. TECHNICAL SPECIFICATION | .89 | | 3.1 Electrical Characteristics | .89 | | 3.1.1 Power Input Requirement | .89 | | 3.1.2 Power Input Sequencing | .90 | | 3.1.3 Power Consumption | .91 | | 3.2 Environmental Characteristics | .92 | | 3.2.1 Temperature Specification | .92 | | 3.2.2 RoHS2 Compliance | .92 | | 3.2.3 Electrostatic Discharge | .92 | | 3.2.4 Heat Sink | .93 | | 3.3 MechanicalCharacteristics | .94 | | 3.3.1 Zynq Ultrascale+ MPSoC SOM Mechanical Dimensions | .94 | | 4. ORDERING INFORMATION | .96 | | 5. APPENDIX | .97 | | 5.1 Zynq Ultrascale+ MPSoC SOM Development Platform | .97 | ## **List of Figures** | Figure 1: Zynq Ultrascale+ MPSoC SOM Block Diagram | | |-----------------------------------------------------------------------------|----| | Figure 2: Zynq Ultrascale+ MPSoC CPU Simplified Block Diagram | 14 | | Figure 3: Zynq Ultrascale+ MPSoC Devices Comparison | | | Figure 4: Error Status Indication LEDs | | | Figure 5: JTAG Header | 23 | | Figure 6: Fan Header | 24 | | Figure 7: Board to Board Connector1 | 25 | | Figure 8: Board to Board Connector2 | 46 | | Figure 9: Board to Board Connector3 | 71 | | Figure 10: Board to Board Connector4 | 82 | | Figure 11: Power Input Sequencing | 90 | | Figure 12: Heat Sink | 93 | | Figure 13: Mechanical dimension of Zynq Ultrascale+ MPSoC SOM - Top View | 94 | | Figure 14: Mechanical dimension of Zynq Ultrascale+ MPSoC SOM - Bottom View | 95 | | Figure 15: Mechanical dimension of Zynq Ultrascale+ MPSoC SOM - Side View | 95 | | Figure 16: Zynq Ultrascale+ MPSoC (ZU11/17/19EG) SOM Development Platform | 97 | | | | | List of Tables | | | Table 1: Acronyms & Abbreviations | 7 | | Table 2: Terminology | 9 | | Table 3: Zynq Ultrascale+ MPSoC SOM Reference Clock | 17 | | Table 4: Boot Mode Switch Truth Table | 19 | | Table 5: JTAG Header Pinout | 23 | | Table 6: Fan Header Pinout | 24 | | Table 7: Board to Board Connector1 Pinout | 26 | | Table 8: Board to Board Connector2 Pinout | 47 | | Table 9: Board to Board Connector3 Pinout | 72 | | Table 10: Board to Board Connector4 Pinout | | | Table 11: PS IOMUX on Zynq Ultrascale+ MPSoC SOM | 87 | | Table 12: Power Input Requirement | 89 | | Table 13: Power Sequence Timing | 90 | | Table 14: Power Consumption | 91 | | Table 15: Temperature Specification | 92 | | Table 16: Orderable Product Part Numbers | 06 | #### 1. INTRODUCTION #### 1.1 Purpose This document is the Hardware User Guide for the Zynq Ultrascale+ MPSoC System on Module based on the Xilinx Zynq Ultrascale+ MPSoC (ZU11/17/19EG). This board is fully supported by iWave Systems Technologies Pvt. Ltd. This Guide provides detailed information on the overall design and usage of the Zynq Ultrascale+ MPSoC System on Module from a Hardware Systems perspective. #### 1.2 SOM Overview The Zynq Ultrascale+ MPSoC (ZU11/17/19EG) SOM is an extension of Zynq Ultrascale+ MPSoC. Zynq Ultrascale+ MPSoC SOM has a form factor of 110mm x 75mm and provides the functional requirements for an embedded application. Two high speed ruggedized terminal strip connectors and Two High Speed High Density connectors provide the carrier board interface to carry all the I/O signals to and from the Zynq Ultrascale+ MPSoC SOM. #### 1.3 List of Acronyms The following acronyms will be used throughout this document. **Table 1: Acronyms & Abbreviations** | Acronyms | Abbreviations | | | | |------------|-----------------------------------------------------------------------------|--|--|--| | ADC | Analog to Digital Converter | | | | | ARM | Advanced RISC Machine | | | | | BSP | Board Support Package | | | | | CAN | Controller Area Network | | | | | CPU | Central Processing Unit | | | | | DDR4 SDRAM | Double Data Rate fourth-generation Synchronous Dynamic Random Access Memory | | | | | FPGA | Field Programmable Gate Array | | | | | еММС | Embedded Multimedia Card | | | | | GB | Giga Byte | | | | | Gbps | Gigabits per sec | | | | | GEM | Gigabit Ethernet Controller | | | | | GHz | Giga Hertz | | | | | GPIO | General Purpose Input Output | | | | | I2C | Inter-Integrated Circuit | | | | | IC | Integrated Circuit | | | | | JTAG | Joint Test Action Group | | | | | Kbps | Kilobits per second | | | | | LVDS | Low Voltage Differential Signalling | | | | | MAC | Media Access Controller | | | | | MB | Mega Byte | | | | | Mbps | Megabits per sec | | | | | Acronyms | Abbreviations | | | | |----------|---------------------------------------------|--|--|--| | MHz | Mega Hertz | | | | | NPTH | Non Plated Through hole | | | | | PCB | Printed Circuit Board | | | | | PMIC | Power Management Integrated Circuit | | | | | PTH | Plated Through hole | | | | | PL | Programmable Logic | | | | | PS | Processing System | | | | | RGMII | Reduced Gigabit Media Independent Interface | | | | | RTC | Real Time Clock | | | | | SD | Secure Digital | | | | | SDIO | Secure Digital Input Output | | | | | SGMII | Serial Gigabit Media Independent Interface | | | | | SoC | System On Chip | | | | | SOM | System On Module | | | | | SPI | Serial Peripheral Interface | | | | | UART | Universal Asynchronous Receiver/Transmitter | | | | | ULPI | UTMI+ Low Pin Interface | | | | | USB | Universal Serial Bus | | | | | USB OTG | USB On The Go | | | | | UTMI | USB2.0 Transceiver Macrocell Interface | | | | #### 1.4 Terminlogy Description In this document, wherever Signal Type is mentioned, below terminology is used. **Table 2: Terminology** | Terminology | Description | | | | |-------------|----------------------------------------------------------------------|--|--|--| | I | Input Signal | | | | | 0 | Output Signal | | | | | 10 | Bidirectional Input/output Signal | | | | | CMOS | Complementary Metal Oxide Semiconductor Signal | | | | | LVDS | Low Voltage Differential Signal | | | | | GBE | Gigabit Ethernet Media Dependent Interface differential pair signals | | | | | USB | Universal Serial Bus differential pair signals | | | | | OD | Open Drain Signal | | | | | OC | Open Collector Signal | | | | | Power | Power Pin | | | | | PU | Pull Up | | | | | PD | Pull Down | | | | | NA | Not Applicable | | | | | NC | Not Connected | | | | Note: Signal Type does not include internal pull-ups or pull-downs implemented by the chip vendors and only includes the pull-ups or pull-downs implemented On-SOM. #### 1.5 References - Zynq Ultrascale+ MPSoC Technical Reference Manual - Zynq Ultrascale+ MPSoC Device Overview #### 2. ARCHITECTURE AND DESIGN This section provides detailed information about the Zynq Ultrascale+ MPSoC (ZU11/17/19EG) SOM features and Hardware architecture with high level block diagram. Also, this section provides detailed information about Board to Board connectors pin assignment and usage. #### 2.1 Zyng Ultrascale+ MPSoC (ZU11/17/19EG) SOM Block Diagram <sup>&</sup>lt;sup>1</sup>PS GTR Transceiver supports data rates up to 6Gb/s and can be configured as PCIe/SATA/USB3.0/DisplayPort/Ethernet SGMII. Figure 1: Zynq Ultrascale+ MPSoC SOM Block Diagram <sup>&</sup>lt;sup>2</sup> PL GTH Transceiver supports data rates up to 16.3Gb/s. <sup>&</sup>lt;sup>3</sup> PL GTY Transceiver supports data rates up to 32.75Gb/s <sup>4</sup> SYSMONE4 supports 10bit 200KSPS ADC and supports upto 17 Analog Inputs (One dedicated Analog input and 16 auxiliary analog input from any PL BANKS) <sup>&</sup>lt;sup>5</sup> The MAX10 JTAG Signals and the PS JTAG Signals are connected to JTAG Connector in JTAG Chain. <sup>6</sup> In ZU11EG MPSoC device, the PL Bank90, 91, 93 & 94 is called as PL Bank88, 89, 90 & 91 respectively. Only the Bank Numbering is different and all other functionalities remain same. #### 2.2 Zynq Ultrascale+ MPSoC SOM Features The Zynq Ultrascale+ MPSoC (ZU11/17/19EG) SOM supports the following features. #### SoC - Xilinx Zynq Ultrascale+ MPSoC - ➤ Compatible Zynq Ultrascale+ MPSoC Family (FFVC1760) ZU11EG, ZU17EG, ZU19EG Programming Logic with up to 1.1M Logic cells and Processing System with integrated Quad-core ARM CortexA53 MPCore Application processor (up to 1.5GHz), Dual-core ARM Cortex-R5 MPCore Real Time Processor (up to 600MHz) and Mali™-400 MP2 Graphics Processor. #### **PMIC** • Dialog's DA9062 PMIC with RTC #### Memory - 4GB DDR4 SDRAM (64bit) with ECC for PS (Expandable) - 4GB DDR4 SDRAM1 (64bit) for PL (Expandable) - 4GB DDR4 SDRAM2 (64bit) for PL (Expandable) - 8GB eMMC Flash (Expandable) #### **Other On-SOM Features** - Gigabit Ethernet PHY Transceiver - USB2.0 Transceiver - JTAG Header - Fan Header #### Board to Board Connector1 Interfaces (240pin) #### From PS Block - PS-GTR High Speed Transceivers (upto 6Gbps) x 2 - RGMII Interface or ULPI Interface x 1 Port - CAN x 2 Ports #### From PL Block - PL-GTH High Speed Transceivers (upto 16.3Gbps) x 12 - PL IOs HD Bank93<sup>2,3</sup> - ➤ Upto 11 DIFF IOs/22 Single ended (SE) IOs - Upto 3 HDGC Global Clock Input pins (LVDS/SE) - Upto 11 ADC Input pins (Differential/Single Ended) - PL IOs HD Bank94<sup>2, 3</sup> - ➤ Upto 12 DIFF IOs/24 Single Ended (SE) IOs - Upto 4 HDGC Global Clock Input pins (LVDS/SE) - o Upto 8 ADC Input pins (Differential/Single Ended) #### **Board to Board Connector 2Interfaces (240pin)** #### From PS Block - PS-GTR High Speed Transceivers (upto 6Gbps) x 2 - Gigabit Ethernet x 1 Port (through On-SOM Gigabit Ethernet PHY transceiver) - USB2.0 OTG x 1 Port (through On-SOM USB2.0 transceiver) - SD (4bit) x 1 Port - SPI x 1 Port - Debug UART x 1 Port - Data UART x 1 Port - I2C x 2 Ports - PS JTAG #### From PL Block - PL-GTH High Speed Transceivers (upto 16.3Gbps) x 4 - PL IOs HP Bank67<sup>2</sup> - ➤ Upto 24 LVDS IOs/48 Single ended (SE) IOs - Upto 4 GC Global Clock Input pins (LVDS/SE) - Upto 16 ADC Input pins (Differential/Single Ended) - PL IOs HP Bank68<sup>2</sup> - ➤ Upto 24 LVDS IOs/48 Single ended (SE) IOs - Upto 4 GC Global Clock Input pins (LVDS/SE) - Upto 16 ADC Input pins (Differential/Single Ended) #### **Board to Board Connector3 Interfaces (240pin)** #### From PL Block - PL-GTY High Speed Transceivers (upto 32.75Gbps) x 16 - PL-GTH High Speed Transceivers (upto 16.3Gbps) x 8 #### Board to Board Connector4 Interfaces (80pin) #### From PL Block • PL-GTH High Speed Transceivers (upto 16.3Gbps) x 8 #### **General Specification** • Power Supply : 5V (from Board to Board Connector2) • Form Factor : 110mm x 75mm <sup>1</sup> In Zynq Ultrascale+ MPSoC PS, GEM3 RGMII interface & USB1 ULPI interface signals are multiplexed in same pins and so either GEM3 or USB1 only can be supported. <sup>2</sup> In Zynq Ultrascale+ MPSoC SOM, PL HP BANK67 & 68 and PL HD BANK93 & 94 supports variable IO voltage setting and configurable through software. <sup>3</sup> In ZU11EG MPSoC device, the PL Bank90, 91, 93 & 94 is called as PL Bank88, 89, 90 & 91 respectively. Only the Bank Numbering is different and all other functionalities remain same. Important Note: In ZU19/17/11EG MPSoC SOM, All the GTY, GTH, GTR transceivers and PL Bank pair's P & N(Intra pair) are length matched within 1ps with internal 19EG MPSoC package delay. Inter Pair length match is not done. To add delay tuning in carrier board wherever required. #### 2.3 Zyng Ultrascale+ MPSoC Xilinx's SoC portfolio integrates the software programmability of a processor with the hardware programmability of an FPGA, providing unrivalled levels of system performance, flexibility, and scalability. Unlike traditional SoC processing solutions, the flexible programmable logic provides optimization and differentiation, allowing to add the peripherals and accelerators for a broad base of applications. The Zynq Ultrascale+ MPSoC (ZU11/17/19EG) SOM is based on Xilinx Zynq Ultrascale+ MPSoC (ZU11/17/19EG) with FFVC1760 package. Zynq Ultrascale+ MPSoC family integrates Processing system (PS) and Xilinx programmable logic (PL) in a single device. MPSoC's Processing system includes feature-rich Quad-core ARM Cortex-A53 MPCore up to 1.5 GHz of Application processor, Dual-core ARM Cortex-R5 MPCore up to 600MHz and Mali™-400 MP2 of Graphics Processor. The Block Diagram of Zynq Ultrascale+ MPSoC from Xilinx website is shown below for reference. Figure 2: Zynq Ultrascale+ MPSoC CPU Simplified Block Diagram Note: Please refer the latest Zynq Ultrascale+ MPSoC Datasheet & Technical Reference Manual for more details which may be revised from time to time. The Zynq Ultrascale+ MPSoC SOM is compatible to ZU11EG, ZU17EG and ZU19EG MPSoC devices and feature comparison between these devices are shown below. | | ZU11EG | ZU17EG | ZU19EG | | | |------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------------------|--|--| | Application Processing Unit | Quad-core Arm Cortex-A53 MPCore with CoreSight; NEON & Single/Double Precision Floating Point; 32KB/32KB L1 Cache, 1MB L2 Cache | | | | | | Real-Time Processing Unit | | with CoreSight; Single/<br>; 32KB/32KB L1 Cache, ar | Double Precision Floating and TCM | | | | Embedded and External Memory | 256KB On-Chip Memory w/ECC; External DDR4; DDR3; DDR3L; LPDDR4;<br>LPDDR3;External Quad-SPI; NAND; eMMC | | | | | | General Connectivity | | N; USB 2.0; I2C; SPI; 32b<br>log Timers; Triple Timer | | | | | High-Speed Connectivity | 4 PS-GTR; PCIe Gen1/2; Serial ATA 3.1; DisplayPort 1.2a; USB 3.0; SGMII | | | | | | Graphic Processing Unit | Arm Mali™-400 MP2; 64KB L2 Cache | | | | | | System Logic Cells | 6,53,100 | 9,26,194 | 11,43,450 | | | | CLB Flip-Flops | 5,97,120 8,46,806 | | 10,45,440 | | | | CLB LUTs | 2,98,560 4,23,403 | | 5,22,720 | | | | Distributed RAM (Mb) | 9.1 | 8 | 9.8 | | | | Block RAM Blocks | 600 | 796 | 984 | | | | Block RAM (Mb) | 21.1 | 28 | 34.6 | | | | UltraRAM Blocks | 80 | 102 | 128 | | | | UltraRAM (Mb) | 22.5 | 28.7 | 36 | | | | DSP Slices | 2,928 | 1,590 | 1,968 | | | | CMTs | 8 | 11 | 11 | | | | Max. HP I/O | 416 | 416 | 416 | | | | Max. HD I/O | 96 | 96 | 96 | | | | System Monitor | 2 | 2 | 2 | | | | GTH Transceiver 16.3Gb/s | 32 | 32 | 32 | | | | GTY Transceiver 28Gb/s | 16 16 | | 16 | | | | Transceiver Fractional PLLs | 24 36 | | 36 | | | | PCIe Gen3 x16 | 4 4 | | 5 | | | | 150G Interlaken | 1 2 | | 4 | | | | 100G Ethernet w/ RS-FEC | 2 | 2 | 4 | | | Figure 3: Zynq Ultrascale+ MPSoC Devices Comparison The Zynq Ultrascale+ MPSoC's PS has 78 dedicated I/O pins referred as MIO (Multiplexed I/O) for the PS peripheral interfaces. These 78 MIO pins are divided into three banks (PS BANK500, 501 & 502) and each bank includes 26 device pins. Since 78 MIO pins are not enough to support simultaneous use of all the peripherals supported by PS, there is option in MPSoC to route most of the IO peripheral interfaces to PL Bank I/O pins referred as EMIO (Extended MIO). Zynq Ultrascale+ MPSoC's PS Peripheral Pin mapping options between MIO & EMIO is shown below. | Peripheral<br>Interface | MIO | EMIO | |----------------------------------------------------------------------------------|---------------------------|----------------------------------------------------------------------| | Quad-SPI | Yes | No | | NAND | | | | USB2.0: 0,1 | Yes: External PHY | No | | SDIO 0,1 | Yes | Yes | | SPI: 0,1 | Yes | Yes | | I2C: 0,1 | | | | CAN: 0,1 | CAN: External PHY | CAN: External PHY | | GPIO | GPIO: Up to 78 bits | GPIO: Up to 96 bits | | GigE: 0,1,2,3 RGMII v2.0: Supports GMII, RGMII v2.0 (HSTL), RGMII v1.3, MII, SGI | | Supports GMII, RGMII v2.0 (HSTL), RGMII v1.3, MII, SGMII, and | | | External PHY | 1000BASE-X in Programmable Logic | | UART: 0,1 | Simple UART: | Full UART (TX, RX, DTR, DCD, DSR, RI, RTS, and CTS) requires either: | | | Only two pins (TX and RX) | • Two Processing System (PS) pins (RX and TX) through MIO and six | | | | additional Programmable Logic (PL) pins, or | | | | Eight Programmable Logic (PL) pins | | Debug Trace | Yes: Up to 16 trace bits | Yes: Up to 32 trace bits | | Ports | | | | Processor JTAG | Yes | Yes | The Zynq Ultrascale+ MPSoC's PL Banks are classified as high-performance (HP) banks or high-density (HD) banks. The HP Bank I/Os are optimized for highest performance operation organized in banks of 52pins. The HD Bank I/Os are reduced-feature I/Os organized in banks of 24pins. In Zynq Ultrascale+ MPSoC PL, each bank supports four global clock (GC or HDGC) input pin pairs. GC pins have direct access to the global clock buffers, MMCMs and PLLs of the same Bank. HDGC pins are from HD I/O banks and have direct access only to the global clock buffers. Also Zynq Ultrascale+ MPSoC supports three types of high speed transceivers namely GTY, GTH and PS-GTR. These transceivers are arranged in groups of four known as a transceiver Quad. GTY & GTH transceivers are from PL and PS-GTR transceivers are from PS. #### 2.3.1 MPSoC Power The Zynq Ultrascale+ MPSoC SOM uses discrete power regulators along with DA9062 PMIC from Dialog Semiconductor for MPSoC power management. In SOM, PS low-power domain, PS full-power domain & PL power domain supply voltage (VCC\_PSINTLP, VCC\_PSINTFP, VCCINT) is fixed to 0.85V or 0.9V based on the speed grade of the MPSoC. Also all PS Bank (VCCO\_PSIO) I/O voltage is fixed to 1.8V. The I/O voltage of PL HP Banks (PL Bank 67 & 68) and PL HD Banks (PL Bank 93 & 94) which are connected to Board to Board Connectors are generated from PMIC LDO1 and LDO4 respectively. By default, HP Banks voltages are set to 1.0V & HD Banks voltages are set to 1.2V and configurable through software after bootup. #### 2.3.2 MPSoC Reset The Zynq Ultrascale+ MPSoC SOM uses PMIC's Reset output (nRESET) for PS Power On Reset and connected to PS\_POR\_B pin of MPSoC. Also it supports warm reset input from Board to Board Connector2 pin35 and connected to PS\_SRST\_B pin of MPSoC. #### 2.3.3 MPSoC Reference Clock The Zynq Ultrascale+ MPSoC SOM supports on board clock oscillators for reference clock to different blocks of Zynq Ultrascale+ MPSoC. These reference clock details are mentioned in the below table. Table 3: Zyng Ultrascale+ MPSoC SOM Reference Clock. | SI. No | On-SOM<br>Oscillator<br>Frequency | MPSoC Pin<br>Name | MPSoC<br>Bank | MPSoC<br>Pin No | Signal Type/<br>Termination | Description | Stability | |--------|-----------------------------------|--------------------------------------------------------------|---------------|-----------------|-----------------------------|-----------------------------------------------------------------------------------------------------|-----------| | 1 | 33.33MHz | PS_REF_CLK | 503 | AC27 | 1.8V, LVCMOS | 33.33Mhz single ended reference clock for PS. | ±50ppm | | 2 | 100MHz <sup>1</sup> | IO_L5P_HDGC_A<br>D7P_93 | 93 | G7 | 1.8V <sup>2</sup> , LVCMOS | 100Mhz single ended reference clock for PL. This is connected to PL Bank93 HDGC Global clock pin. | ±25ppm | | 3 | 300MHz | IO_L13N_T2L_N 1_GC_QBC_64 IO_L13P_T2L_N0 _GC_QBC_64 | 64 | AT21<br>AT22 | 1.8V, LVDS | LVDS reference clock for PL DDR4 SDRAM1. This is connected to PL Bank64 Global clock pins. | ±100ppm | | 4 | 300MHz | IO_L13N_T2L_N<br>1_GC_QBC_69<br>IO_L13P_T2L_N0<br>_GC_QBC_69 | 69 | D32<br>E32 | 1.8V, LVDS | LVDS reference clock for PL<br>DDR4 SDRAM2. This is<br>connected to PL Bank69<br>Global clock pins. | ±100ppm | <sup>&</sup>lt;sup>1</sup> Important Note: I/O voltage of PL Bank93 is software configurable. Since this oscillator supports 1.8V to 3.3V VCC only, this reference clock can be used only if the I/O voltage of PL Bank93 is set between 1.8V to 3.3V. <sup>&</sup>lt;sup>2</sup> Mentioned voltage level is based on after uboot bootup I/O voltage set to PL Bank93. #### 2.3.4 MPSoC Configuration & Status The Zynq Ultrascale+ MPSoC uses multi-stage boot process that supports both a non-secure and a secure boot. The PS is the master of the boot and configuration process. Upon reset, device executes code out of on-chip ROM and copies the first stage boot loader (FSBL) from the boot device to the on-chip RAM. The FSBL initiates the boot of the PS and can load and configure the PL or configuration of the PL can be deferred to a later stage. **Figure 4: Error Status Indication LEDs** The Zynq Ultrascale+ MPSoC SOM supports two LEDs for the MPSoC error status indication namely PS\_ERROR\_OUT and PS\_ERROR\_STATUS. LED D2 is for PS\_ERROR\_OUT and it is asserted for accidental loss of power, a hardware error, or an exception in the PMU. LED D3 is for PS\_ERROR\_STATUS and it indicates a secure lockdown state. Alternatively, it can be used by the PMU firmware to indicate system status. The Zynq Ultrascale+ MPSoC SOM supports three dedicated input and output configuration pins. By default, Weak pre reconfiguration I/O pull-up resistors disabled for PUDC\_B pin, Standard PL power-on delay time for POR\_OVERRIDE pin and PSDone pin is connected to VCC\_1V8 through 4.7K. #### 2.3.5 MPSoC Boot Mode Switch The Zynq Ultrascale+ MPSoC always boots from PS first and configures the PL through software. MPSoC can support eMMC, SD1, USB0 & JTAG as boot device and configurable through mode pins. Upon device reset, MPSoC mode pins are read to determine the primary boot device. The Zynq Ultrascale+ MPSoC SOM supports Boot Mode switch (SW1) to select the required boot device. By default, eMMC is supported as boot device. Refer the below table to select the required boot device. **Table 4: Boot Mode Switch Truth Table** | Zynq Ultrascale+ MPSoC | SW1 (4 Position Switch) | | | | | | |------------------------|-------------------------|-----------|-----------|-----------|-----------------------|--| | Boot Mode | PS Mode 3 | PS Mode 2 | PS Mode 1 | PS Mode 0 | Switch Position Image | | | PS JTAG | OFF | OFF | OFF | OFF | ON 74 | | | SD1 | OFF | ON | OFF | ON | 1 2 3 4 | | | eMMC<br>(Default) | OFF | ON | ON | OFF | ON 74 | | | USB0 | OFF | ON | ON | ON | ON 74 | | #### 2.3.6 MPSoC System Monitor/ADC The Zynq Ultrascale+ MPSoC contain two System Monitor block (SYSMONE4), one in the PL (PL SYSMON) and another in the PS (PS SYSMON). It is used to enhance the overall safety, security and reliability of the system by monitoring the physical environment via on-chip power supply and temperature sensors. The PL SYSMON uses 10-bit 200kSPS ADC to digitize the sensor/ADC inputs. It monitors the die temperature in the PL and several internal PL and PS power supply nodes. The PL SYSMON can also monitor up to 17 external analog channels which includes 16 auxiliary analog inputs and one VP\_VN dedicated input. The external auxiliary inputs can be routed through any PL Bank. The ADC voltage reference is selectable between an internal reference and the external pins VREFP and VREFN. In Zynq Ultrascale+ MPSoC SOM, 1.25V external voltage reference is supported. The PS SYSMON uses 10-bit 1MSPS ADC to digitize the sensor inputs. It is located in the PS LPD and monitors two temperature points & several internal fixed voltage nodes. The PS has two temperature sensors, one is physically located in the PS SYSMON near the RPU. The second, remote sensor is located in the FPD near the APU. The ADC always uses an internally generated voltage reference. #### 2.4 PMIC with RTC The Zynq Ultrascale+ MPSoC SOM supports Dialog semiconductor DA9062 PMIC. The I2CO module of Zynq Ultrascale+ MPSoC PS is used for PMIC interface through MIO pins with I2C address 0x58. PMIC's LDO1 is connected to I/O voltage of PL HP Banks (PL Bank 67 & 68) and by default set to 1.0V. Also same PMIC LDO1 output is connected to I/O voltage of MAX 10 FPGA BANK8 which is interfaced to MPSoC PL HP Bank. The I/O voltage is configurable through software after bootup. PMIC's LDO4 is connected to I/O voltage of PL HD Banks (PL Bank 90, 91, 93 & 94) and by default set to 1.2V. Also same PMIC LDO4 output is connected to I/O voltage of MAX 10 FPGA Banks (BANK1A, 2, 3, 5 and 6) which are interface to MPSoC PL HD banks. The I/O voltage is configurable through software after bootup. PMIC supports reset output and connected to Zynq Ultrascale+ MPSoC PS (PS\_POR\_B) for power on reset. Also PMIC supports IRQ output for events indication and connected to MPSoC's PS GPIO (PS\_MIO2\_500). The PMIC supports Real Time Clock functionality. It uses the Coin cell battery power from Board to Board Connector2 pin68 for RTC backup power. The PMIC can support backup battery charging to charge Lithium-Manganese coin cell batteries and super capacitors if required. Important Note: Every Power Off and On, The DA9062 PMIC work as initial OTP Setting #### 2.5 Memory #### 2.5.1 DDR4 SDRAM with ECC for PS The Zynq Ultrascale+ MPSoC SOM supports 64bit, 4GB DDR4 RAM memory for MPSoC's PS. Four 16 bit, 1GB DDR4 SDRAM ICs are used to support a total on board RAM memory of 4GB. Also, Zynq Ultrascale+ MPSoC SOM supports 8bit ECC for RAM memory. These DDR4 devices operates at 2400Mbps datarate. DDR4 memory is connected to the hard memory controller of the MPSoC PS. The RAM size can be expandable up to maximum of 8GB based on the availability of higher density 16bit DDR4 device. Note: Refer **ORDERING INFORMATION** section for exact RAM size used on the SOM based on the Product Part Number. #### 2.5.2 DDR4 SDRAM1 for PL The Zynq Ultrascale+ MPSoC SOM supports 64bit, 4GB DDR4 RAM memory for MPSoC's PL. Four 16 bit, 1GB DDR4 SDRAM IC is used to support RAM memory of 4GB for PL. These DDR4 devices operates at 2400Mbps datarate. In Zynq Ultrascale+ MPSoC SOM, Bank64, 65 & 66 is used for PL DDR4 interface. The RAM size can be expandable up to maximum of 16GB based on the availability of higher density 16bit DDR4 device. The Zynq Ultrascale+ MPSoC SOM supports 300MHz LVDS Oscillator on board for PL DDR4 reference clock and connected to Bank64 AT21 & AT22 dedicated clock input pins through AC Coupling capacitors. Note: Zyng Ultrascale+ MPSoC SOM with -2 & -3 speed grade MPSoC can support upto 2666Mbps datarate for PL DDR4. Note: Refer **ORDERING INFORMATION** section for exact RAM size used on the SOM based on the Product Part Number. #### 2.5.3 DDR4 SDRAM2 for PL The Zynq Ultrascale+ MPSoC SOM supports 64bit, 4GB DDR4 RAM memory for MPSoC's PL. Four 16 bit, 1GB DDR4 SDRAM IC is used to support RAM memory of 4GB for PL. These DDR4 devices operates at 2400Mbps datarate. In Zynq Ultrascale+ MPSoC SOM, Bank69, 70 & 71 is used for PL DDR4 interface. The RAM size can be expandable up to maximum of 16GB based on the availability of higher density 16bit DDR4 device. The Zynq Ultrascale+ MPSoC SOM supports 300MHz LVDS Oscillator on board for PL DDR4 reference clock and connected to Bank69 D32 & E32 dedicated clock input pins through AC Coupling capacitors. Note: Zynq Ultrascale+ MPSoC SOM with -2 & -3 speed grade MPSoC can support upto 2666Mbps datarate for PL DDR4. Note: Refer **ORDERING INFORMATION** section for exact RAM size used on the SOM based on the Product Part Number. #### 2.5.4 eMMC Flash The Zynq Ultrascale+ MPSoC SOM supports 8GB eMMC Flash memory for Boot & Storage of Zynq Ultrascale+ MPSoC PS. This eMMC Flash memory is directly connected to the SD0 controller of the MPSOC's PS through MIO pins and operates at 1.8V Voltage level. This SD/SDIO controller supports eMMC4.51 standard with up to 8bit HS200 mode. The eMMC Flash size can be expandable based on the availability of higher density eMMC Flash device. Note: Refer **ORDERING INFORMATION** section for exact eMMC Flash size used on the SOM based on the Product Part Number. #### 2.6 On SOM Fearures #### 2.6.1 JTAG Header The Zynq Ultrascale+ MPSoC SOM supports 14Pin JTAG Header (J3) for JTAG interface. JTAG Interface Signals from MPSoC's PS BANK503 & MAX 10 FPGA is daisy chained and connected to this Header. The Zynq Ultrascale+ MPSoC's PS and PL share a common set of JTAG pins and each have their own TAP controller which are chained together inside the Zynq Ultrascale MPSoC. These JTAG interface signals are at 1.8V Voltage level. The JTAG Header (J3) is physically located on topside of the SOM as shown below. JTAG-HS2 Programming Cable can be directly connected to this JTAG Header. JTAG interface signals are also connected to Board to Board Connector2 to access from carrier board. Number of Pins - 14 Connector Part - 877601416 from Molex Mating Connector - 0791077006 from Molex Figure 5: JTAG Header **Table 5: JTAG Header Pinout** | Pin No | Signal Name | Signal Type/<br>Termination | Description | |--------|-------------|-----------------------------|------------------------| | 1 | - | - | NC. | | 2 | VCC_1V8 | O, 1.8V Power | Supply Voltage. | | 3 | GND | Power | Ground. | | 4 | JTAG_TMS | I, 1.8V LVCMOS/<br>4.7K PU | JTAG Test Mode Select. | | 5 | GND | Power | Ground. | | 6 | JTAG_TCK | I, 1.8V LVCMOS/<br>4.7K PU | JTAG Test Clock. | | 7 | GND | Power | Ground. | | 8 | JTAG_TDO | O, 1.8V LVCMOS | JTAG Test Data Output. | | 9 | GND | Power | Ground. | | 10 | JTAG_TDI | I, 1.8V LVCMOS/<br>4.7K PU | JTAG Test Data Input. | | 11 | GND | Power | Ground. | | 12 | - | - | NC. | | 13 | GND | Power | Ground. | | 14 | - | - | NC. | #### 2.6.2 Fan Header The Zynq Ultrascale+ MPSoC SOM supports a Fan Header (J1) to connect cooling Fan if required. The Fan Header (J1) is physically located on topside of the SOM as shown below. Number of Pins - 2 Connector Part - 0530480210 from Molex Mating Connector - 51021-0200 from Molex Compatible Fan (Example) - AFB0505MB from Delta Electronics Figure 6: Fan Header **Table 6: Fan Header Pinout** | Pin No | Signal Name | MPSoC Pin<br>Name | MPSoC<br>Bank | MPSoC<br>Pin No | Signal Type/<br>Termination | Description | |--------|-------------|-------------------|---------------|-----------------|-----------------------------|-----------------| | 1 | VCC_5V | - | - | - | O, 5V Power | Supply Voltage. | | 2 | GND | - | - | - | Power | Ground. | #### 2.7 Board to Board Connector1 The Zynq Ultrascale+ MPSoC SOM supports two 240 pin high speed ruggedized terminal strip connectors, One 240pin High Speed High Density connector and One 80pin High Speed High Density connector for interfaces expansion. All the effort is made in Zynq Ultrascale+ MPSoC SOM design to provide the maximum interfaces of Zynq Ultrascale+ MPSoC to the carrier board by adding these two Board to Board Connectors. The Zynq Ultrascale+ MPSoC SOM Board to Board Connector1 pinout is provided in the below table and the interfaces which are available at Board to Board Connector1 are explained in the following sections. The Board to Board Connector1 (J7) is physically located on bottom side of the SOM as shown below. Number of Pins - 240 Connector Part Number - QTH-120-01-L-D-A from Samtech Mating Connector - QSH-120-01-L-D-A from Samtech Staking Height - 5mm Figure 7: Board to Board Connector1 **Table 7: Board to Board Connector1 Pinout** | Signal Name | B2B-1 Pin | B2B-1 Pin | Signal Name | |--------------------|-----------|-----------|-----------------------| | GND | 1 | 2 | GND | | GTHTXP0_224 | 3 | 4 | GTREFCLK0P_224 | | GTHTXN0_224 | 5 | 6 | GTREFCLKON_224 | | GND | 7 | 8 | GND | | GTHTXP1_224 | 9 | 10 | NC | | GTHTXN1_224 | 11 | 12 | PL_B8_LVDS93_L11P | | GND | 13 | 14 | PL_A8_LVDS93_L11N | | GTHRXN1_224 | 15 | 16 | PL_J9_LVDS93_L3P | | GTHRXP1_224 | 17 | 18 | PL_H9_LVDS93_L3N | | GND | 19 | 20 | GND | | GTHRXN0_224 | 21 | 22 | PL_C8_LVDS93_L8N_HDGC | | GTHRXP0_224 | 23 | 24 | PL_D8_LVDS93_L8P_HDGC | | GND | 25 | 26 | GND | | PL_J8_LVDS93_L2P | 27 | 28 | PL_E9_LVDS93_L4N | | PL_H8_LVDS93_L2N | 29 | 30 | PL_F9_LVDS93_L4P | | PL_B7_LVDS93_L10P | 31 | 32 | PL_D9_LVDS93_L12P | | PL_A7_LVDS93_L10N | 33 | 34 | PL_C9_LVDS93_L12N | | GND | 35 | 36 | GND | | GTHTXP2_224 | 37 | 38 | PL_E6_LVDS93_L9P | | GTHTXN2_224 | 39 | 40 | PL_D6_LVDS93_L9N | | GND | 41 | 42 | PL_F6_LVDS93_L1N | | GTHTXP3_224 | 43 | 44 | PL_G6_LVDS93_L1P | | GTHTXN3_224 | 45 | 46 | PL_A5_LVDS94_L12P | | GND | 47 | 48 | PL_A4_LVDS94_L12N | | GTHRXN3_224 | 49 | 50 | PL_B2_LVDS94_L9P | | GTHRXP3_224 | 51 | 52 | PL_B1_LVDS94_L9N | | GND | 53 | 54 | GND | | GTHRXN2_224 | 55 | 56 | PL_D7_LVDS93_L7N_HDGC | | GTHRXP2_224 | 57 | 58 | PL_E7_LVDS93_L7P_HDGC | | GND | 59 | 60 | GND | | | | | | | GND | 61 | 62 | GND | | PS_MGTRTXP0_505 | 63 | 64 | GTREFCLK1P_224 | | PS_MGTRTXN0_505 | 65 | 66 | GTREFCLK1N_224 | | GND | 67 | 68 | GND | | NC | 69 | 70 | PL_B6_LVDS94_L11P | | NC | 71 | 72 | PL_B5_LVDS94_L11N | | GND | 73 | 74 | PL_B3_LVDS94_L10P | | PS_MGTREFCLKON_505 | 75 | 76 | PL_A3_LVDS94_L10N | | PS_MGTREFCLK0P_505 | 77 | 78 | NC | | GND | 79 | 80 | GND | | Signal Name | B2B-1 Pin | B2B-1 Pin | Signal Name | |------------------|-----------|-----------|-----------------------| | PS_MGTRRXN0_505 | 81 | 82 | PL_F8_LVDS93_L6N_HDGC | | PS_MGTRRXPO_505 | 83 | 84 | PL_G8_LVDS93_L6P_HDGC | | GND | 85 | 86 | GND | | PL_F5_LVDS94_L1P | 87 | 88 | PL_E2_LVDS94_L3N | | PL_F4_LVDS94_L1N | 89 | 90 | PL_E3_LVDS94_L3P | | PL_E5_LVDS94_L2P | 91 | 92 | PL_E1_LVDS94_L4P | | PL_E4_LVDS94_L2N | 93 | 94 | PL_D1_LVDS94_L4N | | GND | 95 | 96 | GND | | GTHTXP0_225 | 97 | 98 | GTREFCLK0P_225 | | GTHTXN0_225 | 99 | 100 | GTREFCLKON_225 | | GND | 101 | 102 | GND | | GTHTXP1_225 | 103 | 104 | NC | | GTHTXN1_225 | 105 | 106 | NC | | GND | 107 | 108 | NC | | GTHRXN1_225 | 109 | 110 | NC | | GTHRXP1_225 | 111 | 112 | NC | | GND | 113 | 114 | GND | | GTHRXN0_225 | 115 | 116 | PL_D3_LVDS94_L5N_HDGC | | GTHRXPO_225 | 117 | 118 | PL_D4_LVDS94_L5P_HDGC | | GND | 119 | 120 | GND | | | | | | | GND | 121 | 122 | GND | | GTHTXP2_225 | 123 | 124 | PL_D2_LVDS94_L6P_HDGC | | GTHTXN2_225 | 125 | 126 | PL_C1_LVDS94_L6N_HDGC | | GND | 127 | 128 | NC | | GTHTXP3_225 | 129 | 130 | PL_C6_LVDS94_L7P_HDGC | | GTHTXN3_225 | 131 | 132 | PL_C5_LVDS94_L7N_HDGC | | GND | 133 | 134 | NC | | GTHRXN3_225 | 135 | 136 | NC | | GTHRXP3_225 | 137 | 138 | NC | | GND | 139 | 140 | GND | | GTHRXN2_225 | 141 | 142 | PL_C3_LVDS94_L8N_HDGC | | GTHRXP2_225 | 143 | 144 | PL_C4_LVDS94_L8P_HDGC | | GND | 145 | 146 | GND | | NC | 147 | 148 | NC | | NC | 149 | 150 | NC | | NC | 151 | 152 | NC | | NC | 153 | 154 | NC | | GND | 155 | 156 | GND | | PS_MGTRTXP1_505 | 157 | 158 | GTREFCLK1P_225 | | PS_MGTRTXN1_505 | 159 | 160 | GTREFCLK1N_225 | | GND | 161 | 162 | GND | | Signal Name | B2B-1 Pin | B2B-1 Pin | Signal Name | |-----------------------|-----------|-----------|--------------------------------------| | NC | 163 | 164 | NC | | NC | 165 | 166 | NC | | GND | 167 | 168 | NC | | PS_MGTREFCLK1N_505 | 169 | 170 | PL_PCIe_RSTn | | PS_MGTREFCLK1P_505 | 171 | 172 | NC | | GND | 173 | 174 | GND | | PS_MGTRRXN1_505 | 175 | 176 | NC | | PS_MGTRRXP1_505 | 177 | 178 | SPI0_SS2(PS_MIO1_500) | | GND | 179 | 180 | GND | | | | | | | GND | 181 | 182 | GND | | GTHTXP0_226 | 183 | 184 | GTREFCLK0P_226 | | GTHTXN0_226 | 185 | 186 | GTREFCLKON_226 | | GND | 187 | 188 | GND | | GTHTXP1_226 | 189 | 190 | GEM3_TX_CLK/USB1_CLK(PS_MIO64_502) | | GTHTXN1_226 | 191 | 192 | GEM3_TXD0/USB1_DIR(PS_MIO65_502) | | GND | 193 | 194 | GEM3_TXD1/USB1_DATA2(PS_MIO66_502) | | GTHRXN1_226 | 195 | 196 | GEM3_TXD2/USB1_NXT(PS_MIO67_502) | | GTHRXP1_226 | 197 | 198 | GEM3_TXD3/USB1_DATA0(PS_MIO68_502) | | GND | 199 | 200 | GND | | GTHRXN0_226 | 201 | 202 | NC | | GTHRXP0_226 | 203 | 204 | NC | | GND | 205 | 206 | GND | | CANO_RX(PS_MIO38_501) | 207 | 208 | NC | | CAN0_TX(PS_MIO39_501) | 209 | 210 | GEM3_TX_CTL/USB1_DATA1(PS_MIO69_502) | | CAN1_RX(PS_MIO41_501) | 211 | 212 | GEM3_RX_CLK/USB1_STP(PS_MIO70_502) | | CAN1_TX(PS_MIO40_501) | 213 | 214 | GEM3_RX_CTL/USB1_DATA7(PS_MIO75_502) | | GND | 215 | 216 | GND | | GTHTXP2_226 | 217 | 218 | GTREFCLK1P_226 | | GTHTXN2_226 | 219 | 220 | GTREFCLK1N_226 | | GND | 221 | 222 | GND | | GTHTXP3_226 | 223 | 224 | GEM3_RXD0/USB1_DATA3(PS_MIO71_502) | | GTHTXN3_226 | 225 | 226 | GEM3_RXD1/USB1_DATA4(PS_MIO72_502) | | GND | 227 | 228 | GEM3_RXD2/USB1_DATA5(PS_MIO73_502) | | GTHRXN3_226 | 229 | 230 | GEM3_RXD3/USB1_DATA6(PS_MIO74_502) | | GTHRXP3_226 | 231 | 232 | SOMPWR_EN | | GND | 233 | 234 | GND | | GTHRXN2_226 | 235 | 236 | NC | | GTHRXP2_226 | 237 | 238 | NC | | GND | 239 | 240 | GND | #### 2.7.1 PS Interfaces The interfaces which are supported in Board to Board Connector1 from Zynq Ultrascale+ MPSoC's PS is explained in the following section. #### 2.7.1.1 PS-GTR Transceivers The Zynq Ultrascale+ MPSoC supports four Multi-Gigabit PS-GTR transceivers with data rate from 1.25Gbps to 6.0Gbps. This PS-GTR transceiver lanes provide I/O path for MPSoC MAC controllers and their link partner outside. At any given time, these four lanes can be used for any of below mentioned peripheral standards. - x1, x2, or x4 lane of PCle at Gen1 (2.5Gb/s) or Gen2 (5.0Gb/s) rates - 1 or 2 lanes of DisplayPort (TX only) at 1.62Gb/s, 2.7Gb/s, or 5.4Gb/s - 1 or 2 SATA channels at 1.5Gb/s, 3.0Gb/s, or 6.0Gb/s - 1 or 2 USB3.0 channels at 5.0Gb/s - 1-4 Ethernet SGMII channels at 1.25Gb/s The available peripheral standard option for each PS-GTR transceiver lane in Zynq Ultrascale+ MPSoC is shown below. This is user programmable via the high-speed I/O multiplexer (HS-MIO) of MPSoC. | PS Peripheral<br>Interface | Lane0 | Lane1 | Lane2 | Lane3 | |----------------------------|--------|--------|--------|--------| | PCle (x1, x2 or x4) | PCIe0 | PCle1 | PCle2 | PCle3 | | SATA (1 or 2 channels) | SATA0 | SATA1 | SATA0 | SATA1 | | DisplayPort (TX only) | DP1 | DP0 | DP1 | DP0 | | USB0 | USB0 | USB0 | USB0 | - | | USB1 | - | - | - | USB1 | | SGMII0 | SGMII0 | - | - | - | | SGMII1 | - | SGMII1 | - | - | | SGMII2 | - | - | SGMII2 | - | | SGMII3 | - | - | - | SGMII3 | The Zynq Ultrascale+ MPSoC SOM supports two PS GTR transceivers (Lane0 & Lane1) on Board to Board Connector1 and another two PS GTR transceivers (Lane2 & Lane3) on Board to Board Connector2. Each PS GTR transceiver lane supports one dedicated reference clock input pair with the ability to share reference clocks between lanes. In Zynq Ultrascale+ MPSoC SOM, the end user is responsible for sourcing the reference clocks to the PS-GTR lanes through Board to Board Connectors. This gives full flexibility to end user to select the required peripheral standards on PS-GTR lanes. For more details on PS-GTR transceiver pinouts on Board to Board Connector1, refer the below table. | B2B-1 | B2B Connector1 | MPSoC Pin Name | MPSoC | MPSoC | Signal Type/ | Description | | | |-------------------|-----------------|-----------------|------------|----------|--------------|------------------------------------|--|--| | Pin No | Signal Name | | Bank | Pin No | Termination | 2000 1000 | | | | PS-GTR Lane0 Pins | | | | | | | | | | 63 | PS_MGTRTXP0_505 | PS_MGTRTXP0_505 | 505 | AH39 | O, DIFF | PS-GTR Lane0 High speed | | | | | | | | | | differential transmitter positive. | | | | 65 | PS_MGTRTXN0_505 | PS_MGTRTXN0_505 | 505 | AH40 | O, DIFF | PS-GTR Lane0 High speed | | | | | | | | | | differential transmitter negative. | | | | 81 | PS_MGTRRXN0_505 | PS_MGTRRXN0_505 | 505 | AG42 | I, DIFF | PS-GTR Lane0 High speed | | | | | | | | | | differential receiver negative. | | | | 83 | PS_MGTRRXP0_505 | PS_MGTRRXP0_505 | 505 | AG41 | I, DIFF | PS-GTR Lane0 High speed | | | | | | | | | | differential receiver positive. | | | | 75 | PS_MGTREFCLKON_ | PS_MGTREFCLK0N_ | 505 | AG38 | I, DIFF | PS-GTR Lane0 differential | | | | | 505 | 505 | | | | reference clock negative. | | | | 77 | PS MGTREFCLKOP | PS_MGTREFCLK0P_ | 505 | AG37 | I, DIFF | PS-GTR Lane0 differential | | | | | 505 | 505 | | 7.007 | ,, 5 | reference clock positive. | | | | | | | PS-GTR Laı | ne1 Pins | | and the second positives | | | | 157 | PS_MGTRTXP1_505 | PS_MGTRTXP1_505 | 505 | AF39 | O, DIFF | PS-GTR Lane1 High speed | | | | | | | | | | differential transmitter positive. | | | | 159 | PS_MGTRTXN1_505 | PS_MGTRTXN1_505 | 505 | AF40 | O, DIFF | PS-GTR Lane1 High speed | | | | | | | | | | differential transmitter negative. | | | | 175 | PS_MGTRRXN1_505 | PS_MGTRRXN1_505 | 505 | AE42 | I, DIFF | PS-GTR Lane1 High speed | | | | | | | | | | differential receiver negative. | | | | 177 | PS_MGTRRXP1_505 | PS_MGTRRXP1_505 | 505 | AE41 | I, DIFF | PS-GTR Lane1 High speed | | | | 460 | DC MCTDEECHAN | DC MCTDEECHKAN | 505 | 4520 | I DIEE | differential receiver positive. | | | | 169 | PS_MGTREFCLK1N_ | PS_MGTREFCLK1N_ | 505 | AE38 | I, DIFF | PS-GTR Lane1 differential | | | | 4=4 | 505 | 505 | | | | reference clock negative. | | | | 171 | PS_MGTREFCLK1P_ | PS_MGTREFCLK1P_ | 505 | AE37 | I, DIFF | PS-GTR Lane1 differential | | | | | 505 | 505 | | | | reference clock positive. | | | #### 2.7.1.2 RGMII/ULPI Interface The Zynq Ultrascale+ MPSoC SOM supports RGMII or ULPI interface on Board to Board Connector1. In Zynq Ultrascale+ MPSoC PS, GEM3 RGMII interface and USB1 ULPI interface are multiplexed on the same pins. So either one interface only can be used at a time. In Zynq Ultrascale+ MPSoC SOM, these MIO pins are directly connected from MPSoC to Board to Board conenctor1. If RGMII/ULPI interface is not required on these pins, the same pins can be used as GPIOs or other alternate functions. Please refer PS Min Multiplexing section 2.11 for available alternate functions. The Zynq Ultrascale+ MPSoC gigabit Ethernet controller (GEM) implements a 10/100/1000 Mb/s Ethernet MAC that is compatible with the IEEE Standard for Ethernet (IEEE Std 802.3-2008). GEM controller supports MDIO interface for external PHY Management and it can be used through any PL Bank IOs through EMIO interface in SOM. The Zynq Ultrascale+ MPSoC USB2.0 OTG controller is capable for USB2.0 implementations as a host, a device, or On-the-Go. This controller uses the ULPI protocol to connect external ULPI PHY. Also this controller supports all high-speed, full-speed and low-speed transfers in both device and host modes. For more details on RGMII/ULPI Interface pinouts on Board to Board Connector1, refer the below table. | B2B-1 | B2B Connector1 | MPSoC Pin | MPSoC | MPSoC | Signal Type*/ | Description | |--------|--------------------|--------------|-------|--------|----------------|-----------------------------| | Pin No | Signal Name | Name | Bank | Pin No | Termination | Description | | 190 | GEM3_TX_CLK/USB1_C | PS_MIO64_502 | 502 | AD32 | O, 1.8V LVCMOS | GEM3 RGMII Transmit Clock. | | | LK(PS_MIO64_502) | | | | | Or USB1 ULPI Clock. | | 192 | GEM3_TXD0/USB1_DIR | PS_MIO65_502 | 502 | AE29 | O, 1.8V LVCMOS | GEM3 RGMII Transmit | | | (PS_MIO65_502) | | | | | DATAO. Or USB1 ULPI | | | | | | | | Direction Control. | | 194 | GEM3_TXD1/USB1_DA | PS_MIO66_502 | 502 | AD33 | O, 1.8V LVCMOS | GEM3 RGMII Transmit | | | TA2(PS_MIO66_502) | | | | | DATA1. Or USB1 ULPI Bi- | | | | | | | | Directional Data2. | | 196 | GEM3_TXD2/USB1_NX | PS_MIO67_502 | 502 | AE30 | O, 1.8V LVCMOS | GEM3 RGMII Transmit | | | T(PS_MIO67_502) | | | | | DATA2. Or USB1 ULPI NXT. | | 198 | GEM3_TXD3/USB1_DA | PS_MIO68_502 | 502 | AE33 | O, 1.8V LVCMOS | GEM3 RGMII Transmit | | | TA0(PS_MIO68_502) | | | | | DATA3. Or USB1 ULPI Bi- | | | | | | | | Directional Data0. | | 210 | GEM3_TX_CTL/USB1_D | PS_MIO69_502 | 502 | AE32 | O, 1.8V LVCMOS | GEM3 RGMII Transmit | | | ATA1(PS_MIO69_502) | | | | | Control. Or USB1 ULPI Bi- | | | | | | | | Directional Data1. | | 212 | GEM3_RX_CLK/USB1_S | PS_MIO70_502 | 502 | AF30 | I, 1.8V LVCMOS | GEM3 RGMII Receive Clock. | | | TP(PS_MIO70_502) | | | | | Or USB1 ULPI STP. | | 214 | GEM3_RX_CTL/USB1_D | PS_MIO75_502 | 502 | AF33 | I, 1.8V LVCMOS | GEM3 RGMII Receive control. | | | ATA7(PS_MIO75_502) | | | | | Or USB1 ULPI Bi-Directional | | | | | | | | Data7. | | 224 | GEM3_RXD0/USB1_DA | PS_MIO71_502 | 502 | AF31 | I, 1.8V LVCMOS | GEM3 RGMII Receive DATA0. | | | TA3(PS_MIO71_502) | | | | | Or USB1 ULPI Bi-Directional | | | | | | | | Data3. | | 226 | GEM3_RXD1/USB1_DA | PS_MIO72_502 | 502 | AF32 | I, 1.8V LVCMOS | GEM3 RGMII Receive DATA1. | | | TA4(PS_MIO72_502) | | | | | Or USB1 ULPI Bi-Directional | | | | | | | | Data4. | | 228 | GEM3_RXD2/USB1_DA | PS_MIO73_502 | 502 | AG30 | I, 1.8V LVCMOS | GEM3 RGMII Receive DATA2. | | | TA5(PS_MIO73_502) | | | | | Or USB1 ULPI Bi-Directional | | | | | | | | Data5. | | 230 | GEM3_RXD3/USB1_DA | PS_MIO74_502 | 502 | AG33 | I, 1.8V LVCMOS | GEM3 RGMII Receive DATA3. | | | TA6(PS_MIO74_502) | | | | | Or USB1 ULPI Bi-Directional | | | | | | | | Data6. | <sup>\*</sup> Signal direction is considering with respect to GEM3 RGMII interface. #### 2.7.1.3 CAN Interface The Zynq Ultrascale+ MPSoC SOM supports two CAN interfaces on Board to Board Connector1. The CANO & CAN1 controller of MPSoC's PS is used for CAN interface through MIO pins. This CAN controller is compatible with the ISO 11898-1, CAN 2.0A, and CAN 2.0B standards. And it supports bit rates up to 1Mb/s. If CAN interface is not required on these pins, the same pins can be used as GPIOs or other alternate functions. Please refer PS Min Multiplexing section **2.11** for available alternate functions. For more details on CAN Interface pinouts on Board to Board Connector1, refer the below table. | B2B-1 | B2B Connector1 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | Doscription | |--------|-----------------------|--------------|-------|--------|----------------|---------------------| | Pin No | Signal Name | Name | Bank | Pin No | Termination | Description | | 207 | CAN0_RX(PS_MIO38_501) | PS_MIO38_501 | 501 | R27 | I, 1.8V LVCMOS | CANO Receive data. | | 209 | CAN0_TX(PS_MIO39_501) | PS_MIO39_501 | 501 | P29 | O,1.8V LVCMOS | CANO Transmit data. | | 211 | CAN1_RX(PS_MIO41_501) | PS_MIO41_501 | 501 | P30 | I, 1.8V LVCMOS | CAN1 Receive data. | | 213 | CAN1_TX(PS_MIO40_501) | PS_MIO40_501 | 501 | P28 | O,1.8V LVCMOS | CAN1 Transmit data. | #### 2.7.2 PL Interfaces The interfaces which are supported in Board to Board Connector1 from Zynq Ultrascale+ MPSoC's PL is explained in the following section. #### 2.7.2.1 GTH High Speed Transceivers The Zynq Ultrascale+ MPSoC (ZU11/17/19EG) supports 32 GTH transceivers through Eight transceiver Quad (Bank 224, 225, 226, 227, 228, 229, 230 & 231) with line rate from 500Mbps to 16.375Gbps based on the speed grade of the MPSoC. These transceivers can be used to interface to multiple high-speed interface protocols. Each GTH transceiver quad supports two dedicated reference clock input pairs. | Zynq Ultrascale+ MPSoC | GTH Transceiver line rate | GTH Transceiver line rate | | |------------------------|---------------------------|---------------------------|--| | Speed Grade | (min) | (max) | | | -1 Speed Grade | 0.5 Gbps | 12.5 Gbps | | | -2 Speed Grade | 0.5 Gbps | 16.375 Gbps | | | -3 Speed Grade | 0.5 Gbps | 16.375 Gbps | | The Zynq Ultrascale+ MPSoC (ZU11/17/19EG) is capable of supporting the requirements for the different speed and temperature grade as shown below. | Zynq Ultrascale+ MPSoC<br>Speed Grade | VCCINT | VCC_PSINTLP | VCC_PSINTFP | VCC_PSINTFP_DDR | Units | |---------------------------------------|--------|-------------|-------------|-----------------|-------| | -3E Speed Grade | 0.90 | 0.90 | 0.90 | 0.90 | V | | -2E Speed Grade | 0.85 | 0.85 | 0.85 | 0.85 | V | | -2I Speed Grade | 0.85 | 0.85 | 0.85 | 0.85 | V | | -2LE Speed Grade | 0.85 | 0.85 | 0.85 | 0.85 | V | | -1E Speed Grade | 0.85 | 0.85 | 0.85 | 0.85 | V | | -1I Speed Grade | 0.85 | 0.85 | 0.85 | 0.85 | V | | -1Q Speed Grade | 0.85 | 0.85 | 0.85 | 0.85 | V | | -1M Speed Grade | 0.85 | 0.85 | 0.85 | 0.85 | V | | -1LI Speed Grade | 0.85 | 0.85 | 0.85 | 0.85 | V | Zynq Ultrascale+ MPSoC (ZU11/17/19EG) VCC\_PSINTLP, VCC\_PSINTFP, VCC\_PSINTFP\_DDR, VCCINT, VCCINT, VCCINT\_IO, Voltages are sourced from the same regulator. By default, Zynq Ultrascale+ MPSoC (ZU11/17/19EG) 0.85V is sourced. The Zynq Ultrascale+ MPSoC SOM Supports 12 GTH transceivers along with the reference clock inputs (Bank 224, 225 & 226) on Board to Board Connector1, 4 GTH transceivers along with reference clock inputs (Bank 227) on Board to Board Connector2, 8 GTH transceivers along with reference clock inputs (Bank 229 & 231) on Board to Board Connector3 and 8 GTH transceivers along with reference clock inputs (Bank 228 & 230) on Board to Board Connector4. In Zynq Ultrascale+ MPSoC SOM, On board reference clock to the GTH transceiver quad is not supported. This must be fed from the carrier board based on the peripheral standards used on GTH transceivers. This gives full flexibility to end user to select the required peripheral standards on GTH transceivers. Also On board termination and AC coupling capacitor are not supported on transceiver lines and has to be taken care in the carrier board as recommended. For more details on GTH transceiver pinouts on Board to Board Connector1, refer the below table. | B2B-1 | B2B Connector1 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | De contrations | | | |-------------------------------|----------------|------------|-------|--------|--------------|------------------------------------|--|--| | Pin No | Signal Name | Name | Bank | Pin No | Termination | Description | | | | Bank224 Transceiver Quad Pins | | | | | | | | | | 3 | GTHTXP0_224 | MGTHTXP0_2 | 224 | AY4 | O, DIFF | GTH Bank224 channel0 High speed | | | | | | 24 | | | | differential transmitter positive. | | | | 5 | GTHTXN0_224 | MGTHTXN0_2 | 224 | AY3 | O, DIFF | GTH Bank224 channel0 High speed | | | | | | 24 | | | | differential transmitter negative. | | | | 21 | GTHRXN0_224 | MGTHRXN0_2 | 224 | BA1 | I, DIFF | GTH Bank224 channel0 High speed | | | | | | 24 | | | | differential receiver negative. | | | | 23 | GTHRXP0_224 | MGTHRXP0_2 | 224 | BA2 | I, DIFF | GTH Bank224 channel0 High speed | | | | | | 24 | | | | differential receiver positive. | | | | 9 | GTHTXP1_224 | MGTHTXP1_2 | 224 | AW6 | O, DIFF | GTH Bank224 channel1 High speed | | | | | | 24 | | | | differential transmitter positive. | | | | 11 | GTHTXN1_224 | MGTHTXN1_2 | 224 | AW5 | O, DIFF | GTH Bank224 channel1 High speed | | | | | | 24 | | | | differential transmitter negative. | | | | 15 | GTHRXN1_224 | MGTHRXN1_2 | 224 | AW1 | I, DIFF | GTH Bank224 channel1 High speed | | | | | | 24 | | | | differential receiver negative. | | | | 17 | GTHRXP1_224 | MGTHRXP1_2 | 224 | AW2 | I, DIFF | GTH Bank224 channel1 High speed | | | | | | 24 | | | | differential receiver positive. | | | | 37 | GTHTXP2_224 | MGTHTXP2_2 | 224 | AU6 | O, DIFF | GTH Bank224 channel2 High speed | | | | | | 24 | | | | differential transmitter positive. | | | | 39 | GTHTXN2_224 | MGTHTXN2_2 | 224 | AU5 | O, DIFF | GTH Bank224 channel2 High speed | | | | | | 24 | | | | differential transmitter negative. | | | | 55 | GTHRXN2_224 | MGTHRXN2_2 | 224 | AV3 | I, DIFF | GTH Bank224 channel2 High speed | | | | | | 24 | | | | differential receiver negative. | | | | 57 | GTHRXP2_224 | MGTHRXP2_2 | 224 | AV4 | I, DIFF | GTH Bank224 channel2 High speed | | | | | | 24 | | | | differential receiver positive. | | | | 43 | GTHTXP3_224 | MGTHTXP3_2 | 224 | AT8 | O, DIFF | GTH Bank224 channel3 High speed | | | | | | 24 | | | | differential transmitter positive. | | | | B2B-1 | B2B Connector1 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | | |--------|----------------|-------------|---------|------------|--------------|-------------------------------------------| | Pin No | Signal Name | Name | Bank | Pin No | Termination | Description | | 45 | GTHTXN3_224 | MGTHTXN3_2 | 224 | AT7 | O, DIFF | GTH Bank224 channel3 High speed | | | | 24 | | | | differential transmitter negative. | | 49 | GTHRXN3_224 | MGTHRXN3_2 | 224 | AU1 | I, DIFF | GTH Bank224 channel3 High speed | | | | 24 | | | | differential receiver negative. | | 51 | GTHRXP3_224 | MGTHRXP3_2 | 224 | AU2 | I, DIFF | GTH Bank224 channel3 High speed | | | | 24 | | | | differential receiver positive. | | 4 | GTREFCLK0P_224 | MGTREFCLK0P | 224 | AK12 | I, DIFF | GTH Bank224 differential reference clock0 | | | | _224 | | | | positive. | | 6 | GTREFCLKON_22 | MGTREFCLK0N | 224 | AK11 | I, DIFF | GTH Bank224 differential reference clock0 | | | 4 | _224 | | | | negative. | | 64 | GTREFCLK1P_224 | MGTREFCLK1P | 224 | AJ10 | I, DIFF | GTH Bank224 differential reference clock1 | | | | _224 | | | | positive. | | 66 | GTREFCLK1N_22 | MGTREFCLK1N | 224 | AJ9 | I, DIFF | GTH Bank224 differential reference clock1 | | | 4 | _224 | | | | negative. | | | | | Bank225 | Transceive | r Quad Pins | | | 97 | GTHTXP0_225 | MGTHTXP0_2 | 225 | AR6 | O, DIFF | GTH Bank225 channel0 High speed | | | | 25 | | | | differential transmitter positive. | | 99 | GTHTXN0_225 | MGTHTXN0_2 | 225 | AR5 | O, DIFF | GTH Bank225 channel0 High speed | | | | 25 | | | | differential transmitter negative. | | 115 | GTHRXN0_225 | MGTHRXN0_2 | 225 | AT3 | I, DIFF | GTH Bank225 channel0 High speed | | | | 25 | | | | differential receiver negative. | | 117 | GTHRXP0_225 | MGTHRXP0_2 | 225 | AT4 | I, DIFF | GTH Bank225 channel0 High speed | | | | 25 | | | | differential receiver positive. | | 103 | GTHTXP1_225 | MGTHTXP1_2 | 225 | AP8 | O, DIFF | GTH Bank225 channel1 High speed | | | | 25 | | | | differential transmitter positive. | | 105 | GTHTXN1_225 | MGTHTXN1_2 | 225 | AP7 | O, DIFF | GTH Bank225 channel1 High speed | | | | 25 | | | | differential transmitter negative. | | 109 | GTHRXN1_225 | MGTHRXN1_2 | 225 | AR1 | I, DIFF | GTH Bank225 channel1 High speed | | | | 25 | | | | differential receiver negative. | | 111 | GTHRXP1_225 | MGTHRXP1_2 | 225 | AR2 | I, DIFF | GTH Bank225 channel1 High speed | | | | 25 | | | | differential receiver positive. | | 123 | GTHTXP2_225 | MGTHTXP2_2 | 225 | AN6 | O, DIFF | GTH Bank225 channel2 High speed | | | | 25 | | | | differential transmitter positive. | | 125 | GTHTXN2_225 | MGTHTXN2_2 | 225 | AN5 | O, DIFF | GTH Bank225 channel2 High speed | | | | 25 | | | | differential transmitter negative. | | 141 | GTHRXN2_225 | MGTHRXN2_2 | 225 | AP3 | I, DIFF | GTH Bank225 channel2 High speed | | | | 25 | | | | differential receiver negative. | | 143 | GTHRXP2_225 | MGTHRXP2_2 | 225 | AP4 | I, DIFF | GTH Bank225 channel2 High speed | | | | 25 | | | | differential receiver positive. | | 129 | GTHTXP3_225 | MGTHTXP3_2 | 225 | AM8 | O, DIFF | GTH Bank225 channel3 High speed | | | | 25 | | | | differential transmitter positive. | | <b>Pin No 131</b> GT | 32B Connector1 Signal Name THTXN3_225 THRXN3_225 | MPSoC Pin<br>Name<br>MGTHTXN3_2 | MPSoC<br>Bank | MPSoC<br>Pin No | Signal Type/<br>Termination | Description | |-------------------------------|--------------------------------------------------|---------------------------------|---------------|-----------------|-----------------------------|---------------------------------------------------------------------| | | _ | MGTHTXN3_2 | | | | | | <b>135</b> GT | THDVN2 225 | | 225 | AM7 | O, DIFF | GTH Bank225 channel3 High speed | | <b>135</b> G1 | THDYN2 225 | 25 | | | | differential transmitter negative. | | | 1111/11/11/3_223 | MGTHRXN3_2 | 225 | AN1 | I, DIFF | GTH Bank225 channel3 High speed | | | | 25 | | | | differential receiver negative. | | <b>137</b> GT | THRXP3_225 | MGTHRXP3_2 | 225 | AN2 | I, DIFF | GTH Bank225 channel3 High speed | | | | 25 | | | | differential receiver positive. | | <b>98</b> G1 | TREFCLKOP_225 | MGTREFCLK0P | 225 | AH12 | I, DIFF | GTH Bank225 differential reference clock0 | | | | _225 | | | | positive. | | <b>100</b> GT | TREFCLKON_22 | MGTREFCLKON | 225 | AH11 | I, DIFF | GTH Bank225 differential reference clock0 | | 5 | | _225 | | | | negative. | | <b>158</b> GT | TREFCLK1P_225 | MGTREFCLK1P | 225 | AG10 | I, DIFF | GTH Bank225 differential reference clock1 | | | | _225 | | | | positive. | | <b>160</b> G1 | TREFCLK1N_22 | MGTREFCLK1N | 225 | AG9 | I, DIFF | GTH Bank225 differential reference clock1 | | 5 | | _225 | | | | negative. | | Bank226 Transceiver Quad Pins | | | | | | | | <b>183</b> G1 | THTXP0_226 | MGTHTXP0_2 | 226 | AL6 | O, DIFF | GTH Bank226 channel0 High speed | | | | 26 | | | | differential transmitter positive. | | <b>185</b> G1 | THTXN0_226 | MGTHTXN0_2 | 226 | AL5 | O, DIFF | GTH Bank226 channel0 High speed | | 221 | <b>-</b> | 26 | 222 | | | differential transmitter negative. | | <b>201</b> GT | THRXNO_226 | MGTHRXN0_2 | 226 | AM3 | I, DIFF | GTH Bank226 channel0 High speed | | | | 26 | | | | differential receiver negative. | | <b>203</b> G1 | THRXP0_226 | MGTHRXP0_2 | 226 | AM4 | I, DIFF | GTH Bank226 channel0 High speed | | 400 67 | TUTVD4 226 | 26 | 226 | A 1/ O | 0.0155 | differential receiver positive. | | <b>189</b> G1 | THTXP1_226 | MGTHTXP1_2<br>26 | 226 | AK8 | O, DIFF | GTH Bank226 channel1 High speed | | 101 | TUTVN11 226 | | 226 | AK7 | O DIFF | differential transmitter positive. GTH Bank226 channel1 High speed | | <b>191</b> GT | THTXN1_226 | MGTHTXN1_2<br>26 | 220 | AK/ | O, DIFF | GTH Bank226 channel1 High speed differential transmitter negative. | | <b>195</b> GT | THRXN1_226 | MGTHRXN1_2 | 226 | AL1 | I, DIFF | GTH Bank226 channel1 High speed | | 133 | 1111XXX11_220 | 26 | 220 | VET | 1, 0111 | differential receiver negative. | | <b>197</b> GT | THRXP1_226 | MGTHRXP1 2 | 226 | AL2 | I, DIFF | GTH Bank226 channel1 High speed | | 137 | 1111001 1_220 | 26 | 220 | , , , , | , 5 | differential receiver positive. | | <b>217</b> GT | THTXP2_226 | MGTHTXP2_2 | 226 | AJ6 | O, DIFF | GTH Bank226 channel2 High speed | | | | 26 | | | <b>-,</b> | differential transmitter positive. | | <b>219</b> GT | THTXN2_226 | MGTHTXN2 2 | 226 | AJ5 | O, DIFF | GTH Bank226 channel2 High speed | | | _ | 26 | | | · | differential transmitter negative. | | <b>235</b> G1 | THRXN2_226 | MGTHRXN2_2 | 226 | AK3 | I, DIFF | GTH Bank226 channel2 High speed | | | | 26 | | | | differential receiver negative. | | <b>237</b> GT | THRXP2_226 | MGTHRXP2_2 | 226 | AK4 | I, DIFF | GTH Bank226 channel2 High speed | | | | 26 | | | | differential receiver positive. | | <b>223</b> G1 | THTXP3_226 | MGTHTXP3_2 | 226 | AH8 | O, DIFF | GTH Bank226 channel3 High speed | | | | 26 | | | | differential transmitter positive. | | B2B-1 | B2B Connector1 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | Description | |--------|----------------|-------------|-------|--------|--------------|-------------------------------------------| | Pin No | Signal Name | Name | Bank | Pin No | Termination | Description | | 225 | GTHTXN3_226 | MGTHTXN3_2 | 226 | AH7 | O, DIFF | GTH Bank226 channel3 High speed | | | | 26 | | | | differential transmitter negative. | | 229 | GTHRXN3_226 | MGTHRXN3_2 | 226 | AJ1 | I, DIFF | GTH Bank226 channel3 High speed | | | | 26 | | | | differential receiver negative. | | 231 | GTHRXP3_226 | MGTHRXP3_2 | 226 | AJ2 | I, DIFF | GTH Bank226 channel3 High speed | | | | 26 | | | | differential receiver positive. | | 184 | GTREFCLK0P_226 | MGTREFCLK0P | 226 | AF12 | I, DIFF | GTH Bank226 differential reference clock0 | | | | _226 | | | | positive. | | 186 | GTREFCLKON_22 | MGTREFCLKON | 226 | AF11 | I, DIFF | GTH Bank226 differential reference clock0 | | | 6 | _226 | | | | negative. | | 218 | GTREFCLK1P_226 | MGTREFCLK1P | 226 | AE10 | I, DIFF | GTH Bank226 differential reference clock1 | | | | _226 | | | | positive. | | 220 | GTREFCLK1N_22 | MGTREFCLK1N | 226 | AE9 | I, DIFF | GTH Bank226 differential reference clock1 | | | 6 | _226 | | | | negative. | #### 2.7.2.2 PL IOs - HD BANK93 The Zynq Ultrascale+ MPSoC SOM supports 11 DIFF IOs/22 Single Ended (SE) IOs on Board to Board Connector1 from MPSoC's PL High-Density (HD) Bank93. Upon these 11 DIFF IOs/22 SE IOs, upto 3 HDGC Global Clock Inputs and upto 11 PLSYSMON auxiliary analog inputs are available. The IO voltage of PL Bank93 (& Bank90, 91 & 94) is connected from LDO4 output of the PMIC and supports variable IO voltage setting. IO voltage is configurable from 1.2V to 3.3V through software. While using as DIFF IOs or Single Ended IOs, make sure to set the PMIC LDO4 to output appropriate IO voltage for PL Bank93. By default, IO voltage of PL Bank93 is set as 1.2V and after U-boot bootup configurable to 1.8V. For more details about supported IO standard, refer the Zyng Ultrascale+ MPSoC datasheet. In the Zynq Ultrascale+ MPSoC SOM, PL Bank93 signals are routed as LVDS IOs to Board to Board Connector1. Even though PL Bank93 signals are routed as DIFF IOs, these pins can be used as SE IOs if required. The Board to Board Connector1 pins 22, 24, 56, 58, 82 and 84 are HDGC Global Clock Input capable pins of PL Bank93. Also Board to Board Connector1 pins 12, 14, 16, 18, 22, 24, 27, 28, 29, 30, 31, 32, 33, 34, 38, 40, 42, 44, 56, 58, 82 and 84 are PLSYSMON auxiliary analog Input capable pins of PL Bank93. Important Note: While changing the I/O voltage of PL Bank93, make sure to change the I/O standard of MPSoC Banks (Bank90, 91, 93 & 94), since all are sharing the same I/O power rail from PMIC LDO4. Note: In ZU11EG MPSoC device, the PL Bank90, 91, 93 & 94 is called as PL Bank88, 89, 90 & 91 respectively. Only the Bank Numbering is different and all other functionalities remain same. For more details on PL HD Bank93 pinouts on Board to Board Connector1, refer the below table. | B2B-1 | B2B Connector1 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | Description | |--------|----------------|--------------|-------|--------|--------------|---------------------------------------| | Pin No | Signal Name | Name | Bank | Pin No | Termination* | Description | | 12 | PL_B8_LVDS93_ | IO_L11P_AD1P | 93 | B8 | IO, 1.8V | PL Bank93 IO11 differential positive. | | | L11P | _93 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | | | | | | | input1 positive or Single ended I/O. | | 14 | PL_A8_LVDS93_ | IO_L11N_AD1 | 93 | A8 | IO, 1.8V | PL Bank93 IO11 differential | | | L11N | N_93 | | | | negative. | | | | | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | | | | | | | input1 negative or Single ended I/O. | | 16 | PL_J9_LVDS93_L | IO_L3P_AD9P_ | 93 | J9 | IO, 1.8V | PL Bank93 IO3 differential positive. | | | 3P | 93 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | | | | | | | input9 positive or Single ended I/O. | | B2B-1 | B2B Connector1 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | | |--------|----------------------|--------------------|------------|--------|--------------|----------------------------------------------------------------------------| | Pin No | Signal Name | Name | Bank | Pin No | Termination* | Description | | 18 | PL_H9_LVDS93_ | IO_L3N_AD9N_ | 93 | Н9 | IO, 1.8V | PL Bank93 IO3 differential negative. | | | L3N | 93 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | | | | | | | input9 negative or Single ended I/O. | | 22 | PL_C8_LVDS93_ | IO_L8N_HDGC | 93 | C8 | IO, 1.8V | PL Bank93 IO8 differential negative. | | | L8N_HDGC | _AD4N_93 | | | | Same pin can be configured as HDGC | | | | | | | | Global Clock Input differential | | | | | | | | negative or PLSYSMON differential | | | | | | | | analog input4 negative or Single ended I/O. | | 24 | PL_D8_LVDS93_ | IO_L8P_HDGC_ | 93 | D8 | IO, 1.8V | PL Bank93 IO8 differential positive. | | | L8P HDGC | AD4P 93 | 33 | 50 | 10, 1.0 | Same pin can be configured as HDGC | | | | | | | | Global Clock Input differential | | | | | | | | positive or PLSYSMON differential | | | | | | | | analog input4 positive or Single | | | | | | | | ended I/O. | | 27 | PL_J8_LVDS93_L | IO_L2P_AD10P | 93 | J8 | IO, 1.8V | PL Bank93 IO2 differential positive. | | | 2P | _93 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | | DI 50 IV(D000 I | 10 141 4501 | 00 | | 10. 4.007 | input10 positive or Single ended I/O. | | 28 | PL_E9_LVDS93_L<br>4N | IO_L4N_AD8N_<br>93 | 93 | E9 | IO, 1.8V | PL Bank93 IO4 differential negative. Same pin can be configured as | | | 411 | 93 | | | | PLSYSMON differential analog | | | | | | | | input8 negative or Single ended I/O. | | 29 | PL_H8_LVDS93_ | IO_L2N_AD10 | 93 | H8 | IO, 1.8V | PL Bank93 IO2 differential negative. | | | L2N | N_93 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | | | | | | | input10 negative or Single ended | | | | | | | | I/O. | | 30 | PL_F9_LVDS93_L | IO_L4P_AD8P_ | 93 | F9 | IO, 1.8V | PL Bank93 IO4 differential positive. | | | 4P | 93 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | 31 | PL_B7_LVDS93_ | IO_L10P_AD2P | 93 | B7 | IO, 1.8V | input8 positive or Single ended I/O. PL Bank93 IO10 differential positive. | | 31 | L10P | _93 | <i>) )</i> | J / | 10, 1.0 | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | | | | | | | input2 positive or Single ended I/O. | | 32 | PL_D9_LVDS93_ | IO_L12P_AD0P | 93 | D9 | IO, 1.8V | PL Bank93 IO12 differential positive. | | | <br>L12P | <br>_93 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | | | | | | | input0 positive or Single ended I/O. | | B2B-1 | B2B Connector1 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | Description | |--------|---------------------------|-------------------------|-------|--------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No | Signal Name | Name | Bank | Pin No | Termination* | Description | | 33 | PL_A7_LVDS93_<br>L10N | IO_L10N_AD2<br>N_93 | 93 | A7 | IO, 1.8V | PL Bank93 IO10 differential negative. Same pin can be configured as PLSYSMON differential analog input2 negative or Single ended I/O. | | 34 | PL_C9_LVDS93_<br>L12N | IO_L12N_AD0<br>N_93 | 93 | C9 | IO, 1.8V | PL Bank93 IO12 differential negative. Same pin can be configured as PLSYSMON differential analog input0 negative or Single ended I/O. | | 38 | PL_E6_LVDS93_L<br>9P | IO_L9P_AD3P_<br>93 | 93 | E6 | IO, 1.8V | PL Bank93 IO9 differential positive. Same pin can be configured as PLSYSMON differential analog input3 positive or Single ended I/O. | | 40 | PL_D6_LVDS93_<br>L9N | IO_L9N_AD3N_<br>93 | 93 | D6 | IO, 1.8V | PL Bank93 IO9 differential negative. Same pin can be configured as PLSYSMON differential analog input3 negative or Single ended I/O. | | 42 | PL_F6_LVDS93_L<br>1N | IO_L1N_AD11<br>N_93 | 93 | F6 | IO, 1.8V | PL Bank93 IO1 differential negative. Same pin can be configured as PLSYSMON differential analog input11 negative or Single ended I/O. | | 44 | PL_G6_LVDS93_<br>L1P | IO_L1P_AD11P<br>_93 | 93 | G6 | IO, 1.8V | PL Bank93 IO1 differential positive. Same pin can be configured as PLSYSMON differential analog input11 positive or Single ended I/O. | | 56 | PL_D7_LVDS93_<br>L7N_HDGC | IO_L7N_HDGC<br>_AD5N_93 | 93 | D7 | IO, 1.8V | PL Bank93 IO7 differential negative. Same pin can be configured as HDGC Global Clock Input differential negative or PLSYSMON differential analog input5 negative or Single ended I/O. | | 58 | PL_E7_LVDS93_L<br>7P_HDGC | IO_L7P_HDGC_<br>AD5P_93 | 93 | E7 | IO, 1.8V | PL Bank93 IO7 differential positive. Same pin can be configured as HDGC Global Clock Input differential positive or PLSYSMON differential analog input5 positive or Single ended I/O. | | B2B-1 | B2B Connector1 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | Description | |--------|----------------|--------------|-------|--------|--------------|--------------------------------------| | Pin No | Signal Name | Name | Bank | Pin No | Termination* | Description | | 82 | PL_F8_LVDS93_L | IO_L6N_HDGC | 93 | F8 | IO, 1.8V | PL Bank93 IO6 differential negative. | | | 6N_HDGC | _AD6N_93 | | | | Same pin can be configured as HDGC | | | | | | | | Global Clock Input differential | | | | | | | | negative or PLSYSMON differential | | | | | | | | analog input6 negative or Single | | | | | | | | ended I/O. | | 84 | PL_G8_LVDS93_ | IO_L6P_HDGC_ | 93 | G8 | IO, 1.8V | PL Bank93 IO6 differential positive. | | | L6P_HDGC | AD6P_93 | | | | Same pin can be configured as HDGC | | | | | | | | Global Clock Input differential | | | | | | | | positive or PLSYSMON differential | | | | | | | | analog input6 positive or Single | | | | | | | | ended I/O. | <sup>\*</sup>IO Type of IOs originating from ZU19/17/11 MPSoC is configurable. Hence for exact IO type configuration options, refer Xilinx ZU19/17/11 MPSoC datasheet. #### 2.7.2.3 PL IOs - HD BANK94 The Zynq Ultrascale+ MPSoC SOM supports 12 DIFF IOs/24 Single Ended (SE) IOs on Board to Board Connector1 from MPSoC's PL High-Density (HD) Bank94. Upon these 12 DIFF IOs/24 SE IOs, upto 4 HDGC Global Clock Inputs and upto 8 PLSYSMON auxiliary analog inputs are available. The IO voltage of Bank94 (& Bank90, 91 & 93) is connected from LDO4 output of the PMIC and supports variable IO voltage setting. IO voltage is configurable from 1.14V to 3.3V through software. While using as DIFF IOs or Single Ended IOs, make sure to set the PMIC LDO4 to output appropriate IO voltage for PL Bank94. By default, IO voltage of PL Bank94 is set as 1.2V and after U-boot bootup configurable to 1.8V. For more details about supported IO standard, refer the Zyng Ultrascale+ MPSoC datasheet. In the Zynq Ultrascale+ MPSoC SOM, PL Bank94 signals are routed as DIFF IOs to Board to Board Connector1. Even though PL Bank94 signals are routed as DIFF IOs, these pins can be used as SE IOs if required. The Board to Board Connector1 pins 116, 118, 124, 126, 130, 132, 142 and 144 are HDGC Global Clock Input capable pins of PL Bank94. Also Board to Board Connector1 pins 46, 48, 50, 52, 70, 72, 74, 76, 87, 88, 89, 90, 91, 92, 93 and 94 are PLSYSMON auxiliary analog Input capable pins of PL Bank94. Important Note: While changing the I/O voltage of PL Bank94, make sure to change the I/O standard of MPSoC Banks (Bank90, 91, 93 & 94), since all are sharing the same I/O power rail from PMIC LDO4. Note: In ZU11EG MPSoC device, the PL Bank90, 91, 93 & 94 is called as PL Bank88, 89, 90 & 91 respectively. Only the Bank Numbering is different and all other functionalities remain same. For more details on PL HD Bank94 pinouts on Board to Board Connector1, refer the below table. | B2B-1 | B2B Connector1 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | | |--------|-----------------------|----------------------|-------|--------|--------------|----------------------------------------------------------------------------------------------------------------------------------------| | Pin No | Signal Name | Name | Bank | Pin No | Termination* | Description | | 46 | PL_A5_LVDS94_<br>L12P | IO_L12P_AD8P_<br>94 | 94 | A5 | IO, 1.8V | PL Bank94 IO12 differential positive.<br>Same pin can be configured as | | | | | | | | PLSYSMON differential analog input8 positive or Single ended I/O. | | 48 | PL_A4_LVDS94_<br>L12N | IO_L12N_AD8N<br>_94 | 94 | A4 | IO, 1.8V | PL Bank94 IO12 differential negative. Same pin can be configured as PLSYSMON differential analog input8 negative or Single ended I/O. | | 50 | PL_B2_LVDS94_<br>L9P | IO_L9P_AD11P_<br>94 | 94 | B2 | IO, 1.8V | PL Bank94 IO9 differential positive. Same pin can be configured as PLSYSMON differential analog input11 positive or Single ended I/O. | | 52 | PL_B1_LVDS94_<br>L9N | IO_L9N_AD11N<br>_94 | 94 | B1 | IO, 1.8V | PL Bank94 IO9 differential negative. Same pin can be configured as PLSYSMON differential analog input11 negative or Single ended I/O. | | 70 | PL_B6_LVDS94_<br>L11P | IO_L11P_AD9P_<br>94 | 94 | B6 | IO, 1.8V | PL Bank94 IO11 differential positive. Same pin can be configured as PLSYSMON differential analog input9 positive or Single ended I/O. | | 72 | PL_B5_LVDS94_<br>L11N | IO_L11N_AD9N<br>_94 | 94 | B5 | IO, 1.8V | PL Bank94 IO11 differential negative. Same pin can be configured as PLSYSMON differential analog input9 negative or Single ended I/O. | | 74 | PL_B3_LVDS94_<br>L10P | IO_L10P_AD10P<br>_94 | 94 | В3 | IO, 1.8V | PL Bank94 IO10 differential positive. Same pin can be configured as PLSYSMON differential analog input10 positive or Single ended I/O. | | 76 | PL_A3_LVDS94_<br>L10N | IO_L10N_AD10<br>N_94 | 94 | A3 | IO, 1.8V | PL Bank94 IO10 differential negative. Same pin can be configured as PLSYSMON differential analog input10 negative or Single ended I/O. | | 87 | PL_F5_LVDS94_<br>L1P | IO_L1P_AD15P_<br>94 | 94 | F5 | IO, 1.8V | PL Bank94 IO1 differential positive. Same pin can be configured as PLSYSMON differential analog input15 positive or Single ended I/O. | | 88 | PL_E2_LVDS94_<br>L3N | IO_L3N_AD13N<br>_94 | 94 | E2 | IO, 1.8V | PL Bank94 IO3 differential negative. Same pin can be configured as PLSYSMON differential analog input13 negative or Single ended I/O. | | B2B-1 | B2B Connector1 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | | |--------|----------------------|---------------|-------|--------|--------------|---------------------------------------------------------------------| | Pin No | Signal Name | Name | Bank | Pin No | Termination* | Description | | 89 | PL_F4_LVDS94_ | IO_L1N_AD15N | 94 | F4 | IO, 1.8V | PL Bank94 IO1 differential negative. | | | L1N | _94 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog input15 | | | | | | | | negative or Single ended I/O. | | 90 | PL_E3_LVDS94_ | IO_L3P_AD13P_ | 94 | E3 | IO, 1.8V | PL Bank94 IO3 differential positive. | | | L3P | 94 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog input13 | | | | | | | | positive or Single ended I/O. | | 91 | PL_E5_LVDS94_ | IO_L2P_AD14P_ | 94 | E5 | IO, 1.8V | PL Bank94 IO2 differential positive. | | | L2P | 94 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog input14 | | | | | | | | positive or Single ended I/O. | | 92 | PL_E1_LVDS94_ | IO_L4P_AD12P_ | 94 | E1 | IO, 1.8V | PL Bank94 IO4 differential positive. | | | L4P | 94 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog input12 | | 02 | DI E4 IVDCO4 | 10 12N AD14N | 0.4 | E4 | 10. 1.97 | positive or Single ended I/O. | | 93 | PL_E4_LVDS94_<br>L2N | IO_L2N_AD14N | 94 | C4 | IO, 1.8V | PL Bank94 IO2 differential negative. Same pin can be configured as | | | LZIN | _94 | | | | PLSYSMON differential analog input14 | | | | | | | | negative or Single ended I/O. | | 94 | PL_D1_LVDS94_ | IO_L4N_AD12N | 94 | D1 | IO, 1.8V | PL Bank94 IO4 differential negative. | | | L4N | _94 | | | 10, 1101 | Same pin can be configured as | | | | | | | | PLSYSMON differential analog input12 | | | | | | | | negative or Single ended I/O. | | 116 | PL_D3_LVDS94_ | IO_L5N_HDGC_ | 94 | D3 | IO, 1.8V | PL Bank94 IO5 differential negative. | | | L5N_HDGC | 94 | | | | Same pin can be configured as HDGC | | | | | | | | Global Clock Input differential negative | | | | | | | | or Single ended I/O. | | 118 | PL_D4_LVDS94_ | IO_L5P_HDGC_ | 94 | D4 | IO, 1.8V | PL Bank94 IO5 differential positive. | | | L5P_HDGC | 94 | | | | Same pin can be configured as HDGC | | | | | | | | Global Clock Input differential positive | | | | | | | | or Single ended I/O. | | 124 | PL_D2_LVDS94_ | IO_L6P_HDGC_ | 94 | D2 | IO, 1.8V | PL Bank94 IO6 differential positive. | | | L6P_HDGC | 94 | | | | Same pin can be configured as HDGC | | | | | | | | Global Clock Input differential positive | | | | | | | 10 15:: | or Single ended I/O. | | 126 | PL_C1_LVDS94_ | IO_L6N_HDGC_ | 94 | C1 | IO, 1.8V | PL Bank94 IO6 differential negative. | | | L6N_HDGC | 94 | | | | Same pin can be configured as HDGC | | | | | | | | Global Clock Input differential negative | | | | | | | | or Single ended I/O. | | B2B-1 | B2B Connector1 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | Description | |--------|----------------|--------------|-------|--------|--------------|------------------------------------------| | Pin No | Signal Name | Name | Bank | Pin No | Termination* | Description | | 130 | PL_C6_LVDS94_ | IO_L7P_HDGC_ | 94 | C6 | IO, 1.8V | PL Bank94 IO7 differential positive. | | | L7P_HDGC | 94 | | | | Same pin can be configured as HDGC | | | | | | | | Global Clock Input differential positive | | | | | | | | or Single ended I/O. | | 132 | PL_C5_LVDS94_ | IO_L7N_HDGC_ | 94 | C5 | IO, 1.8V | PL Bank94 IO7 differential negative. | | | L7N_HDGC | 94 | | | | Same pin can be configured as HDGC | | | | | | | | Global Clock Input differential negative | | | | | | | | or Single ended I/O. | | 142 | PL_C3_LVDS94_ | IO_L8N_HDGC_ | 94 | C3 | IO, 1.8V | PL Bank94 IO8 differential negative. | | | L8N_HDGC | 94 | | | | Same pin can be configured as HDGC | | | | | | | | Global Clock Input differential negative | | | | | | | | or Single ended I/O. | | 144 | PL_C4_LVDS94_ | IO_L8P_HDGC_ | 94 | C4 | IO, 1.8V | PL Bank94 IO8 differential positive. | | | L8P_HDGC | 94 | | | | Same pin can be configured as HDGC | | | | | | | | Global Clock Input differential positive | | | | | | | | or Single ended I/O. | <sup>\*</sup>IO Type of IOs originating from ZU19/17/11 MPSoC is configurable. Hence for exact IO type configuration options, refer Xilinx ZU19/17/11 MPSoC datasheet. ### 2.7.3 Power Control Input The Zynq Ultrascale+ MPSoC SOM works with 5V power input (VCC) from Board to Board Connector2 and generates all other required powers internally On-SOM itself. SOM power can be enabled/disabled from the carrier board through SOM Power enable pin in Board to Board Connector1. Also in Board to Board Connector1, Ground pins are distributed throughout the connector for better performance. For more details on Power control & Ground pins on Board to Board Connector1, refer the below table. | B2B-1<br>Pin No | B2B<br>Connector1<br>Signal Name | MPSoC<br>Pin<br>Name | MPSo<br>C Bank | MPSo<br>C Pin<br>No | Signal Type/<br>Termination | Description | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------------|----------------|---------------------|-----------------------------|------------------------------------------------------------------------------------------| | 232 | SOMPWR_E<br>N | NA | NA | NA | I, 5V | Active High SOM power enable. Important Note: High – SOM power ON Low – SOM Power OFF | | 1, 7, 13, 19, 25, 35, 41, 47, 53, 59, 61, 67, 73, 79, 85, 95, 101, 107, 113, 119, 121, 127, 133, 139, 145, 155, 161, 167, 173, 179, 181, 187, 193, 199, 205, 215, 221, 227, 233, 239, 2, 8, 20, 26, 36, 54, 60, 62, 68, 80, 86, 96, 102, 114, 120, 122, 140, 146, 156, 162, 174, 180, 182, 188, 200, 206, 216, 222, 234, 240 | GND | NA | NA | NA | Power | Ground. | ### 2.8 Board to Board Connector2 The Zynq Ultrascale+ MPSoC SOM Board to Board connector2 pinout is provided in the below table and the interfaces which are available at Board to Board Connector2 are explained in the following sections. The Board to Board Connector2 (J6) is physically located on bottom side of the SOM as shown below. Number of Pins - 240 Connector Part Number - QTH-120-01-L-D-A from Samtech Mating Connector - QSH-120-01-L-D-A from Samtech Staking Height - 5mm Figure 8: Board to Board Connector2 **Table 8: Board to Board Connector2 Pinout** | Signal Name | B2B-2 Pin | B2B-2 Pin | Signal Name | |-------------------------|-----------|-----------|-------------------------| | VCC_5V | 1 | 2 | VCC_5V | | VCC_5V | 3 | 4 | VCC_5V | | VCC_5V | 5 | 6 | VCC_5V | | VCC_5V | 7 | 8 | VCC_5V | | VCC_5V | 9 | 10 | VCC_5V | | VCC_5V | 11 | 12 | VCC_5V | | VCC_5V | 13 | 14 | VCC_5V | | VCC_5V | 15 | 16 | VCC_5V | | VCC_5V | 17 | 18 | VCC_5V | | VCC_5V | 19 | 20 | VCC_5V | | GND | 21 | 22 | GND | | GND | 23 | 24 | GND | | NC | 25 | 26 | USB_OTG_DM | | JTAG_TDI | 27 | 28 | USB_OTG_DP | | PS_JTAG_TMS | 29 | 30 | GND | | PS_JTAG_TCK | 31 | 32 | USB_PWR_EN | | JTAG_TDO | 33 | 34 | USB_OTG_ID | | RESET_SW_IN | 35 | 36 | VBUS_USB | | GND | 37 | 38 | I2C1_SDA(PS_MIO25_500) | | GPHY_DTXRXM | 39 | 40 | SD1_WP(PS_MIO44_501) | | GPHY_DTXRXP | 41 | 42 | SD1_CD(PS_MIO45_501) | | GND | 43 | 44 | SD1_PWR(PS_MIO43_501) | | GPHY_CTXRXM | 45 | 46 | I2C0_SDA(PS_MIO11_500) | | GPHY_CTXRXP | 47 | 48 | I2C0_SCL(PS_MIO10_500) | | GND | 49 | 50 | UART1_TX(PS_MIO08_500) | | GPHY_BTXRXM | 51 | 52 | UART1_RX(PS_MIO09_500) | | GPHY_BTXRXP | 53 | 54 | UARTO_TX(PS_MIO07_500) | | GND | 55 | 56 | UARTO_RX(PS_MIO06_500) | | GPHY_ATXRXM | 57 | 58 | GPHY_LINK_LED2 | | GPHY_ATXRXP | 59 | 60 | GPHY_ACTIVITY_LED1 | | | | | | | SPIO_SCLK(PS_MIOO_500) | 61 | 62 | SD1_DATA3(PS_MIO49_501) | | SPI0_SS0(PS_MIO3_500) | 63 | 64 | SD1_DATA2(PS_MIO48_501) | | SPI0_MOSI(PS_MIO5_500) | 65 | 66 | SD1_DATA1(PS_MIO47_501) | | SPI0_MISO(PS_MIO4_500) | 67 | 68 | VRTC_3V0 | | SD1_DATA0(PS_MIO46_501) | 69 | 70 | I2C1_SCL(PS_MIO24_500) | | SD1_CMD(PS_MIO50_501) | 71 | 72 | SD1_CLK(PS_MIO51_501) | | GND | 73 | 74 | GND | | PL_B15_LVDS68_L18N | 75 | 76 | PL_A14_LVDS68_L17P | | PL_C15_LVDS68_L18P | 77 | 78 | PL_A13_LVDS68_L17N | | PL_A18_LVDS68_L24N | 79 | 80 | PL_B16_LVDS68_L20N | | Signal Name | B2B-2 Pin | B2B-2 Pin | Signal Name | |------------------------|-----------|-----------|-------------------------| | PL_B18_LVDS68_L24P | 81 | 82 | PL_C16_LVDS68_L20P | | PL_K17_LVDS68_L6N | 83 | 84 | PL_A17_LVDS68_L22N_DBC | | PL_L17_LVDS68_L6P | 85 | 86 | PL_B17_LVDS68_L22P_DBC | | PL_E17_LVDS68_L21P | 87 | 88 | PL_M15_LVDS68_L4P_DBC | | PL_D17_LVDS68_L21N | 89 | 90 | PL_L15_LVDS68_L4N_DBC | | PL_J18_LVDS68_L9P | 91 | 92 | PL_B13_LVDS68_L16P_QBC | | PL_H18_LVDS68_L9N | 93 | 94 | PL_A12_LVDS68_L16N_QBC | | PL_K16_LVDS68_L5P | 95 | 96 | PL_C18_LVDS68_L23N | | PL_K15_LVDS68_L5N | 97 | 98 | PL_D18_LVDS68_L23P | | PL_J16_LVDS68_L8P | 99 | 100 | PL_G18_LVDS68_L10P_QBC | | PL_H16_LVDS68_L8N | 101 | 102 | PL_F18_LVDS68_L10N_QBC | | PL_E16_LVDS68_L19P_DBC | 103 | 104 | PL_P15_LVDS68_L1P_DBC | | PL_D16_LVDS68_L19N_DBC | 105 | 106 | PL_N15_LVDS68_L1N_DBC | | GND | 107 | 108 | GND | | PL_G16_LVDS68_L12P_GC | 109 | 110 | PL_E15_LVDS68_L14P_GC | | PL_F15_LVDS68_L12N_GC | 111 | 112 | PL_D14_LVDS68_L14N_GC | | GND | 113 | 114 | GND | | PL_F14_LVDS68_L13P_GC | 115 | 116 | PL_G17_LVDS68_L11P_GC | | PL_E14_LVDS68_L13N_GC | 117 | 118 | PL_F17_LVDS68_L11N_GC | | GND | 119 | 120 | GND | | | | | | | PL_M16_LVDS68_L3N | 121 | 122 | PL_AM10_LVDS67_L18P | | PL_M17_LVDS68_L3P | 123 | 124 | PL_AN10_LVDS67_L18N | | PL_G15_LVDS68_L7N_QBC | 125 | 126 | PL_AL15_LVDS67_L19P_DBC | | PL_H15_LVDS68_L7P_QBC | 127 | 128 | PL_AM15_LVDS67_L19N_DBC | | GND | 129 | 130 | GND | | PL_AM11_LVDS67_L17P | 131 | 132 | PL_BB9_LVDS67_L2P | | PL_AN11_LVDS67_L17N | 133 | 134 | PL_BB8_LVDS67_L2N | | PL_AJ15_LVDS67_L20P | 135 | 136 | PL_AN14_LVDS67_L22P_DBC | | PL_AK15_LVDS67_L20N | 137 | 138 | PL_AP14_LVDS67_L22N_DBC | | PL_D13_LVDS68_L15P | 139 | 140 | PL_AJ14_LVDS67_L24P | | PL_C13_LVDS68_L15N | 141 | 142 | PL_AK14_LVDS67_L24N | | PL_N16_LVDS68_L2N | 143 | 144 | PL_AL14_LVDS67_L21P | | PL_P16_LVDS68_L2P | 145 | 146 | PL_AM14_LVDS67_L21N | | PL_AR15_LVDS67_L15P | 147 | 148 | PL_BB5_LVDS67_L6P | | PL_AR14_LVDS67_L15N | 149 | 150 | PL_BB4_LVDS67_L6N | | PL_AU11_LVDS67_L8P | 151 | 152 | PL_AM13_LVDS67_L23P | | PL_AV11_LVDS67_L8N | 153 | 154 | PL_AN13_LVDS67_L23N | | PL_AW11_LVDS67_L9P | 155 | 156 | PL_AW8_LVDS67_L3P | | PL_AW10_LVDS67_L9N | 157 | 158 | PL_AY8_LVDS67_L3N | | PL_AW9_LVDS67_L1P_DBC | 159 | 160 | PL_BB6_LVDS67_L5N | | PL_AY9_LVDS67_L1N_DBC | 161 | 162 | PL_BA6_LVDS67_L5P | | Signal Name | B2B-2 Pin | B2B-2 Pin | Signal Name | |------------------------|-----------|-----------|-------------------------| | PL_BA8_LVDS67_L4P_DBC | 163 | 164 | PL_AV9_LVDS67_L10P_QBC | | PL_BA7_LVDS67_L4N_DBC | 165 | 166 | PL_AV8_LVDS67_L10N_QBC | | GND | 167 | 168 | GND | | PL_AP10_LVDS67_L14P_GC | 169 | 170 | PL_AT11_LVDS67_L12P_GC | | PL_AR10_LVDS67_L14N_GC | 171 | 172 | PL_AT10_LVDS67_L12N_GC | | GND | 173 | 174 | GND | | PL_AR13_LVDS67_L13P_GC | 175 | 176 | PL_AT13_LVDS67_L11P_GC | | PL_AR12_LVDS67_L13N_GC | 177 | 178 | PL_AT12_LVDS67_L11N_GC | | GND | 179 | 180 | GND | | | | | | | PL_AW12_LVDS67_L7N_QBC | 181 | 182 | PL_AN12_LVDS67_L16P_QBC | | PL_AV12_LVDS67_L7P_QBC | 183 | 184 | PL_AP12_LVDS67_L16N_QBC | | GND | 185 | 186 | GND | | GTHRXP0_227 | 187 | 188 | GTREFCLK0P_227 | | GTHRXN0_227 | 189 | 190 | GTREFCLKON_227 | | GND | 191 | 192 | GND | | GTHTXP0_227 | 193 | 194 | GTHRXP3_227 | | GTHTXN0_227 | 195 | 196 | GTHRXN3_227 | | GND | 197 | 198 | GND | | GTHRXP1_227 | 199 | 200 | GTHTXP3_227 | | GTHRXN1_227 | 201 | 202 | GTHTXN3_227 | | GND | 203 | 204 | GND | | GTHTXP1_227 | 205 | 206 | PS_MGTRRXP3_505 | | GTHTXN1_227 | 207 | 208 | PS_MGTRRXN3_505 | | GND | 209 | 210 | GND | | GTHRXP2_227 | 211 | 212 | PS_MGTRTXP3_505 | | GTHRXN2_227 | 213 | 214 | PS_MGTRTXN3_505 | | GND | 215 | 216 | GND | | GTHTXP2_227 | 217 | 218 | PS_MGTREFCLK3P_505 | | GTHTXN2_227 | 219 | 220 | PS_MGTREFCLK3N_505 | | GND | 221 | 222 | GND | | GTREFCLK1P_227 | 223 | 224 | NC | | GTREFCLK1N_227 | 225 | 226 | NC | | GND | 227 | 228 | GND | | PS_MGTRRXP2_505 | 229 | 230 | PS_MGTREFCLK2P_505 | | PS_MGTRRXN2_505 | 231 | 232 | PS_MGTREFCLK2N_505 | | GND | 233 | 234 | GND | | PS_MGTRTXP2_505 | 235 | 236 | NC | | PS_MGTRTXN2_505 | 237 | 238 | NC | | GND | 239 | 240 | GND | #### 2.8.1 PS Interfaces The interfaces which are supported in Board to Board Conenector2 from Zynq Ultrascale+ MPSoC's PS is explained in the following section. ### 2.8.1.1 PS-GTR High Speed Transceivers The Zynq Ultrascale+ MPSoC SOM supports two PS GTR transceivers (Lane2 & Lane3) on Board to Board Connector2. For more details on PS-GTR transceivers, refer section **2.7.1.1**. For more details on PS-GTR transceiver pinouts on Board to Board Connector2, refer the below table. | B2B-2 | B2B Connector2 | MPSoC Pin Name | MPSoC | MPSoC | Signal Type/ | Description | |--------|----------------|------------------|--------|------------|--------------|--------------------------------------| | Pin No | Signal Name | WIPSOC PIII Name | Bank | Pin No | Termination | Description | | | | | PS-GTR | Lane2 Pins | | | | 235 | PS_MGTRTXP2_5 | PS_MGTRTXP2_50 | 505 | AD39 | O, DIFF | PS-GTR Lane2 High speed differential | | | 05 | 5 | | | | transmitter positive. | | 237 | PS_MGTRTXN2_5 | PS_MGTRTXN2_50 | 505 | AD40 | O, DIFF | PS-GTR Lane2 High speed differential | | | 05 | 5 | | | | transmitter negative. | | 229 | PS_MGTRRXP2_5 | PS_MGTRRXP2_50 | 505 | AC41 | I, DIFF | PS-GTR Lane2 High speed differential | | | 05 | 5 | | | | receiver positive. | | 231 | PS_MGTRRXN2_5 | PS_MGTRRXN2_50 | 505 | AC42 | I, DIFF | PS-GTR Lane2 High speed differential | | | 05 | 5 | | | | receiver negative. | | 230 | PS_MGTREFCLK2 | PS_MGTREFCLK2P_ | 505 | AC37 | I, DIFF | PS-GTR Lane2 differential reference | | | P_505 | 505 | | | | clock positive. | | 232 | PS_MGTREFCLK2 | PS_MGTREFCLK2N | 505 | AC38 | I, DIFF | PS-GTR Lane2 differential reference | | | N_505 | _505 | | | | clock negative. | | | | | PS-GTR | Lane3 Pins | | | | 212 | PS_MGTRTXP3_5 | PS_MGTRTXP3_50 | 505 | AB39 | O, DIFF | PS-GTR Lane3 High speed differential | | | 05 | 5 | | | | transmitter positive. | | 214 | PS_MGTRTXN3_5 | PS_MGTRTXN3_50 | 505 | AB40 | O, DIFF | PS-GTR Lane3 High speed differential | | | 05 | 5 | | | | transmitter negative. | | 206 | PS_MGTRRXP3_5 | PS_MGTRRXP3_50 | 505 | AA41 | I, DIFF | PS-GTR Lane3 High speed differential | | | 05 | 5 | | | | receiver positive. | | 208 | PS_MGTRRXN3_5 | PS_MGTRRXN3_50 | 505 | AA42 | I, DIFF | PS-GTR Lane3 High speed differential | | | 05 | 5 | | | | receiver negative. | | 218 | PS_MGTREFCLK3 | PS_MGTREFCLK3P_ | 505 | AA37 | I, DIFF | PS-GTR Lane3 differential reference | | | P_505 | 505 | | | | clock positive. | | 220 | PS_MGTREFCLK3 | PS_MGTREFCLK3N | 505 | AA38 | I, DIFF | PS-GTR Lane3 differential reference | | | N_505 | _505 | | | | clock negative. | Note: if PS-GTR lane3 is selected as USB 3.0 then USB1 2.0 only can be used. ### 2.8.1.2 Gigabit Ethernet Interface The Zynq Ultrascale+ MPSoC SOM supports one 10/100/1000 Mbps Ethernet interface on Board to Board Connector2. The MAC is integrated in the Zynq Ultrascale+ MPSoC PS and connected to the external Gigabit Ethernet PHY "AR8031" on SOM. This Gigabit Ethernet PHY is interfaced with GEMO interface of MPSoC's PS through MIO pins and works at 1.8V IO voltage level. In Zynq Ultrascale+ MPSoC SOM, PS GPIO "PS\_MIO42\_501" is used for Ethernet PHY reset and also shared with USB ULPI PHY reset. Also SOM supports Ethernet PHY interrupt through PS GPIO "PS\_MIO12\_500". This PHY supports active high Link and Activity LED indication signals and available on Board to Board Connector 2. Since MAC and PHY are supported on SOM itself, only Magnetics is required on the carrier board. In Zynq Ultrascale+ MPSoC SOM, GEM0 Ethernet PHY Address is fixed to 001 as per below table. | PHYADDRESS2 | PHYADDRESS1 | PHYADDRESS0 | Ethernet PHY Address | |--------------------|-------------|-------------|----------------------| | GPHY_ACTIVITY_LED1 | RXD1 | RXD0 | 1 | | 0(PD) | 0(PD) | 1(PU) | 1 | Important Note: GPHY\_ACTIVITY\_LED1 signal is muxed with PHYADDRESS2 pin. The same GPHY\_ACTIVITY\_LED1 signal is connected to 60<sup>th</sup> pin of Board to Board connector2 to support Gigabit Ethernet Activity LED. For more details on Gigabit Ethernet Interface pinouts on Board to Board Connector2, refer the below table. | B2B-2<br>Pin No | B2B Connector2 Signal Name | MPSoC Pin<br>Name | MPSoC<br>Bank | MPSoC<br>Pin No | Signal Type/<br>Termination | Description | |-----------------|----------------------------|-------------------|---------------|-----------------|-----------------------------|----------------------------------------------------------| | 39 | GPHY_DTXRXM | NA | NA | NA | IO, GBE | Gigabit Ethernet differential pair 4 | | 41 | GPHY_DTXRXP | NA | NA | NA | IO, GBE | negative. Gigabit Ethernet differential pair 4 | | | | | | | | positive. | | 45 | GPHY_CTXRXM | NA | NA | NA | IO, GBE | Gigabit Ethernet differential pair 3 negative. | | 47 | GPHY_CTXRXP | NA | NA | NA | IO, GBE | Gigabit Ethernet differential pair 3 positive. | | 51 | GPHY_BTXRXM | NA | NA | NA | IO, GBE | Gigabit Ethernet differential pair 2 negative. | | 53 | GPHY_BTXRXP | NA | NA | NA | IO, GBE | Gigabit Ethernet differential pair 2 positive. | | 57 | GPHY_ATXRXM | NA | NA | NA | IO, GBE | Gigabit Ethernet differential pair 1 negative. | | 59 | GPHY_ATXRXP | NA | NA | NA | IO, GBE | Gigabit Ethernet differential pair 1 positive. | | 58 | GPHY_LINK_LED2 | NA | NA | NA | O, 2.5V CMOS/<br>10K PD | Gigabit Ethernet 1000Mbps Link status LED (Active High). | | 60 | GPHY_ACTIVITY_LED1 | NA | NA | NA | O, 2.5V CMOS/<br>10K PD | Gigabit Ethernet Activity LED (Active High). | #### 2.8.1.3 USB2.0 OTG Interface The Zynq Ultrascale+ MPSoC SOM supports one USB2.0 OTG interface on Board to Board Connector2. USB0 OTG controller of Zynq Ultrascale+ MPSoC PS is used for USB2.0 OTG interface. The USB OTG controller is capable of fulfilling a wide range of applications for USB2.0 implementations as a host, a device or On-the-Go. Also this controller supports all high-speed, full-speed and low-speed transfers in both device and host modes. While using USB3.0 interface through PS-GTR, this USB2.0 OTG interface will co-work with USB3.0 interface. The USB OTG controller uses the ULPI protocol to connect external ULPI PHY via the MIO pins. The Zynq Ultrascale+ MPSoC SOM supports "USB3320" ULPI transceiver from Microchip and works at 1.8V IO voltage level. In Zynq Ultrascale+ MPSoC SOM, PS GPIO "PS\_MIO42\_501" is used for USB ULPI PHY reset and also shared with Gigabit Ethernet PHY reset. It supports active high power enable signal on Board to Board Connector2 from USB PHY for external VBUS power control. Also Zynq Ultrascale+ MPSoC SOM supports USB ID & USB VBUS inputs from Board to Board Connector2 and connected to USB PHY for USB Host/Device detection & VBUS monitoring respectively. If USB ID pin is grounded, then USB Host is detected and if it is floated, USB device is detected. For more details on USB2.0 OTG Interface pinouts on Board to Board Connector2, refer the below table. | B2B-2 | B2B Connector2 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | Description | | |--------|----------------|-----------|-------|--------|--------------|-------------------------------------|--| | Pin No | Signal Name | Name | Bank | Pin No | Termination | Description | | | 26 | USB_OTG_DM | NA | NA | NA | IO, USB | USB OTG data negative. | | | 28 | USB_OTG_DP | NA | NA | NA | IO, USB | USB OTG data positive. | | | 32 | USB_PWR_EN | NA | NA | NA | O, 3.3V | USB active high power enable output | | | | | | | | CMOS | to control external USB Vbus. | | | 34 | USB_OTG_ID | NA | NA | NA | I, 3.3V CMOS | USB OTG ID input for USB host or | | | | | | | | | device detection. | | | 36 | VBUS_USB | NA | NA | NA | I, 5V Power | USB VBUS for VBUS monitoring. | | #### 2.8.1.4 SD/SDIO Interface The Zynq Ultrascale+ MPSoC SOM supports SD/SDIO interface on Board to Board Connector2. The SD1 controller of MPSoC's PS is used for SD/SDIO interface through MIO pins. This SD/SDIO controller is compatible with the standard SD Host Controller Specification Version 3.0. It supports different speed mode like Standard mode (19Mhz), High Speed mode (50Mhz), SDR12 (25Mhz), SDR25 (25Mhz), SDR50 (100Mhz), SDR104 (200Mhz) & DDR50 mode (50Mhz). Also in SD mode, data transfers in 1-bit and 4-bit modes. The Zynq Ultrascale+ MPSoC SOM supports Card Detect, Write Protect & Power Enable/Voltage Select pins through MIO pins. For more details on SD/SDIO Interface pinouts on Board to Board Connector2, refer the below table. | B2B-2 | B2B Connector2 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | Description | | |--------|-------------------|--------------|-------|--------|------------------|--------------------------|--| | Pin No | Signal Name | Name | Bank | Pin No | Termination | Description | | | 40 | SD1_WP(PS_MIO44_ | PS_MIO44_501 | 501 | R29 | I, 1.8V LVCMOS/ | SD1 Write Protect. | | | | 501) | | | | 4.7K PU | | | | 42 | SD1_CD(PS_MIO45_5 | PS_MIO45_501 | 501 | T29 | I, 1.8V LVCMOS/ | SD1 Card Detect. | | | | 01) | | | | 4.7K PU | | | | 44 | SD1_PWR(PS_MIO43 | PS_MIO43_501 | 501 | R30 | O, 1.8V LVCMOS | SD1 Power Enable/Voltage | | | | _501) | | | | | select through PS GPIO. | | | 62 | SD1_DATA3(PS_MIO | PS_MIO49_501 | 501 | U29 | IO, 1.8V LVCMOS/ | SD1 DATA3. | | | | 49_501) | | | | 10K PU | | | | 64 | SD1_DATA2(PS_MIO | PS_MIO48_501 | 501 | V30 | IO, 1.8V LVCMOS/ | SD1 DATA2. | | | | 48_501) | | | | 10K PU | | | | 66 | SD1_DATA1(PS_MIO | PS_MIO47_501 | 501 | T28 | IO, 1.8V LVCMOS/ | SD1 DATA1. | | | | 47_501) | | | | 10K PU | | | | 69 | SD1_DATA0(PS_MIO | PS_MIO46_501 | 501 | U28 | IO, 1.8V LVCMOS/ | SD1 DATA0. | | | | 46_501) | | | | 10K PU | | | | 71 | SD1_CMD(PS_MIO50 | PS_MIO50_501 | 501 | V29 | IO, 1.8V LVCMOS/ | SD1 Command. | | | | _501) | | | | 10K PU | | | | 72 | SD1_CLK(PS_MIO51_ | PS_MIO51_501 | 501 | W30 | O, 1.8V LVCMOS/ | SD1 Clock. | | | | 501) | | | | 10K PU | | | #### 2.8.1.5 SPI Interface The Zynq Ultrascale+ MPSoC SOM supports one SPI interface with one chip select on Board to Board Connector2 and second chip select on Board to Board conenctor1. The SPIO controller of MPSoC's PS is used for SPI interface through MIO pins. It can function in master mode, slave mode or multi-master mode and supports full-duplex operation. For more details on SPI Interface pinouts on Board to Board Connector2, refer the below table. | B2B-2 | B2B Connector2 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | Description | | |--------|------------------|-------------|-------|--------|----------------|-----------------------------------|--| | Pin No | Signal Name | Name | Bank | Pin No | Termination | Description | | | 61 | SPI0_SCLK(PS_MIO | PS_MIO0_500 | 500 | AM33 | O, 1.8V LVCMOS | SPI clock. | | | | 0_500) | | | | | | | | 63 | SPI0_SS0(PS_MIO3 | PS_MIO3_500 | 500 | AM30 | O, 1.8V LVCMOS | SPI chip select0. | | | | _500) | | | | | | | | 65 | SPI0_MOSI(PS_MIO | PS_MIO5_500 | 500 | AL32 | IO, 1.8V | SPI Master output Slave input. | | | | 5_500) | | | | LVCMOS | | | | 67 | SPI0_MISO(PS_MIO | PS_MIO4_500 | 500 | AL33 | IO, 1.8V | SPI Master input Slave output. | | | | 4_500) | | | | LVCMOS | | | | B2B-1 | B2B Connector1 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | Description | | | Pin No | Signal Name | Name | Bank | Pin No | Termination | Description | | | 178 | SPI0_SS2(PS_MIO1 | PS_MIO1_500 | 500 | AM29 | IO, 1.8V | SPI chip select2. Same pin can be | | | | _500) | | | | LVCMOS | configured as GPIO. | | ### 2.8.1.6 Debug UART Interface The Zynq Ultrascale+ MPSoC SOM supports one Debug UART interface on Board to Board Connector2. The UARTO controller of MPSoC's PS is used for Debug UART interface through MIO pins. This controller supports full-duplex asynchronous receiver and transmitter. For more details on Debug UART pinouts on Board to Board Connector2, refer the below table. | B2B-2 | B2B Connector2 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | Description | | | |--------|-----------------|-------------|-------|--------|------------------|------------------------------|--|--| | Pin No | Signal Name | Name | Bank | Pin No | Termination | Description | | | | 54 | UARTO_TX(PS_MIO | PS_MIO7_500 | 500 | AL30 | O, 1.8V LVCMOS | UARTO Transmit data line for | | | | | 07_500) | | | | | Debug. | | | | 56 | UARTO_RX(PS_MIO | PS_MIO6_500 | 500 | AL31 | I, 1.8V LVCMOS | UARTO Receive data line for | | | | | 06_500) | | | | i, 1.6V LVCIVIOS | Debug. | | | #### 2.8.1.7 Data UART Interface The Zynq Ultrascale+ MPSoC SOM supports one DATA UART interface on Board to Board Connector2. The UART1 controller of MPSoC's PS is used for Data UART interface through MIO pins. This controller supports full-duplex asynchronous receiver and transmitter path with programmable baud rates. Each path includes a 64- Byte FIFIO. For more details on Data UART pinouts on Board to Board Connector2, refer the below table. | B2B-2 | B2B Connector2 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | Description | | |--------|-------------------------|-------------|-------|--------|----------------|---------------------------|--| | Pin No | Signal Name | Name | Bank | Pin No | Termination | Description | | | 50 | UART1_TX(PS_MIO 08_500) | PS_MIO8_500 | 500 | AK33 | O, 1.8V LVCMOS | UART1 Transmit data line. | | | 52 | UART1_RX(PS_MIO 09_500) | PS_MIO9_500 | 500 | AK34 | I, 1.8V LVCMOS | UART1 Receive data line. | | #### 2.8.1.8 I2C Interface The Zynq Ultrascale+ MPSoC SOM supports one I2C interface on Board to Board Connector2. The I2CO module of MPSoC's PS is used for I2C interface through MIO pins and compatible with the standard NXP I2C bus protocol. It supports standard mode with data transfer rates up to 100kbps and Fast mode with data transfer rates up to 400kbps. It can function as a master or a slave in a multi-master design. The master can be programmed to use both normal (7-bit) addressing and extended (10-bit) addressing modes. Since flexible I2C standard allows multiple devices to be connected to the single bus, I2CO interface is also connected to On-SOM PMIC with I2C address 0x58 in the Zynq Ultrascale+ MPSoC SOM. Also one more I2C interface (I2C1) can be taken out on Board to Board Connector2 which is multiplexed with PS GPIOs. For more details on I2C Interface pinouts on Board to Board Connector2, refer the below table. | B2B-2 | B2B Connector2 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | Description | | |--------|------------------|--------------|-------|--------|--------------|-------------------------------------|--| | Pin No | Signal Name | Name | Bank | Pin No | Termination | Description | | | 46 | I2C0_SDA(PS_MIO1 | PS_MIO11_500 | 500 | AK32 | IO, 1.8V OD/ | I2C0 data. | | | | 1_500) | | | | 4.7K PU | | | | 48 | I2C0_SCL(PS_MIO1 | PS_MIO10_500 | 500 | AK30 | O, 1.8V OD/ | I2C0 clock. | | | | 0_500) | | | | 4.7K PU | | | | 38 | I2C1_SDA(PS_MIO2 | PS_MIO25_500 | 500 | AG34 | IO, 1.8V | General Purpose Input/Output. | | | | 5_500) | | | | LVCMOS/ | Same pin can be used as I2C1 data. | | | | | | | | 4.7K PU | | | | 70 | I2C1_SCL(PS_MIO2 | PS_MIO24_500 | 500 | AH33 | O, 1.8V | General Purpose Input/Output. | | | | 4_500) | | | | LVCOMS/ | Same pin can be used as I2C1 clock. | | | | | | | | 4.7K PU | | | #### 2.8.1.9 JTAG Interface The Zynq Ultrascale+ MPSoC SOM supports JTAG interface on Board to Board Connector2. The Zynq Ultrascale+ MPSoC's PS and PL share a common set of JTAG pins and each have their own TAP controller which are chained together inside the Zynq Ultrascale MPSoC. Also the same JTAG pins are chained with MAX 10 FPGA JTAG interface pins in the SOM. These JTAG interface signals are also connected to on-board JTAG connector. For more details on JTAG Interface pinouts on Board to Board Connector2, refer the below table. | B2B-2 | B2B Connector2 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | Description | | |--------|----------------|-------------|-------|--------|-----------------|------------------------|--| | Pin No | Signal Name | Name | Bank | Pin No | Termination | Description | | | 27 | JTAG_TDI | PS_JTAG_TDI | 503 | AD25 | I, 1.8V LVCMOS/ | JTAG Test Data Input. | | | | | | | 4.7K | | | | | 29 | PS_JTAG_TMS | PS_JTAG_TMS | 503 | AD26 | I, 1.8V LVCMOS/ | JTAG Test Mode Select. | | | | | | | | 4.7K | | | | 31 | PS_JTAG_TCK | PS_JTAG_TCK | 503 | AC26 | I, 1.8V LVCMOS/ | JTAG Test Clock. | | | | | | | | 4.7K | | | | 33 | JTAG_TDO | PS_JTAG_TDO | 503 | AD27 | O, 1.8V LVCMOS | JTAG Test Data Output. | | | | | | | | | | | #### 2.8.2 PL Interfaces The interfaces which are supported in Board to Board Connector2 from Zynq Ultrascale+ MPSoC's PL is explained in the following section. ### 2.8.2.1 GTH High Speed Transceivers The Zynq Ultrascale+ MPSoC SOM Supports 4 GTH transceivers along with reference clock inputs (Bank227) on Board to Board Connector2. For more details on GTH transceivers, refer section *2.7.2.1*. For more details on GTH transceiver pinouts on Board to Board Connector2, refer the below table. | B2B-2 | B2B Connector2 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | D. contration | | | | | | |--------|-------------------------------|------------|-------|--------|--------------|------------------------------------|--|--|--|--|--| | Pin No | Signal Name | Name | Bank | Pin No | Termination | Description | | | | | | | | Bank227 Transceiver Quad Pins | | | | | | | | | | | | 187 | GTHRXP0_227 | MGTHRXP0_2 | 227 | AH4 | I, DIFF | GTH Bank227 channel0 High speed | | | | | | | | | 27 | | | | differential receiver positive. | | | | | | | 189 | GTHRXN0_227 | MGTHRXN0_2 | 227 | AH3 | I, DIFF | GTH Bank227 channel0 High speed | | | | | | | | | 27 | | | | differential receiver negative. | | | | | | | 193 | GTHTXP0_227 | MGTHTXP0_2 | 227 | AG6 | O, DIFF | GTH Bank227 channel0 High speed | | | | | | | | | 27 | | | | differential transmitter positive. | | | | | | | 195 | GTHTXN0_227 | MGTHTXN0_2 | 227 | AG5 | O, DIFF | GTH Bank227 channel0 High speed | | | | | | | | | 27 | | | | differential transmitter negative. | | | | | | | 199 | GTHRXP1_227 | MGTHRXP1_2 | 227 | AG2 | I, DIFF | GTH Bank227 channel1 High speed | | | | | | | | | 27 | | | | differential receiver positive. | | | | | | | 201 | GTHRXN1_227 | MGTHRXN1_2 | 227 | AG1 | I, DIFF | GTH Bank227 channel1 High speed | | | | | | | | | 27 | | | | differential receiver negative. | | | | | | | 205 | GTHTXP1_227 | MGTHTXP1_2 | 227 | AF8 | O, DIFF | GTH Bank227 channel1 High speed | | | | | | | | | 27 | | | | differential transmitter positive. | | | | | | | 207 | GTHTXN1_227 | MGTHTXN1_2 | 227 | AF7 | O, DIFF | GTH Bank227 channel1 High speed | | | | | | | | | 27 | | | | differential transmitter negative. | | | | | | | 211 | GTHRXP2_227 | MGTHRXP2_2 | 227 | AF4 | I, DIFF | GTH Bank227 channel2 High speed | | | | | | | | | 27 | | | | differential receiver positive. | | | | | | | 213 | GTHRXN2_227 | MGTHRXN2_2 | 227 | AF3 | I, DIFF | GTH Bank227 channel2 High speed | | | | | | | | | 27 | | | | differential receiver negative. | | | | | | | 217 | GTHTXP2_227 | MGTHTXP2_2 | 227 | AE6 | O, DIFF | GTH Bank227 channel2 High speed | | | | | | | | | 27 | | | | differential transmitter positive. | | | | | | | 219 | GTHTXN2_227 | MGTHTXN2_2 | 227 | AE5 | O, DIFF | GTH Bank227 channel2 High speed | | | | | | | | | 27 | | | | differential transmitter negative. | | | | | | | 194 | GTHRXP3_227 | MGTHRXP3_2 | 227 | AE2 | I, DIFF | GTH Bank227 channel3 High speed | | | | | | | | | 27 | | | | differential receiver positive. | | | | | | | 196 | GTHRXN3_227 | MGTHRXN3_2 | 227 | AE1 | I, DIFF | GTH Bank227 channel3 High speed | | | | | | | | | 27 | | | | differential receiver negative. | | | | | | | B2B-2 | B2B Connector2 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | Description | |--------|----------------|-------------|-------|--------|--------------|------------------------------------| | Pin No | Signal Name | Name | Bank | Pin No | Termination | Description | | 200 | GTHTXP3_227 | MGTHTXP3_2 | 227 | AD8 | O, DIFF | GTH Bank227 channel3 High speed | | | | 27 | | | | differential transmitter positive. | | 202 | GTHTXN3_227 | MGTHTXN3_2 | 227 | AD7 | O, DIFF | GTH Bank227 channel3 High speed | | | | 27 | | | | differential transmitter negative. | | 188 | GTREFCLK0P_22 | MGTREFCLK0P | 227 | AD12 | I, DIFF | GTH Bank227 differential reference | | | 7 | _227 | | | | clock0 positive. | | 190 | GTREFCLKON_22 | MGTREFCLK0N | 227 | AD11 | I, DIFF | GTH Bank227 differential reference | | | 7 | _227 | | | | clock0 negative. | | 223 | GTREFCLK1P_22 | MGTREFCLK1P | 227 | AC10 | I, DIFF | GTH Bank227 differential reference | | | 7 | _227 | | | | clock1 positive. | | 225 | GTREFCLK1N_22 | MGTREFCLK1N | 227 | AC9 | I, DIFF | GTH Bank227 differential reference | | | 7 | _227 | | | | clock1 negative. | #### 2.8.2.2 PL IOs - HP BANK67 The Zynq Ultrascale+ MPSoC SOM supports 24 LVDS IOs/48 Single Ended (SE) IOs on Board to Board Connector2 from MPSoC's PL High Performance (HP) Bank67. Upon these 24 LVDS IOs/48 SE IOs, upto 4 GC Global Clock Inputs and upto 16 PLSYSMON auxiliary analog inputs are available. The IO voltage of PL Bank67 (& Bank68) is connected from LDO1 output of the PMIC and supports variable IO voltage setting. IO voltage is configurable from 0.95V to 1.8V through software. While using as LVDS IOs or Single Ended IOs, make sure to set the PMIC LDO1 to output appropriate IO voltage for PL Bank67. By default, IO voltage of PL Bank67 is set as 1V and after U-boot bootup configurable to 1.8V. For more details about supported IO standard, refer the Zyng Ultrascale+ MPSoC datasheet. In the Zynq Ultrascale+ MPSoC SOM, PL Bank67 signals are routed as LVDS IOs to Board to Board Connector2. Even though PL Bank67 signals are routed as LVDS IOs, these pins can be used as SE IOs if required. The Board to Board Connector2 pins 170, 172, 176, 178, 169, 171, 175, and 177 are GC Global Clock Input capable pins of PL Bank67. Also Board to Board Connector2 pins 122, 124, 126, 128, 131, 133, 135, 136, 137, 138, 144, 146, 147, 148, 149, 150, 151, 153, 155, 156, 157, 158, 160, 162, 163, 164, 165, 166, 181, 182, 183 and 184 are PLSYSMON auxiliary analog Input capable pins of PL Bank67. Important Note: While changing the I/O voltage of PL Bank67, make sure to change the I/O standard of MPSoC Banks (Bank67 & 68) and also MAX 10 FPGA Bank8, since all are sharing the same I/O power rail from PMIC LDO1. For more details on PL HP Bank67 pinouts on Board to Board Connector2, refer the below table. | D2D 2 | P2P Connector2 | | MDSaC | MPSoC | Signal Type/ | | |-----------------|----------------------------|------------------------|---------------|---------|------------------------------|----------------------------------------------------------------------------| | B2B-2<br>Pin No | B2B Connector2 Signal Name | MPSoC Pin Name | MPSoC<br>Bank | Pin No | Signal Type/<br>Termination* | Description | | 122 | PL_AM10_LVDS6 | IO_L18P_T2U_N1 | 67 | AM10 | IO, 1.8V | PL Bank67 IO18 differential positive. | | | 7_L18P | 0_AD2P_67 | | | , | Same pin can be configured as | | | _ | | | | | PLSYSMON differential analog | | | | | | | | input2 positive or Single ended I/O. | | 124 | PL_AN10_LVDS6 | IO_L18N_T2U_N1 | 67 | AN10 | IO, 1.8V | PL Bank67 IO18 differential | | | 7_L18N | 1_AD2N_67 | | | | negative. | | | | | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | | | | | | | input2 negative or Single ended I/O. | | 126 | PL_AL15_LVDS67 | IO_L19P_T3L_N0_ | 67 | AL15 | IO, 1.8V | PL Bank67 IO19 differential positive. | | | _L19P_DBC | DBC_AD9P_67 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | | | | | | | input9 positive or Single ended I/O. | | 128 | PL_AM15_LVDS6 | IO_L19N_T3L_N1_ | 67 | AM15 | IO, 1.8V | PL Bank67 IO19 differential | | | 7_L19N_DBC | DBC_AD9N_67 | | | | negative. | | | | | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | 132 | PL_BB9_LVDS67_ | IO_L2P_T0L_N2_6 | 67 | BB9 | IO, 1.8V | input9 negative or Single ended I/O. PL Bank67 IO2 differential positive. | | 132 | L2P | 7 | 07 | 563 | 10, 1.8 | Same pin can be configured as Single | | | LZ1 | , | | | | ended I/O. | | 134 | PL_BB8_LVDS67_ | IO_L2N_T0L_N3_6 | 67 | BB8 | IO, 1.8V | PL Bank67 IO2 differential negative. | | | <br>L2N | 7 | | | , | Same pin can be configured as Single | | | | | | | | ended I/O. | | 136 | PL_AN14_LVDS6 | IO_L22P_T3U_N6 | 67 | AN14 | IO, 1.8V | PL Bank67 IO22 differential positive. | | | 7_L22P_DBC | _DBC_AD0P_67 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | | | | | | | input0 positive or Single ended I/O. | | 138 | PL_AP14_LVDS67 | IO_L22N_T3U_N7 | 67 | AP14 | IO, 1.8V | PL Bank67 IO22 differential | | | _L22N_DBC | _DBC_AD0N_67 | | | | negative. | | | | | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | 4.50 | DI AI44 11/2007 | 10 1245 7211 115 | 67 | A 14 4 | 10.4.07 | input0 negative or Single ended I/O. | | 140 | PL_AJ14_LVDS67 | IO_L24P_T3U_N1 | 67 | AJ14 | IO, 1.8V | PL Bank67 IO24 differential positive. | | | _L24P | 0_67 | | | | Same pin can be configured as Single | | 142 | DI AK14 IVDCCZ | IO 124N T211 N4 | 67 | Λ V 1 Δ | 10 1 9)/ | ended I/O. | | 142 | PL_AK14_LVDS67 | IO_L24N_T3U_N1<br>1_67 | 67 | AK14 | IO, 1.8V | PL Bank67 IO24 differential negative. | | | _L24N | 1_0/ | | | | Same pin can be configured as Single | | | | | | | | ended I/O. | | | | | | | | chaca iy o. | | B2B-2 | B2B Connector2 | | MPSoC | MPSoC | Signal Type/ | | |--------|-------------------------|----------------------------|-------|----------|--------------|----------------------------------------------------------------------------| | Pin No | Signal Name | MPSoC Pin Name | Bank | Pin No | Termination* | Description | | 144 | PL_AL14_LVDS67 | IO_L21P_T3L_N4_ | 67 | AL14 | IO, 1.8V | PL Bank67 IO21 differential positive. | | | _L21P | AD8P_67 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | 146 | PL AM14 LVDS6 | IO_L21N_T3L_N5_ | 67 | AM14 | IO, 1.8V | input8 positive or Single ended I/O. PL Bank67 IO21 differential | | 140 | 7_L21N | AD8N 67 | 07 | AIVII4 | 10, 1.8 | negative. | | | | | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | | | | | | | input8 negative or Single ended I/O. | | 148 | PL_BB5_LVDS67_ | IO_L6P_T0U_N10 | 67 | BB5 | IO, 1.8V | PL Bank67 IO6 differential positive. | | | L6P | _AD6P_67 | | | | Same pin can be configured as PLSYSMON differential analog | | | | | | | | input6 positive or Single ended I/O. | | 150 | PL_BB4_LVDS67_ | IO_L6N_T0U_N11 | 67 | BB4 | IO, 1.8V | PL Bank67 IO6 differential negative. | | | L6N | _AD6N_67 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | 450 | DI 4442 IV/DCC | 10 1000 7011 110 | 67 | 4.5.44.2 | 10.4.07 | input6 negative or Single ended I/O. | | 152 | PL_AM13_LVDS6<br>7_L23P | IO_L23P_T3U_N8<br>_67 | 67 | AM13 | IO, 1.8V | PL Bank67 IO23 differential positive. Same pin can be configured as Single | | | /_L23i | _0, | | | | ended I/O. | | 154 | PL_AN13_LVDS6 | IO_L23N_T3U_N9 | 67 | AN13 | IO, 1.8V | PL Bank67 IO23 differential | | | 7_L23N | _67 | | | | negative. | | | | | | | | Same pin can be configured as Single | | 4.50 | DI ANNO INDOCE | 10 100 701 114 4 | 67 | 414/0 | 10.4.01 | ended I/O. | | 156 | PL_AW8_LVDS67<br>_L3P | IO_L3P_T0L_N4_A<br>D15P_67 | 67 | AW8 | IO, 1.8V | PL Bank67 IO3 differential positive. Same pin can be configured as | | | _L3F | D13F_07 | | | | PLSYSMON differential analog | | | | | | | | input15 positive or Single ended I/O. | | 158 | PL_AY8_LVDS67_ | IO_L3N_T0L_N5_A | 67 | AY8 | IO, 1.8V | PL Bank67 IO3 differential negative. | | | L3N | D15N_67 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | | | | | | | input15 negative or Single ended I/O. | | 160 | PL_BB6_LVDS67_ | IO_L5N_T0U_N9_ | 67 | BB6 | IO, 1.8V | PL Bank67 IO5 differential negative. | | | L5N | AD14N_67 | - | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | | | | | | | input14 negative or Single ended | | 463 | DI DAC IVECC | IO LED TOU NO | 67 | DAG | 10. 1.01 | I/O. | | 162 | PL_BA6_LVDS67_<br>L5P | IO_L5P_T0U_N8_<br>AD14P_67 | 67 | BA6 | IO, 1.8V | PL Bank67 IO5 differential positive. Same pin can be configured as | | | 25. | , (DIT _0/ | | | | PLSYSMON differential analog | | | | | | | | input14 positive or Single ended I/O. | | | <u> </u> | I. | | | <u> </u> | , , , | | B2B-2 | B2B Connector2 | NADS of Din Nome | MPSoC | MPSoC | Signal Type/ | Description | |--------|----------------------------|--------------------------|-------|--------|--------------|-----------------------------------------------------------------------------| | Pin No | Signal Name | MPSoC Pin Name | Bank | Pin No | Termination* | Description | | 164 | PL_AV9_LVDS67 | IO_L10P_T1U_N6 | 67 | AV9 | IO, 1.8V | PL Bank67 IO10 differential positive. | | | _L10P_QBC | _QBC_AD4P_67 | | | | Same pin can be configured as PLSYSMON differential analog | | | | | | | | input4 positive or Single ended I/O. | | 166 | PL_AV8_LVDS67 | IO_L10N_T1U_N7 | 67 | AV8 | IO, 1.8V | PL Bank67 IO10 differential | | | _L10N_QBC | _QBC_AD4N_67 | | | | negative. | | | | | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | 170 | PL_AT11_LVDS67 | IO_L12P_T1U_N1 | 67 | AT11 | IO, 1.8V | input4 negative or Single ended I/O. PL Bank67 IO12 differential positive. | | 170 | _L12P_GC | 0_GC_67 | 0, | ///111 | 10, 1.0 | Same pin can be configured as GC | | | | | | | | Global Clock Input differential | | | | | | | | positive or Single ended I/O. | | 172 | PL_AT10_LVDS67 | IO_L12N_T1U_N1 | 67 | AT10 | IO, 1.8V | PL Bank67 IO12 differential | | | _L12N_GC | 1_GC_67 | | | | negative. | | | | | | | | Same pin can be configured as GC Global Clock Input differential | | | | | | | | negative or Single ended I/O. | | 176 | PL_AT13_LVDS67 | IO_L11P_T1U_N8 | 67 | AT13 | IO, 1.8V | PL Bank67 IO11 differential positive. | | | _L11P_GC | _GC_67 | | | | Same pin can be configured as GC | | | | | | | | Global Clock Input differential | | 170 | DI AT12 IVDCC7 | IO 141N T111 NO | 67 | AT12 | 10. 1.97/ | positive or Single ended I/O. PL Bank67 IO11 differential | | 178 | PL_AT12_LVDS67<br>_L11N_GC | IO_L11N_T1U_N9<br>_GC_67 | 67 | AT12 | IO, 1.8V | PL Bank67 IO11 differential negative. | | | | _00_0/ | | | | Same pin can be configured as GC | | | | | | | | Global Clock Input differential | | | | | | | | negative or Single ended I/O. | | 182 | PL_AN12_LVDS6 | IO_L16P_T2U_N6 | 67 | AN12 | IO, 1.8V | PL Bank67 IO16 differential positive. | | | 7_L16P_QBC | _QBC_AD3P_67 | | | | Same pin can be configured as PLSYSMON differential analog | | | | | | | | input3 positive or Single ended I/O. | | 184 | PL_AP12_LVDS67 | IO_L16N_T2U_N7 | 67 | AP12 | IO, 1.8V | PL Bank67 IO16 differential | | | _L16N_QBC | _QBC_AD3N_67 | | | | negative. | | | | | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | 131 | PL_AM11_LVDS6 | IO_L17P_T2U_N8 | 67 | AM11 | IO, 1.8V | input3 negative or Single ended I/O. PL Bank67 IO17 differential positive. | | 131 | 7_L17P | _AD10P_67 | 0, | VIAITT | 10, 1.0 | Same pin can be configured as | | | _ | | | | | PLSYSMON differential analog | | | | | | | | input10 positive or Single ended I/O. | | B2B-2 | B2B Connector2 | | MPSoC | MPSoC | Signal Type/ | | |--------|-------------------------|-----------------------------|-------|--------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No | Signal Name | MPSoC Pin Name | Bank | Pin No | Termination* | Description | | 133 | PL_AN11_LVDS6<br>7_L17N | IO_L17N_T2U_N9<br>_AD10N_67 | 67 | AN11 | IO, 1.8V | PL Bank67 IO17 differential negative. Same pin can be configured as PLSYSMON differential analog input10 negative or Single ended I/O. | | 135 | PL_AJ15_LVDS67<br>_L20P | IO_L20P_T3L_N2_<br>AD1P_67 | 67 | AJ15 | IO, 1.8V | PL Bank67 IO20 differential positive. Same pin can be configured as PLSYSMON differential analog input1 positive or Single ended I/O. | | 137 | PL_AK15_LVDS67<br>_L20N | IO_L20N_T3L_N3_<br>AD1N_67 | 67 | AK15 | IO, 1.8V | PL Bank67 IO20 differential negative. Same pin can be configured as PLSYSMON differential analog input1 negative or Single ended I/O. | | 147 | PL_AR15_LVDS67<br>_L15P | IO_L15P_T2L_N4_<br>AD11P_67 | 67 | AR15 | IO, 1.8V | PL Bank67 IO15 differential positive. Same pin can be configured as PLSYSMON differential analog input11 positive or Single ended I/O. | | 149 | PL_AR14_LVDS67<br>_L15N | IO_L15N_T2L_N5_<br>AD11N_67 | 67 | AR14 | IO, 1.8V | PL Bank67 IO15 differential negative. Same pin can be configured as PLSYSMON differential analog input11 negative or Single ended I/O. | | 151 | PL_AU11_LVDS6<br>7_L8P | IO_L8P_T1L_N2_A<br>D5P_67 | 67 | AU11 | IO, 1.8V | PL Bank67 IO8 differential positive.<br>Same pin can be configured as<br>PLSYSMON differential analog<br>input5 positive or Single ended I/O. | | 153 | PL_AV11_LVDS6<br>7_L8N | IO_L8N_T1L_N3_A<br>D5N_67 | 67 | AV11 | IO, 1.8V | PL Bank67 IO8 differential negative. Same pin can be configured as PLSYSMON differential analog input5 negative or Single ended I/O. | | 155 | PL_AW11_LVDS6<br>7_L9P | IO_L9P_T1L_N4_A<br>D12P_67 | 67 | AW11 | IO, 1.8V | PL Bank67 IO9 differential positive.<br>Same pin can be configured as<br>PLSYSMON differential analog<br>input12 positive or Single ended I/O. | | 157 | PL_AW10_LVDS6<br>7_L9N | IO_L9N_T1L_N5_A<br>D12N_67 | 67 | AW10 | IO, 1.8V | PL Bank67 IO9 differential negative. Same pin can be configured as PLSYSMON differential analog input12 negative or Single ended I/O. | | B2B-2 | B2B Connector2 | | MPSoC | MPSoC | Signal Type/ | | |--------|---------------------------|-------------------------------|-------|--------|--------------|--------------------------------------------------------------------| | Pin No | Signal Name | MPSoC Pin Name | Bank | Pin No | Termination* | Description | | 159 | PL_AW9_LVDS67 | IO_L1P_T0L_N0_D | 67 | AW9 | IO, 1.8V | PL Bank67 IO1 differential positive. | | | _L1P_DBC | BC_67 | | | | Same pin can be configured as Single | | | | | | | | ended I/O. | | 161 | PL_AY9_LVDS67_ | IO_L1N_T0L_N1_ | 67 | AY9 | IO, 1.8V | PL Bank67 IO1 differential negative. | | | L1N_DBC | DBC_67 | | | | Same pin can be configured as Single | | | | | | | | ended I/O. | | 163 | PL_BA8_LVDS67_ | IO_L4P_T0U_N6_ | 67 | BA8 | IO, 1.8V | PL Bank67 IO4 differential positive. | | | L4P_DBC | DBC_AD7P_67 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | 465 | DI DAZ IVOCCZ | IO LAN TOU NZ | 67 | D 4 7 | 10.4.07 | input7 positive or Single ended I/O. | | 165 | PL_BA7_LVDS67_<br>L4N_DBC | IO_L4N_T0U_N7_<br>DBC AD7N 67 | 67 | BA7 | IO, 1.8V | PL Bank67 IO4 differential negative. Same pin can be configured as | | | L4N_DBC | DBC_AD/N_0/ | | | | PLSYSMON differential analog | | | | | | | | input7 negative or Single ended I/O. | | 169 | PL_AP10_LVDS67 | IO L14P T2L N2 | 67 | AP10 | IO, 1.8V | PL Bank67 IO14 differential positive. | | | _L14P_GC | GC_67 | | | , | Same pin can be configured as GC | | | | _ | | | | Global Clock Input differential | | | | | | | | positive or Single ended I/O. | | 171 | PL_AR10_LVDS67 | IO_L14N_T2L_N3_ | 67 | AR10 | IO, 1.8V | PL Bank67 IO14 differential | | | _L14N_GC | GC_67 | | | | negative. | | | | | | | | Same pin can be configured as GC | | | | | | | | Global Clock Input differential | | | | | | | | negative or Single ended I/O. | | 175 | PL_AR13_LVDS67 | IO_L13P_T2L_N0_ | 67 | AR13 | IO, 1.8V | PL Bank67 IO13 differential positive. | | | _L13P_GC | GC_QBC_67 | | | | Same pin can be configured as GC | | | | | | | | Global Clock Input differential | | 177 | PL AR12 LVDS67 | IO_L13N_T2L_N1_ | 67 | AR12 | IO, 1.8V | positive or Single ended I/O. PL Bank67 IO13 differential | | 1// | _L13N_GC | GC_QBC_67 | 07 | ANIZ | 10, 1.8 | negative. | | | | GC_QBC_07 | | | | Same pin can be configured as GC | | | | | | | | Global Clock Input differential | | | | | | | | negative or Single ended I/O. | | 181 | PL_AW12_LVDS6 | IO_L7N_T1L_N1_ | 67 | AW12 | IO, 1.8V | PL Bank67 IO7 differential negative. | | | 7_L7N_QBC | QBC_AD13N_67 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | | | | | | | input13 negative or Single ended | | | | | | | | I/O. | | 183 | PL_AV12_LVDS6 | IO_L7P_T1L_N0_Q | 67 | AV12 | IO, 1.8V | PL Bank67 IO7 differential positive. | | | 7_L7P_QBC | BC_AD13P_67 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | | | | | | | input13 positive or Single ended I/O. | \*IO Type of IOs originating from ZU19/17/11 MPSoC is configurable. Hence for exact IO type configuration options, refer Xilinx ZU19/17/11 MPSoC datasheet. #### 2.8.2.3 PL IOs -HP BANK68 The Zynq Ultrascale+ MPSoC SOM supports 24 LVDS IOs/48 Single Ended (SE) IOs on Board to Board Connector2 from MPSoC's PL High Performance (HP) Bank68. Upon these 24 LVDS IOs/48 SE IOs, upto 4 GC Global Clock Inputs and upto 16 PLSYSMON auxiliary analog inputs are available. The IO voltage of PL Bank68 (& Bank67) is connected from LDO1 output of the PMIC and supports variable IO voltage setting. IO voltage is configurable from 0.95V to 1.8V through software. While using as LVDS IOs or Single Ended IOs, make sure to set the PMIC LDO1 to output appropriate IO voltage for PL Bank68. By default, IO voltage of PL Bank68 is set as 1V and after U-boot bootup configurable to 1.8V. For more details about supported IO standard, refer the Zyng Ultrascale+ MPSoC datasheet. In the Zynq Ultrascale+ MPSoC SOM, PL Bank68 signals are routed as LVDS IOs to Board to Board Connector2. Even though PL Bank68 signals are routed as LVDS IOs, these pins can be used as SE IOs if required. The Board to Board Connector2 pins 109, 110, 111, 112, 115, 116, 117 and 118 are GC Global Clock Input capable pins of PL Bank68. Also Board to Board Connector2 pins 75, 76, 77, 78, 80, 82, 83, 84, 85, 86, 87, 88, 89, 90, 91, 92, 93, 94, 95, 97, 99, 100, 101, 102, 103, 105, 121, 123, 125, 127, 139 and 141 are PLSYSMON auxiliary analog Input capable pins of PL Bank68. Important Note: While changing the I/O voltage of PL Bank68, make sure to change the I/O standard of MPSoC Banks (Bank67 & 68) and also MAX 10 FPGA Bank8, since all are sharing the same I/O power rail from PMIC LDO1. For more details on PL HP Bank68 pinouts on Board to Board Connector2, refer the below table. | B2B-2 | B2B Connector2 | MPSoC Pin Name | MPSoC | MPSoC | Signal Type/ | Description | |--------|----------------|--------------------|-------------|-------|--------------|---------------------------------------| | Pin No | Signal Name | Will Social Marine | Bank Pin No | | Termination* | Description | | 76 | PL_A14_LVDS68_ | IO_L17P_T2U_N8 | 68 | A14 | IO, 1.8V | PL Bank68 IO17 differential positive | | | L17P | _AD10P_68 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | | | | | | | input10 positive or Single ended I/O. | | 78 | PL_A13_LVDS68_ | IO_L17N_T2U_N9 | 68 | A13 | IO, 1.8V | PL Bank68 IO17 differential negative | | | L17N | _AD10N_68 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | | | | | | | input10 negative or Single ended I/O. | | 80 | PL_B16_LVDS68_ | IO_L20N_T3L_N3 | 68 | B16 | IO, 1.8V | PL Bank68 IO20 differential negative | | | L20N | _AD1N_68 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog input1 | | | | | | | | negative or Single ended I/O. | | B2B-2 | B2B Connector2 | | MPSoC | MPSoC | Signal Type/ | | |--------|----------------------------|--------------------------------|-------|--------|--------------|-----------------------------------------------------------------------| | Pin No | Signal Name | MPSoC Pin Name | Bank | Pin No | Termination* | Description | | 82 | PL_C16_LVDS68_ | IO_L20P_T3L_N2 | 68 | C16 | IO, 1.8V | PL Bank68 IO20 differential positive | | | L20P | _AD1P_68 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog input1 | | | | | | | | positive or Single ended I/O. | | 84 | PL_A17_LVDS68_ | IO_L22N_T3U_N7 | 68 | A17 | IO, 1.8V | PL Bank68 IO22 differential negative | | | L22N_DBC | _DBC_AD0N_68 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog input0 | | 86 | DI D17 IV/D069 | IO LOOD TOLL NG | 68 | B17 | IO, 1.8V | negative or Single ended I/O. PL Bank68 IO22 differential positive | | 00 | PL_B17_LVDS68_<br>L22P_DBC | IO_L22P_T3U_N6<br>_DBC_AD0P_68 | 00 | DI/ | 10, 1.60 | Same pin can be configured as | | | LZZI _DDC | _DBC_ADOI _00 | | | | PLSYSMON differential analog input0 | | | | | | | | positive or Single ended I/O. | | 88 | PL_M15_LVDS68 | IO_L4P_T0U_N6_ | 68 | M15 | IO, 1.8V | PL Bank68 IO4 differential positive | | | _L4P_DBC | DBC_AD7P_68 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog input7 | | | | | | | | positive or Single ended I/O. | | 90 | PL_L15_LVDS68_ | IO_L4N_T0U_N7_ | 68 | L15 | IO, 1.8V | PL Bank68 IO4 differential negative | | | L4N_DBC | DBC_AD7N_68 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog input7 | | 02 | DI D42 IVDCC0 | IO LACE TOU NO | 60 | D42 | 10.4.07 | negative or Single ended I/O. | | 92 | PL_B13_LVDS68_ | IO_L16P_T2U_N6 | 68 | B13 | IO, 1.8V | PL Bank68 IO16 differential positive<br>Same pin can be configured as | | | L16P_QBC | _QBC_AD3P_68 | | | | PLSYSMON differential analog input3 | | | | | | | | positive or Single ended I/O. | | 94 | PL_A12_LVDS68_ | IO_L16N_T2U_N7 | 68 | A12 | IO, 1.8V | PL Bank68 IO16 differential negative | | | L16N_QBC | QBC_AD3N_68 | | | | Same pin can be configured as | | | _ | | | | | PLSYSMON differential analog input3 | | | | | | | | negative or Single ended I/O. | | 96 | PL_C18_LVDS68_ | IO_L23N_T3U_N9 | 68 | C18 | IO, 1.8V | PL Bank68 IO23 differential negative | | | L23N | _68 | | | | Same pin can be configured as Single | | | | | | | | ended I/O. | | 98 | PL_D18_LVDS68_ | IO_L23P_T3U_N8 | 68 | D18 | IO, 1.8V | PL Bank68 IO23 differential positive | | | L23P | _68 | | | | Same pin can be configured as Single | | 100 | PL_G18_LVDS68_ | IO_L10P_T1U_N6 | 68 | G18 | IO, 1.8V | ended I/O. PL Bank68 IO10 differential positive | | 100 | L10P_QBC | _QBC_AD4P_68 | 00 | 010 | 10, 1.0 | Same pin can be configured as | | | | | | | | PLSYSMON differential analog input4 | | | | | | | | positive or Single ended I/O. | | 102 | PL_F18_LVDS68_ | IO_L10N_T1U_N7 | 68 | F18 | IO, 1.8V | PL Bank68 IO10 differential negative | | | L10N_QBC | <br>_QBC_AD4N_68 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog input4 | | | | | | | | negative or Single ended I/O. | | B2B-2 | B2B Connector2 | MPSoC Pin Name | MPSoC | MPSoC | Signal Type/ | Description | |--------|---------------------------|--------------------------|-------|--------|--------------|------------------------------------------------------------------------------------------------| | Pin No | Signal Name | WIF SOC FIII Wallie | Bank | Pin No | Termination* | Description | | 104 | PL_P15_LVDS68_<br>L1P_DBC | IO_L1P_T0L_N0_<br>DBC_68 | 68 | P15 | IO, 1.8V | PL Bank68 IO1 differential positive Same pin can be configured as Single | | | | | | | | ended I/O. | | 106 | PL_N15_LVDS68_ | IO_L1N_T0L_N1_ | 68 | N15 | IO, 1.8V | PL Bank68 IO1 differential negative. | | | L1N_DBC | DBC_68 | | | | Same pin can be configured as Single ended I/O. | | 110 | PL_E15_LVDS68_ | IO_L14P_T2L_N2 | 68 | E15 | IO, 1.8V | PL Bank68 IO14 differential positive | | | L14P_GC | _GC_68 | | | | Same pin can be configured as GC Global Clock Input differential positive or Single ended I/O. | | 112 | PL_D14_LVDS68_ | IO_L14N_T2L_N3 | 68 | D14 | IO, 1.8V | PL Bank68 IO14 differential negative | | | L14N_GC | _GC_68 | | | | Same pin can be configured as GC Global Clock Input differential | | | | | | | | negative or Single ended I/O. | | 116 | PL_G17_LVDS68_ | IO_L11P_T1U_N8 | 68 | G17 | IO, 1.8V | PL Bank68 IO11 differential positive | | | L11P_GC | _GC_68 | | | | Same pin can be configured as GC | | | | | | | | Global Clock Input differential | | | | | | | | positive or Single ended I/O. | | 118 | PL_F17_LVDS68_ | IO_L11N_T1U_N9 | 68 | F17 | IO, 1.8V | PL Bank68 IO11 differential negative | | | L11N_GC | _GC_68 | | | | Same pin can be configured as GC | | | | | | | | Global Clock Input differential | | 75 | DI DAE IMPCCO | 10 140N T211 N4 | 60 | D45 | 10.1.01 | negative or Single ended I/O. | | 75 | PL_B15_LVDS68_<br>L18N | IO_L18N_T2U_N1 | 68 | B15 | IO, 1.8V | PL Bank68 IO18 differential negative<br>Same pin can be configured as | | | LION | 1_AD2N_68 | | | | PLSYSMON differential analog input2 | | | | | | | | negative or Single ended I/O. | | 77 | PL_C15_LVDS68_ | IO_L18P_T2U_N1 | 68 | C15 | IO, 1.8V | PL Bank68 IO18 differential positive | | | L18P | 0 AD2P 68 | | 0_0 | .0, 2.0 | Same pin can be configured as | | | | | | | | PLSYSMON differential analog input2 | | | | | | | | positive or Single ended I/O. | | 79 | PL_A18_LVDS68_ | IO_L24N_T3U_N1 | 68 | A18 | IO, 1.8V | PL Bank68 IO24 differential negative | | | L24N | 1_68 | | | | Same pin can be configured as Single | | | | | | | | ended I/O. | | 81 | PL_B18_LVDS68_ | IO_L24P_T3U_N1 | 68 | B18 | IO, 1.8V | PL Bank68 IO24 differential positive | | | L24P | 0_68 | | | | Same pin can be configured as Single | | | <b>2.</b> | | | | 10 10: | ended I/O. | | 83 | PL_K17_LVDS68_ | IO_L6N_T0U_N11 | 68 | K17 | IO, 1.8V | PL Bank68 IO6 differential negative | | | L6N | _AD6N_68 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog input6 | | | | | | | | negative or Single ended I/O. | | B2B-2 | B2B Connector2 | | MPSoC | MPSoC | Signal Type/ | | |------------|-----------------------|----------------|-------|--------|--------------|----------------------------------------------------------------------| | Pin No | Signal Name | MPSoC Pin Name | Bank | Pin No | Termination* | Description | | 85 | PL_L17_LVDS68_ | IO_L6P_T0U_N10 | 68 | L17 | IO, 1.8V | PL Bank68 IO6 differential positive | | | L6P | _AD6P_68 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog input6 | | 87 | PL E17 LVDS68 | IO L21P T3L N4 | 68 | E17 | IO, 1.8V | positive or Single ended I/O. PL Bank68 IO21 differential positive | | 07 | L21P | _AD8P_68 | 00 | | 10, 1.0 | Same pin can be configured as | | | | | | | | PLSYSMON differential analog input8 | | | | | | | | positive or Single ended I/O. | | 89 | PL_D17_LVDS68_ | IO_L21N_T3L_N5 | 68 | D17 | IO, 1.8V | PL Bank68 IO21 differential negative | | | L21N | _AD8N_68 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog input8 | | | | | | | 10.101 | negative or Single ended I/O. | | 91 | PL_J18_LVDS68_<br>L9P | IO_L9P_T1L_N4_ | 68 | J18 | IO, 1.8V | PL Bank68 IO9 differential positive<br>Same pin can be configured as | | | LSP | AD12P_68 | | | | PLSYSMON differential analog | | | | | | | | input12 positive or Single ended I/O. | | 93 | PL_H18_LVDS68_ | IO_L9N_T1L_N5_ | 68 | H18 | IO, 1.8V | PL Bank68 IO9 differential negative | | | L9N | AD12N_68 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | | | | | | | input12 negative or Single ended I/O. | | 95 | PL_K16_LVDS68_ | IO_L5P_T0U_N8_ | 68 | K16 | IO, 1.8V | PL Bank68 IO5 differential positive | | | L5P | AD14P_68 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog input14 positive or Single ended I/O. | | 97 | PL_K15_LVDS68_ | IO_L5N_T0U_N9_ | 68 | K15 | IO, 1.8V | PL Bank68 IO5 differential negative | | <b>3</b> , | L5N | AD14N_68 | | 113 | 10, 1.01 | Same pin can be configured as | | | | _ | | | | PLSYSMON differential analog | | | | | | | | input14 negative or Single ended I/O. | | 99 | PL_J16_LVDS68_ | IO_L8P_T1L_N2_ | 68 | J16 | IO, 1.8V | PL Bank68 IO8 differential positive | | | L8P | AD5P_68 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog input5 | | 101 | PL H16 LVDS68 | IO_L8N_T1L_N3_ | 68 | H16 | IO, 1.8V | positive or Single ended I/O. PL Bank68 IO8 differential negative | | 101 | F8N | AD5N_68 | UO | нто | 10, 1.00 | Same pin can be configured as | | | 2014 | 7.5514_00 | | | | PLSYSMON differential analog input5 | | | | | | | | negative or Single ended I/O. | | 103 | PL_E16_LVDS68_ | IO_L19P_T3L_N0 | 68 | E16 | IO, 1.8V | PL Bank68 IO19 differential positive | | | L19P_DBC | _DBC_AD9P_68 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog input9 | | | | | | | | positive or Single ended I/O. | | B2B-2 | B2B Connector2 | | MPSoC | MPSoC | Signal Type/ | | |--------|---------------------------|----------------------------|-------|---------|--------------|--------------------------------------------------------------------------| | Pin No | Signal Name | MPSoC Pin Name | Bank | Pin No | Termination* | Description | | 105 | PL_D16_LVDS68_ | IO_L19N_T3L_N1 | 68 | D16 | IO, 1.8V | PL Bank68 IO19 differential negative | | | L19N_DBC | _DBC_AD9N_68 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog input9 | | 100 | DI C1C IVDCCO | 10 142D T411 N4 | 60 | C1C | 10.4.07 | negative or Single ended I/O. | | 109 | PL_G16_LVDS68_<br>L12P_GC | IO_L12P_T1U_N1<br>0 GC 68 | 68 | G16 | IO, 1.8V | PL Bank68 IO12 differential positive<br>Same pin can be configured as GC | | | LIZP_GC | 0_GC_08 | | | | Global Clock Input differential | | | | | | | | positive or ended I/O. | | 111 | PL_F15_LVDS68_ | IO_L12N_T1U_N1 | 68 | F15 | IO, 1.8V | PL Bank68 IO12 differential negative | | | L12N_GC | 1_GC_68 | | | | Same pin can be configured as GC | | | | | | | | Global Clock Input differential | | | | | | | | negative or Single ended I/O. | | 115 | PL_F14_LVDS68_ | IO_L13P_T2L_N0 | 68 | F14 | IO, 1.8V | PL Bank68 IO13 differential positive | | | L13P_GC | _GC_QBC_68 | | | | Same pin can be configured as GC | | | | | | | | Global Clock Input differential positive or Single ended I/O. | | 117 | PL_E14_LVDS68_ | IO_L13N_T2L_N1 | 68 | E14 | IO, 1.8V | PL Bank68 IO13 differential negative | | 117 | L13N_GC | _GC_QBC_68 | | | 10, 1.0 | Same pin can be configured as GC | | | _ | ` _ | | | | Global Clock Input differential | | | | | | | | negative or Single ended I/O. | | 121 | PL_M16_LVDS68 | IO_L3N_T0L_N5_ | 68 | M16 | IO, 1.8V | PL Bank68 IO3 differential negative | | | _L3N | AD15N_68 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | 122 | DI MAZ IVECCO | IO I 2D TOL NA | CO | N 4 4 7 | 10.1.07 | input15 negative or Single ended I/O. | | 123 | PL_M17_LVDS68<br>_L3P | IO_L3P_T0L_N4_<br>AD15P_68 | 68 | M17 | IO, 1.8V | PL Bank68 IO3 differential positive Same pin can be configured as | | | | AD131 _00 | | | | PLSYSMON differential analog | | | | | | | | input15 positive or Single ended I/O. | | 125 | PL_G15_LVDS68_ | IO_L7N_T1L_N1_ | 68 | G15 | IO, 1.8V | PL Bank68 IO7 differential negative | | | L7N_QBC | QBC_AD13N_68 | | | | Same pin can be configured as | | | | | | | | PLSYSMON differential analog | | | | | | – | | input13 negative or Single ended I/O. | | 127 | PL_H15_LVDS68_ | IO_L7P_T1L_N0_ | 68 | H15 | IO, 1.8V | PL Bank68 IO7 differential positive | | | L7P_QBC | QBC_AD13P_68 | | | | Same pin can be configured as PLSYSMON differential analog | | | | | | | | PLSYSMON differential analog input13 positive or Single ended I/O. | | 139 | PL_D13_LVDS68_ | IO_L15P_T2L_N4 | 68 | D13 | IO, 1.8V | PL Bank68 IO15 differential positive | | | L15P | _AD11P_68 | | | | Same pin can be configured as | | | | _ <b>_</b> | | | | PLSYSMON differential analog | | | | | | | | input11 positive or Single ended I/O. | | B2B-2 | B2B Connector2 | MPSoC Pin Name | MPSoC | MPSoC | Signal Type/ | Description | | |--------|----------------|------------------|-------------|-------|--------------|---------------------------------------|--| | Pin No | Signal Name | WIPSOC PIII Name | Bank Pin No | | Termination* | Description | | | 141 | PL_C13_LVDS68_ | IO_L15N_T2L_N5 | 68 | C13 | IO, 1.8V | PL Bank68 IO15 differential negative | | | | L15N | _AD11N_68 | | | | Same pin can be configured as | | | | | | | | | PLSYSMON differential analog | | | | | | | | | input11 negative or Single ended I/O. | | | 143 | PL_N16_LVDS68_ | IO_L2N_T0L_N3_ | 68 | N16 | IO, 1.8V | PL Bank68 IO2 differential negative | | | | L2N | 68 | | | | Same pin can be configured as Single | | | | | | | | | ended I/O. | | | 145 | PL_P16_LVDS68_ | IO_L2P_T0L_N2_ | 68 | P16 | IO, 1.8V | PL Bank68 IO2 differential positive | | | | L2P | 68 | | | | Same pin can be configured as Single | | | | | | | | | ended I/O. | | <sup>\*</sup>IO Type of IOs originating from ZU19/17/11 MPSoC is configurable. Hence for exact IO type configuration options, refer Xilinx ZU19/17/11 MPSoC datasheet. ### 2.8.3 Power & Reset Input The Zynq Ultrascale+ MPSoC SOM works with 5V power input (VCC) from Board to Board Connector2 and generates all other required powers internally On-SOM itself. SOM power can be enabled/disabled from the carrier board through SOM Power enable pin (pin232) in Board to Board Connector1. Also in Board to Board Connector2, Ground pins are distributed throughout the connector for better performance. The Zynq Ultrascale+ MPSoC SOM supports VCC\_RTC coin cell power input from Board to Board Connector2 and connected to PMIC's VBBAT pin for real time clock backup voltage. Also it supports warm reset input from Board to Board Connector2 and connected to PS\_SRST\_B pin of MPSoC. For more details on Power pins on Board to Board Connector2, refer the below table. | B2B-2<br>Pin No | B2B Connector2<br>Signal Name | MPSoC Pin<br>Name | MPSoC<br>Bank | MPSoC<br>Pin No | Signal Type/<br>Termination | Description | |----------------------------|-------------------------------|-------------------|---------------|-----------------|-----------------------------|-------------------------------| | 1, 2, 3, 4, 5, 6, 7, 8, 9, | VCC_5V | NA | NA | NA | I, 5V Power | Supply Voltage. | | 10, 11, 12, 13,14, 15, | | | | | | | | 16, 17, 18, 19, 20 | | | | | | | | 21, 23, 37, 43, 49, 55, | GND | NA | NA | NA | Power | Ground. | | 73, 107, 113, 119, 129, | | | | | | | | 167, 173, 179, 185, | | | | | | | | 191, 197, 203, 209, | | | | | | | | 215, 221, 227, 233, | | | | | | | | 239, 22, 24, 30, 74, | | | | | | | | 108, 114, 120, 130, | | | | | | | | 168, 174, 180, 186, | | | | | | | | 192, 198, 204, 210, | | | | | | | | 216, 222, 228, 234, | | | | | | | | 240 | | | | | | | | 68 | VRTC_3V0 | NA | NA | NA | I, 3V Power | 3V backup coin cell input for | | | | | | | | RTC. | | 35 | RESET_SW_IN | PS_SRST_B | NA | AB27 | I, 1.8V | Active low reset input. | | | | | | | LVCMOS/ | | | | | | | | 4.7K PU | | ### 2.9 Board to Board Connector3 The Zynq Ultrascale+ MPSoC SOM Board to Board connector3 pinout is provided in the below table and the interfaces which are available at Board to Board Connector3 are explained in the following sections. The Board to Board Connector3 (J5) is physically located on bottom side of the SOM as shown below. Number of Pins - 240 Connector Part Number - ADM6-60-01.5-L-4-2-A from Samtech Mating Connector - ADF6-60-03.5-L-4-2-A from Samtech Staking Height - 5mm Figure 9: Board to Board Connector3 **Table 9: Board to Board Connector3 Pinout** | B2B-3 | Signal Name | B2B-3 | Signal Name | B2B-3 | Signal Name | B2B-3 | Signal Name | |-----------|----------------|--------|----------------|------------|----------------|--------|-------------------| | Pin No | o.g | Pin No | - <b>G</b> | Pin No | • | Pin No | o.g.i.a. i.a.ii.c | | A1 | GTREFCLK1N_231 | B1 | GND | C1 | NC | D1 | GND | | A2 | GTREFCLK1P_231 | B2 | GTYRXN2_131 | C2 | GND | D2 | GTREFCLKOP_128 | | А3 | GND | В3 | GTYRXP2_131 | C3 | GND | D3 | GTREFCLKON_128 | | A4 | GTYRXN0_131 | B4 | GND | C4 | GTYRXP2_130 | D4 | GND | | A5 | GTYRXP0_131 | B5 | GND | <b>C</b> 5 | GTYRXN2_130 | D5 | GND | | A6 | GND | В6 | GTYRXN3_131 | C6 | GND | D6 | GTYRXP3_128 | | A7 | GND | В7 | GTYRXP3_131 | <b>C7</b> | GND | D7 | GTYRXN3_128 | | A8 | GTYRXN1_131 | В8 | GND | C8 | GTYRXN0_130 | D8 | GND | | <b>A9</b> | GTYRXP1_131 | В9 | GND | <b>C9</b> | GTYRXP0_130 | D9 | GND | | A10 | GND | B10 | GTYTXN1_131 | C10 | GND | D10 | GTYRXP2_128 | | A11 | GND | B11 | GTYTXP1_131 | C11 | GND | D11 | GTYRXN2_128 | | A12 | GTYTXN3_131 | B12 | GND | C12 | GTYTXN1_130 | D12 | GND | | A13 | GTYTXP3_131 | B13 | GND | C13 | GTYTXP1_130 | D13 | GND | | A14 | GND | B14 | GTYTXN0_131 | C14 | GND | D14 | GTYRXP1_128 | | A15 | GND | B15 | GTYTXP0_131 | C15 | GND | D15 | GTYRXN1_128 | | A16 | GTYTXN2_131 | B16 | GND | C16 | GTREFCLK1N_130 | D16 | GND | | A17 | GTYTXP2_131 | B17 | GND | C17 | GTREFCLK1P_130 | D17 | GND | | A18 | GND | B18 | GTREFCLKON_131 | C18 | GND | D18 | GTYRXP0_128 | | A19 | GND | B19 | GTREFCLK0P_131 | C19 | GND | D19 | GTYRXN0_128 | | A20 | GTREFCLK1N_131 | B20 | GND | C20 | GTREFCLK0P_130 | D20 | GND | | A21 | GTREFCLK1P_131 | B21 | GND | C21 | GTREFCLKON_130 | D21 | GND | | A22 | GND | B22 | GTYRXN3_129 | C22 | GND | D22 | GTYTXN3_128 | | A23 | GND | B23 | GTYRXP3_129 | C23 | GND | D23 | GTYTXP3_128 | | A24 | GTYRXN2_129 | B24 | GND | C24 | GTYRXN3_130 | D24 | GND | | A25 | GTYRXP2_129 | B25 | GND | C25 | GTYRXP3_130 | D25 | GND | | A26 | GND | B26 | GTYTXP3_129 | C26 | GND | D26 | GTYTXN2_128 | | A27 | GND | B27 | GTYTXN3_129 | C27 | GND | D27 | GTYTXP2_128 | | A28 | GTYTXP2_129 | B28 | GND | C28 | GTYRXN1_130 | D28 | GND | | A29 | GTYTXN2_129 | B29 | GND | C29 | GTYRXP1_130 | D29 | GND | | A30 | GND | B30 | GTYTXP1_129 | C30 | GND | D30 | GTYTXN1_128 | | A31 | GND | B31 | GTYTXN1_129 | C31 | GND | D31 | GTYTXP1_128 | | A32 | GTYTXP0_129 | B32 | GND | C32 | GTYTXN3_130 | D32 | GND | | A33 | GTYTXN0_129 | B33 | GND | C33 | GTYTXP3_130 | D33 | GND | | A34 | GND | B34 | GTREFCLK1P_129 | C34 | GND | D34 | GTYTXN0_128 | | A35 | GND | B35 | GTREFCLK1N_129 | C35 | GND | D35 | GTYTXP0_128 | | A36 | GTYRXP1_129 | B36 | GND | C36 | GTYTXN2_130 | D36 | GND | | A37 | GTYRXN1_129 | B37 | GND | C37 | GTYTXP2_130 | D37 | GND | | A38 | GND | B38 | GTREFCLK0P_129 | C38 | GND | D38 | GTREFCLK1N_128 | | A39 | GND | B39 | GTREFCLKON_129 | C39 | GND | D39 | GTREFCLK1P_128 | | A40 | GTYRXP0_129 | B40 | GND | C40 | GTYTXN0_130 | D40 | GND | | B2B-3<br>Pin No | Signal Name | B2B-3<br>Pin No | Signal Name | B2B-3<br>Pin No | Signal Name | B2B-3<br>Pin No | Signal Name | |-----------------|----------------|-----------------|----------------|-----------------|----------------|-----------------|-------------| | A41 | GTYRXN0_129 | B41 | GND | C41 | GTYTXP0_130 | D41 | GND | | A42 | GND | B42 | GTREFCLK0P_229 | C42 | GND | D42 | GTHRXN1_231 | | A43 | GND | B43 | GTREFCLKON_229 | C43 | GND | D43 | GTHRXP1_231 | | A44 | GTHTXP0_229 | B44 | GND | C44 | GTHRXN2_231 | D44 | GND | | A45 | GTHTXN0_229 | B45 | GND | C45 | GTHRXP2_231 | D45 | GND | | A46 | GND | B46 | GTHTXP1_229 | C46 | GND | D46 | GTHRXN3_231 | | A47 | GND | B47 | GTHTXN1_229 | C47 | GND | D47 | GTHRXP3_231 | | A48 | GTHTXP3_229 | B48 | GND | C48 | GTREFCLK0P_231 | D48 | GND | | A49 | GTHTXN3_229 | B49 | GND | C49 | GTREFCLKON_231 | D49 | GND | | A50 | GND | B50 | GTHRXP0_229 | C50 | GND | D50 | GTHRXN0_231 | | A51 | GND | B51 | GTHRXN0_229 | C51 | GND | D51 | GTHRXP0_231 | | A52 | GTHTXP2_229 | B52 | GND | C52 | GTHTXP0_231 | D52 | GND | | A53 | GTHTXN2_229 | B53 | GND | C53 | GTHTXN0_231 | D53 | GND | | A54 | GND | B54 | GTHRXP2_229 | C54 | GND | D54 | GTHTXP2_231 | | A55 | GND | B55 | GTHRXN2_229 | C55 | GND | D55 | GTHTXN2_231 | | A56 | GTHRXP1_229 | B56 | GND | C56 | GTHTXN1_231 | D56 | GND | | A57 | GTHRXN1_229 | B57 | GND | C57 | GTHTXP1_231 | D57 | GND | | A58 | GND | B58 | GTHRXP3_229 | C58 | GND | D58 | GTHTXP3_231 | | A59 | GTREFCLK1N_229 | B59 | GTHRXN3_229 | C59 | GND | D59 | GTHTXN3_231 | | A60 | GTREFCLK1P_229 | B60 | GND | C60 | NC | D60 | GND | #### 2.9.1 PL Interfaces The interfaces which are supported in Board to Board Connector3 from Zynq Ultrascale+ MPSoC's PL is explained in the following section. #### 2.9.1.1 GTY High Speed Transceivers The Zynq Ultrascale+ MPSoC (ZU11/17/19EG) supports 16 GTY transceivers through Four transceiver Quad (Bank 128, 129, 130, & 131) with line rate from 500Mbps to 32.75Gbps based on the speed grade of the MPSoC. These transceivers can be used to interface to multiple high-speed interface protocols. Each GTY transceiver quad supports two dedicated reference clock input pairs. | Zynq Ultrascale+ MPSoC | GTY Transceiver line rate | GTY Transceiver line rate | | | |------------------------|---------------------------|---------------------------|--|--| | Speed Grade | (min) | (max) | | | | -1 Speed Grade | 0.5 Gbps | 25.785 Gbps | | | | -2 Speed Grade | 0.5 Gbps | 28.21 Gbps | | | | -3 Speed Grade | 0.5 Gbps | 32.75 Gbps | | | Note: For Backplane application, the transceiver maximum line rate may come down. The Zynq Ultrascale+ MPSoC SOM Supports 16 GTY transceivers along with the reference clock inputs (Bank 128, 129, 130, & 131) on Board to Board Conenctor3. In Zynq Ultrascale+ MPSoC SOM, On board reference clock to the GTY transceiver quad is not supported. This must be fed from the carrier board based on the peripheral standards used on GTY transceivers. This gives full flexibility to end user to select the required peripheral standards on GTY transceivers. Also On board termination and AC coupling capacitor are not supported on transceiver lines and has to be taken care in the carrier board as recommend. For more details on GTY transceiver pinouts on Board to Board Connector3, refer the below table. | B2B-3 | B2B Connector3 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | Description | | | | | |--------|-------------------------------|--------------|-------|--------|--------------|------------------------------------|--|--|--|--| | Pin No | Signal Name | Name | Bank | Pin No | Termination | Description | | | | | | | Bank128 Transceiver Quad Pins | | | | | | | | | | | D35 | GTYTXP0_128 | MGTYTXP0_128 | 128 | Y34 | O, DIFF | GTY Bank128 channel0 High speed | | | | | | | | | | | | differential transmitter positive. | | | | | | D34 | GTYTXN0_128 | MGTYTXN0_128 | 128 | Y35 | O, DIFF | GTY Bank128 channel0 High speed | | | | | | | | | | | | differential transmitter negative. | | | | | | D18 | GTYRXP0_128 | MGTYRXP0_128 | 128 | W41 | I, DIFF | GTY Bank128 channel0 High speed | | | | | | | | | | | | differential receiver positive. | | | | | | D19 | GTYRXN0_128 | MGTYRXN0_128 | 128 | W42 | I, DIFF | GTY Bank128 channel0 High speed | | | | | | | | | | | | differential receiver negative. | | | | | | D31 | GTYTXP1_128 | MGTYTXP1_128 | 128 | W36 | O, DIFF | GTY Bank128 channel1 High speed | | | | | | | | | | | | differential transmitter positive. | | | | | | B2B-3 | B2B Connector3 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | | | | |--------|----------------|-----------------|-------|--------|--------------|---------------------------------------------------------------------|--|--| | Pin No | Signal Name | Name | Bank | Pin No | Termination | Description | | | | D30 | GTYTXN1_128 | MGTYTXN1_128 | 128 | W37 | O, DIFF | GTY Bank128 channel1 High speed | | | | | | | | | | differential transmitter negative. | | | | D14 | GTYRXP1_128 | MGTYRXP1_128 | 128 | V39 | I, DIFF | GTY Bank128 channel1 High speed | | | | | | | | | | differential receiver positive. | | | | D15 | GTYRXN1_128 | MGTYRXN1_128 | 128 | V40 | I, DIFF | GTY Bank128 channel1 High speed | | | | | | | | | | differential receiver negative. | | | | D27 | GTYTXP2_128 | MGTYTXP2_128 | 128 | V34 | O, DIFF | GTY Bank128 channel2 High speed | | | | 200 | CT/T/4/2 422 | NACTITIVALS 430 | 120 | \ | 0.5155 | differential transmitter positive. | | | | D26 | GTYTXN2_128 | MGTYTXN2_128 | 128 | V35 | O, DIFF | GTY Bank128 channel2 High speed | | | | D10 | CTVDVD2 120 | MACTYDYD2 420 | 120 | 1144 | I DIEE | differential transmitter negative. | | | | D10 | GTYRXP2_128 | MGTYRXP2_128 | 128 | U41 | I, DIFF | GTY Bank128 channel2 High speed | | | | D11 | CTVDVNO 120 | MCTVDVNI2 129 | 128 | U42 | I, DIFF | differential receiver positive. GTY Bank128 channel2 High speed | | | | DII | GTYRXN2_128 | MGTYRXN2_128 | 120 | 042 | I, DIFF | differential receiver negative. | | | | D23 | GTYTXP3 128 | MGTYTXP3 128 | 128 | U36 | O, DIFF | GTY Bank128 channel3 High speed | | | | 523 | 0111X13_120 | WG111XI 3_120 | 120 | 050 | 0, 5111 | differential transmitter positive. | | | | D22 | GTYTXN3_128 | MGTYTXN3_128 | 128 | U37 | O, DIFF | GTY Bank128 channel3 High speed | | | | | | | | | , | differential transmitter negative. | | | | D6 | GTYRXP3_128 | MGTYRXP3_128 | 128 | T39 | I, DIFF | GTY Bank128 channel3 High speed | | | | | _ | _ | | | , | differential receiver positive. | | | | D7 | GTYRXN3_128 | MGTYRXN3_128 | 128 | T40 | I, DIFF | GTY Bank128 channel3 High speed | | | | | | | | | | differential receiver negative. | | | | D2 | GTREFCLK0P_12 | MGTREFCLK0P_1 | 128 | AB34 | I, DIFF | GTY Bank128 channel0 High speed | | | | | 8 | 28 | | | | differential reference clock0 positive. | | | | D3 | GTREFCLKON_12 | MGTREFCLK0N_ | 128 | AB35 | I, DIFF | GTY Bank128 channel0 High speed | | | | | 8 | 128 | | | | differential reference clock0 negative. | | | | D39 | GTREFCLK1P_12 | MGTREFCLK1P_1 | 128 | AA32 | I, DIFF | GTY Bank128 channel1 High speed | | | | | 8 | 28 | | | | differential reference clock1 positive. | | | | D38 | GTREFCLK1N_12 | MGTREFCLK1N_ | 128 | AA33 | I, DIFF | GTY Bank128 channel1 High speed | | | | | 8 | 128 | | | | differential reference clock1 negative. | | | | | | | | | Quad Pins | | | | | A32 | GTYTXP0_129 | MGTYTXP0_129 | 129 | T34 | O, DIFF | GTY Bank129 channel0 High speed | | | | 4.22 | CTVTVNO 422 | NACTVIVALO 430 | 120 | TOF | 0.0155 | differential transmitter positive. | | | | A33 | GTYTXN0_129 | MGTYTXN0_129 | 129 | T35 | O, DIFF | GTY Bank129 channel0 High speed | | | | A 40 | CTVDVDO 120 | MCTVDVDQ 120 | 129 | D/11 | I DIEE | differential transmitter negative. GTY Bank129 channel0 High speed | | | | A40 | GTYRXP0_129 | MGTYRXP0_129 | 129 | R41 | I, DIFF | GTY Bank129 channel0 High speed differential receiver positive. | | | | A41 | GTYRXN0_129 | MGTYRXN0_129 | 129 | R42 | I, DIFF | GTY Bank129 channel0 High speed | | | | 741 | GTTIXINO_123 | WIGT HIXINO_129 | 123 | 1174 | 1, 0111 | differential receiver negative. | | | | B30 | GTYTXP1_129 | MGTYTXP1_129 | 129 | R36 | O, DIFF | GTY Bank129 channel1 High speed | | | | 230 | 0111/111_125 | 14.01117/11_123 | 123 | 11.50 | 0, 5, 1 | differential transmitter positive. | | | | | <u> </u> | | | | | as. circlar d'aristinicos positivos | | | | B2B-3 | B2B Connector3 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | | |--------|----------------|------------------|-----------|------------------|--------------|-------------------------------------------------------------------------| | Pin No | Signal Name | Name | Bank | Pin No | Termination | Description | | B31 | GTYTXN1_129 | MGTYTXN1_129 | 129 | R37 | O, DIFF | GTY Bank129 channel1 High speed | | | | | | | | differential transmitter negative. | | A36 | GTYRXP1_129 | MGTYRXP1_129 | 129 | P39 | I, DIFF | GTY Bank129 channel1 High speed | | | | | | | | differential receiver positive. | | A37 | GTYRXN1_129 | MGTYRXN1_129 | 129 | P40 | I, DIFF | GTY Bank129 channel1 High speed | | | | | | | | differential receiver negative. | | A28 | GTYTXP2_129 | MGTYTXP2_129 | 129 | P34 | O, DIFF | GTY Bank129 channel2 High speed | | 4.00 | CT/T/4/2 422 | 14CT/T/412 422 | 120 | 505 | 0.5155 | differential transmitter positive. | | A29 | GTYTXN2_129 | MGTYTXN2_129 | 129 | P35 | O, DIFF | GTY Bank129 channel2 High speed differential transmitter negative. | | A25 | GTYRXP2_129 | MCTVDVD2 120 | 129 | N41 | I, DIFF | | | AZS | GITKAPZ_129 | MGTYRXP2_129 | 129 | 1141 | I, DIFF | GTY Bank129 channel2 High speed differential receiver positive. | | A24 | GTYRXN2_129 | MGTYRXN2 129 | 129 | N42 | I, DIFF | GTY Bank129 channel2 High speed | | 727 | 01110XIV2_123 | 10101111/112_125 | 123 | 1142 | 1, 5111 | differential receiver negative. | | B26 | GTYTXP3 129 | MGTYTXP3 129 | 129 | N36 | O, DIFF | GTY Bank129 channel3 High speed | | | _ | _ | | | , | differential transmitter positive. | | B27 | GTYTXN3_129 | MGTYTXN3_129 | 129 | N37 | O, DIFF | GTY Bank129 channel3 High speed | | | | | | | | differential transmitter negative. | | B23 | GTYRXP3_129 | MGTYRXP3_129 | 129 | M39 | I, DIFF | GTY Bank129 channel3 High speed | | | | | | | | differential receiver positive. | | B22 | GTYRXN3_129 | MGTYRXN3_129 | 129 | M40 | I, DIFF | GTY Bank129 channel3 High speed | | | | | | | | differential receiver negative. | | B38 | GTREFCLK0P_12 | MGTREFCLK0P_1 | 129 | W32 | I, DIFF | GTY Bank129 channel0 High speed | | | 9 | 29 | | | | differential reference clock0 positive. | | B39 | GTREFCLKON_12 | MGTREFCLKON_ | 129 | W33 | I, DIFF | GTY Bank129 channel0 High speed | | D24 | 9 | 129 | 420 | 1122 | I DIEE | differential reference clock0 negative. | | B34 | GTREFCLK1P_12 | MGTREFCLK1P_1 29 | 129 | U32 | I, DIFF | GTY Bank129 channel1 High speed differential reference clock1 positive. | | B35 | GTREFCLK1N 12 | MGTREFCLK1N_ | 129 | U33 | I, DIFF | GTY Bank129 channel1 High speed | | 555 | 9 | 129 | 123 | 033 | 1, 0111 | differential reference clock1 negative. | | | 3 | 123 | Bank130 7 | │<br>Fransceiver | Quad Pins | differential reference disease freguetive. | | C41 | GTYTXPO 130 | MGTYTXP0_130 | 130 | M34 | O, DIFF | GTY Bank130 channel0 High speed | | | _ | _ | | | , | differential transmitter positive. | | C40 | GTYTXN0_130 | MGTYTXN0_130 | 130 | M35 | O, DIFF | GTY Bank130 channel0 High speed | | | _ | _ | | | | differential transmitter negative. | | С9 | GTYRXP0_130 | MGTYRXP0_130 | 130 | L41 | I, DIFF | GTY Bank130 channel0 High speed | | | | | | | | differential receiver positive. | | C8 | GTYRXN0_130 | MGTYRXN0_130 | 130 | L42 | I, DIFF | GTY Bank130 channel0 High speed | | | | | | | | differential receiver negative. | | C13 | GTYTXP1_130 | MGTYTXP1_130 | 130 | L36 | O, DIFF | GTY Bank130 channel1 High speed | | | | | | | | differential transmitter positive. | | B2B-3 | B2B Connector3 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | | |------------|----------------|-----------------|-------|--------|--------------|---------------------------------------------------------------------| | Pin No | Signal Name | Name | Bank | Pin No | Termination | Description | | C12 | GTYTXN1_130 | MGTYTXN1_13 | 130 | L37 | O, DIFF | GTY Bank130 channel1 High speed | | | | | | | | differential transmitter negative. | | C29 | GTYRXP1_130 | MGTYRXP1_130 | 130 | K39 | I, DIFF | GTY Bank130 channel1 High speed | | | | | | | | differential receiver positive. | | C28 | GTYRXN1_130 | MGTYRXN1_130 | 130 | K40 | I, DIFF | GTY Bank130 channel1 High speed | | | | | | | | differential receiver negative. | | C37 | GTYTXP2_130 | MGTYTXP2_130 | 130 | K34 | O, DIFF | GTY Bank130 channel2 High speed | | | | | | | | differential transmitter positive. | | C36 | GTYTXN2_130 | MGTYTXN2_130 | 130 | K35 | O, DIFF | GTY Bank130 channel2 High speed | | | CT/D/D2 420 | NACTURNING ASS | 420 | 144 | . 5155 | differential transmitter negative. | | C4 | GTYRXP2_130 | MGTYRXP2_130 | 130 | J41 | I, DIFF | GTY Bank130 channel2 High speed | | CE | CTVDVN3 130 | MCTVDVNI2 120 | 120 | J42 | I DICC | differential receiver positive. GTY Bank130 channel2 High speed | | <b>C</b> 5 | GTYRXN2_130 | MGTYRXN2_130 | 130 | J42 | I, DIFF | GTY Bank130 channel2 High speed differential receiver negative. | | C33 | GTYTXP3 130 | MGTYTXP3 130 | 130 | J36 | O, DIFF | GTY Bank130 channel3 High speed | | <b>C33</b> | G111X13_130 | WG111X13_130 | 150 | 150 | 0, 5111 | differential transmitter positive. | | C32 | GTYTXN3_130 | MGTYTXN3_130 | 130 | J37 | O, DIFF | GTY Bank130 channel3 High speed | | 332 | 011174110_100 | | 130 | 337 | 3, 5 | differential transmitter negative. | | C25 | GTYRXP3_130 | MGTYRXP3_130 | 130 | H39 | I, DIFF | GTY Bank130 channel3 High speed | | | | | | | , | differential receiver positive. | | C24 | GTYRXN3_130 | MGTYRXN3_130 | 130 | H40 | I, DIFF | GTY Bank130 channel3 High speed | | | _ | _ | | | | differential receiver negative. | | C20 | GTREFCLK0P_13 | MGTREFCLK0P_1 | 130 | R32 | I, DIFF | GTY Bank130 channel0 High speed | | | 0 | 30 | | | | differential reference clock0 positive. | | C21 | GTREFCLKON_13 | MGTREFCLKON_ | 130 | R33 | I, DIFF | GTY Bank130 channel0 High speed | | | 0 | 130 | | | | differential reference clock0 negative. | | C17 | GTREFCLK1P_13 | MGTREFCLK1P_1 | 130 | N32 | I, DIFF | GTY Bank130 channel1 High speed | | | 0 | 30 | | | | differential reference clock1 positive. | | C16 | GTREFCLK1N_13 | MGTREFCLK1N_ | 130 | N33 | I, DIFF | GTY Bank130 channel1 High speed | | | 0 | 130 | | | | differential reference clock1 negative. | | | | | | | Quad Pins | | | B15 | GTYTXP0_131 | MGTYTXP0_131 | 131 | H34 | O, DIFF | GTY Bank131 channel0 High speed | | D4.4 | CTVTVNO 424 | NACTVIVALO 434 | 124 | Har | 0.0155 | differential transmitter positive. | | B14 | GTYTXN0_131 | MGTYTXN0_131 | 131 | H35 | O, DIFF | GTY Bank131 channel0 High speed | | ΛF | GTVDVDO 121 | MCTVDVDO 121 | 131 | G41 | I, DIFF | differential transmitter negative. GTY Bank131 channel0 High speed | | A5 | GTYRXP0_131 | MGTYRXP0_131 | 121 | 041 | ו, טורר | differential receiver positive. | | A4 | GTYRXNO_131 | MGTYRXN0_131 | 131 | G42 | I, DIFF | GTY Bank131 channel0 High speed | | A4 | 01111/110_131 | MQ111//10_131 | 131 | 042 | 1, 0111 | differential receiver negative. | | B11 | GTYTXP1_131 | MGTYTXP1_131 | 131 | G36 | O, DIFF | GTY Bank131 channel1 High speed | | | 0111711_131 | 10.011170 1_131 | 131 | 330 | 0, 5, 1 | differential transmitter positive. | | | | | | | | amerenda dansmicer positive. | | B2B-3 | B2B Connector3 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | Description | | | |--------|----------------|---------------|-------|--------|--------------|-----------------------------------------|--|--| | Pin No | Signal Name | Name | Bank | Pin No | Termination | | | | | B10 | GTYTXN1_131 | MGTYTXN1_131 | 131 | G37 | O, DIFF | GTY Bank131 channel1 High speed | | | | | | | | | | differential transmitter negative. | | | | A9 | GTYRXP1_131 | MGTYRXP1_131 | 131 | F39 | I, DIFF | GTY Bank131 channel1 High speed | | | | | | | | | | differential receiver positive. | | | | A8 | GTYRXN1_131 | MGTYRXN1_131 | 131 | F40 | I, DIFF | GTY Bank131 channel1 High speed | | | | | | | | | | differential receiver negative. | | | | A17 | GTYTXP2_131 | MGTYTXP2_131 | 131 | F34 | O, DIFF | GTY Bank131 channel2 High speed | | | | | | | | | | differential transmitter positive. | | | | A16 | GTYTXN2_131 | MGTYTXN2_131 | 131 | F35 | O, DIFF | GTY Bank131 channel2 High speed | | | | | | | | | | differential transmitter negative. | | | | В3 | GTYRXP2_131 | MGTYRXP2_131 | 131 | E41 | I, DIFF | GTY Bank131 channel2 High speed | | | | | | | | | | differential receiver positive. | | | | B2 | GTYRXN2_131 | MGTYRXN2_131 | 131 | E42 | I, DIFF | GTY Bank131 channel2 High speed | | | | | | | | | | differential receiver negative. | | | | A13 | GTYTXP3_131 | MGTYTXP3_131 | 131 | E36 | O, DIFF | GTY Bank131 channel3 High speed | | | | | | | | | | differential transmitter positive. | | | | A12 | GTYTXN3_131 | MGTYTXN3_131 | 131 | E37 | O, DIFF | GTY Bank131 channel3 High speed | | | | | | | | | | differential transmitter negative. | | | | В7 | GTYRXP3_131 | MGTYRXP3_131 | 131 | D39 | I, DIFF | GTY Bank131 channel3 High speed | | | | | | | | | | differential receiver positive. | | | | В6 | GTYRXN3_131 | MGTYRXN3_131 | 131 | D40 | I, DIFF | GTY Bank131 channel3 High speed | | | | | | | | | | differential receiver negative. | | | | B19 | GTREFCLK0P_13 | MGTREFCLK0P_1 | 131 | L32 | I, DIFF | GTY Bank131 channel0 High speed | | | | | 1 | 31 | | | | differential reference clock0 positive. | | | | B18 | GTREFCLKON_13 | MGTREFCLKON_ | 131 | L33 | I, DIFF | GTY Bank131 channel0 High speed | | | | | 1 | 131 | | | | differential reference clock0 negative. | | | | A21 | GTREFCLK1P_13 | MGTREFCLK1P_1 | 131 | J32 | I, DIFF | GTY Bank131 channel1 High speed | | | | | 1 | 31 | | | | differential reference clock1 positive. | | | | A20 | GTREFCLK1N_13 | MGTREFCLK1N_ | 131 | J33 | I, DIFF | GTY Bank131 channel1 High speed | | | | | 1 | 131 | | | | differential reference clock1 negative. | | | ## 2.9.1.2 GTH High Speed Transceivers The Zynq Ultrascale+ MPSoC SOM Supports 8 GTH transceivers along with reference clock inputs (Bank229 & 231) on Board to Board Connector3. For more details on GTH transceivers, refer section **2.7.2.1**. For more details on GTH transceiver pinouts on Board to Board Connector3, refer the below table. | B2B-3 | B2B Connector3 | MPSoC Pin Name | MPSoC | MPSoC | Signal Type/ | Description | |--------|----------------|----------------|--------------------|--------------------|--------------|--------------------------------------------------------------------| | Pin No | Signal Name | | Bank<br>Bank 220 T | Pin No | Termination | | | A44 | GTHTXP0_229 | MGTHTXP0 229 | 229 | ransceiver Q<br>W6 | O, DIFF | GTH Bank229 channel0 High speed | | A44 | G1H1XPU_229 | MG1H1XP0_229 | 229 | VVO | O, DIFF | GTH Bank229 channel0 High speed differential transmitter positive. | | A45 | GTHTXN0_229 | MGTHTXN0_229 | 229 | W5 | O, DIFF | GTH Bank229 channel0 High speed | | | | | | | | differential transmitter negative. | | B50 | GTHRXP0_229 | MGTHRXP0_229 | 229 | Y4 | I, DIFF | GTH Bank229 channel0 High speed | | | | | | | | differential receiver positive. | | B51 | GTHRXN0_229 | MGTHRXN0_229 | 229 | Y3 | I, DIFF | GTH Bank229 channel0 High speed | | | | | | | | differential receiver negative. | | B46 | GTHTXP1_229 | MGTHTXP1_229 | 229 | V8 | O, DIFF | GTH Bank229 channel1 High speed | | | | | | | | differential transmitter positive. | | B47 | GTHTXN1_229 | MGTHTXN1_229 | 229 | V7 | O, DIFF | GTH Bank229 channel1 High speed | | | | | | | | differential transmitter negative. | | A56 | GTHRXP1_229 | MGTHRXP1_229 | 229 | W2 | I, DIFF | GTH Bank229 channel1 High speed | | 4.57 | CTUDYNIA 220 | MACTURYALA 220 | 220 | 144 | 1 5155 | differential receiver positive. | | A57 | GTHRXN1_229 | MGTHRXN1_229 | 229 | W1 | I, DIFF | GTH Bank229 channel1 High speed differential receiver negative. | | A52 | GTHTXP2_229 | MGTHTXP2_229 | 229 | U6 | O, DIFF | GTH Bank229 channel2 High speed | | | _ | _ | | | · | differential transmitter positive. | | A53 | GTHTXN2_229 | MGTHTXN2_229 | 229 | U5 | O, DIFF | GTH Bank229 channel2 High speed | | | | | | | | differential transmitter negative. | | B54 | GTHRXP2_229 | MGTHRXP2_229 | 229 | V4 | I, DIFF | GTH Bank229 channel2 High speed | | | | | | | | differential receiver positive. | | B55 | GTHRXN2_229 | MGTHRXN2_229 | 229 | V3 | I, DIFF | GTH Bank229 channel2 High speed | | | | | | | | differential receiver negative. | | A48 | GTHTXP3_229 | MGTHTXP3_229 | 229 | T8 | O, DIFF | GTH Bank229 channel3 High speed | | | | | | | | differential transmitter positive. | | A49 | GTHTXN3_229 | MGTHTXN3_229 | 229 | T7 | O, DIFF | GTH Bank229 channel3 High speed | | | | | | | | differential transmitter negative. | | B58 | GTHRXP3_229 | MGTHRXP3_229 | 229 | U2 | I, DIFF | GTH Bank229 channel3 High speed | | | | | | | | differential receiver positive. | | B59 | GTHRXN3_229 | MGTHRXN3_229 | 229 | U1 | I, DIFF | GTH Bank229 channel3 High speed | | D. 40 | CTDEECLY 22 22 | MACTRECLUS | 220 | V4.2 | I DIEE | differential receiver negative. | | B42 | GTREFCLKOP_22 | MGTREFCLK0P_22 | 229 | Y12 | I, DIFF | GTH Bank229 channel0 High speed | | | 9 | 9 | | | | differential reference clock0 positive. | | B2B-3 | B2B Connector3 | | MPSoC | MPSoC | Signal Type/ | | | | | |------------|----------------|-------------------|-------|--------------|--------------|------------------------------------------------------------------|--|--|--| | Pin No | Signal Name | MPSoC Pin Name | Bank | Pin No | Termination | Description | | | | | B43 | GTREFCLKON_22 | MGTREFCLK0N_22 | 229 | Y11 | I, DIFF | GTH Bank229 channel0 High speed | | | | | | 9 | 9 | | | | differential reference clock0 negative. | | | | | A59 | GTREFCLK1N_22 | MGTREFCLK1N_22 | 229 | W9 | I, DIFF | GTH Bank229 channel1 High speed | | | | | | 9 | 9 | | | | differential reference clock1 negative. | | | | | A60 | GTREFCLK1P_22 | MGTREFCLK1P_22 | 229 | W10 | I, DIFF | GTH Bank229 channel1 High speed | | | | | | 9 | 9 | | | | differential reference clock1 positive. | | | | | | T | ı | 1 | ransceiver Q | | | | | | | C52 | GTHTXP0_231 | MGTHTXP0_231 | 231 | L6 | O, DIFF | GTH Bank231 channel0 High speed | | | | | 070 | CTUTVA10 224 | NACTUTY/NO 224 | 224 | | 0.0155 | differential transmitter positive. | | | | | C53 | GTHTXN0_231 | MGTHTXN0_231 | 231 | L5 | O, DIFF | GTH Bank231 channel0 High speed | | | | | DF1 | CTURVEO 221 | MCTUDYDO 221 | 221 | N / / | I DIEE | differential transmitter negative. | | | | | D51 | GTHRXP0_231 | MGTHRXP0_231 | 231 | M4 | I, DIFF | GTH Bank231 channel0 High speed differential receiver positive. | | | | | D50 | GTHRXN0_231 | MGTHRXN0_231 | 231 | M3 | I, DIFF | GTH Bank231 channel0 High speed | | | | | <b>D30</b> | G11110/110_231 | 1010111100110_231 | 251 | 1415 | 1, 5111 | differential receiver negative. | | | | | C57 | GTHTXP1_231 | MGTHTXP1_231 | 231 | K4 | O, DIFF | GTH Bank231 channel1 High speed | | | | | | | | | | | differential transmitter positive. | | | | | C56 | GTHTXN1_231 | MGTHTXN1_231 | 231 | К3 | O, DIFF | GTH Bank231 channel1 High speed | | | | | | _ | _ | | | | differential transmitter negative. | | | | | D43 | GTHRXP1_231 | MGTHRXP1_231 | 231 | L2 | I, DIFF | GTH Bank231 channel1 High speed | | | | | | | | | | | differential receiver positive. | | | | | D42 | GTHRXN1_231 | MGTHRXN1_231 | 231 | L1 | I, DIFF | GTH Bank231 channel1 High speed | | | | | | | | | | | differential receiver negative. | | | | | D54 | GTHTXP2_231 | MGTHTXP2_231 | 231 | J6 | O, DIFF | GTH Bank231 channel2 High speed | | | | | | | | | | | differential transmitter positive. | | | | | D55 | GTHTXN2_231 | MGTHTXN2_231 | 231 | J5 | O, DIFF | GTH Bank231 channel2 High speed | | | | | 045 | CTUDYD2 224 | MACTURY DO 224 | 224 | 12 | I DIEE | differential transmitter negative. | | | | | C45 | GTHRXP2_231 | MGTHRXP2_231 | 231 | J2 | I, DIFF | GTH Bank231 channel2 High speed | | | | | C44 | GTHRXN2_231 | MGTHRXN2 231 | 231 | J1 | I, DIFF | differential receiver positive. GTH Bank231 channel2 High speed | | | | | C44 | GTHKXIVZ_231 | WIGTHKANZ_231 | 231 | 11 | i, DIFF | differential receiver negative. | | | | | D58 | GTHTXP3_231 | MGTHTXP3_231 | 231 | H4 | O, DIFF | GTH Bank231 channel3 High speed | | | | | <b>D30</b> | 01111XI 3_231 | 10101111711 3_231 | 251 | ''- | 0, 5111 | differential transmitter positive. | | | | | D59 | GTHTXN3 231 | MGTHTXN3_231 | 231 | Н3 | O, DIFF | GTH Bank231 channel3 High speed | | | | | | | | | | , | differential transmitter negative. | | | | | D47 | GTHRXP3_231 | MGTHRXP3_231 | 231 | G2 | I, DIFF | GTH Bank231 channel3 High speed | | | | | | | | | | | differential receiver positive. | | | | | D46 | GTHRXN3_231 | MGTHRXN3_231 | 231 | G1 | I, DIFF | GTH Bank231 channel3 High speed | | | | | | | | | | | differential receiver negative. | | | | | C48 | GTREFCLK0P_23 | MGTREFCLK0P_23 | 231 | T12 | I, DIFF | GTH Bank231 channel0 High speed | | | | | | 1 | 1 | | | | differential reference clock0 positive. | | | | | B2B-3 | B2B Connector3 | MPSoC Pin Name | MPSoC | MPSoC | Signal Type/ | Description | | | |--------|----------------|------------------|-------|--------|--------------|-----------------------------------------|--|--| | Pin No | Signal Name | WIF30C FIII Name | Bank | Pin No | Termination | Description | | | | C49 | GTREFCLK0N_23 | MGTREFCLK0N_23 | 231 | T11 | I, DIFF | GTH Bank231 channel0 High speed | | | | | 1 | 1 | | | | differential reference clock0 negative. | | | | A2 | GTREFCLK1P_23 | MGTREFCLK1P_23 | 231 | R10 | I, DIFF | GTH Bank231 channel1 High speed | | | | | 1 | 1 | | | | differential reference clock1 positive. | | | | A1 | GTREFCLK1N_23 | MGTREFCLK1N_23 | 231 | R9 | I, DIFF | GTH Bank231 channel1 High speed | | | | | 1 | 1 | | | | differential reference clock1 negative. | | | ### 2.9.2 Power The Zynq Ultrascale+ MPSoC SOM works with 5V power input (VCC) from Board to Board Connector2 and generates all other required powers internally On-SOM itself. Also in Board to Board Connector3, Ground pins are distributed throughout the connector for better performance. For more details on Power pins on Board to Board Connector3, refer the below table. | B2B-3<br>Pin No | B2B<br>Connector3<br>Pin Name | MPSoC Pin<br>Name | MPSoC<br>Bank | MPSoC<br>Pin No | Signal Type/<br>Termination | Description | |-------------------------------|-------------------------------|-------------------|---------------|-----------------|-----------------------------|-------------| | A3, A6, A7, A10, A11, A14, | GND | NA | NA | NA | Power | Ground. | | A15, A18, A19, A22, A23, | | | | | | | | A26, A27, A30, A31, A34, | | | | | | | | A35, A38, A39, A42, A43, | | | | | | | | A46, A47, A50, A51, A54, | | | | | | | | A55, A58, | | | | | | | | B1, B4, B5, B8, B9, B12, B13, | | | | | | | | B16, B17, B20, B21, B24, | | | | | | | | B25, B28, B29, B32, B33, | | | | | | | | B36, B37, B40, B41, B44, | | | | | | | | B45, B48, B49, B52, B53, | | | | | | | | B56, B57, B60, | | | | | | | | C2, C3, C6, C7, C10, C11, | | | | | | | | C14, C15, C18, C19, C22, | | | | | | | | C23, C26, C27, C30, C31, | | | | | | | | C34, C35, C38, C39, C42, | | | | | | | | C43, C46, C47, C50, C51, | | | | | | | | C54, C55, C58, C59, | | | | | | | | D1, D4, D5, D8, D9, D12, | | | | | | | | D13, D16, D17, D20, D21, | | | | | | | | D24, D25, D28, D29, D32, | | | | | | | | D33, D36, D37, D40, D41, | | | | | | | | D44, D45, D48, D49, D52, | | | | | | | | D53, D56, D57, D60, | | | | | | | #### 2.10 Board to Board Connector4 The Zynq Ultrascale+ MPSoC SOM Board to Board connector4 pinout is provided in the below table and the interfaces which are available at Board to Board Connector4 are explained in the following sections. The Board to Board Connector4 (J4) is physically located on bottom side of the SOM as shown below. Number of Pins - 80 Connector Part Number - ADM6-20-01.5-L-4-2-A from Samtech Mating Connector - ADF6-20-03.5-L-4-2-A from Samtech Staking Height - 5mm Figure 10: Board to Board Connector4 **Table 10: Board to Board Connector4 Pinout** | B2B-4<br>Pin No | Signal Name | B2B-4<br>Pin No | Signal Name | B2B-4<br>Pin No | Signal Name | B2B-4<br>Pin No | Signal Name | |-----------------|----------------|-----------------|----------------|-----------------|-------------|-----------------|----------------| | A1 | GND | B1 | GTREFCLK1N_230 | C1 | GND | D1 | NC | | A2 | GTHRXN1_230 | B2 | GTREFCLK1P_230 | C2 | GTHTXP0_228 | D2 | GND | | А3 | GTHRXP1_230 | В3 | GND | С3 | GTHTXN0_228 | D3 | GND | | A4 | GND | В4 | GTHRXN3_230 | C4 | GND | D4 | GTHTXP1_228 | | A5 | GND | B5 | GTHRXP3_230 | C5 | GND | D5 | GTHTXN1_228 | | A6 | GTREFCLK0P_230 | В6 | GND | C6 | GTHTXP3_228 | D6 | GND | | A7 | GTREFCLKON_230 | В7 | GND | <b>C7</b> | GTHTXN3_228 | D7 | GND | | A8 | GND | В8 | GTHRXN2_230 | C8 | GND | D8 | GTREFCLKON_228 | | A9 | GND | В9 | GTHRXP2_230 | С9 | GND | D9 | GTREFCLK0P_228 | | A10 | GTHTXP0_230 | B10 | GND | C10 | GTHTXN2_228 | D10 | GND | | A11 | GTHTXN0_230 | B11 | GND | C11 | GTHTXP2_228 | D11 | GND | | A12 | GND | B12 | GTHTXP3_230 | C12 | GND | D12 | GTHRXN1_228 | | A13 | GND | B13 | GTHTXN3_230 | C13 | GND | D13 | GTHRXP1_228 | | A14 | GTHTXP1_230 | B14 | GND | C14 | GTHRXP2_228 | D14 | GND | | A15 | GTHTXN1_230 | B15 | GND | C15 | GTHRXN2_228 | D15 | GND | | A16 | GND | B16 | GTHRXN0_230 | C16 | GND | D16 | GTHRXP3_228 | | A17 | GND | B17 | GTHRXP0_230 | C17 | GND | D17 | GTHRXN3_228 | | A18 | GTHTXP2_230 | B18 | GND | C18 | GTHRXN0_228 | D18 | GND | | A19 | GTHTXN2_230 | B19 | GND | C19 | GTHRXP0_228 | D19 | GTREFCLK1N_228 | | A20 | GND | B20 | NC | C20 | GND | D20 | GTREFCLK1P_228 | #### 2.10.1 PL Interfaces The interfaces which are supported in Board to Board Connector4 from Zynq Ultrascale+ MPSoC's PL is explained in the following section. #### 2.10.1.1 GTH High Speed Transceivers The Zynq Ultrascale+ MPSoC SOM Supports 8 GTH transceivers along with reference clock inputs (Bank228 & 230) on Board to Board Connector4. For more details on GTH transceivers, refer section *2.7.2.1*. For more details on GTH transceiver pinouts on Board to Board Connector4, refer the below table. | B2B-4 | B2B Connector4 | MPSoC Pin | MPSoC Pin | MPSoC | Signal Type/ | Description | |--------|----------------|-----------------|-------------|--------------|--------------|------------------------------------------------------------------| | Pin No | Signal Name | Name | Name | Pin Name | Termination | Description | | | | | Bank228 Tra | nsceiver Qua | ad Pins | | | C2 | GTHTXP0_228 | MGTHTXP0_228 | 228 | AC6 | O, DIFF | GTH Bank228 channel0 High speed | | | | | | | | differential transmitter positive. | | C3 | GTHTXN0_228 | MGTHTXN0_228 | 228 | AC5 | O, DIFF | GTH Bank228 channel0 High speed | | | | | | | | differential transmitter negative. | | C19 | GTHRXP0_228 | MGTHRXP0_228 | 228 | AD4 | I, DIFF | GTH Bank228 channel0 High speed | | | | | | | | differential receiver positive. | | C18 | GTHRXN0_228 | MGTHRXN0_228 | 228 | AD3 | I, DIFF | GTH Bank228 channel0 High speed | | | | | | | | differential receiver negative. | | D4 | GTHTXP1_228 | MGTHTXP1_228 | 228 | AB8 | O, DIFF | GTH Bank228 channel1 High speed | | | | | | | | differential transmitter positive. | | D5 | GTHTXN1_228 | MGTHTXN1_228 | 228 | AB7 | O, DIFF | GTH Bank228 channel1 High speed | | 542 | CTUDYD4 220 | NACTURVEA 220 | 220 | 4.62 | I DIEE | differential transmitter negative. | | D13 | GTHRXP1_228 | MGTHRXP1_228 | 228 | AC2 | I, DIFF | GTH Bank228 channel1 High speed | | D12 | CTUDYNA 220 | MCTUDYNIA 220 | 220 | A.C.1 | I DIFF | differential receiver positive. | | D12 | GTHRXN1_228 | MGTHRXN1_228 | 228 | AC1 | I, DIFF | GTH Bank228 channel1 High speed | | C11 | GTHTXP2_228 | MGTHTXP2_228 | 228 | AA6 | O, DIFF | differential receiver negative. GTH Bank228 channel2 High speed | | CII | GINIXPZ_ZZO | MIGTHTAP2_226 | 220 | AAO | O, DIFF | differential transmitter positive. | | C10 | GTHTXN2_228 | MGTHTXN2 228 | 228 | AA5 | O, DIFF | GTH Bank228 channel2 High speed | | CIO | G1111/11/2_220 | WIG1111XIV2_220 | 220 | AAS | 0, 5111 | differential transmitter negative. | | C14 | GTHRXP2_228 | MGTHRXP2_228 | 228 | AB4 | I, DIFF | GTH Bank228 channel2 High speed | | | | | | | , | differential receiver positive. | | C15 | GTHRXN2_228 | MGTHRXN2_228 | 228 | AB3 | I, DIFF | GTH Bank228 channel2 High speed | | | _ | | | | | differential receiver negative. | | C6 | GTHTXP3_228 | MGTHTXP3_228 | 228 | Y8 | O, DIFF | GTH Bank228 channel3 High speed | | | _ | _ | | | | differential transmitter positive. | | С7 | GTHTXN3_228 | MGTHTXN3_228 | 228 | Y7 | O, DIFF | GTH Bank228 channel3 High speed | | | | | | | | differential transmitter negative. | | B2B-4 | B2B Connector4 | MPSoC Pin | MPSoC Pin | MPSoC | Signal Type/ | | | | |--------------|------------------|-------------------|-------------|-------------|--------------|--------------------------------------------------------------------|--|--| | Pin No | Signal Name | Name | Name | Pin Name | Termination | Description | | | | D16 | GTHRXP3_228 | MGTHRXP3_228 | 228 | AA2 | I, DIFF | GTH Bank228 channel3 High speed | | | | 210 | 011110XI 3_220 | WG1110X1 3_223 | 220 | 7012 | 1, 5111 | differential receiver positive. | | | | D17 | GTHRXN3_228 | MGTHRXN3_228 | 228 | AA1 | I, DIFF | GTH Bank228 channel3 High speed | | | | | G111100113_220 | WG 11110X1V3_2220 | 220 | 7011 | 1, 5111 | differential receiver negative. | | | | D9 | GTREFCLK0P_228 | MGTREFCLK0P_2 | 228 | AB12 | I, DIFF | GTH Bank228 channel0 High speed | | | | | GTNET CEROT_220 | 28 | 220 | /\DIZ | 1, 5111 | differential reference clock0 positive. | | | | D8 | GTREFCLKON 228 | MGTREFCLKON_ | 228 | AB11 | I, DIFF | GTH Bank228 channel0 High speed | | | | | GTNET CEROIV_220 | 228 | 220 | ADII | 1, 5111 | differential reference clock0 negative. | | | | D20 | GTREFCLK1P_228 | MGTREFCLK1P_2 | 228 | AA10 | I, DIFF | GTH Bank228 channel1 High speed | | | | D20 | GTREFCERTI_228 | 28 | 220 | AAIU | 1, 0111 | differential reference clock1 positive. | | | | D19 | GTREFCLK1N_228 | MGTREFCLK1N_ | 228 | AA9 | I, DIFF | GTH Bank228 channel1 High speed | | | | DIS | GTREFCERTIN_2220 | 228 | 220 | 77 | 1, 0111 | differential reference clock1 negative. | | | | | | 220 | Bank230 Tra | nssoiver Ou | nd Dinc | differential reference clocks fregative. | | | | A10 | GTHTXP0_230 | MGTHTXP0_230 | 230 | R6 | O, DIFF | GTH Bank230 channel0 High speed | | | | AIU | G1H1XPU_230 | MGTHTXPU_230 | 230 | NO | O, DIFF | differential transmitter positive. | | | | A11 | GTHTXN0 230 | MGTHTXN0 230 | 230 | R5 | O, DIFF | GTH Bank230 channel0 High speed | | | | AII | GINIXINO_230 | MIGTHTANU_230 | 230 | כא | O, DIFF | differential transmitter negative. | | | | B17 | CTURVEO 220 | MCTURYRO 220 | 230 | T4 | I DIFF | | | | | D17 | GTHRXP0_230 | MGTHRXP0_230 | 230 | 14 | I, DIFF | GTH Bank230 channel0 High speed differential receiver positive. | | | | D16 | CTUDYNO 220 | MCTURYNO 220 | 220 | T3 | I DIFF | <u>'</u> | | | | B16 | GTHRXN0_230 | MGTHRXN0_230 | 230 | 15 | I, DIFF | GTH Bank230 channel0 High speed | | | | 014 | CTUTVD1 220 | MCTUTYD1 220 | 230 | P8 | O DIFF | differential receiver negative. | | | | A14 | GTHTXP1_230 | MGTHTXP1_230 | 230 | P8 | O, DIFF | GTH Bank230 channel1 High speed differential transmitter positive. | | | | Λ1Γ | CTUTVNII 220 | MCTUTYNI 220 | 220 | P7 | O DIFF | · | | | | A15 | GTHTXN1_230 | MGTHTXN1_230 | 230 | P7 | O, DIFF | GTH Bank230 channel1 High speed differential transmitter negative. | | | | 42 | CTUDVD1 220 | MCTUDYD1 220 | 220 | חח | I DIEE | | | | | А3 | GTHRXP1_230 | MGTHRXP1_230 | 230 | R2 | I, DIFF | GTH Bank230 channel1 High speed | | | | 42 | CTUDYNI 220 | MACTURYNIA 220 | 220 | D1 | I DIEE | differential receiver positive. | | | | A2 | GTHRXN1_230 | MGTHRXN1_230 | 230 | R1 | I, DIFF | GTH Bank230 channel1 High speed | | | | 840 | CTUTYD2 220 | MACTUTYD2 220 | 220 | NC | 0.0155 | differential receiver negative. | | | | A18 | GTHTXP2_230 | MGTHTXP2_230 | 230 | N6 | O, DIFF | GTH Bank230 channel2 High speed | | | | 110 | CTUTVALA 220 | NACTUTY/NO 220 | 220 | A.F | 0.0155 | differential transmitter positive. | | | | A19 | GTHTXN2_230 | MGTHTXN2_230 | 230 | N5 | O, DIFF | GTH Bank230 channel2 High speed | | | | | CTUDYD2 222 | NACTURY 22 222 | 220 | D.4 | I DIEE | differential transmitter negative. | | | | В9 | GTHRXP2_230 | MGTHRXP2_230 | 230 | P4 | I, DIFF | GTH Bank230 channel2 High speed | | | | | CTUDYNA 222 | MACTURE 222 | 220 | D2 | I DIEE | differential receiver positive. | | | | B8 | GTHRXN2_230 | MGTHRXN2_230 | 230 | P3 | I, DIFF | GTH Bank230 channel2 High speed | | | | B45 | CTUTVOO CCC | NACTUTY DO COS | 220 | N 4 0 | 0.5:55 | differential receiver negative. | | | | B12 | GTHTXP3_230 | MGTHTXP3_230 | 230 | M8 | O, DIFF | GTH Bank230 channel3 High speed | | | | <b>5</b> .15 | OTUTVIO SEE | 140TUT 015 555 | 222 | | 0.5: | differential transmitter positive. | | | | B13 | GTHTXN3_230 | MGTHTXN3_230 | 230 | M7 | O, DIFF | GTH Bank230 channel3 High speed | | | | | | | | | | differential transmitter negative. | | | | B2B-4 | B2B Connector4 | MPSoC Pin | MPSoC Pin | MPSoC | Signal Type/ | Description | |--------|----------------|---------------|-----------|----------|--------------|-----------------------------------------| | Pin No | Signal Name | Name | Name | Pin Name | Termination | Description | | B5 | GTHRXP3_230 | MGTHRXP3_230 | 230 | N2 | I, DIFF | GTH Bank230 channel3 High speed | | | | | | | | differential receiver positive. | | B4 | GTHRXN3_230 | MGTHRXN3_230 | 230 | N1 | I, DIFF | GTH Bank230 channel3 High speed | | | | | | | | differential receiver negative. | | A6 | GTREFCLK0P_230 | MGTREFCLK0P_2 | 230 | V12 | I, DIFF | GTH Bank230 channel0 High speed | | | | 30 | | | | differential reference clock0 positive. | | A7 | GTREFCLKON_230 | MGTREFCLKON_ | 230 | V11 | I, DIFF | GTH Bank230 channel0 High speed | | | | 230 | | | | differential reference clock0 negative. | | B2 | GTREFCLK1P_230 | MGTREFCLK1P_2 | 230 | U10 | I, DIFF | GTH Bank230 channel1 High speed | | | | 30 | | | | differential reference clock1 positive. | | B1 | GTREFCLK1N_230 | MGTREFCLK1N_ | 230 | U9 | I, DIFF | GTH Bank230 channel1 High speed | | | | 230 | | | | differential reference clock1 negative. | #### 2.10.2 Power The Zynq Ultrascale+ MPSoC SOM works with 5V power input (VCC) from Board to Board Connector2 and generates all other required powers internally On-SOM itself. Also in Board to Board Connector4, Ground pins are distributed throughout the connector for better performance. For more details on Power pins on Board to Board Connector4, refer the below table. | B2B-4 | B2B Connector4 | MPSoC Pin | MPSoC | MPSoC | Signal Type/ | Doscription | |-----------------------|----------------|-----------|----------|----------|--------------|-------------| | Pin No | Pin Name | Name | Pin Name | Pin Name | Termination | Description | | A1, A4, A5, A8, A9, | GND | NA | NA | NA | Power | Ground. | | A12, A13, A16, A17, | | | | | | | | A20, | | | | | | | | B3, B6, B7, B10, B11, | | | | | | | | B14, B15, B18, B19, | | | | | | | | C1, C4, C5, C8, C9, | | | | | | | | C12, C13, C16, C17, | | | | | | | | C20, | | | | | | | | D2, D3, D6, D7, D10, | | | | | | | | D11, D14, D15, D18, | | | | | | | ## 2.11 Zynq Ultrascale+ MPSoC PS Pin Multiplexing on Board to Board Connectors The Zynq Ultrascale+ MPSoC PS IO pins have many alternate functions and can be configured to any one of the alternate functions based on the requirement. Also most of MPSoC PS IO pins can be configured as GPIO if required. The below table provides the details of PS pin connections on Zynq Ultrascale+ MPSoC (ZU11/17/19EG) with selected pin function (highlighted) and available alternate functions. This table has been prepared by referring PS I/O configuration in Xilinx Vivado Design Suite. To know the complete available alternate functions, refer the PS I/O configuration in the latest Vivado Design Suite Table 11: PS IOMUX on Zynq Ultrascale+ MPSoC SOM | Interface/<br>Function | B2B<br>Connector<br>Pin Number | Zynq Ultrascale+<br>MPSoC<br>Pin Name | GPIO | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 | Function 6 | Function 7 | Function 8 | Function 9 | Function 10 | Function 11 | Function 12 | Function 13 | |------------------------|--------------------------------|---------------------------------------|--------|-------------|------------|------------|---------------|---------------|------------|------------|------------|------------|-------------|-------------|-------------|-------------| | | | | | I | <u> </u> | | On SOM Featur | es from MPSoC | PS | | | | | | I | | | | NA | PS MIO13 500 | GPIO13 | NFC CE | eMMC_DATA0 | - | - | CAN1 RX | - | I2C1 SDA | PJTAG TDI | SPIO SS2 | - | - | UART1 RX | - | | | NA | PS_MIO14_500 | GPIO14 | NFC_CLE | eMMC_DATA1 | - | CANO_RX | - | I2CO_SCL | - | PJTAG_TDO | SPIO_SS1 | - | UARTO_RX | - | - | | | NA | PS_MIO15_500 | GPIO15 | NFC ALE | eMMC_DATA2 | - | CANO TX | - | I2C0 SDA | - | PJTAG TMS | SPIO SSO | - | UARTO TX | - | - | | | NA | PS_MIO16_500 | GPIO16 | NFC_DATA0 | eMMC_DATA3 | - | - | CAN1_TX | - | I2C1_SCL | - | SPIO_MISO | - | - | UART1_TX | - | | | NA | PS_MIO17_500 | GPIO17 | NFC_DATA1 | eMMC_DATA4 | - | - | CAN1_RX | - | I2C1_SDA | - | SPI0_MIOSI | - | - | UART1_RX | - | | eMMC FLASH | NA | PS_MIO18_500 | GPIO18 | NFC_DATA2 | eMMC_DATA5 | - | CANO_RX | - | I2CO_SCL | - | - | - | SPI1_SCLK | UARTO_RX | - | - | | | NA | PS_MIO19_500 | GPIO19 | NFC_DATA3 | eMMC_DATA6 | - | CAN0_TX | - | I2C0_SDA | - | - | - | SPI1_SS2 | UARTO_TX | - | - | | | NA | PS_MIO20_500 | GPIO20 | NFC_DATA4 | eMMC_DATA7 | - | - | CAN1_TX | - | I2C1_SCL | - | - | SPI1_SS1 | - | UART1_TX | - | | | NA | PS_MIO21_500 | GPIO21 | NFC_DATA5 | eMMC_CMD | - | - | CAN1_RX | - | I2C1_SDA | - | - | SPI1_SS0 | - | UART1_RX | - | | | NA | PS_MIO22_500 | GPIO22 | NFC_WE_B | eMMC_CLK | - | CANO_RX | - | I2C0_SCL | - | - | - | SPI1_MISO | UARTO_RX | - | - | | | NA | PS_MIO23_500 | GPIO23 | NFC_DATA6 | eMMC_Reset | - | CAN0_TX | - | I2C0_SDA | - | - | - | SPI1_MIOSI | UARTO_TX | - | - | | | NA | PS_MIO26_501 | GPIO26 | GEM0_TX_CLK | - | - | CANO_RX | - | I2C0_SCL | - | PJTAG_TCK | SPIO_SCLK | - | UARTO_RX | - | - | | | NA | PS_MIO27_501 | GPIO27 | GEM0_TXD0 | - | - | CAN0_TX | - | I2C0_SDA | - | PJTAG_TDI | SPIO_SS2 | - | UARTO_TX | - | - | | | NA | PS_MIO28_501 | GPIO28 | GEM0_TXD1 | - | - | - | CAN1_TX | - | I2C1_SCL | PJTAG_TDO | SPIO_SS1 | - | - | UART1_TX | - | | | NA | PS_MIO29_501 | GPIO29 | GEM0_TXD2 | - | - | - | CAN1_RX | - | I2C1_SDA | PJTAG_TMS | SPIO_SSO | - | - | UART1_RX | - | | | NA | PS_MIO30_501 | GPIO30 | GEM0_TXD3 | - | - | CANO_RX | - | I2C0_SCL | - | - | SPI0_MISO | - | UARTO_RX | - | - | | | NA | PS_MIO31_501 | GPIO31 | GEM0_TX_CTL | - | - | CAN0_TX | - | I2C0_SDA | - | - | SPI0_MIOSI | - | UARTO_TX | - | - | | | NA | PS_MIO32_501 | GPIO32 | GEM0_RX_CLK | - | - | - | CAN1_TX | - | I2C1_SCL | - | - | SPI1_SCLK | - | UART1_TX | - | | GEM0 | NA | PS_MIO33_501 | GPIO33 | GEM0_RXD0 | - | - | - | CAN1_RX | - | I2C1_SDA | - | - | SPI1_SS2 | - | UART1_RX | - | | GEIVIO | NA | PS_MIO34_501 | GPIO34 | GEM0_RXD1 | - | - | CANO_RX | - | I2C0_SCL | - | - | - | SPI1_SS1 | UARTO_RX | - | - | | | NA | PS_MIO35_501 | GPIO35 | GEM0_RXD2 | - | - | CAN0_TX | - | I2C0_SDA | - | - | - | SPI1_SS0 | UARTO_TX | - | - | | | NA | PS_MIO36_501 | GPIO36 | GEM0_RXD3 | - | - | - | CAN1_TX | - | I2C1_SCL | - | - | SPI1_MISO | - | UART1_TX | - | | | NA | PS_MIO37_501 | GPIO37 | GEM0_RX_CTL | - | - | - | CAN1_RX | - | I2C1_SDA | - | - | SPI1_MIOSI | - | UART1_RX | - | | | NA | PS_MIO76_502 | GPIO76 | GEM0_MDC | - | SD1_CLK | - | CAN1_TX | - | I2C1_SCL | - | - | - | - | - | - | | | NA | PS_MIO77_502 | GPIO77 | GEM0_MDIO | - | SD1_CD | - | CAN1_RX | - | I2C1_SDA | - | - | - | - | - | - | | | NA | PS_MIO12_500 | GPIO12 | - | - | - | - | CAN1_TX | - | I2C1_SCL | PJTAG_TCK | SPIO_SCLK | - | - | UART1_TX | - | | | NA | PS_MIO42_501 | GPIO42 | GEM1_TXD3 | eMMC_DATA1 | - | CANO_RX | - | I2CO_SCL | - | - | SPI0_MISO | - | UARTO_RX | - | - | | | NA | PS_MIO52_502 | GPIO52 | GEM2_TX_CLK | - | - | - | CAN1_TX | - | I2C1_SCL | PJTAG_TCK | SPI0_SCLK | - | - | UART1_TX | USB0_CLK | | | NA | PS_MIO53_502 | GPIO53 | GEM2_TXD0 | - | - | - | CAN1_RX | - | I2C1_SDA | PJTAG_TDI | SPI0_SS2 | - | - | UART1_RX | USB0_DIR | | | NA | PS_MIO54_502 | GPIO54 | GEM2_TXD1 | - | - | CANO_RX | - | I2C0_SCL | - | PJTAG_TDO | SPIO_SS1 | - | UARTO_RX | - | USB0_DATA2 | | | NA | PS_MIO55_502 | GPIO55 | GEM2_TXD2 | - | - | CAN0_TX | - | I2C0_SDA | - | PJTAG_TMS | SPI0_SS0 | - | UARTO_TX | - | USB0_NXT | | | NA | PS_MIO56_502 | GPIO56 | GEM2_TXD3 | - | - | - | CAN1_TX | - | I2C1_SCL | - | SPI0_MISO | - | | UART1_TX | USB0_DATA0 | | USB2.0 | NA | PS_MIO57_502 | GPIO57 | GEM2_TX_CTL | - | - | - | CAN1_RX | - | I2C1_SDA | - | SPI0_MIOSI | - | | UART1_RX | USB0_DATA1 | | | NA | PS_MIO58_502 | GPIO58 | GEM2_RX_CLK | - | - | CANO_RX | - | I2CO_SCL | - | PJTAG_TCK | - | SPI1_SCLK | UARTO_RX | - | USB0_STP | | | NA | PS_MIO59_502 | GPIO59 | GEM2_RXD0 | - | - | CAN0_TX | - | I2C0_SDA | - | PJTAG_TDI | - | SPI1_SS2 | UARTO_TX | - | USB0_DATA3 | | | NA | PS_MIO60_502 | GPIO60 | GEM2_RXD1 | - | - | - | CAN1_TX | - | I2C1_SCL | PJTAG_TDO | - | SPI1_SS1 | - | UART1_TX | USB0_DATA4 | | | NA | PS_MIO61_502 | GPIO61 | GEM2_RXD2 | - | - | - | CAN1_RX | - | I2C1_SDA | PJTAG_TMS | - | SPI1_SS0 | - | UART1_RX | USB0_DATA5 | | | NA | PS_MIO62_502 | GPIO62 | GEM2_RXD3 | - | - | CANO_RX | - | I2CO_SCL | - | - | - | SPI1_MISO | UARTO_RX | - | USB0_DATA6 | | | NA | PS_MIO63_502 | GPIO63 | GEM2_RX_CTL | - | - | CAN0_TX | - | I2CO_SDA | - | - | - | SPI1_MIOSI | UARTO_TX | - | USB0_DATA7 | | Interface/<br>Function | B2B<br>Connector | Zynq Ultrascale+<br>MPSoC | GPIO | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 | Function 6 | Function 7 | Function 8 | Function 9 | Function 10 | Function 11 | Function 12 | Function 13 | |------------------------|--------------------------------|---------------------------------------|--------|-------------|------------|------------|---------------|-------------------|------------|------------|------------|------------|-------------|-------------|-------------|-------------| | | Pin Number | Pin Name | | | | | On SOM Featur | es from MPSoC | DC | | | | | | | | | Interface/<br>Function | B2B<br>Connector<br>Pin Number | Zynq Ultrascale+<br>MPSoC<br>Pin Name | GPIO | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 | Function 6 | Function 7 | Function 8 | Function 9 | Function 10 | Function 11 | Function 12 | Function 13 | | | · | <u>'</u> | ı | | · | Board to B | oard Connecto | r1 Interfaces fro | m MPSoC PS | | | | | | | | | | 190 | PS_MIO64_502 | GPIO64 | GEM3_TX_CLK | eMMC_CLK | - | - | CAN1_TX | - | I2C1_SCL | - | SPIO_SCLK | - | - | UART1_TX | USB1_CLK | | | 192 | PS_MIO65_502 | GPIO65 | GEM3_TXD0 | - | - | - | CAN1_RX | - | I2C1_SDA | - | SPIO_SS2 | - | - | UART1_RX | USB1_DIR | | | 194 | PS_MIO66_502 | GPIO66 | GEM3_TXD1 | eMMC_CMD | - | CANO_RX | - | I2CO_SCL | - | - | SPIO_SS1 | - | UARTO_RX | - | USB1_DATA2 | | | 196 | PS_MIO67_502 | GPIO67 | GEM3_TXD2 | eMMC_DATA0 | - | CAN0_TX | - | I2CO_SDA | - | - | SPIO_SSO | - | UARTO_TX | - | USB1_NXT | | | 198 | PS_MIO68_502 | GPIO68 | GEM3_TXD3 | eMMC_DATA1 | - | - | CAN1_TX | - | I2C1_SCL | - | SPI0_MISO | - | - | UART1_TX | USB1_DATA0 | | GEM3/USB1 | 210 | PS_MIO69_502 | GPIO69 | GEM3_TX_CTL | eMMC_DATA2 | SD1_WP | - | CAN1_RX | - | I2C1_SDA | - | SPI0_MIOSI | - | - | UART1_RX | USB1_DATA1 | | | 212 | PS_MIO70_502 | GPIO70 | GEM3_RX_CLK | eMMC_DATA3 | SD1_PWR | CANO_RX | - | I2CO_SCL | - | - | - | SPI1_SCLK | UARTO_RX | - | USB1_STP | | | 224 | PS_MIO71_502 | GPIO71 | GEM3_RXD0 | eMMC_DATA4 | SD1_DATA0 | CAN0_TX | - | I2CO_SDA | - | - | - | SPI1_SS2 | UARTO_TX | - | USB1_DATA3 | | | 226 | PS_MIO72_502 | GPIO72 | GEM3_RXD1 | eMMC_DATA5 | SD1_DATA1 | - | CAN1_TX | - | I2C1_SCL | - | - | SPI1_SS1 | - | UART1_TX | USB1_DATA4 | | | 228 | PS_MIO73_502 | GPIO73 | GEM3_RXD2 | eMMC_DATA6 | SD1_DATA2 | - | CAN1_RX | - | I2C1_SDA | - | - | SPI1_SS0 | - | UART1_RX | USB1_DATA5 | | | 230 | PS_MIO74_502 | GPIO74 | GEM3_RXD3 | eMMC_DATA7 | SD1_DATA3 | CANO_RX | - | I2CO_SCL | - | - | - | SPI1_MISO | UARTO_RX | - | USB1_DATA6 | | | 214 | PS_MIO75_502 | GPIO75 | GEM3_RX_CTL | eMMC_Reset | SD1_CMD | CAN0_TX | - | I2CO_SDA | - | - | - | SPI1_MIOSI | UARTO_TX | - | USB1_DATA7 | | CAN0 | 207 | PS_MIO38_501 | GPIO38 | GEM1_TX_CLK | eMMC_CLK | - | CANO_RX | - | I2C0_SCL | - | PJTAG_TCK | SPIO_SCLK | - | UARTO_RX | - | - | | | 209 | PS_MIO39_501 | GPIO39 | GEM1_TXD0 | - | - | CAN0_TX | - | I2CO_SDA | - | PJTAG_TDI | SPIO_SS2 | - | UARTO_TX | - | - | | CAN1 | 213 | PS_MIO40_501 | GPIO40 | GEM1_TXD1 | eMMC_CMD | - | - | CAN1_TX | - | I2C1_SCL | PJTAG_TDO | SPIO_SS1 | - | - | UART1_TX | - | | | 211 | PS_MIO41_501 | GPIO41 | GEM1_TXD2 | eMMC_DATA0 | - | - | CAN1_RX | - | I2C1_SDA | PJTAG_TMS | SPIO_SSO | - | - | UART1_RX | - | | GPIO | 178 | PS_MIO1_500 | GPIO1 | QSPI_MISO | - | - | - | CAN1_RX | - | I2C1_SDA | PJTAG_TDI | SPIO_SS2 | - | - | UART1_RX | - | | | | | | | | Board to B | oard Connecto | r2 Interfaces fro | m MPSoC PS | | | | | | | | | | 40 | PS_MIO44_501 | GPIO44 | GEM1_RX_CLK | eMMC_DATA3 | SD1_WP | - | CAN1_TX | - | I2C1_SCL | - | - | SPI1_SCLK | - | UART1_TX | - | | | 42 | PS_MIO45_501 | GPIO45 | GEM1_RXD0 | eMMC_DATA4 | SD1_CD | - | CAN1_RX | - | I2C1_SDA | - | - | SPI1_SS2 | - | UART1_RX | - | | | 44 | PS_MIO43_501 | GPIO43 | GEM1_TX_CTL | eMMC_DATA2 | SD1_PWR | CAN0_TX | - | I2CO_SDA | - | - | SPI0_MIOSI | - | UARTO_TX | - | - | | SD1(4-Bit) | 69 | PS_MIO46_501 | GPIO46 | GEM1_RXD1 | eMMC_DATA5 | SD1_DATA0 | CANO_RX | - | I2CO_SCL | - | - | - | SPI1_SS1 | UARTO_RX | - | - | | 3D1(4-Bit) | 66 | PS_MIO47_501 | GPIO47 | GEM1_RXD2 | eMMC_DATA6 | SD1_DATA1 | CAN0_TX | - | I2C0_SDA | - | - | - | SPI1_SS0 | UARTO_TX | - | - | | | 64 | PS_MIO48_501 | GPIO48 | GEM1_RXD3 | eMMC_DATA7 | SD1_DATA2 | - | CAN1_TX | - | I2C1_SCL | - | - | SPI1_MISO | - | UART1_TX | - | | | 62 | PS_MIO49_501 | GPIO49 | GEM1_RX_CTL | eMMC_Reset | SD1_DATA3 | - | CAN1_RX | - | I2C1_SDA | - | - | SPI1_MIOSI | - | UART1_RX | - | | | 71 | PS_MIO50_501 | GPIO50 | GEM1_MDC | - | SD1_CMD | CANO_RX | - | I2CO_SCL | - | - | - | - | UARTO_RX | - | - | | | 72 | PS_MIO51_501 | GPIO51 | GEM1_MDIO | - | SD1_CLK | CAN0_TX | - | I2CO_SDA | - | - | - | - | UART0_TX | - | - | | | 61 | PS_MIO0_500 | GPIO0 | QSPI_SCLK | - | - | - | CAN1_TX | - | I2C1_SCL | PJTAG_TCK | SPI0_SCLK | - | - | UART1_TX | - | | SPI | 63 | PS_MIO3_500 | GPIO3 | QSPI_SS0 | - | - | CAN0_TX | - | I2CO_SDA | - | PJTAG_TMS | SPI0_SS0 | - | UAR`TO_TX | - | - | | | 67 | PS_MIO4_500 | GPIO4 | - | - | - | - | CAN1_TX | - | I2C1_SCL | - | SPI0_MISO | - | - | UART1_TX | - | | | 65 | PS_MIO5_500 | GPIO5 | - | - | - | - | CAN1_RX | - | I2C1_SDA | - | SPI0_MOSI | - | - | UART1_RX | - | | Debug UART | 54 | PS_MIO07_500 | | | | | CAN0_TX | | I2CO_SDA | | | | SPI1_SS2 | | UARTO_TX | | | (UARTO) | 56 | PS_MIO06_500 | | | | | CANO_RX | | I2CO_SCL | | | | SPI1_SCLK | | UARTO_RX | | | UART1 | 50 | PS_MIO08_500 | GPIO8 | - | - | - | - | CAN1_TX | - | I2C1_SCL | - | - | SPI1_SS1 | - | UART1_TX | - | | 5, 1 | 52 | PS_MIO09_500 | GPIO9 | - | - | - | - | CAN1_RX | - | I2C1_SDA | - | - | SPI1_SS0 | - | UART1_RX | - | | I2C0 | 46 | PS_MIO11_500 | GPIO11 | - | - | - | CAN0_TX | - | I2CO_SDA | - | - | - | SPI1_MIOSI | UARTO_TX | - | - | | | 48 | PS_MIO10_500 | GPIO10 | NFC_RB_N | - | - | CANO_RX | - | I2CO_SCL | - | - | - | SPI1_MISO | UARTO_RX | - | - | | GPIOs/I2C1 | 38 | PS_MIO25_500 | GPIO25 | NFC_RE_N | - | - | - | CAN1_RX | - | I2C1_SDA | - | - | - | - | UART1_RX | - | | | 70 | PS_MIO24_500 | GPIO24 | NFC_DATA7 | - | - | - | CAN1_TX | - | I2C1_SCL | - | - | - | - | UART1_TX | - | | | 27 | PS_JTAG_TDI | - | PS_JTAG_TDI | - | - | - | - | - | - | - | - | - | - | - | - | | JTAG | 29 | PS_JTAG_TMS | - | PS_JTAG_TMS | - | - | - | - | - | - | - | - | - | - | - | - | | | 31 | PS_JTAG_TCK | - | PS_JTAG_TCK | - | - | - | - | - | - | - | - | - | - | - | - | | | 33 | PS_JTAG_TDO | - | PS_JTAG_TDO | - | - | - | - | - | - | - | - | - | - | - | - | ### 3. TECHNICAL SPECIFICATION This section provides detailed information about the Zynq Ultrascale+ MPSoC (ZU11/17/19EG) SOM technical specification with Electrical, Environmental and Mechanical characteristics. #### 3.1 Electrical Characteristics ### 3.1.1 Power Input Requirement The below table provides the Power Input Requirement of Zynq Ultrascale+ MPSoC (ZU11/17/19EG) SOM. **Table 12: Power Input Requirement** | SI. No. | Power Rail | Min (V) | Typical (V) | Max(V) | Max Input Ripple | | | |---------|-----------------------|---------|-------------|--------|------------------|--|--| | 1 | VCC_5V <sup>1</sup> | 4.75V | 5V | 5.25V | ±50mV | | | | 2 | VRTC_3V0 <sup>2</sup> | 0V | 3V | 3.15V | ±20mV | | | <sup>&</sup>lt;sup>1</sup> Zynq Ultrascale+ MPSoC (ZU11/17/19EG) SOM is designed to work with VCC\_5V input power rail from Board to Board Connector2. <sup>&</sup>lt;sup>2</sup> Zynq Ultrascale+ MPSoC (ZU11/17/19EG) SOM uses this voltage as backup power source to PMIC RTC when VCC\_5V is off. This is an optional power and required only if RTC functionality is used. ### 3.1.2 Power Input Sequencing The Zyng Ultrascale+ MPSoC (ZU11/17/19EG) SOM Power Input sequence requirement is explained below. #### Power up Sequence: - VRTC\_3V0 must come up at the same time or before VCC\_5V comes up. - SOMPWR\_EN signal from Board to Board Connector1 must be high at the same time or after VCC\_5V comes up. ### **Power down Sequence:** - SOMPWR\_EN signal from Board to Board Connector1 must be low at the same time or before VCC\_5V goes down. - VCC\_5V must go down at the same time or before VRTC\_3V0 goes down. Figure 11: Power Input Sequencing **Table 13: Power Sequence Timing** | Item | Description | Value | |------|-----------------------------------------|--------| | T1 | VRTC_3V0¹ rise time to VCC_5V rise time | ≥ 0 ms | | T2 | VCC_5V rise time to SOMPWR_EN rise time | ≥ 0 ms | | Т3 | SOMPWR_EN fall time to VCC_5V fall time | ≥ 0 ms | | T4 | VCC_5V fall time to VRTC_3V0 fall time | ≥ 0 ms | <sup>&</sup>lt;sup>1</sup>VRTC\_3V0 is the RTC Battery backup supply. This is an optional power. Important Note: VCC\_5V input power to other all the powers are getting stable around 50ms in SOM, Make sure that from the carrier board IOs shall not driving before all the SOM powers are stable. ### 3.1.3 Power Consumption **Table 14: Power Consumption** | Task/Status | Power Rail | Current Drawn/Power Consumption | |---------------------------------------------------------------------|------------|---------------------------------| | Only Booting Test (from Power-on to till Kernel) | | 2.75A/13.75W | | Ping Ethernet (Gem0) | | | | Ping Ethernet (Gem3) | | | | GPU | | 2.9A/14.5W | | DP | | 2.5A) 14.5W | | eMMC Read/Write or SATA Read/Write or PClex4 | VCC_5V | | | Storage device Read/Write or USB type-C Read/Write | | | | SDI In/Out Test | | 2.8A/14W | | FMC+ & FMC Loopback test | | 2.85A/14.25W | | FMC+/FMC/FireFly/SFP/QSFP+ Transceiver Loopback test through iBERT. | | 7.5A/37.5W | Note: This measurement is done in ZU19EG -1 speed grade SOM with iWave's FPGA Design & PetaLinux BSP release. For more accurate power estimation, iWave recommends to use Xilinx Power Estimator (XPE) tool and calculate the MPSoC power. Also add extra 4A for other On-SOM peripherals power. For reference, we have calculated the Zynq Ultrascale+ MPSoC (ZU11/17/19EG) Theoretical Power Estimation by using Xilinx Power Estimator (XPE) tool with various FPGA utilisation and ambient temperature as shown below. | FPGA Utilisation | SOM Theoretical Power Estimation @ 5V | | | | | | | | | |------------------|---------------------------------------|-----------------|-----------------|-----------------|--|--|--|--|--| | (%) | 25 C Aı | mbient | 60 C Ambient | | | | | | | | | ТҮР | Max | TYP | Max | | | | | | | 25 | 11.477A/57.385W | 13.773A/68.865W | 13.082A/65.41W | 15.699A/78.495W | | | | | | | 50 | 13.804A/69.02W | 16.565A/82.825W | 16.192A/80.96W | 19.430A/97.15W | | | | | | | 80 | 16.975A/84.875W | 20.370A/101.85W | 21.118/105.59W | 25.342A/126.71W | | | | | | | 100 | 18.534A/92.67W | 22.228A/111.14W | 21.604A/108.82W | 25.918A/129.59W | | | | | | Note: This calculation is based on 19EG device with maximum Process @ -3 Speed Grade #### 3.2 Environmental Characteristics #### 3.2.1 Temperature Specification The below table provides the Environment specification of Zynq Ultrascale+ MPSoC (ZU11/17/19EG) SOM. **Table 15: Temperature Specification** | Parameters | Min | Max | |-------------------------------------------------------|-------|------| | Operating temperature range - Industrial <sup>1</sup> | -40°C | 85°C | | Operating temperature range - Extended <sup>1</sup> | 0°C | 85°C | <sup>&</sup>lt;sup>1</sup> iWave guarantees the component selection for the given operating temperature. The operating temperature at the system level will be affected by the various system components like carrier board and its components, system enclosure, air circulation in the system, system power supply etc. Based on the system design, specific heat dissipating approach might be required from system to system. It is recommended to do the necessary system level thermal simulation and find necessary thermal solution in the system before using this board in the end application. #### 3.2.2 RoHS2 Compliance iWave's Zynq Ultrascale+ MPSoC (ZU11/17/19EG) SOM is designed by using RoHS2 compliant components and manufactured on lead free production process. #### 3.2.3 Electrostatic Discharge iWave's Zynq Ultrascale+ MPSoC (ZU11/17/19EG) SOM is sensitive to electro static discharge and so high voltages caused by static electricity could damage some of the devices on board. It is packed with necessary protection while shipping. Do not open or use the SOM except at an electrostatic free workstation. #### 3.2.4 Heat Sink For any highly integrated System On Modules, thermal design is very important factor. As IC's size is decreasing and performance of module is increasing by rising processor frequencies, it generates high amount of heat which should be dissipated for the system to work as expected without fault. To dissipate the heat, appropriate thermal management technique Heat sink must be used. Always remember that, if you use more effective thermal solution, you will get more performance out of the CPU. Figure 12: Heat Sink #### 3.3 MechanicalCharacteristics ## 3.3.1 Zynq Ultrascale+ MPSoC SOM Mechanical Dimensions Zynq Ultrascale+ MPSoC (ZU11/17/19EG) SOM PCB size is 110mm x 75mm x 2.116mm and weight is 95g. SOM mechanical dimension is shown below. Figure 13: Mechanical dimension of Zynq Ultrascale+ MPSoC SOM - Top View All Dimensions are in millimeter Figure 14: Mechanical dimension of Zynq Ultrascale+ MPSoC SOM - Bottom View Zynq Ultrascale+ MPSoC (ZU11/17/19EG) PCB thickness is 2.116mm±0.1mm, top side maximum height component is JTAG Header J3 (4.30mm) followed by power inductors L1&L2 (4.00mm) and bottom side maximum height component is Board to Board connector 1 & 2 (4.27mm) followed by Board to Board connector 3(4.02mm). Please refer the below figure which gives height details of the Zynq Ultrascale+ MPSoC SOM. Figure 15: Mechanical dimension of Zynq Ultrascale+ MPSoC SOM - Side View ### 4. ORDERING INFORMATION The below table provides the standard orderable part numbers for different Zynq Ultrascale+ MPSoC (ZU11/17/19EG) SOM variations. Please contact iWave for orderable part number of higher RAM memory size or Flash memory size SOM configurations. Also if the desired part number is not listed in below table or if any custom configuration part number is required, please contact iWave. **Table 16: Orderable Product Part Numbers** | Product Part Number | Description | Temperature | |-------------------------------|------------------------------------------------------|-------------| | ZU11 MPSoC based SOM | | | | | ZU11EG (-1) MPSoC (XCZU11EG-1FFVC1760I), 4GB PS DDR4 | | | iW-G35M-11EG-4E004G-E008G-BIA | with ECC, Dual 4GB PL DDR4, 8GB EMMC, Without MAX10 | Industrial | | | FPGA – Boot Code Loaded | | | | ZU11EG (-1) MPSoC (XCZU11EG-1FFVC1760I), 4GB PS DDR4 | | | iW-G35M-11EG-4E004G-E008G-LIA | with ECC, Dual 4GB PL DDR4, 8GB EMMC, Without MAX10 | Industrial | | | FPGA – Linux Loaded | | | ZU17 MPSoC based SOM | | | | | ZU17EG (-1) MPSoC (XCZU17EG-1FFVC1760I), 4GB PS DDR4 | | | iW-G35M-17EG-4E004G-E008G-BIA | with ECC, Dual 4GB PL DDR4, 8GB EMMC, Without MAX10 | Industrial | | | FPGA – Boot Code Loaded | | | | ZU17EG (-1) MPSoC (XCZU17EG-1FFVC1760I), 4GB PS DDR4 | | | iW-G35M-17EG-4E004G-E008G-LIA | with ECC, Dual 4GB PL DDR4, 8GB EMMC, Without MAX10 | Industrial | | | FPGA – Linux Loaded | | | ZU19 MPSoC based SOM | | | | | ZU19EG (-1) MPSoC (XCZU19EG-1FFVC1760E), 4GB PS DDR4 | | | iW-G35M-19EG-4E004G-E008G-BEA | with ECC, Dual 4GB PL DDR4, 8GB EMMC, Without MAX10 | Extended | | | FPGA – Boot Code Loaded | | | | ZU19EG (-1) MPSoC (XCZU19EG-1FFVC1760E), 4GB PS DDR4 | | | iW-G35M-19EG-4E004G-E008G-LEA | with ECC, Dual 4GB PL DDR4, 8GB EMMC, Without MAX10 | Extended | | | FPGA – Linux Loaded | | ### 5. APPENDIX ### 5.1 Zynq Ultrascale+ MPSoC SOM Development Platform iWave Systems supports iW-RainboW-G35D – Zynq Ultrascale+ MPSoC (ZU11/17/19EG) SOM Development Platform which is targeted for quick validation of Zynq Ultrascale+ MPSoC (ZU11/17/19EG) based SOM. iWave's Zynq Ultrascale+ MPSoC Development Board incorporates Zynq Ultrascale+ MPSoC (ZU11/17/19EG) SOM and High performance Carrier board with complete BSP support. For more details on Zynq Ultrascale+ MPSoC (ZU11/17/19EG) SOM Development Platform, visit the below web link. Figure 16: Zynq Ultrascale+ MPSoC (ZU11/17/19EG) SOM Development Platform