Datasheet ## Octal high-side smart power solid-state relay with serial/parallel selectable interface on-chip # Product status link IPS8200HQ IPS8200HQ -1 #### **Features** - Voltage operating range 10.5 V to 36 V - UVLO with hysteresis - Output current: 0.7 A or 1.0 A (IPS8200HQ or IPS8200HQ-1) per channel - Low supply current in OFF (1 mA) and ON (5.3 mA) states - 5 V and 3.3 V compatible I/Os - Selectable interface on logic side SPI or parallel - 5 MHz SPI (8 or 16-bits) with output enable, daisy chain, and MCU freeze detection - 100 mA DC/DC with integrated boot diode and adjustable output voltage - 4x2 LED matrix for efficient outputs state LEDs driving - Can drive all types of loads (resistive, capacitive, and inductive) - Per-channel overload and short-circuit protection - · Per-channel/independent overtemperature protection - Fast demagnetization of inductive loads (Vout clamp) - Overvoltage protection (VCC clamping) - · Loss of GND protection - Power Good (supply voltage level) diagnostic - · Common fault open drain output - IC warning temperature detection - VFQFPN-48L (8x6 mm) package - Designed to meet IEC61131-2, IEC61000-4-2, IEC61000-4-4, and IEC61000-4-5 #### **Application** - Programmable logic control - Industrial PC peripheral input/output - Numerical control machines #### **Description** The IPS8200HQ and IPS8200HQ -1 are monolithic 8-channel drivers, designed using STMicroelectronics™ VIPower™ technology, and intended to drive any kind of load with one side connected to the ground. Both ICs operates from 10.5 V to 36 V and feature a very low supply current, parallel or 4-wire SPI control interface, a 4x2 LED matrix, and a micropower step-down switching regulator with a peak current control loop mode. The SPI interface (enabled by SEL2 pin = H) can work up to 5 MHz in 8-bits (SEL1 = L), or 16-bits (SEL1 = H) with a parity check and extended diagnostic (DC/DC operation, case overtemperature, SPI Communication Fail, and Power Good) information. In SPI mode the daisy chain is allowed, and both the OUT\_EN signal and the MCU freeze detection by watchdog are available. If enabled (WD\_EN voltage above 25% of VREG), the watchdog circuitry generates an internal reset on expiry of the internal watchdog timer. The watchdog timer reset can be achieved by applying a negative pulse on the WD pin. The watchdog timer can be programmed by the set voltage on the WD EN pin. The internal LED matrix driver circuitry (4 rows, 2 columns) allows the efficient driving of the 8 LEDs reporting the on/off status of each of the 8 outputs. The VREG pin supplies both the logic output buffers and LED matrix. The 100 mA output current capability of the integrated step-down (featuring overload and short-circuit conditions) can be used to supply both the VREG pin and other application components (for example: digital isolators or optocouplers). Active per-channel current limitations (0.7 A and 1.0 A for IPS8200HQ and IPS8200HQ-1, respectively), combined with channel-independent thermal shutdown, protect the circuitry against overload and short circuits. Built-in thermal shutdown protects each channel from overtemperature and overload: each overheated channel automatically turns OFF after its junction temperature triggers the protection threshold ( $T_{CR}$ ). The channel turns back ON if its junction temperature decreases lower than the restart threshold ( $T_{CR}$ ). An additional case temperature sensor protects the whole chip against overtemperature: if the case temperature triggers the $T_{CSD}$ threshold then overloaded channels are turned OFF and restart only when the case temperature decreases to the reset threshold ( $T_{CR}$ ). Non-overloaded channels continue to operate normally. Loss of GND protection guarantees automatic turn-off of the outputs in case of a ground wire break. Dedicated diagnostic pins report the detection of: invalid voltage range on VCC rail ( $\overline{PG}$ pin), caseovertemperature ( $\overline{TWARN}$ pin), SPI fault, or junction overtemperature ( $\overline{FAULT}$ pin). DS14313 - Rev 2 page 2/36 ## 1 Block diagram PHASE BOOT DCVDD VREF $\textbf{V}_{\text{cc}}$ FB DC-DC VREG V<sub>cc</sub> CLAMP PGOOD CONTROL SEL1/IN1 LOGIC **POWER GOOD** WD\_EN/IN2 OUT\_EN/IN3 UNDERVOLTAGE WD/IN4 LOCKOUT SDI/IN5 **x8** CLK/IN6 SPI SS/IN7 **OUTPUT CLAMP** SDO/IN8 SEL2 **FAULT CURRENT LIMITATION** TWARN **▶**OUT<sub>x</sub> **JUNCTION TEMP** ROW0 **DETECTION** ROW1 LED **CASE TEMP** ROW2 **MATRIX DETECTION** ROW3 COL0 GND COL1 Figure 1. Block diagram DS14313 - Rev 2 page 3/36 #### 2 Pin connection 00172 00173 00174 00175 00176 00177 00177 00178 ROOT BOOT FHASE Figure 2. Pin connection (top through view) Table 1. Pin description | Pin | Name | Tyrno | Description | | | |--------------------------|------------|--------------------|------------------------------------------------------------------------------------------|-----------------------------------|--| | PIII | Name | Туре | SPI mode | Parallel mode | | | 1 to 8; 27 to 31; 35, 40 | NC | - | Not connected. | | | | 9 | SEL2 | Logic input | SEL2 = H. | SEL2 = GND. | | | 10 | SEL1/IN1 | Logic input | SEL1 = L or H selects the SPI 8-bits or 16-bits option. | IN1 = L/H drives off/on the OUT1. | | | 11 | WD_EN/IN2 | Logic/analog input | WD_EN = H or L enables or disables the watchdog feature. | IN2 = L/H drives off/on the OUT2. | | | 12 | OUT_EN/IN3 | Logic input | OUT_EN = L or H forces off all OUT <sub>X</sub> or enables the control by SPI. | IN3 = L/H drives off/on the OUT3. | | | 13 | WD/IN4 | Logic input | WD is the watchdog input: the internal watchdog counter is cleared on the falling edges. | IN4 = L/H drives off/on the OUT4. | | | 14 | SDI/IN5 | Logic input | Connected to the MOSI port of the MCU. | IN5 = L/H drives off/on the OUT5. | | | 15 | CLK/IN6 | Logic input | Serial clock/channel 6 input. Connected to the SPI Clock port of the MCU. | IN6 = L/H drives off/on the OUT6. | | | 16 | SS /IN7 | Logic input | Connected to the GPIO port of the MCU controlling the SPI chip select. | IN7 = L/H drives off/on the OUT7. | | | 17 | SDO/IN8 | Logic input/output | Connected to the MISO port of the MCU. | IN8 = L/H drives off/on the OUT8. | | DS14313 - Rev 2 page 4/36 | Pin | Name | Type | Description | | |------|-------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------| | PIII | Name | Туре | SPI mode | Parallel mode | | 18 | VREG | Power supply | Supply of SPI, Inputs and LED Matrix. | | | 19 | COL0 | Open source output | LED matrix column driver (odd OUT <sub>X</sub> ). | | | 20 | COL1 | Open source output | LED matrix column driver (even OUT <sub>X</sub> ). | | | 21 | DCVDD | Analog output | Internally generated DC/DC voltage (to be connected) | ted to an external 10 nF capacitor). | | 22 | VREF | Analog output | Internally generated DC/DC reference voltage (to capacitor). | be connected to an external 10 nF | | 23 | ROW0 | Open drain output | LED matrix row driver (OUT <sub>1</sub> , OUT <sub>2</sub> ). | | | 24 | ROW1 | Open drain output | LED matrix row driver (OUT <sub>3</sub> , OUT <sub>4</sub> ). | | | 25 | ROW2 | Open drain output | LED matrix row driver (OUT <sub>5</sub> , OUT <sub>6</sub> ). | | | 26 | ROW3 | Open drain output | LED matrix row driver (OUT <sub>7</sub> , OUT <sub>8</sub> ). | | | 32 | PG | Open drain output | Connects to VREG by a pull-up resistor. The Powe (forced low) when the voltage on the VCC pin goe | 0 1 | | 33 | FAULT | Open drain output | Connects to VREG by a pull-up resistor. The Com activated (forced low) when a junction overtemper fault event (parity check error or module-8 violation | ature event or SPI communication | | 34 | TWARN | Open drain output | Connects to VREG by a pull-up resistor. The Case activated (forced low) when a case overtemperatu | | | 36 | FB | Analog input | Step-down feedback input. Connecting the FB pin DC/DC. Connect FB to VREG to make the DC/DC divider is required for higher output voltage. | | | 37 | GND | | Ground. | | | 38 | PHASE | Power output | Embedded power switch source pin of the DC/DC | step-down (buck) converter. | | 39 | BOOT | Power output | Bootstrap voltage of the DC/DC converter. It is use than the supply voltage, to power the switch of the | | | 41 | OUT8 | Power output | Channel 8 power output. | | | 42 | OUT7 | Power output | Channel 7 power output. | | | 43 | OUT6 | Power output | Channel 6 power output. | | | 44 | OUT5 | Power output | Channel 5 power output. | | | 45 | OUT4 | Power output | Channel 4 power output. | | | 46 | OUT3 | Power output | Channel 3 power output. | | | 47 | OUT2 | Power output | Channel 2 power output. | | | 48 | OUT1 | Power output | Channel 1 power output. | | | TAB | TAB | Power supply | Exposed tab, internally connected to V <sub>CC</sub> IC suppl | y rail. | DS14313 - Rev 2 page 5/36 ## Maximum ratings Table 2. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------------|------| | V <sub>CC</sub> | Power supply voltage | 45 | V | | -V <sub>CC</sub> | Reverse supply voltage | -0.3 | V | | V <sub>REG</sub> | Logic supply voltage | -0.3 to +6 | V | | V <sub>FAULT</sub> ,V <sub>TWARN</sub> ,<br>V <sub>PG</sub> | Voltage range on pins TWARN, FAULT, and PGOOD | -0.3 to +6 | V | | V <sub>PHASE</sub> | V <sub>PHASE</sub> voltage | V <sub>CC</sub> | V | | V <sub>BOOT</sub> | Bootstrap voltage | V <sub>PHASE</sub> +6 | V | | V <sub>ROW</sub> | Voltage range on ROW pins | -0.3 to +6 | V | | V <sub>COL</sub> | Voltage range on COL pins | -0.3 to +6 | V | | V <sub>IN</sub> | Voltage level range on logic input pins | -0.3 to +6 | V | | l <sub>OUT</sub> | Output current (continuous) | Internally limited (1) | Α | | I <sub>R</sub> | Reverse output current (per channel) | -5 | Α | | I <sub>GND</sub> | DC ground reverse current | -250 | mA | | I <sub>REG</sub> | V <sub>REG</sub> input current | -1 to +10 | mA | | I <sub>FAULT</sub> , I <sub>TWARN</sub> ,<br>I <sub>PG</sub> | Current range on pins TWARN, FAULT, and PGOOD | -1 to +10 | mA | | I <sub>IN</sub> | Input current range | -1 to +10 | mA | | I | Current range on ROW pins (ROW in ON-state) | +20 | mA | | I <sub>ROW</sub> | Current range on ROW pins (ROW in OFF-state) | -1 to +10 | mA | | Icol | Current range on COL pins (COL in ON-state) | -10 | mA | | COL | Current range on COL pins (COL in OFF-state) | -1 to +10 | mA | | V <sub>ESD</sub> | Electrostatic discharge (R = 1.5 kΩ; C = 100 pF) | 2000 | V | | E <sub>AS</sub> | Single pulse avalanche energy per channel, all channels driven simultaneously @T <sub>amb</sub> = 125 °C, I <sub>OUT</sub> = 0.5 A | 0.5 | J | | P <sub>TOT</sub> | Power dissipation at T <sub>C</sub> = 25 °C | Internally limited (1) | W | | TJ | Junction operating temperature | Internally limited | °C | | T <sub>STG</sub> | Storage temperature | -55 to 150 | °C | Protection functions are intended to avoid IC damage in fault conditions and are not intended for continuous operation. Continuous and repetitive operation of protection functions may reduce the IC lifetime. Table 3. Thermal data | Symbol | Parameter | | Value | Unit | |---------------------|-----------------------------------------|------|-------|------| | R <sub>th(JC)</sub> | Thermal resistance junction-case (1) | Max. | 1 | °C/W | | R <sub>th(JA)</sub> | Thermal resistance junction-ambient (2) | Max. | 25 | °C/W | <sup>1.</sup> $R_{th}$ between the die and the bottom case surface measured by cold plate as per JESD51. DS14313 - Rev 2 page 6/36 <sup>2.</sup> According to JESD51-7. ## 4 Electrical characteristics #### 4.1 Power section 10.5 V < $V_{CC}$ < 36 V; -40 °C < $T_{J}$ < 125 °C; unless otherwise specified. **Table 4. Power section** | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------|------|------|------| | V <sub>CC</sub> | Supply voltage | | 10.5 | | 36 | V | | V <sub>CC CLAMP</sub> | Clamp on V <sub>CC</sub> | Current 20 mA | 45 | 50 | 52 | V | | R <sub>DS(on)</sub> | On-state resistance | I <sub>OUT</sub> = 0.5 A at T <sub>J</sub> = 25 °C | | 0.11 | | Ω | | DO(OII) | | I <sub>OUT</sub> = 0.5 A at T <sub>J</sub> = 125 °C | | | 0.2 | | | | All channels in OFF-state, DC/DC = OFF, $V_{REG}$ =5 V, SPI inactive (1) All channels in ON-state, DC/DC = ON, $V_{REG}$ = 5 V, SPI active (2) All channels in ON-state, DC/DC = OFF, $V_{REG}$ = 5 V, SPI active (3) 3.5 | 1 | 1.1 | mA | | | | Is | | | | 5.3 | | mA | | | | | 3.5 | | 5.2 | mA | | | V supply supply | DC/DC = OFF, V <sub>REG</sub> = 5 V, SPI inactive, WD_EN = 0 | | 200 | | μA | | I <sub>DS</sub> | V <sub>REG</sub> supply current | DC/DC = OFF, $V_{REG}$ = 5 V, SPI active, WD_EN = $V_{REG}$ | | 250 | | μA | | I <sub>LGND</sub> | Output current at GND disconnection | All pins at 0 V except V <sub>OUT</sub> = 24 V | | | 0.5 | mA | | V <sub>OUT(OFF)</sub> | OFF-state output voltage | V <sub>IN</sub> = 0 V, I <sub>OUT</sub> = 0 A | | | 1 | V | | I <sub>OUT(OFF)</sub> | OFF-state output current | V <sub>IN</sub> = V <sub>OUT</sub> = 0 V | 0 | | 2 | μA | | f <sub>CP</sub> | Charge pump frequency | Channel in ON-state (4) | | 1.45 | | MHz | <sup>1.</sup> SS signal high, no communication. #### 4.2 SPI characteristics 10.5 V < $V_{CC}$ < 36 V; 2.7 V < $V_{REG}$ < 5 V; -40 < $T_j$ <125 °C; unless otherwise specified. **Table 5. SPI characteristics** | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-----------------------------------------------|--------------------------|-----------------|------|------|------|------| | f <sub>CLK</sub> | SPI clock frequency | | | - | 5 | MHz | | t <sub>r</sub> (CLK),<br>t <sub>f</sub> (CLK) | SPI clock rise/fall time | | | - | 20 | ns | | $t_{su}(\overline{SS})$ | SS setup time | | 120 | - | | ns | | $t_h(\overline{SS})$ | SS hold time | | 120 | - | | ns | | t <sub>w</sub> (CLK) | CLK high time | | 80 | - | | ns | DS14313 - Rev 2 page 7/36 <sup>2.</sup> SS signal low, communication ON. <sup>3.</sup> SS signal low, communication ON. <sup>4.</sup> To cover EN55022 class A and class B normative. | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |------------------------|-------------------------------|---------------------------|-----------------------|------|------|------| | t <sub>su</sub> (SDI) | Data input setup time | | 100 | - | | ns | | t <sub>h</sub> (SDI) | Data input hold time | | 100 | - | | ns | | t <sub>a</sub> (SDO) | Data output access time | | | - | 100 | ns | | t <sub>dis</sub> (SDO) | Data output disable time | | | - | 200 | ns | | t <sub>v</sub> (SDO) | Data output valid time | | | - | 100 | ns | | t <sub>h</sub> (SDO) | Data output hold time | | 0 | - | | ns | | Vara | Valtage on period data output | I <sub>SDO</sub> = 15 mA | V <sub>REG</sub> -0.8 | - | | V | | V <sub>SDO</sub> | Voltage on serial data output | I <sub>SDO</sub> = - 4 mA | | - | 0.8 | V | Figure 3. Serial timing GIPG030420151422LM #### 4.3 Switching $V_{CC}$ = 24 V; -40 °C < $T_{J}$ < 125 °C. Table 6. Switching | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |------------------------|------------------------|------------------------------------------------------|------|------|------|------| | t <sub>d(ON)</sub> | Turn-on delay time | | - | 5 | - | μs | | t <sub>r</sub> | Rise time | | - | 5 | - | μs | | t <sub>d(OFF)</sub> | Turn-off delay time | I <sub>OUT</sub> = 0.5 A, resistive load, input rise | - | 10 | - | μs | | t <sub>f</sub> | Fall time | time < 0.1 µs. | - | 5 | - | μs | | dV/dt <sub>(ON)</sub> | Turn-on voltage slope | | - | 3 | - | V/µs | | dV/dt <sub>(OFF)</sub> | Turn-off voltage slope | | - | 4 | - | V/µs | DS14313 - Rev 2 page 8/36 Figure 4. dV/dt(ON) and dV/dt(OFF) time diagram test conditions #### 4.4 Logic inputs $10.5~V < V_{CC} < 36~V$ ; -40 °C < T<sub>J</sub> < 125 °C; unless otherwise specified. Table 7. Logic inputs | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------|--------------------------|-----------------------|------|------|------|------| | V <sub>IL</sub> | Input low level voltage | | | | 0.8 | V | | V <sub>IH</sub> | Input high level voltage | | 2.20 | | | V | | V <sub>I(HYST)</sub> | Input hysteresis voltage | | | 0.15 | | V | | I <sub>IN</sub> | Input current | V <sub>IN</sub> = 5 V | 8 | | | μA | DS14313 - Rev 2 page 9/36 #### 4.5 Protection and diagnostic 10.5 V < V $_{CC}$ < 36 V; -40 °C < T $_{J}$ < 125 °C; unless otherwise specified. Table 8. Protection and diagnostic | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------|------------------------------------------------------------------|-----------------------------------------------------------------------|---------------------|---------------------|---------------------|------| | V <sub>PGH1</sub> | Power Good diagnostic ON threshold | | 16.5 | 17.5 | 18.4 | V | | V <sub>PGH2</sub> | Power Good diagnostic OFF threshold | | 15.2 | 16.5 | 17.4 | V | | V <sub>PGHYS</sub> | Power Good diagnostic hysteresis | | | 1 | | V | | V <sub>USD</sub> | Undervoltage ON protection | | | 9.5 | 10 | V | | VUSD | Undervoltage OFF protection | | 8.4 | 9 | | _ v | | $V_{\text{USDHYS}}$ | Undervoltage hysteresis | | 0.4 | 0.5 | | V | | V <sub>demag</sub> | Output voltage at turn-OFF | I <sub>OUT</sub> = 0.5 A; L <sub>LOAD</sub> ≥ 1 mH | V <sub>CC</sub> -52 | V <sub>CC</sub> -50 | V <sub>CC</sub> -45 | V | | V <sub>TWARN</sub> | TWARN pin low-state output voltage | I <sub>TWARN</sub> = 3 mA (active condition) | | | 0.6 | V | | V <sub>FAULT</sub> | FAULT pin low-state output voltage | I <sub>FAULT</sub> = 3 mA (active condition) | | | 0.6 | V | | $V_{PG}$ | PG pin low-state output voltage | $I_{PG}$ = 3 mA (active condition); $V_{REG}$ = 3.3 V; $V_{CC}$ = 0 | | | 0.7 | V | | | Maximum DC output | | | | | | | | current before limitation (IPS8200HQ) | | | 1.4 | | A | | I <sub>PEAK</sub> | Maximum DC output | | | | | A | | | current before limitation<br>(IPS8200HQ-1) | | | 2.2 | | | | 1 | Short-circuit current<br>limitation per channel<br>(IPS8200HQ) | R <sub>LOAD</sub> = 0; V <sub>CC</sub> = 24 V; T <sub>J</sub> = 25 °C | 0.7 | 1.1 | 1.7 | | | I <sub>LIM</sub> | Short-circuit current<br>limitation per channel<br>(IPS8200HQ-1) | RLOAD - 0, VCC - 24 V, 1J - 25 C | 1.1 | 1.9 | 2.7 | A | | Hyst | I <sub>LIM</sub> tracking limits | R <sub>LOAD</sub> = 0 | | 0.3 | | Α | | I <sub>LFAULT</sub> | FAULT leakage current | | | | | | | I <sub>TWARN</sub> | TWARN leakage current | V <sub>open-drain pin</sub> = 5 V | | | 2 | μA | | I <sub>PG</sub> | PG leakage current | | | | | | | T <sub>TSD</sub> | Junction shutdown temperature | | 160 | 180 | | | | T <sub>R</sub> | Junction reset temperature | | | 160 | | | | T <sub>HYST</sub> | Junction thermal hysteresis | | | 20 | | °C | | T <sub>CSD</sub> | Case shutdown temperature | | 115 | 130 | 155 | | | T <sub>CR</sub> | Case reset temperature | | | 110 | | | | T <sub>CHYST</sub> | Case thermal hysteresis | | | 20 | | | | t <sub>WD</sub> | Watchdog hold time | See Figure 12 | 50 | | | ns | | t <sub>WM</sub> | Watchdog time | See Table 13 and Figure 12 | | | | | DS14313 - Rev 2 page 10/36 | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------|----------------------------------|--------------------------------------------------|------|------|---------------------------------------|------| | t <sub>OUT_EN</sub> | OUT_EN pin propagation delay (1) | V <sub>CC</sub> = 24 V; I <sub>OUT</sub> = 72 mA | | 10 | | μs | | t <sub>RES</sub> | OUT_EN hold time | | 50 | | | ns | | t <sub>WO</sub> | Watchdog timeout (2) | | | | t <sub>WM</sub> + t <sub>d(OFF)</sub> | ms | <sup>1.</sup> Time from reset active low and power out disable. #### 4.6 Step-down switching regulator 10.5 V < V<sub>CC</sub> < 36 V; -40 °C < T<sub>J</sub> < 125 °C; unless otherwise specified. Table 9. Step-down switching regulator | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------|--------------------------------------|------------------------------------------|------|------|------|------| | | | I <sub>REG</sub> from 0 to 100 mA | | | | | | V <sub>DC_out</sub> | Voltage on VREG pin supplied by the | V <sub>REG</sub> 3.3 V, see<br>Figure 16 | 3.1 | 3.3 | 3.5 | V | | | embedded DC/DC | I <sub>REG</sub> from 0 to 100 mA | | _ | | | | | | V <sub>REG</sub> 5 V, see Figure 17 | | 5 | | V | | V <sub>FB</sub> | Voltage feedback | | 3.1 | 3.3 | 3.5 | V | | R <sub>DS(on)</sub> | MOSFET on-resistance | | | 1.5 | | Ω | | le e e e e e e | Industor pook surrent | T <sub>J</sub> = 25 °C | 0.55 | | 0.9 | Α | | IDC-DC(PK) | Inductor peak current | | 0.5 | | 0.95 | Α | | I <sub>qop</sub> | Total operating quiescent current | | | 0.6 | | mA | | I <sub>qst-by</sub> | Total standby quiescent current | Regulator standby | | 15.8 | | μA | | fs | Switching frequency | | | 400 | | kHz | | D <sub>max</sub> | Maximum duty cycle | | | 80% | | - | | ton <sub>min</sub> | Minimum on-time | | | 150 | | ns | | f <sub>sc</sub> | Frequency in short-circuit condition | | | 50 | | kHz | #### 4.7 LED driving array 10.5 V < V<sub>CC</sub> < 36 V; -40 °C < T<sub>J</sub> < 125 °C; unless otherwise specified. Table 10. LED driving array | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |------------------|-------------------------------------|---------------------------|-----------------------|-----------------------|------|------| | V <sub>COL</sub> | Output source voltage on COL pins | Output current 0 to 7 mA | V <sub>REG</sub> -0.3 | V <sub>REG</sub> -0.2 | | V | | V <sub>ROW</sub> | Open drain voltage on ROW pins | Output current 0 to 15 mA | | 0.2 | 0.3 | V | | f <sub>sw</sub> | Row refresh frequency with duty=25% | | | 780 | | Hz | DS14313 - Rev 2 page 11/36 <sup>2.</sup> Time from $t_{WM}$ elapsed to power out disable. #### 5 Reverse polarity protection Reverse polarity protection can be implemented on the board using two different solutions: - Placing a resistor (R<sub>GND</sub>) between the IC GND pin and load GND - 2. Placing a diode between the IC GND pin and load GND If option 1 is selected, the minimum resistance value has to be selected according to the following equation: $$R_{GND} \ge V_{CC} / I_{GND}$$ where I<sub>GND</sub> is the DC reverse ground pin current and can be found in Section 3 of this datasheet. Power dissipated by $R_{GND}$ (when $V_{CC} < 0$ : during reverse polarity situations) is: $$P_D = (V_{CC})^2 / R_{GND}$$ If option 2 is selected, the diode has to be chosen by taking into account VRRM >|V<sub>CC</sub>| and its power dissipation capability: $$P_D \ge I_S^*V_F$$ Note: In normal conditions (no reverse polarity), due to the diode, there is a voltage drop between GND of the device and GND of the system. Figure 6. Reverse polarity protection This schematic can be used with any type of load. DS14313 - Rev 2 page 12/36 ## Demagnetization energy 0.50 0.45 0.40 0.35 0.20 0.25 0.20 0.5 0.6 0.7 0.8 0.9 1 Output current (A) Figure 7. Typical single pulse demagnetization: $E_{OFF}$ vs $I_{OUT}$ ( $V_{CC}$ = 24 V, $T_{AMB}$ = 125 °C) DS14313 - Rev 2 page 13/36 #### 7 Truth table Table 11. Truth table | Condition | Input/<br>Driving<br>bit | Output | SPI status<br>bit | FAULT | TWARN | PG | |--------------------------------------|--------------------------|------------------|--------------------|-------|---------|------| | Normal aparation | High | On | Reset | High | High | High | | Normal operation | Low | Off | Reset | High | High | High | | L | High | Off | Set | Low | X | Х | | Junction overtemperature | Low | Off | Set <sup>(1)</sup> | High | Х | Х | | Casa avertamperatura | High | Off | Set <sup>(1)</sup> | Х | Low | Х | | Case overtemperature | Low | Off | Set <sup>(1)</sup> | Х | Low (1) | Х | | Llademieltere | High | Off | Reset | Х | X | Х | | Undervoltage | Low | Off | Reset | Х | X | Х | | Device Cood | High | On | 0-4(2) | High | High | Low | | Power Good | Low | Off | Set (2) | High | High | Low | | SPI communication fault | High | (0) | Set | Low | High | High | | (parity check or module-8 violation) | Low | X <sup>(3)</sup> | Set | Low | High | High | - 1. This signal becomes high after the temperature falls below the reset threshold. - 2. If the fault expires, the reset condition occurs after SPI communication, otherwise it is set again. - 3. When the SPI communication fails, the output is frozen at the last valid state. DS14313 - Rev 2 page 14/36 #### 8 Pin function description #### 8.1 SPI/parallel selection mode (SEL2) This pin allows the selection of the IC interfacing mode. The SPI interface is selected if SEL2 = H, while the parallel interface is selected if SEL2 = L, according to: SEL2 = H<sup>(1)</sup> SEL2 = L Pin SPI operation parallel operation SDO/IN8 SDO Serial data output IN8 Input to channel 8 SS /IN7 $\overline{SS}$ SPI Server select IN7 Input to channel 7 CLK/IN6 CLK Serial clock IN<sub>6</sub> Input to channel 6 SDI/IN5 SDI Serial data input IN<sub>5</sub> Input to channel 5 WD/IN4 WD Watchdog input IN4 Input to channel 4 OUT EN/IN3 OUTx enable/disable IN3 OUT EN Input to channel 3 Watchdog enable/ WD EN/IN2 WD EN disable and timing IN<sub>2</sub> Input to channel 2 preset 8/16-bit SPI selection SEL1/IN1 SEL1 IN1 Input to channel 1 mode Table 12. Pin function description #### 8.2 Serial data in (SDI) If SEL2 = H, this pin is the input of the serial control frame. The SDI is read on CLK rising edges and, therefore, the microcontroller must change the SDI state during the CLK falling edges. After the SS falling edge, the SDI is equal to the most significant bit of the control frame (Figure 9). #### 8.3 Serial data out (SDO) If SEL2 = H, this pin is the output of the serial fault frame. The SDO is updated on CLK falling edges and, therefore, the microcontroller must read the SDO state during the CLK rising edges. The SDO pin is tri-stated when the $\overline{SS}$ signal is high and it is equal to the most significant bit of the fault frame after the $\overline{SS}$ falling edge (Figure 9). #### 8.4 Serial data clock (CLK) If SEL2 = H, the CLK line is the input clock for serial data sampling. On the CLK rising edge the SDI input is sampled by the IC, and the SDO output is sampled by the host microcontroller. On the CLK falling edge, both the SDI and SDO lines are updated to the next bit of the frame, from the most to the least significant one (Figure 9). When the $\overline{SS}$ signal is high, by means the SPI of the IC is not active, the microcontroller should drive the CLK low (the settings for the MCU SPI port are CPHA = 0 and CPOL = 0). #### 8.5 SPI server select (SS) If SEL2 = H, the $(\overline{SS})$ signal is used to enable the IC serial communication shift register; data is flushed-in through the SDI pin and flushed-out from the SDO pin only when the $\overline{SS}$ pin is low. On the $\overline{SS}$ pin falling edge the shift register (containing the fault conditions) is frozen, so any change on the power switch status is latched until the next $\overline{SS}$ falling edge event and the SDO output is enabled. On the $\overline{SS}$ pin rising edge event the 8/16-bits present on the SPI shift register are evaluated and the outputs are driven according to this frame. If more than 8/16-bits (depending on the SPI settings) are flushed inside only the last 8/16 are evaluated; the others are flushed out from the SDO pin after fault condition bits. In this way, proper communication is also possible in a daisy chain configuration. DS14313 - Rev 2 page 15/36 <sup>1.</sup> SEL2 has an internal weak pull-down. Figure 9. SPI mode diagram GIPG030420151131LM #### 8.6 8/16-bit selection (SEL1) strobe If SEL2 = H, SEL1 is used to select between two possible SPI configurations: the 8-bit SPI mode (SEL1 = L) and the 16-bit SPI mode (SEL1 = H). The 8/16-bit SPI operation is described below. #### 8.7 Output enable (OUT\_EN) If SEL2 = H, the OUT\_EN pin provides a fast way to disable all the outputs simultaneously. When the OUT\_EN pin is driven low for at least $T_{RES}$ , the outputs are disabled while fault conditions in the SPI register are latched. To enable the outputs, the OUT\_EN pin should be raised and the IC should be reprogrammed through the SPI interface. As fault conditions are latched inside the IC, the SPI interface also works while the OUT\_EN pin is driven low. The SPI can be used to detect if a fault condition occurred before the reset event. The device is ready to operate normally after a T<sub>SU</sub> period. The OUT\_EN pin is the fastest way to disable all outputs when a fault occurs. Figure 10. Output channel enable/disable behavior DS14313 - Rev 2 page 16/36 #### 8.8 IC warning case temperature detection (TWARN) The $\overline{\text{TWARN}}$ pin is an active low open drain output. This pin is active if the IC case temperature exceeds $T_{\text{CSD}}$ . According to the PCB thermal design and $R_{\text{thJC}}$ value, this function warns about a PCB overheating condition. The $\overline{\text{TWARN}}$ bit is also available through SPI. This bit is not latched: the $\overline{\text{TWARN}}$ pin is low only while the case overtemperature condition is active ( $T_C > T_{CSD}$ ) and is released when this condition is removed ( $T_C < T_{CR}$ ). #### 8.9 Fault indication (FAULT) The FAULT pin is an open drain active low fault indication pin. One or more of the following conditions activates this pin: Channel overtemperature (OVT) This pin is activated when at least one of the channels is in junction overtemperature. Unlike the SPI fault detection bits, this signal is not latched: the $\overline{FAULT}$ pin is low only when the fault condition is active and is released if the input driving signal is OFF or after the OVT protection condition has been removed. This last event occurs if the channel temperature decreases below the threshold level and the case temperature has not exceeded $T_{CSD}$ or is below $T_{CR}$ . This means that the $\overline{FAULT}$ pin is low only while the junction overtemperature is active $(T_J > T_{TSD})$ and is released after this condition has been removed $(T_J < T_R$ and $T_C < T_{CR})$ . Parity check fail When SPI mode is used (SEL2 = H), if a parity check fault of the incoming SPI frame is detected or counted, CLK rising edges are different by a multiple of 8, the FAULT pin is kept low. When counted CLK rising edges are a multiple of 8 and the parity check is valid, the FAULT pin is kept high. #### 8.10 Power Good (PG) The $\overline{PG}$ terminal is an open drain, which indicates the status of the supply voltage. When the $V_{CC}$ supply voltage reaches the $V_{sth1}$ threshold, $\overline{PG}$ goes into a high impedance state. It goes into a low impedance state when the $V_{CC}$ falls below the $V_{sth2}$ threshold. In 16-bit SPI mode, a $\overline{PG}$ bit is also available. This bit is set high when the Power Good diagnostic is active; otherwise, it is cleared. Figure 11. Power Good diagnostic #### 8.11 Programmable watchdog counter reset (WD) If SEL2 = H, and the WD\_EN = H, then the embedded watchdog counter is enabled. An H-L transition on the WD pin resets the watchdog counter. If the counter elapses before the H-L transition on the WD pin, then the IC enters into an internal reset state where all the outputs are disabled. To restart normal operation a negative pulse must be applied to the WD pin. The WD EN pin should be connected through an external divider to V<sub>REG</sub>. The watchdog time is fixed in the following table: DS14313 - Rev 2 page 17/36 Table 13. Programmable watchdog time | $V_{WD\_EN}$ | t <sub>WM</sub> | |--------------------------------------------------------------------|-----------------| | 0.25 V <sub>REG</sub> > V <sub>WD_EN</sub> | Disable | | 0.25 V <sub>REG</sub> ≤ V <sub>WD_EN</sub> < 0.5 V <sub>REG</sub> | 40 ± 25% ms | | 0.25 V <sub>REG</sub> ≤ V <sub>WD_EN</sub> < 0.75 V <sub>REG</sub> | 80 ± 25% ms | | 0.75 V <sub>REG</sub> ≤ V <sub>WD_EN</sub> = V <sub>REG</sub> | 160 ± 25% ms | Figure 12. Watchdog reset DS14313 - Rev 2 page 18/36 #### 9 SPI operation (SEL2 = H) Figure 13. SPI directional logic convention #### 9.1 8-bit SPI mode (SEL1 = L) If SEL2 = H, the 8-bit SPI mode is based on an 8-bit command frame sent from the microcontroller to the IC. Each bit directly drives the corresponding output where LSB drives output 0 and MSB drives output 7. Each bit, set to '1', activates (closes) the corresponding output. At the same time, the IC transfers the channel fault conditions (OVT) to the microcontroller. These fault conditions are latched at the occurrence and cleared after each communication (each time the $\overline{SS}$ signal has a positive transition). Each bit, set to '1', indicates an OVT condition for the corresponding channel. Table 14. Command 8-bit frame (from MCU to IC) | MSB | | | | | LSB | | | |-----|-----|-----|-----|-----|-----|-----|-----| | IN7 | IN6 | IN5 | IN4 | IN3 | IN2 | IN1 | IN0 | Table 15. Fault 8-bit frame (from IC to MCU) | MSB | | | | | | | | | |-----|----|----|----|----|----|----|----|--| | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | | #### 9.2 16-bit SPI mode (SEL1 = H) The 16-bit SPI mode is based on a 16-bit command frame sent from the microcontroller to the IC. The first 8 bits directly drive the output channels (each bit, set to '1', activates the corresponding output), the other 8 bits contain a 4-bit parity check code where the last bit (the inversion of the previous one) is used to detect a communication error condition (providing at least a transition in each frame): P0 = $IN0 \oplus IN1 \oplus IN2 \oplus IN3 \oplus IN4 \oplus IN5 \oplus IN6 \oplus IN7$ P1 = IN1 ⊕ IN3 ⊕ IN5 ⊕ IN7 $P2 = IN0 \oplus IN2 \oplus IN4 \oplus IN6$ nP0 = not P0 where $\oplus$ is the XOR operator symbol. Table 16. Command 16-bit frame (from MCU to IC) | MSB | | | | | | | | | | | | | LSB | |-----|-----|-----|-----|-----|-----|-----|-----|--|--|----|----|----|-----| | IN7 | IN6 | IN5 | IN4 | IN3 | IN2 | IN1 | IN0 | | | P2 | P1 | P0 | nP0 | DS14313 - Rev 2 page 19/36 At the same time, the IC transfers to the microcontroller a 16-bit fault frame where the first 8 bits indicate a channel fault (OVT) condition (each bit, set to '1', indicates an OVT event), the following 4 bits provide general fault condition information. FB\_OK: this bit is related to the DC/DC regulation: at the DC/DC turn-on, this bit is low and becomes high after FB rises above 90% of the nominal $V_{FB}$ voltage and a correct SPI communication occurrs. If the FB voltage falls below 80% of the nominal $V_{FB}$ voltage, this bit is zero; $\overline{TWARN}$ (IC warning case temperature), PC (parity check fail, the bit, set to '1', indicates a PC fail or the length is not a multiple of 8), and $\overline{PG}$ (Power Good, see Section 8.10). The last 4 bits are used as parity check bits and communication error conditions (see command 16-bit frame): P0 = F0 $\oplus$ F1 $\oplus$ F2 $\oplus$ F3 $\oplus$ F4 $\oplus$ F5 $\oplus$ F6 $\oplus$ F7 P1 = PC $\oplus$ FB\_OK $\oplus$ F1 $\oplus$ F3 $\oplus$ F5 $\oplus$ F7 P2 = $\overrightarrow{PG}$ $\oplus$ $\overrightarrow{TWARN}$ $\oplus$ F0 $\oplus$ F2 $\oplus$ F4 $\oplus$ F6 nP0 = not P0 where $\oplus$ is the XOR operator symbol. Table 17. Fault 16-bit frame (from IC to MCU) | MSB | | | | | | | | | | | | | | | LSB | |-----|----|----|----|----|----|----|----|-------|-------|----|----|----|----|----|-----| | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | FB_OK | TWARN | PC | PG | P2 | P1 | P0 | nP0 | Channel indications are latched and cleared only after a communication. #### 9.3 Daisy chaining The IPS8200HQ/HQ-1 can be daisy chained by connecting the MOSI port of the micro-controller to the SDI pin of the first IC of the chain; the SDO pin of the first IC of the chain to the SDI pin of the second (and similarly for the next ICs of the chain); and the SDO pin of the last IC of the chain to the MISO port of the micro-controller. See an example in Figure 14 VCC VCC VCC VCC VCC SDI SDO SDI SDO SDI SDO SDI SDO SDI SS CLK SS CLK SS CLK SS CLK Figure 14. Example of daisy chaining connection DS14313 - Rev 2 page 20/36 ## 10 LED driving array The LED driving array carries out the status of the output channels (ON or OFF). Figure 15. LED driving array GIPG030420151307LM The following equation is an indication of how to choose the $R_{\text{ext}}$ resistor value: $R_{ext} = (V_{COLmin}) - (V_{ROWmax}) - V_{F(LED)} / I_{F(LED)}$ where $I_{F(LED)} \le 7$ mA and $(V_{COLmin})$ and $(V_{ROWmax})$ can be found in Table 10; $V_{F(LED)}$ and $I_{F(LED)}$ depend on the electrical characteristics of the LEDs. DS14313 - Rev 2 page 21/36 #### 11 Step-down switching regulator The IC embeds a high efficiency 100 mA micropower step-down switching regulator. The regulator is protected against short-circuits or overload conditions. Pulse-by-pulse current limit regulation is obtained in normal operation through a current loop control. A low ESR output capacitor connected to the $V_{REG}$ pin helps to limit the regulated voltage ripple; a low ESR (less than 10 m $\Omega$ ) capacitor is preferable. The control loop pin FB allows 3.3 V to be regulated, connecting it directly to $V_{REG}$ , or 5 V connecting it through a voltage divider. The DC/DC converter can be turned off by connecting the feedback pin to the DCVDD pin. In some applications it is possible to switch off the embedded DC/DC and supply the $V_{REG}$ by 5 V or 3.3 V externally. Also, in the case of two or more ICs inside the same board, the user can activate the DC/DC converter on only one IC, and also supply the $V_{REG}$ pins of the other ICs. If the DC/DC converter is adjusted to provide 3.3 V regulation and the $V_{DC\_out}$ is used to power an external load and not the device, a 33 k $\Omega$ resistor has to be connected on the $V_{REG}$ pin. Figure 16. Typical circuit for switching regulation V<sub>DC-out</sub> = 3.3 V Figure 17. Typical circuit for switching regulation $V_{DC-out} = 5 \text{ V}$ DS14313 - Rev 2 page 22/36 #### 12 Thermal management The power dissipation in the IC is the main factor that sets the safe operating condition of the device in the application. Therefore, it must be very carefully considered. Furthermore, the available space on the PCB should be chosen considering the power dissipation. Heat sinking can be achieved using copper on the PCB with proper area and thickness. Two different protections have been implemented to guarantee the safety of the device if it overheats due to an overloaded condition or high ambient temperature. The following flowchart explains the functionality of these protections in detail. Figure 18. Thermal behavior Note: 1 Thermal shutdown 2 Junction hysteresis 3 Restore to idle condition 4 Case hysteresis DS14313 - Rev 2 page 23/36 ## 13 Package information In order to meet environmental requirements, STMicroelectronics offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions, and product status are available at <a href="https://www.st.com">www.st.com</a>. ECOPACK is an STMicroelectronics trademark. #### 13.1 VFQFPN-48L 8x6 mm, package information PINI NOEX TOP VIEW Presentation last modified: 12m age modified Figure 19. VFQFPN-48L 8x6 mm, mechanical drawings Table 18. VFQFPN-48L 8x6 mm, mechanical data | Complete | | Note | | | |----------|------|----------|------|-----------------| | Symbol | Min. | Nom. | Max. | Note | | А | 0.80 | 0.90 | 1.00 | 12 | | A1 | 0.00 | - | 0.05 | 9, 12 | | A3 | | 0.20 REF | | | | b | 0.15 | 0.25 | 0.35 | 5, 6, 7, 12, 13 | | b2 | 0.24 | 0.34 | 0.44 | | | D | | 8.00 BSC | | 4, 12 | | е | | 0.50 BSC | | | | Е | | 6.00 BSC | | 4, 12 | | D2 | 6.5 | 6.60 | 6.70 | | | E2 | 4.50 | 4.60 | 4.70 | | | L | 0.30 | 0.40 | 0.50 | 12, 13 | | L2 | 0.24 | 0.34 | 0.44 | | | k | 0.20 | | | 12, 13 | | N | | 48 | | 8 | DS14313 - Rev 2 page 24/36 #### Table 19. TOLERANCE OF FORM AND POSITION (see notes 1, 12) | Symbol | Definition | Tolerance [mm] | Notes | |--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------------------------------------------------------------| | aaa | The bilateral profile tolerance that controls the position of the plastic body sides. The centers of the profile zones are defined by the basic dimensions D and E. | 0.10 | | | bbb | The tolerance that controls the position of the entire terminal pattern with respect to Datum's A and B. The center of the tolerance zone for each terminal is defined by the basic dimension "e" as related to Datum's A and B. | 0.10 | | | ccc | The tolerance located parallel to the seating plane in which the top surface of the package must be located. | 0.10 | | | ddd | The tolerance that controls the position of the terminals to each other. The centers of the profile zones are defined by the basic dimension "e." | 0.05 | This tolerance is normally compounded with a tolerance zone defined by bbb. | | eee | The unilateral tolerance located above the seating plane where the bottom surface of all terminals must be located. | 0.08 | This tolerance is commonly known as the "co-planarity" of the package terminals. | | fff | The tolerance that controls the position of the exposed metal heat feature. The center of the tolerance zone is defined by the Datum's center lines of the package body. | 0.10 | | DS14313 - Rev 2 page 25/36 #### Notes - 1. Dimensioning and tolerance schemes conform to ASME Y14.5M-1994. - 2. All dimensions are in millimeters. - 3. Terminal A1 identifier and terminal numbering conventions shall conform to JEP95 SPP-002. Terminal A1 identifier must be located within the zone indicated on the outline drawing. The top side terminal A1 indicator may be a molded or metallic feature. Optional indicators on the bottom surface may be molded, marked, or metallic features. - 4. Outlines with "D" and "E" in increments of less than 0.5 mm should be registered as "standalone" outlines. These outlines should use as many of the algorithms and dimensions stated in the design standard as possible to ensure predictability in manufacturing. - 5. Dimension 'b' applies to the metallic terminal and measures between 0.15 mm and 0.30 mm from the terminal tip. If the terminal has the optional radius on the other end of the terminal, the dimension 'b' should not be measured in that radius area. - 6. The inner edge of corner terminals may be chamfered or rounded in order to achieve a minimum gap "k." This feature should not affect the terminal width "b," which is measured L/2 from the edge of the package body. - 7. The exact shape of the leads at the edge of the package is optional. - 8. "N" is the maximum number of terminal positions for the specified body size. Depopulation is allowed, but only under the following conditions: - The depopulation scheme must be consistent in each quadrant of the package. - Non-symmetric variations should be broken out as separate mechanical outline variations, including depopulation graphics. - 9. A1 is defined as the distance from the seating plane to the lowest point on the package body (standoff). - 10. Dimensions D2 and E2 refer to the exposed pad. For the exposed pad dimensions see the Variations Table. - 11. For Tolerance of Form and Position see related table. - 12. Critical dimensions: - 12.1 A - 12.2 A1 - 12.3 D & E - 12.4 b & L - 12.5 e - 12.6 D2 & E2 - 13. Dimensions "b" and "L" are measured on the terminal plating surface. - 14. Depending on the method of lead termination at the edge of the package, pull back (L1) may be present. L minus L1 should be equal to or greater than 0.3 mm. - 15. For Symbols, Recommended Values and Tolerances see the Table below: (ACCORDING TO PACKAGE OR JEDEC SPEC IF REGISTERED) DS14313 - Rev 2 page 26/36 Figure 20. VFQFPN-48L 8x6 mm, suggested footprint STMicroelectronics is not responsible for PCB-related issues. The footprint shown in the above figure is a suggestion which may differ from the customer PCB supplier design rules. DS14313 - Rev 2 page 27/36 ## 13.2 Packing information Figure 21. VFQFPN-48L 8x6 mm reel shipment reference Table 20. Standard SPC parameters | Item | Description | |------|----------------| | Ao | Pocket Length | | Во | Pocket Width | | Ko | Pocket Depth | | Т | Tape Thickness | DS14313 - Rev 2 page 28/36 Figure 22. VFQFPN-48L 8x6 mm tape dimensions Figure 23. VFQFPN-48L 8x6 mm tape, Pin 1 indication DS14313 - Rev 2 page 29/36 ## 14 Ordering information #### Table 21. Ordering information | Part number | Package | Packaging | | | |-------------|--------------------------|---------------|--|--| | IPS8200HQ | VFQFPN-48L 8x6 mm | Tape and reel | | | | IPS8200HQ-1 | VI QI FIN-40L 0X0 IIIIII | | | | DS14313 - Rev 2 page 30/36 ## **Revision history** Table 22. Document revision history | Date | Version | Changes | |---------------|---------|-----------------------------------------------------------------| | 02-Oct-2023 | 1 | Initial release. | | 12-Feb-2024 2 | | Changed XOR operator symbol in Section 9.2; some minor changes. | DS14313 - Rev 2 page 31/36 ## **Contents** | 1 | Bloc | k diagram | 3 | |----|-------|-----------------------------------------------|----| | 2 | Pin o | connection | 4 | | 3 | Max | imum ratings | 6 | | 4 | Elec | trical characteristics | 7 | | | 4.1 | Power section | 7 | | | 4.2 | SPI characteristics | 7 | | | 4.3 | Switching | 8 | | | 4.4 | Logic inputs | 9 | | | 4.5 | Protection and diagnostic | 10 | | | 4.6 | Step-down switching regulator | 11 | | | 4.7 | LED driving array | 11 | | 5 | Reve | erse polarity protection | 12 | | 6 | Dem | agnetization energy | 13 | | 7 | Trut | h table | 14 | | 8 | Pin f | function description | 15 | | | 8.1 | SPI/parallel selection mode (SEL2) | 15 | | | 8.2 | Serial data in (SDI) | 15 | | | 8.3 | Serial data out (SDO) | 15 | | | 8.4 | Serial data clock (CLK) | 15 | | | 8.5 | SPI server select (SS) | 15 | | | 8.6 | 8/16-bit selection (SEL1) | 16 | | | 8.7 | Output enable (OUT_EN) | 16 | | | 8.8 | IC warning case temperature detection (TWARN) | 17 | | | 8.9 | Fault indication (FAULT) | 17 | | | 8.10 | Power Good (PG) | 17 | | | 8.11 | Programmable watchdog counter reset (WD) | 17 | | 9 | SPI | operation (SEL2 = H) | 19 | | | 9.1 | 8-bit SPI mode (SEL1 = L) | 19 | | | 9.2 | 16-bit SPI mode (SEL1 = H) | 19 | | | 9.3 | Daisy chaining | 20 | | 10 | LED | driving array | 21 | | 11 | Step | -down switching regulator | 22 | | 12 | Ther | mal management | 23 | | | | | | ## IPS8200HQ, IPS8200HQ-1 | 13 | Package information | | | | | |------------------|---------------------|----------------------------------------|----|--|--| | | | VFQFPN-48L 8x6 mm, package information | | | | | | 13.2 | Packing information | 28 | | | | 14 | Orde | ering information | 30 | | | | Revision history | | | | | | | List | of tal | oles | 34 | | | | | | ures | | | | DS14313 - Rev 2 page 33/36 ## **List of tables** | Pin description | . 4 | |--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Absolute maximum ratings | . 6 | | Thermal data | . 6 | | Power section | . 7 | | SPI characteristics | . 7 | | Switching | . 8 | | Logic inputs | . 9 | | Protection and diagnostic | 10 | | Step-down switching regulator | 11 | | LED driving array | 11 | | Truth table | 14 | | Pin function description | 15 | | Programmable watchdog time | 18 | | Command 8-bit frame (from MCU to IC) | 19 | | Fault 8-bit frame (from IC to MCU) | 19 | | Command 16-bit frame (from MCU to IC) | 19 | | Fault 16-bit frame (from IC to MCU) | 20 | | VFQFPN-48L 8x6 mm, mechanical data | 24 | | TOLERANCE OF FORM AND POSITION (see notes 1, 12) | 25 | | Standard SPC parameters | 28 | | Ordering information | 30 | | Document revision history | 31 | | | Absolute maximum ratings Thermal data. Power section SPI characteristics Switching Logic inputs. Protection and diagnostic Step-down switching regulator LED driving array Truth table Pin function description. Programmable watchdog time Command 8-bit frame (from MCU to IC) Fault 8-bit frame (from IC to MCU) Command 16-bit frame (from MCU to IC) Fault 16-bit frame (from IC to MCU) VFQFPN-48L 8x6 mm, mechanical data TOLERANCE OF FORM AND POSITION (see notes 1, 12) Standard SPC parameters Ordering information. | DS14313 - Rev 2 page 34/36 ## **List of figures** | Figure 1. | Block diagram | . 3 | |------------|---------------------------------------------------------------------------------------------------------------------------------|-----| | Figure 2. | Pin connection (top through view) | . 4 | | Figure 3. | Serial timing | . 8 | | Figure 4. | dV/dt(ON) and dV/dt(OFF) time diagram test conditions | . 9 | | Figure 5. | $t_{d(ON)}$ and $t_{d(OFF)}$ time diagram test conditions | . 9 | | Figure 6. | Reverse polarity protection | 12 | | Figure 7. | Typical single pulse demagnetization: E <sub>OFF</sub> vs I <sub>OUT</sub> (V <sub>CC</sub> = 24 V, T <sub>AMB</sub> = 125 °C) | 13 | | Figure 8. | Typical single pulse demagnetization: L <sub>LOAD</sub> vs I <sub>OUT</sub> (V <sub>CC</sub> = 24 V, T <sub>AMB</sub> = 125 °C) | 13 | | Figure 9. | SPI mode diagram | 16 | | Figure 10. | Output channel enable/disable behavior | 16 | | Figure 11. | Power Good diagnostic | 17 | | Figure 12. | Watchdog reset | 18 | | Figure 13. | SPI directional logic convention | 19 | | Figure 14. | Example of daisy chaining connection | 20 | | Figure 15. | LED driving array | 21 | | Figure 16. | Typical circuit for switching regulation V <sub>DC-out</sub> = 3.3 V | 22 | | Figure 17. | Typical circuit for switching regulation V <sub>DC-out</sub> = 5 V | 22 | | Figure 18. | Thermal behavior | 23 | | Figure 19. | VFQFPN-48L 8x6 mm, mechanical drawings | 24 | | Figure 20. | VFQFPN-48L 8x6 mm, suggested footprint | 27 | | Figure 21. | VFQFPN-48L 8x6 mm reel shipment reference | 28 | | Figure 22. | VFQFPN-48L 8x6 mm tape dimensions | 29 | | Figure 23. | VFQFPN-48L 8x6 mm tape, Pin 1 indication | 29 | DS14313 - Rev 2 page 35/36 #### **IMPORTANT NOTICE - READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2024 STMicroelectronics – All rights reserved DS14313 - Rev 2 page 36/36