## Automotive octal half-bridge pre-driver ## VFQFN48L exposed pad down # Product status link L99MH98 | Product summary | | | | | | | | |-----------------|------------|---------------|--|--|--|--|--| | Order code | Package | Packing | | | | | | | L99MH98 | VFQFPN48L | Tray | | | | | | | L99MH98-TR | 7x7x0.9 mm | Tape and reel | | | | | | #### **Features** AEC-Q100 qualified - Octal half-bridge, or guad H-bridge, pre-driver - Independent channel driver up to 8 high-side or 8 low-side - Driving logic permits any H-bridge configuration, pairing different half-bridges, using the internal gate drivers (GHx/SHx/GLx can be associated to any GHy/SHy/GLy) - Support logic level and standard level MOSFETs - Control of reverse battery protection MOSFET - Fully configurable half-bridge driver in case of fault occurrence - Generator mode for power trunk/tailgate applications - Supporting indirect current measurement of external MOSFETs - SPI configurable overvoltage threshold - Adaptive MOSFET gate control - Three steps gate control of external HS/LS - Improved electromagnetic emission - Programmable gate current up to 120 mA - Reduced switching losses in PWM mode - V<sub>ds</sub> monitoring - Low IQ (1.05 μA) in reset mode - High-side and low-side capable of protection and diagnosis - Four external diodes control, needed for assisting calibration of indirect current measurement, can be used for steady - temperature monitoring - Drain-source monitoring for short circuit detection - Overtemperature warning and shutdown - Timeout watchdog for MCU control - Detailed off-state diagnostic (open load, short circuit to battery or short circuit to GND) via SPI - Three PWM inputs - High-side and low-side PWM capable - Active freewheeling - Up to 50 kHz PWM frequency - Out-of-frame serial peripheral interface (SPI), 24 bits - · QFN package with wettable flanks - Green product (RoHS compliant) ### **Application** - Seat control - Steering column adjustment, gas pedal adjustment - Sunroof, sliding doors, window lift, seat-belt pre-tensioners, cargo cover, washer pump - · Engine vibrations compensation system - Power lift gate - Central door lock ## **Description** L99MH98 is an integrated octal half-bridge pre-driver dedicated to control up to sixteen N-channel MOSFETs. It is intended for DC motor control applications such as automotive power seat control or other applications. A 24-bit serial peripheral interface (SPI) is used for configuring and controlling the eight half-bridges or four H-bridge. SPI status registers provide high-level diagnostic information such as supply voltage monitoring, the charge pump voltage monitoring, temperature warning and overtemperature shutdown. Each gate driver monitors independently its external MOSFET drain-source voltage for fault conditions. The L99MH98 supports indirect current measurement on external MOSFETs, allowing cost saving and lower system complexity, avoiding the usage of shunt resistors. A more efficient gate current control of the external MOSFETs, called "three stages gate current", decreases and optimizes electromagnetic interference (EMI). Protection features (drain-source monitoring for short circuit detection, overtemperature warning and shutdown, timeout watchdog for MCU control, detailed off-state diagnostic via SPI) ensure the ASIL-B achievement according to ISO 26262 standard. The L99MH98 is hosted in a VFQFPN48L package with exposed pad. This package has wettable flanks for easy visual inspection of the solder joint. DS14611 - Rev 2 page 2/147 ## 1 Block diagram and pin description ## 1.1 Block diagram Figure 1. Block diagram DS14611 - Rev 2 page 3/147 ## 1.2 Pin description DIODE1 SDO DIODE2 SDI SL SCLK CSN **GND** VDH CSO1 **CPOUT** VDD ΕN CP2P CSO2 CP2N PWM1 CP1N CP1P PWM2 PWM3 DIODE3 DIAGN DIODE4 Figure 2. Pin connection (top view) Table 1. Pin function | # | Name | Function | |----|-------|-----------------------------------------------------------------------------------------------------------------| | 1 | SDO | SDO serial data output | | 2 | SDI | SDI serial data input with internal pull-down | | 3 | SCLK | SCLK serial clock input with internal pull-down | | 4 | CSN | CSN chip select not with internal pull-up | | 5 | CSO1 | CSO1 current sense amplifier output1 | | 6 | VDD | VDD logic supply | | 7 | EN | EN enable input with internal pull-down | | 8 | CSO2 | CSO2 current sense amplifier output 2 | | 9 | PWM1 | PWM1: PWM input 1 | | 10 | PWM2 | PWM2: PWM input 2 | | 11 | PWM3 | PWM3: PWM input 3 | | 12 | DIAGN | DIAGN: Diagnostic output NOT (active low) | | 13 | GH5 | GH5 gate high-side 5: analog output pin to turn on/off high-side MOSFET 5. Connect to the gate of the high side | | 14 | SH5 | SH5 source high-side 5: connection to source of high-side MOSFET 5 | | 15 | GL5 | GL5 gate low-side 5: analog output pin to turn on/off low-side MOSFET 5. Connect to the gate of the low side | | 16 | GL6 | GL6 gate low-side 6: analog output pin to turn on/off low-side MOSFET 6. Connect to the gate of the low side | | 17 | SH6 | SH6 source high-side 6: connection to source of high-side MOSFET 6 | | 18 | GH6 | GH6 gate high-side 6: analog output pin to turn on/off high-side MOSFET 6. Connect to the gate of the high side | DS14611 - Rev 2 page 4/147 | # | Name | Function | |----|--------|-----------------------------------------------------------------------------------------------------------------| | 19 | GH7 | GH7 gate high-side 7: analog output pin to turn on/off high-side MOSFET 7. Connect to the gate of the high side | | 20 | SH7 | SH7 source high-side 7: connection to source of high-side MOSFET 7 | | 21 | GL7 | GL7 gate low-side 7: analog output pin to turn on/off low-side MOSFET 7. Connect to the gate of the low side | | 22 | GL8 | GL8 gate low-side 8: analog output pin to turn on/off low-side MOSFET 8. Connect to the gate of the low side | | 23 | SH8 | SH8 source high-side 8: connection to source of high-side MOSFET 8 | | 24 | GH8 | GH8 gate high-side 8: analog output pin to turn on/off high-side MOSFET 8. Connect to the gate of the high side | | 25 | DIODE4 | External diode control 4 | | 26 | DIODE3 | External diode control 3 | | 27 | CP1P | CP1P:positive connection to charge pump capacitor 1 | | 28 | CP1N | CP1N: negative connection to charge pump capacitor 1 | | 29 | CP2N | CP2N: negative connection to charge pump capacitor 2 | | 30 | CP2P | CP2P: Positive connection to charge pump capacitor 2 | | 31 | CPOUT | CPOUT: Charge pump output | | 32 | VDH | VDH input pin | | 33 | GND | GND Ground connection | | 34 | SL | SL source low-side: common connection to the source of the low-side MOSFETs | | 35 | DIODE2 | External diode control 2 | | 36 | DIODE1 | External diode control 1 | | 37 | GH4 | GH4 gate high-side 4: analog output pin to turn on/off high-side MOSFET 4. Connect to the gate of the high side | | 38 | SH4 | SH4 source high-side 4: connection to source of high-side MOSFET 4 | | 39 | GL4 | GL4 gate low-side 4: analog output pin to turn on/off low-side MOSFET 4. Connect to the gate of the low side | | 40 | GL3 | GL3 gate low-side 3: analog output pin to turn on/off low-side MOSFET 3. Connect to the gate of the low side | | 41 | SH3 | SH3 source high-side 3: connection to source of high-side MOSFET 3 | | 42 | GH3 | GH3 gate high-side 3: analog output pin to turn on/off high-side MOSFET 3. Connect to the gate of the high side | | 43 | GH2 | GH2 gate high-side 2: analog output pin to turn on/off high-side MOSFET 2. Connect to the gate of the high side | | 44 | SH2 | SH2 source high-side 2: connection to source of high-side MOSFET 2 | | 45 | GL2 | GL2 gate low-side 2:analog output pin to turn on/off low-side MOSFET 2. Connect to the gate of the low side | | 46 | GL1 | GL1 gate low-side 1: analog output pin to turn on/off low-side MOSFET 1. Connect to the gate of the low side | | 47 | SH1 | SH1 source high-side 1: connection to source of high-side MOSFET 1 | | 48 | GH1 | GH1 gate high-side 1: analog output pin to turn on/off high-side MOSFET 1. Connect to the gate of the high side | | - | E.P. | Exposed pad connected to ground on the application board | DS14611 - Rev 2 page 5/147 ## 2 Electrical specifications Stressing the device above the rating listed in the Table 2 may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## 2.1 Absolute maximum ratings Table 2. Absolute maximum ratings | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |------------------------|---------------------------------------------------|----------------|-----------|-----|-----------|------| | $V_{DH}$ | Power supply voltage | | -0.3 | - | 28 | V | | $V_{DH}$ | Single pulse tmax < 400 ms | | - | - | 40 | V | | V <sub>PWM1</sub> | PWM input voltages (PWMx) | | -0.3 | - | VDD + 0.3 | V | | V <sub>PWM2</sub> | PWM input voltages (PWMx) | | -0.3 | - | VDD + 0.3 | V | | V <sub>PWM3</sub> | PWM input voltages (PWMx) | | -0.3 | - | VDD + 0.3 | V | | V <sub>SDI</sub> | SDI logic input voltages | | -0.3 | - | VDD + 0.3 | V | | V <sub>SCLK</sub> | SCLK logic input voltages | | -0.3 | - | VDD + 0.3 | V | | V <sub>CSN</sub> | CSN logic input voltages | | -0.3 | - | VDD + 0.3 | V | | V <sub>EN</sub> | EN logic input voltages | | -0.3 | - | 20 | V | | V <sub>SDO/DIAGN</sub> | Voltage range at SDO/DIAGN | | -0.3 | - | VDD + 0.3 | V | | V <sub>SL</sub> | Voltage range at SL | | -6.0 | - | 6 | V | | V <sub>SH</sub> | Voltage range at SHx | | -6.0 | - | VDH | V | | $V_{GH}$ | Voltage range at GHx, V <sub>CPOUT</sub> = +0.3 V | | Sxy - 0.3 | - | Sxy + 13 | V | | $V_{GL}$ | Voltage range at GLx, V <sub>CPOUT</sub> = +0.3 V | | Sxy - 0.3 | - | Sxy + 13 | V | | V <sub>GS_LS</sub> | Voltage difference between GLx and SL | | -0.3 | - | 13 | V | | V <sub>GS_HS</sub> | Voltage difference between GHx and SHx | | -0.3 | - | 13 | V | | V <sub>CP1</sub> - | CP1 minus | | -0.3 | - | VDH | V | | V <sub>CP2</sub> - | CP2 minus | | -0.3 | - | VDH | V | | V <sub>CP1+</sub> | CP1 plus | | VDH - 0.3 | - | VDH + 13 | V | | V <sub>CP2+</sub> | CP2 plus | | VDH - 0.6 | - | VDH + 13 | V | | V <sub>CPOUT</sub> | CP out | | VDH - 0.6 | - | VDH + 13 | V | | $V_{DIODE}$ | Voltage at Vdiode pins | | -0.3 | - | 40 | V | | $V_{DD}$ | Logic supply voltage | | -0.3 | - | 18 | V | | V <sub>CSOx</sub> | Voltage at CSOx | | -0.3 | - | VDD + 0.3 | V | Note: - All maximum ratings are absolute ratings. Leaving the limitation of any of these values may cause an irreversible damage of the integrated circuit. - Loss of ground or ground shift with externally grounded loads: ESD structures are configured for nominal currents only. If external loads are connected to different grounds, the current load must be limited to this nominal current. DS14611 - Rev 2 page 6/147 ## 2.2 ESD protection Table 3. ESD protection | Symbol | Parameter | Test<br>condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------|-----------|-------------------|------|-----|------|------| | Electrostatic discharge test (AEC-Q100-002-E) all pins (HBM) | - | | -2 | - | +2 | kV | | Electrostatic discharge test (AEC-Q100-002-E) output pins SHx (X = 18) and V <sub>DH</sub> versus GND (HBM) | - | | -4 | - | +4 | kV | | Charge device model (CDM-AEC-Q100-011) all pins | - | | -500 | - | +500 | V | | Charged device model (CDM-AEC-Q100-011) corner pins | - | | -750 | - | +750 | V | #### 2.3 Thermal data Table 4. Operation junction temperature | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |------------------|--------------------------------|----------------|-----|-----|-----|------| | Tj | Operating junction temperature | | -40 | - | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -55 | - | 150 | °C | All parameters are guaranteed in the temperature range -40 to 150 °C (unless otherwise specified); the device is still operative and functional at higher temperatures (up to 165 °C). Note: - Parameters limits at higher temperatures than 150 °C may change with respect to what is specified as per the standard temperature range. - Device functionality at high temperature is guaranteed by characterization. Table 5. Temperature warning and thermal shutdown | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |------------------------|-------------------------------------------------|---------------------------|-----|-----|-----|------| | T <sub>jTW_ON</sub> | Junction temperature thermal warning threshold | T <sub>j</sub> increasing | 140 | 150 | 160 | °C | | T <sub>jSD_ON</sub> | Junction temperature thermal shutdown threshold | T <sub>j</sub> increasing | 170 | 180 | 190 | °C | | T <sub>jSD_OFF</sub> | Junction temperature thermal shutdown threshold | T <sub>j</sub> decreasing | 160 | 170 | 180 | °C | | t <sub>fTjTW/TSD</sub> | Temperature warning/shutdown filtering time | Tested by scan | 24 | - | 43 | μs | Note: Those parameters are guaranteed at hot only. ## 2.3.1 VFQFPN-48 Thermal data Table 6. Packages thermal resistance | Symbol | Parameter | Test condition | Value | Unit | |----------------------------------------|-----------------------------------------------|----------------|-------|------| | R <sub>thj-amb</sub> <sup>(1)(2)</sup> | Thermal resistance junction to ambient (max.) | | 26 | °C/W | | R <sub>thj-case</sub> <sup>(3)</sup> | Thermal resistance junction to case (max.) | | 4.5 | °C/W | - 1. The parameter is retrieved according to JEDEC 51.2 referring to thermal testing method in still air. - 2. PCB designed according to JEDEC 51.7 referring to high effective thermal conductivity test board. - The values quoted are for PCB 129 mm x 60 mm x 1.6 mm ±10%, FR4, 4 layer. - Cu thickness on outer layer 0.070 mm, Cu thickness on inner layer 0.035 mm, Thermal vias separation 1.2 mm, Thermal via diameter 0.3 mm ±0.08 mm, Cu thickness on vias 0.025 mm. VFQFPN-48 footprint dimensions are 5.4 mm x 5.4 mm. DS14611 - Rev 2 page 7/147 3. The $R_{thj\text{-case}}$ is retrieved according to MIL-STD-883E referring to thermal testing method. ## 2.4 Electrical characteristics ## 2.4.1 Supply, supply monitoring and current consumption $V_{DH}$ = 6 V to 28 V; $V_{DD}$ = 3.0 V to 5.5 V, $T_j$ = -40 °C to 150 °C, all voltages are referred to ground and currents are assumed positive when flow into the pin (unless otherwise specified). Table 7. Supply, supply monitoring and current consumption | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |-------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------|------|------|------|------| | $V_{DH}$ | High-side drain voltage | | 6 | - | 28 | V | | V <sub>SL</sub> | SL operative voltage range | | -0.3 | - | 0.5 | V | | V <sub>SH</sub> | SH operative voltage range | | -0.3 | - | VDH | V | | V <sub>DH_ext</sub> | High-side drain voltage extended range <sup>(1)</sup> | | 5 | - | 6 | V | | $V_{DD}$ | I/O supply voltage | | 3 | - | 5.5 | V | | I <sub>DD</sub> | V <sub>DD</sub> DC supply current | $V_{DH} = 13.5 V$ $V_{DD} = 5 V$ Active mode | 5.5 | 9 | 9.5 | mA | | I <sub>DD_SDN</sub> | V <sub>DD</sub> quiescent supply current | V <sub>DD</sub> = 5 V<br>Reset mode | - | - | 0.5 | μA | | I <sub>DH</sub> | V <sub>DH</sub> current consumption in active mode | $V_{DH} = 13 \text{ V}$ $V_{DD} = 5 \text{ V}$ Active mode Outputs floating | - | 40 | 50 | mA | | I <sub>DH</sub> | V <sub>DH</sub> current consumption in active mode | $V_{DH}$ = 6 V to 28 V<br>$V_{DD}$ = 5.0 V<br>Active mode<br>Outputs floating | - | 48 | 60 | mA | | I <sub>DH_SDN</sub> | V <sub>DH</sub> quiescent supply current | $V_{DH} = 13 \text{ V}$ $V_{DD} = 0 \text{ V}$ Reset mode Outputs floating | - | - | 0.55 | μА | | V <sub>DHUV</sub> | V <sub>DH</sub> undervoltage threshold | V <sub>DH</sub> increasing/decreasing | 4 | - | 4.5 | V | | V <sub>DHUV_hyst</sub> | V <sub>DH</sub> undervoltage hysteresis | | 0.04 | - | 0.2 | V | | V <sub>DHOVT1_LH</sub> | V <sub>DH</sub> overvoltage threshold 1 LH | V <sub>DH</sub> increasing | 19 | - | 21 | V | | V <sub>DHOVT1_HL</sub> | V <sub>DH</sub> overvoltage threshold 1 HL | V <sub>DH</sub> decreasing | 18.4 | - | 20.4 | V | | V <sub>DHOVT2_LH</sub> | V <sub>DH</sub> overvoltage threshold 2 LH | V <sub>DH</sub> increasing | 29 | - | 33 | V | | V <sub>DHOVT2_HL</sub> | V <sub>DH</sub> overvoltage threshold 2 HL | V <sub>DH</sub> decreasing | 28.5 | - | 32.5 | V | | V <sub>DHOV2_hyst</sub> | V <sub>DH</sub> overvoltage threshold 2 hysteresis | Guaranteed by design | - | 0.8 | - | V | | V <sub>DHOV1_hyst</sub> | V <sub>DH</sub> overvoltage threshold 1 hysteresis | Guaranteed by design | - | 0.65 | - | V | | t <sub>UV_FILT</sub> | V <sub>DH</sub> undervoltage filter time | | 7 | 10 | 13 | μs | | t <sub>OV_FILT</sub> | V <sub>DH</sub> /V <sub>DD</sub> overvoltage filter time | | 7 | 10 | 13 | μs | | V <sub>DDOVT_LH</sub> | V <sub>DD</sub> overvoltage threshold LH | | 5.4 | - | 5.9 | V | | V <sub>DDOVT_HL</sub> | V <sub>DD</sub> overvoltage threshold HL | | 5.3 | - | 5.8 | V | | V <sub>DDhyst_OV</sub> | V <sub>DD</sub> overvoltage hysteresis | | 0.07 | - | 0.2 | V | DS14611 - Rev 2 page 8/147 | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |------------------------|---------------------------------|----------------------------|------|------|------|------| | V <sub>DDPOR_OFF</sub> | V <sub>DD</sub> power-on-reset | V <sub>DD</sub> increasing | 2.40 | 2.60 | 2.80 | V | | V <sub>DDPOR_ON</sub> | V <sub>DD</sub> power-off-reset | V <sub>DD</sub> decreasing | 2.30 | 2.50 | 2.70 | V | <sup>1.</sup> Only functionality guaranteed. ## 2.4.2 Logic inputs PWMx, EN $V_{DH}$ = 6 V to 28 V; $V_{DD}$ = 3.0 V to 5.5 V, $T_j$ = -40 °C to 150 °C, all voltages are referred to ground and currents are assumed positive when flow into the pin (unless otherwise specified). Table 8. PWMx, EN | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|-----|-------|------| | V <sub>ENH</sub> | EN high voltage | | 0.9 | - | 2 | V | | V <sub>ENL</sub> | EN low voltage | | 0.4 | - | 0.95 | V | | V <sub>ENHY</sub> | EN hysteresis | (1) | 0.45 | - | 0.95 | V | | R <sub>PD_OFF_EN</sub> | EN pull-down resistor | EN pin below EN threshold | 150 | 200 | 250.5 | kΩ | | I <sub>PD_ON_EN</sub> | EN pull-down current | EN pin above EN threshold, additional current, pull down resistor still present. Expected 80 µA + 25 µA with 5 V at EN pin | 8.5 | 15 | 25 | μA | | V <sub>PWMH</sub> | PWMx high voltage | (2) | 1 | - | 2 | V | | V <sub>PWML</sub> | PWMx low voltage | (3) | 0.75 | - | 1.65 | V | | V <sub>PWMHY</sub> | PWMx hysteresis | (1) | 0.1 | - | 0.5 | V | | R <sub>PD_PWMx</sub> | PWMx pull-down resistor | | 30 | 40 | 50 | kΩ | | f <sub>PWMH</sub> | PWMH switching frequency | VDH = 13.5 V, VSLx = 0 V<br>RG = 0 Ω, CG = 2.7 nF<br>PWMH-duty-cycle = 50% | - | - | 50 | kHz | - 1. Not subject to production test, specified by design. - 2. High level guaranteed above max voltage. - 3. Low level guaranteed below min voltage. ## 2.4.3 Diagnostic not output (DIAGN) The voltages are referred to ground and currents are assumed positive when the current flows into the pin. 6 V $\leq$ V<sub>DH</sub> $\leq$ 18 V; T<sub>i</sub> = -40 °C to 150 °C, unless otherwise specified. **Table 9. DIAGN outputs** | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |--------------------|--------------------------------|-------------------------|-----------|-----|-----|------| | V <sub>OL</sub> | Low-level output voltage | I <sub>out</sub> = 1 mA | - | - | 0.4 | V | | V <sub>OH</sub> | High-level output voltage | I <sub>out</sub> = 1 mA | VDD - 0.4 | - | - | V | | I <sub>DIAGN</sub> | DIAGN tristate leakage current | | -10 | - | 10 | μA | DS14611 - Rev 2 page 9/147 #### 2.4.4 Charge pump $V_{DH}$ = 6 V to 28 V; $V_{DD}$ = 3.0 V to 5.5 V, $T_j$ = -40 °C to 150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). Symbol **Test condition Parameter** Min Тур Max Unit (1) $f_{CP}$ Charge Pump frequency 325 400 475 kHz V<sub>DH</sub> ≥ 8 V $V_{DH} + 8.2$ V<sub>DH</sub> + 11.2 V<sub>DH</sub> + 13 $V_{\mathsf{CP}}$ Charge pump output voltage ٧ $I_{CP} \ge -10 \text{ mA}^{(2)}$ $V_{DH} = 6 V$ Charge pump output voltage $V_{DH} + 6.2$ $V_{DH} + 7$ $V_{CP\_vbmin}$ $I_{CP} = -5 \text{ mA}^{(2)}$ $V_{CP\_low}$ Charge pump low threshold voltage $V_{DH} + 4.5$ $V_{DH} + 5$ $V_{DH} + 5.5$ V V<sub>CP</sub>= V<sub>DH</sub> = 13.5 V -36 I<sub>CP lim</sub> Charge pump output current limitation(3) mA $t_{CP}$ Charge pump low filter time Tested by scan 8 10 12 μs Charge pump startup blanking time Tested by scan 500 800 t<sub>CP</sub> start μs Table 10. Charge pump #### 2.4.5 Gate driver The electrical characteristics related to the gate driver are valid for $V_{CP} > V_{DH} + 8.5 \text{ V}$ . $V_{DH}$ = 6 V to 28 V; $V_{DD}$ = 3.0 V to 5.5 V, $T_j$ = -40 °C to 150 °C, $V_{CP}$ > $V_{DH}$ + 8.5 V, all voltages with respect to ground, positive current flowing into pin except for $I_{GLx}$ and $I_{GHx}$ (unless otherwise specified). The gate source and sink current level can be affected in case of high SHx/GHx slew rate due to capacitive current injected into the GATE pin from an external MOS miller capacitor. This behavior is described in a dedicated application note. Table 11. Gate driver | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |-------------------|-----------------------------------------------------------------------|------------------------------------------------------------|------|-------|------|------| | I <sub>onx</sub> | Gate source current, only I <sub>STEP1x</sub> and I <sub>STEP2x</sub> | ISTEP1_CONFx = ISTEP2_CONFx = 0000 | -50% | -0.72 | +50% | mA | | I <sub>offx</sub> | Gate sink current, only I <sub>STEP1x</sub> and I <sub>STEP2x</sub> | ISTEP1_CONFx = ISTEP2_OFF_CONFx = 0000 | -50% | 0.88 | +50% | mA | | I <sub>onx</sub> | Gate source current | ISTEP1_CONFx = ISTEP2_CONFx = 0001<br>ISTEP3_CONFx = 0000 | -50% | -1.58 | +50% | mA | | I <sub>offx</sub> | Gate sink current | ISTEP1_CONFx = ISTEP2_OFF_CONFx = 0001 ISTEP3_CONFx = 0000 | -50% | 1.77 | +50% | mA | | I <sub>onx</sub> | Gate source current, only I <sub>STEP1x</sub> and I <sub>STEP2x</sub> | ISTEP1_CONFx = ISTEP2_CONFx = 0010 | -50% | -2.6 | +50% | mA | | I <sub>offx</sub> | Gate Sink Current, only I <sub>STEP1x</sub> and I <sub>STEP2x</sub> | ISTEP1_CONFX = ISTEP2_OFF_CONFx = 0010 | -50% | 2.6 | +50% | mA | | I <sub>onx</sub> | Gate source current | ISTEP1_CONFx = ISTEP2_CONFx = 0011<br>ISTEP3_CONFx = 0001 | -45% | -3.3 | +45% | mA | | I <sub>offx</sub> | Gate sink current | ISTEP1_CONFx = ISTEP2_OFF_CONFx = 0011 ISTEP3_CONFx = 0001 | -45% | 3.5 | +45% | mA | DS14611 - Rev 2 page 10/147 <sup>1.</sup> Not subject to production test, specified by design. <sup>2.</sup> $C_{CPC1} = C_{CPC2} = 100 \text{ nF}, C_{CP} = 220 \text{ nF}.$ <sup>3.</sup> In case of short to battery. This pin is not protected from short to ground. | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------------------------------|------------------------------------------------------------|------|-----|------|------------| | I <sub>onx</sub> | Gate source current, only I <sub>STEP1x</sub> and I <sub>STEP2x</sub> | ISTEP1_CONFx = ISTEP2_CONFx = 0100 | -45% | -6 | +45% | mA | | I <sub>offx</sub> | Gate sink current, only I <sub>STEP1x</sub> and I <sub>STEP2x</sub> | ISTEP1_CONFx = ISTEP2_OFF_CONFx = 0100 | -45% | 6 | +45% | mA | | I <sub>onx</sub> | Gate source current | ISTEP1_CONFx = ISTEP2_CONFx = 0101<br>ISTEP3_CONFx = 0010 | -35% | -8 | 35% | mA | | I <sub>offx</sub> | Gate sink current | ISTEP1_CONFx = ISTEP2_OFF_CONFx = 0101 ISTEP3_CONFx = 0010 | -35% | 8 | 35% | mA | | I <sub>onx</sub> | Gate source current, only I <sub>STEP1x</sub> and I <sub>STEP2x</sub> | ISTEP1_CONFx = ISTEP2_CONFx = 0110 | -35% | -10 | 35% | mA | | I <sub>offx</sub> | Gate Sink Current, only I <sub>STEP1x</sub> and I <sub>STEP2x</sub> | ISTEP1_CONFx = ISTEP2_OFF_CONFx = 0110 | -35% | 10 | 35% | mA | | I <sub>onx</sub> | Gate source current | ISTEP1_CONFx = ISTEP2_CONFx = 0111<br>ISTEP3_CONFx = 0011 | -35% | -12 | 35% | mA | | I <sub>offx</sub> | Gate sink current | ISTEP1_CONFx = ISTEP2_OFF_CONFx = 0111 ISTEP3_CONFx = 0011 | -35% | 12 | 35% | mA | | I <sub>onx</sub> | Gate source current, only I <sub>STEP1x</sub> and I <sub>STEP2x</sub> | ISTEP1_CONFx = ISTEP2_CONFx = 1000 | -35% | -16 | 35% | mA | | I <sub>offx</sub> | Gate sink current, only I <sub>STEP1x</sub> and I <sub>STEP2x</sub> | ISTEP1_CONFx = ISTEP2_OFF_CONFx = 1000 | -35% | 16 | 35% | mA | | l <sub>onx</sub> | Gate source current | ISTEP1_CONFx = ISTEP2_CONFx = 1001<br>ISTEP3_CONFx = 0100 | | -20 | 35% | mA | | I <sub>offx</sub> | Gate sink current | ISTEP1_CONFx = ISTEP2_OFF_CONFx = 1001 ISTEP3_CONFx = 0100 | -35% | 20 | 35% | mA | | I <sub>onx</sub> | Gate source current, only I <sub>STEP1x</sub> and I <sub>STEP2x</sub> | ISTEP1_CONFx = ISTEP2_CONFx = 1010 | -35% | -24 | 35% | mA | | I <sub>offx</sub> | Gate sink current, only I <sub>STEP1x</sub> and I <sub>STEP2x</sub> | ISTEP1_CONFx = ISTEP2_OFF_CONFx = 1010 | -35% | 24 | 35% | mA | | I <sub>onx</sub> | Gate source current | ISTEP1_CONFx = ISTEP2_CONFx = 1011<br>ISTEP3_CONFx = 0101 | -35% | -28 | 35% | mA | | I <sub>offx</sub> | Gate sink current | ISTEP1_CONFx = ISTEP2_OFF_CONFx = 1011 ISTEP3_CONFx = 0101 | -35% | 28 | 35% | mA | | I <sub>onx</sub> | Gate source current, only I <sub>STEP1x</sub> and I <sub>STEP2x</sub> | ISTEP1_CONFx = ISTEP2_CONFx = 1100 | -35% | -32 | 35% | mA | | I <sub>offx</sub> | Gate sink current, only I <sub>STEP1x</sub> and I <sub>STEP2x</sub> | ISTEP1_CONFx = ISTEP2_OFF_CONFx = 1100 | -35% | 32 | 35% | m/ | | I <sub>onx</sub> | Gate source current | ISTEP1_CONFx = ISTEP2_CONFx = 1101<br>ISTEP3_CONFx = 0110 | -35% | -36 | 35% | m/ | | I <sub>Toffx</sub> | Gate sink current | ISTEP1_CONFx = ISTEP2_OFF_CONFx = 1101 ISTEP3_CONFx = 0110 | -35% | 36 | 35% | m/ | | I <sub>onx</sub> | Gate source current, only I <sub>STEP1x</sub> and I <sub>STEP2x</sub> | ISTEP1_CONFx = ISTEP2_CONFx = 1110 | -35% | -40 | 35% | m <i>A</i> | DS14611 - Rev 2 page 11/147 | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |-------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------|-----------|--------|------| | I <sub>offx</sub> | Gate sink current, only I <sub>STEP1x</sub> and I <sub>STEP2x</sub> | ISTEP1_CONFx = ISTEP2_OFF_CONFx = 1110 | -35% | 40 | 35% | mA | | I <sub>onx</sub> | Gate source current | ISTEP1_CONFx = ISTEP2_CONFx = 1111<br>ISTEP3_CONFx = 0111 | -25% | -42 | +25% | mA | | I <sub>offx</sub> | Gate sink current | ISTEP1_CONFx = ISTEP2_OFF_CONFx = 1111 ISTEP3_CONFx = 0111 | -25% | 37 | +25% | mA | | I <sub>onx</sub> | Gate source current only ISTEP3x | ISTEP3_CONFx = 1000 | -25% | -52 | +25% | mA | | I <sub>offx</sub> | Gate sink current only ISTEP3x | ISTEP3_CONFx = 1000 | -25% | 52 | +25% | mA | | I <sub>onx</sub> | Gate source current only ISTEP3x | ISTEP3_CONFx = 1001 | -25% | -60 | +25% | mA | | I <sub>offx</sub> | Gate sink current only ISTEP3x | ISTEP3_CONFx = 1001 | -25% | 60 | +25% | mA | | I <sub>onx</sub> | Gate source current only I <sub>STEP3x</sub> | ISTEP3_CONFx = 1010 | -25% | -68 | +25% | mA | | I <sub>offx</sub> | Gate sink current only ISTEP3x | ISTEP3_CONFx = 1010 | -25% | 68 | +25% | mA | | I <sub>onx</sub> | Gate source current only ISTEP3x | ISTEP3_CONFx = 1011 | -25% | -76 | +25% | mA | | I <sub>offx</sub> | Gate sink current only I <sub>STEP3x</sub> | ISTEP3_CONFx = 1011 | -25% | 76 | +25% | mA | | I <sub>onx</sub> | Gate source current only ISTEP3x | ISTEP3_CONFx = 1100 | -25% | -84 | +25% | mA | | I <sub>offx</sub> | Gate sink current only ISTEP3x | ISTEP3_CONFx = 1100 | -25% | 84 | +25% | mA | | I <sub>onx</sub> | Gate source current only ISTEP3x | ISTEP3_CONFx = 1101 | -25% | -92 | +25% | mA | | I <sub>offx</sub> | Gate sink current only I <sub>STEP3x</sub> | ISTEP3_CONFx = 1101 | -25% | 92 | +25% | mA | | I <sub>onx</sub> | Gate source current only ISTEP3x | ISTEP3_CONFx = 1110 | -25% | -104 | +25% | mA | | I <sub>offx</sub> | Gate sink current only ISTEP3x | ISTEP3_CONFx = 1110 | -25% | 104 | +25% | mA | | I <sub>onx</sub> | Gate source current only I <sub>STEP3x</sub> | ISTEP3_CONFx = 1111 | -25% | -120 | +25% | mA | | I <sub>offx</sub> | Gate sink current only ISTEP3x | ISTEP3_CONFx = 1111 | -25% | 120 | +25% | mA | | V <sub>GSHx</sub> | Gate-on voltage | VDH = VSH = 6 V<br>ICP = -5 mA, DC measure GH-SH | VSHx + | - | - | V | | V <sub>GSHx</sub> | Gate-on voltage | VDH = VSH >= 8 V | VSHx +- | VSHx + 10 | VSHx + | V | | R <sub>GHx</sub> | Passive gate-pull-down resistance | ICP = -10 mA, DC measure GH-SH Resistance between gate HS and ground when device is ON | - | 1 | - | ΜΩ | | R <sub>SHx</sub> | Passive source-pull-down resistance | Resistance between source HS and ground when device is ON | - | 1 | - | ΜΩ | | V <sub>GLx</sub> | Gate-on voltage | VSL = 0 V, VDH = 6 V | VSLx + 6 | - | _ | V | DS14611 - Rev 2 page 12/147 | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | | | | |----------------------|--------------------------------------|-----------------------------------------------------------|-----------|--------|--------------|------|--|--|--| | | | ICP = -5 mA, DC measure GL-SL | | | | | | | | | | 0.4 | VSL = 0 V, VDH ≥ 8 V | V(0) | VSLx + | VSLx + | Ţ,, | | | | | $V_{GLx}$ | Gate-on voltage | ICP = -10 mA, DC measure GL-SL | VSLx + 8 | 10 | 12 | V | | | | | R <sub>GLx</sub> | Passive gate-pull-down resistance | Resistance between gate LS and ground when device is ON | - | 1 | - | МΩ | | | | | R <sub>SL</sub> | Passive source-pull-down resistance | Resistance between source LS and ground when device is ON | - | 125 | - | ΚΩ | | | | | V | Step voltage1 for x channel | VSTEP1_CONFx = 00/01 | FE0/ | 4.4 | . 550/ | | | | | | V <sub>step1xl</sub> | x = 18 | Switch ON, command = 1 | -55% | 1.1 | +55% | V | | | | | \ / | Step voltage1 for x channel | VSTEP1_CONFx = 00/01 | 470/ | 4.0 | . 470/ | ., | | | | | V <sub>step1xh</sub> | x = 18 | Switch OFF command = 0 | -47% | 1.3 | +47% | V | | | | | | Step voltage1 for x channel | VSTEP1_CONFx = 10/11 | 0=0/ | | 0=0/ | Ī., | | | | | V <sub>step1xl</sub> | x = 18 | Switch ON, command = 1 | -35% | 2.2 | +35% | V | | | | | | Step voltage1 for x channel | VSTEP1_CONFx = 10/11 | | | | | | | | | V <sub>step1xh</sub> | x = 18 | Switch OFF command = 0 | -35% | 2.6 | +35% | V | | | | | | Step voltage2 for x channel | VSTEP2_CONFx = 00 | | | | | | | | | V <sub>step2xl</sub> | x = 18 | Switch ON, command = 1 | -31% | 2.67 | +31% | V | | | | | | Stop voltage? for v channel | VSTEP2_CONFx = 00 | | | | | | | | | V <sub>step2xh</sub> | Step voltage2 for x channel $x = 18$ | Switch OFF command = 0 | -28% | 3.33 | +28% | V | | | | | | Cton walte as 2 for walte and | VSTEP2_CONFx = 01 | | | | | | | | | V <sub>step2x</sub> | Step voltage2 for x channel x = 18 | Switch ON, command = 1 | -27% | 3.56 | +27% | V | | | | | | 01 | VSTEP2_CONFx = 01 | | | | | | | | | V <sub>step2xh</sub> | Step voltage2 for x channel $x = 18$ | Switch OFF command = 0 | -25% | 4.44 | +25% | V | | | | | | | vstep2_confx = 10 | -24% 4.45 | | | | | | | | V <sub>step2xl</sub> | Step voltage2 for x channel $x = 18$ | Switch ON, command = 1 | | | +24% | V | | | | | | | VSTEP2_CONFx = 10 | | | | | | | | | V <sub>step2xh</sub> | Step voltage2 for x channel x = 18 | Switch OFF command = 0 | -24% | 5.55 | +24% | V | | | | | | | | | | | | | | | | V <sub>step2xl</sub> | Step voltage2 for x channel x = 18 | VSTEP2_CONFx = 11 | -24% | 5.34 | +24% | V | | | | | | | Switch ON, command = 1 | | | | | | | | | V <sub>step2xh</sub> | Step voltage2 for x channel x = 18 | VSTEP2_CONFx = 11 | -24% | 6.66 | +24% | V | | | | | | X 15 | Switch OFF command = 0 | | | | | | | | | | | Gate drivers dynamic parameters | | | | | | | | | $t_{GLxr}$ | Rise time LS | VDH = 13.5 V; VSLx = 0 V | _ | _ | 2 | μs | | | | | | | RG = 0 Ω; CG = 10 nF | | | | ļ . | | | | | t <sub>GHxr</sub> | Rise time HS | VDH = 13.5 V; VSLx = 0 V | _ | _ | 2 | μs | | | | | O | | RG = $0 \Omega$ ; CG = $10 \text{ nF}$ | | | | ļ. | | | | | $t_{GLxf}$ | Fall time LS | VDH = 13.5 V; VSLx = 0 V | _ | _ | 2 | μs | | | | | OLXI | | RG = 0 Ω; CG = 10 nF | | | | p.o | | | | | t <sub>GHxf</sub> | Fall time HS | VDH = 13.5 V; VSLx = 0 V | | | 2 | μs | | | | | -GUXI | | RG = 0 Ω; CG = 10 nF | | | | μο | | | | | $V_{\text{GSHx}}$ | Gate-on voltage HS | Maximum VGH-VSH in turn-on condition | - | - | VSHx +<br>13 | V | | | | | V <sub>GSLx</sub> | Gate-on voltage LS | Maximum VGL-VSL in turn-on condition | - | _ | VSLx +<br>16 | V | | | | DS14611 - Rev 2 page 13/147 Figure 3. H-driver delay times 2.4.6 Watchdog Table 12. Watchdog | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |----------------------|------------------|--------------------|-----|-----|-----|------| | t <sub>LOW</sub> | Long open window | Guaranteed by scan | 52 | - | 87 | ms | | t <sub>CW</sub> | Closed window | Guaranteed by scan | 11 | - | 20 | ms | | t <sub>WDP</sub> | Watchdog period | Guaranteed by scan | 32 | - | 54 | ms | | t <sub>timeout</sub> | Timeout period | Guaranteed by scan | 90 | - | 110 | ms | Figure 4. Watchdog early, late and safe window DS14611 - Rev 2 page 14/147 ## 2.4.7 Open-load monitoring external The voltages are referred to power ground and currents are assumed positive when the current flows into the pin. $6 \text{ V} \le \text{V}_{DH} \le 28 \text{ V}$ ; $\text{T}_{j} = -40 \,^{\circ}\text{C}$ to 150 $^{\circ}\text{C}$ , unless otherwise specified. Table 13. Open-load monitoring threshold | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |---------------------|------------------------------------------------------------|----------------------------|-----|-----|------|------| | | | VDH = 13.5 V | | | | | | V <sub>ODLS</sub> | Low-side drain-source monitor off state-threshold voltage | VDS_CONFx = 1xxx | 1.5 | 1.8 | 2.1 | V | | VODES | 20W side drain source monitor on state timeshold voltage | or | 1.0 | 1.0 | 2.1 | | | | | (HB_MODEx = 00, OUTEx = 1) | | | | | | | | VDH = 13.5 V | | | | | | V <sub>ODHS</sub> | High-side drain-source monitor off state-threshold voltage | VDS_CONFx = 1xxx | 1.5 | 1.8 | 2.1 | V | | | Thigh side drain source monitor on state threshold voltage | or | 1.0 | 1.0 | | | | | | (HB_MODEx = 00, OUTEx = 1) | | | | | | V <sub>SHx_OL</sub> | Output voltage of selected SHx in open-load test mode | VSLx = 0 V; VDH = 13.5 V | 2.1 | 3 | 3.9 | V | | I <sub>shx PU</sub> | Pull-up current in DIAG OFF | VSHx = 0 V; VDH = 13.5 V | 0.5 | 0.9 | 1.25 | mA | | 'snx_PU | Tull-up current in biad of t | DIAGOFF_CURR_SEL = 0 | 0.5 | 0.5 | 1.23 | ША | | I <sub>shx PU</sub> | Pull-up current in DIAG OFF | VSHx = 0 V; VDH = 13.5 V | 1.2 | 1.6 | 2.4 | mA | | 'SIIX_PU | Tull-up current in biad of t | DIAGOFF_CURR_SEL = 1 | 1.2 | 1.0 | 2.7 | ША | | I <sub>shx PD</sub> | Pull-down current in DIAG OFF | VSHx = 3 V; VDH = 13.5 V | 200 | 300 | 400 | μA | | ·SIIX_PD | Tull down durielle in Birke of t | DIAGOFF_CURR_SEL = 0 | 200 | 000 | 400 | μπ | | I <sub>shx PD</sub> | Pull-down current in DIAG OFF | VSHx = 3 V; VDH = 13.5 V | 400 | 600 | 800 | μA | | ·SIIX_PD | . di doni danoneni binto di i | DIAGOFF_CURR_SEL = 1 | 100 | 300 | 500 | μ, τ | | t <sub>diag</sub> | DIAG OFF time | | 130 | 200 | 270 | μs | ## 2.4.8 Drain-source monitoring threshold $V_{DH}$ = 6 V to 28 V; $V_{DD}$ = 3.0 V to 5.5 V, $T_j$ = -40 °C to 150 °C, $V_{CP}$ > $V_{DH}$ + 8.5 V, all voltages are referred to ground and currents are assumed positive when flow into the pin (unless otherwise specified). Table 14. Drain-Source monitoring threshold | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |-------------------|-----------------------------------|------------------|-------|------|-------|------| | V <sub>SCd0</sub> | Drain-source monitoring threshold | VDS_CONFx = 0000 | 0.045 | 0.08 | 0.095 | V | | V <sub>SCd1</sub> | Drain-source monitoring threshold | VDS_CONFx = 0001 | 0.12 | 0.16 | 0.18 | V | | V <sub>SCd2</sub> | Drain-source monitoring threshold | VDS_CONFx = 0010 | 0.16 | 0.20 | 0.24 | V | | V <sub>SCd3</sub> | Drain-source monitoring threshold | VDS_CONFx = 0011 | 0.20 | 0.25 | 0.30 | V | | V <sub>SCd4</sub> | Drain-source monitoring threshold | VDS_CONFx = 0100 | 0.24 | 0.30 | 0.36 | V | | V <sub>SCd5</sub> | Drain-source monitoring threshold | VDS_CONFx = 0101 | 0.32 | 0.40 | 0.48 | V | | V <sub>SCd6</sub> | Drain-source monitoring threshold | VDS_CONFx = 0110 | 0.40 | 0.50 | 0.62 | V | | V <sub>SCd7</sub> | Drain-source monitoring threshold | VDS_CONFx = 0111 | 0.48 | 0.60 | 0.72 | V | DS14611 - Rev 2 page 15/147 ## 2.4.9 Drain source monitoring blanking time $V_{DH}$ = 6 V to 28 V; $V_{DD}$ = 3.0 V to 5.5 V, $T_j$ = -40 °C to 150 °C, $V_{CP}$ > $V_{DH}$ + 8.5 V, all voltages are referred to ground and currents are assumed positive when flow into the pin (unless otherwise specified). Table 15. Drain source monitoring external H-bridge | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |--------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------|------| | t <sub>B0000</sub> | DS monitoring blank time | VDS_BLANKx = 0000 | 0.5 | 0.625 | 0.85 | μs | | t <sub>B0001</sub> | DS monitoring blank time | VDS_BLANKx = 0001 | 0.8 | 1 | 1.2 | μs | | t <sub>B0010</sub> | DS monitoring blank time | VDS_BLANKx = 0010 | 1 | 1.25 | 1.5 | μs | | t <sub>B0011</sub> | DS monitoring blank time | VDS_BLANKx = 0011 | 1.2 | 1.5 | 1.8 | μs | | t <sub>B0100</sub> | DS monitoring blank time | VDS_BLANKx = 0100 | 1.6 | 2 | 2.4 | μs | | t <sub>B0101</sub> | DS monitoring blank time | VDS_BLANKx = 0101 | 2.4 | 3 | 3.6 | μs | | t <sub>B0110</sub> | DS monitoring blank time | VDS_BLANKx = 0110 | 3.2 | 4 | 4.8 | μs | | t <sub>B0111</sub> | DS monitoring blank time | VDS_BLANKx = 0111 | 4 | 5 | 6 | μs | | t <sub>B1000</sub> | DS monitoring blank time | VDS_BLANKx = 1000 | 4.8 | 6 | 7.2 | μs | | t <sub>B1001</sub> | DS monitoring blank time | VDS_BLANKx = 1001 | 5.6 | 7 | 8.4 | μs | | t <sub>B1010</sub> | DS monitoring blank time | VDS_BLANKx = 1010 | 6.4 | 8 | 9.6 | μs | | tscs | Drain-source comparator propagation delay | VDH = 14 V VDS jump from 10 mV to 1 V, time from filter time end to VGS external FET under threshold without external MOSFETs <sup>(1)</sup> | | - | 1 | μs | <sup>1.</sup> Not subject to production test, specified by design. Note: For the VDS\_BLANKx = 1x11 the default value (VDS\_BLANKx = 0000) will be set. ## 2.4.10 Drain source monitoring filter time $V_{DH}$ = 6 V to 28 V; $V_{DD}$ = 3.0 V to 5.5 V, $T_j$ = -40 °C to 150 °C, $V_{CP}$ > $V_{DH}$ + 8.5 V, all voltages are referred to ground and currents are assumed positive when flow into the pin (unless otherwise specified). Table 16. Drain source monitoring filter time | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |--------------------|------------------------------------------|-----------------|-----|-----|------|------| | t <sub>FT000</sub> | DS monitoring filter time <sup>(1)</sup> | VDS_FILTx = 000 | 0.4 | 0.5 | 0.85 | μs | | t <sub>FT001</sub> | DS monitoring filter time <sup>(1)</sup> | VDS_FILTx = 001 | 0.8 | 1 | 1.4 | μs | | t <sub>FT010</sub> | DS monitoring filter time <sup>(1)</sup> | VDS_FILTx = 010 | 1.6 | 2 | 2.4 | μs | | t <sub>FT011</sub> | DS monitoring filter time <sup>(1)</sup> | VDS_FILTx = 011 | 2.4 | 3 | 3.6 | μs | | t <sub>FT100</sub> | DS monitoring filter time <sup>(1)</sup> | VDS_FILTx = 100 | 3.2 | 4 | 4.8 | μs | | t <sub>FT101</sub> | DS monitoring filter time <sup>(1)</sup> | VDS_FILTx = 101 | 4 | 5 | 6 | μs | | t <sub>FT110</sub> | DS monitoring filter time <sup>(1)</sup> | VDS_FILTx = 110 | 4.8 | 6 | 7.2 | μs | <sup>1.</sup> Not subject to production test, specified by design. Note: If the VDS\_FILTx = 111 the default value (VDS\_FILTx = 000) will be set. DS14611 - Rev 2 page 16/147 ## 2.4.11 Cross current protection time $V_{DH}$ = 6 V to 28 V; $V_{DD}$ = 3.0 V to 5.5 V, $T_j$ = -40 °C to 150 °C, $V_{CP}$ > $V_{DH}$ + 8.5 V, all voltages are referred to ground and currents are assumed positive when flow into the pin (unless otherwise specified). Table 17. Cross current protection time | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |--------|-------------------------------|--------------------------------------------|------|-----|------|------| | tDT000 | Cross-current protection time | Tested by scan, DTP_REF = 0 <sup>(1)</sup> | 350 | 500 | 650 | ns | | tDT001 | Cross-current protection time | Tested by scan, DTP_REF = 0 <sup>(1)</sup> | 0.8 | 1 | 1.2 | μs | | tDT010 | Cross-current protection time | Tested by scan, DTP_REF = 0 <sup>(1)</sup> | 1.6 | 2 | 2.4 | μs | | tDT011 | Cross-current protection time | Tested by scan, DTP_REF = 0 <sup>(1)</sup> | 2.4 | 3 | 3.6 | μs | | tDT100 | Cross-current protection time | Tested by scan, DTP_REF = 0 <sup>(1)</sup> | 3.2 | 4 | 4.8 | μs | | tDT101 | Cross-current protection time | Tested by scan, DTP_REF = 0 <sup>(1)</sup> | 4 | 5 | 6 | μs | | tDT110 | Cross-current protection time | Tested by scan, DTP_REF = 0 <sup>(1)</sup> | 4.8 | 6 | 7.2 | μs | | tDT111 | Cross-current protection time | Tested by scan, DTP_REF = 0 <sup>(1)</sup> | 12.8 | 16 | 19.2 | μs | <sup>1.</sup> When DTP\_REF = 1 it is necessary to add 850 ns to the maximum value. Note: Not subject to production test, specified by design. #### 2.4.12 External temperature diode $V_{DH}$ = 6 V to 28 V; $V_{DD}$ = 3.0 V to 5.5 V, $T_j$ = -40 °C to 150 °C, $V_{CP}$ > $V_{DH}$ + 8.5 V, all voltages are referred to ground and currents are assumed positive when flow out from the pin (unless otherwise specified). Table 18. External temperature diode | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |---------------------|------------------------|-------------------|------|------|------|------| | I <sub>DIODE</sub> | Diode current | IDIODE_CONFx = 00 | 200 | 250 | 300 | μA | | I <sub>DIODE</sub> | Diode current | IDIODE_CONFx = 01 | 400 | 500 | 600 | μA | | I <sub>DIODE</sub> | Diode current | IDIODE_CONFx = 10 | 600 | 750 | 900 | μA | | I <sub>DIODE</sub> | Diode current | IDIODE_CONFx = 11 | 800 | 1000 | 1200 | μA | | V <sub>dioinc</sub> | Diode voltage range | | 0.3 | - | 2 | V | | - | ADC nbit | | - | 11 | - | bit | | - | ADC offset error | | -2 | - | +2 | mV | | - | ADC gain error vs temp | | - | - | +1.5 | % | | - | ADC total gain error | | -2.5 | - | +2.5 | % | #### 2.4.13 SPI $V_{DH}$ = 6 V to 28 V; $V_{DD}$ = 3.0 V to 5.5 V, $T_j$ = -40 °C to 150 °C, $V_{CP}$ > $V_{DH}$ + 8.5 V, all voltages are referred to ground and currents are assumed positive when flow into the pin (unless otherwise specified). Table 19. SPI parameters | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | | | |-----------------|--------------------------|----------------|------|-----|------|------|--|--| | DC parameters | | | | | | | | | | V <sub>IL</sub> | Low-level input voltage | | 0.75 | - | 1.65 | V | | | | V <sub>IH</sub> | High-level input voltage | | 0.85 | - | 1.75 | V | | | DS14611 - Rev 2 page 17/147 | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |--------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------|-----------|-----|-----|------| | V <sub>ihyst</sub> | Input voltage hysteresis | | 0.1 | - | 0.5 | V | | I <sub>CSN in</sub> | CSN pull-up current input | Probe current on force input pin at VHL voltage in DC conditions | 20 | 40 | 60 | uA | | I <sub>SDI in</sub> | SCLK, SDI pull down current input | Probe current on force input pin at VIL voltage in DC conditions | 20 | 40 | 60 | μA | | V <sub>SDO low</sub> | SDO output low voltage | ISDO out = 1 mA | - | - | 0.4 | V | | V <sub>SDO high</sub> | SDO output high voltage | ISDO out = 1 mA<br>3.0 V ≤ VDD ≤ 5.5 V | VDD - 0.4 | - | - | ٧ | | I <sub>SDO leak</sub> | SDO tristate leakage current | VCSN ≥ 2 V<br>0 V ≤ VSDO IN ≤ VDD | -10 | - | 10 | μA | | | AG | parameters | | | | | | f <sub>CLK</sub> | Clock frequency | CSDO = 50 pF | - | - | 6 | MHz | | t <sub>CLK</sub> | Clock period | CSDO = 50 pF | 166 | - | - | ns | | t <sub>1</sub> <sup>(1)</sup> | Clock high time | | 75 | - | - | ns | | t <sub>2</sub> <sup>(1)</sup> | Clock low time | | 75 | - | - | ns | | t <sub>3</sub> <sup>(1)</sup> | CLK low before CSN active | | 20 | - | - | ns | | t <sub>4</sub> <sup>(1)</sup> | CLK active after CSN active | | 100 | - | - | ns | | t <sub>5</sub> <sup>(1)</sup> | CLK passive before CSN passive | | 100 | - | - | ns | | t <sub>6</sub> <sup>(1)</sup> | SDI setup time | | 30 | - | - | ns | | t <sub>7</sub> <sup>(1)</sup> | SDI hold time | | 30 | - | - | ns | | t <sub>8</sub> <sup>(1)</sup> | SDO active after CSN active | CSDO = 50 pF | - | - | 100 | ns | | t <sub>9</sub> <sup>(1)</sup> | SDO tristate after CSN passive | CSDO = 50 pF | - | - | 100 | ns | | t <sub>10</sub> <sup>(1)</sup> | SDO valid time | CSDO = 50 pF | - | - | 70 | ns | | t <sub>11</sub> <sup>(1)</sup> | SDO hold time | CSDO = 50 pF | 10 | - | - | ns | | t <sub>12</sub> <sup>(1)</sup> | SDO rise time | CSDO = 50 pF | - | - | 50 | ns | | t <sub>13</sub> <sup>(1)</sup> | SDO fall time | CSDO = 50 pF | - | - | 50 | ns | | t <sub>14</sub> <sup>(1)</sup> | CSN passive time to next frame | | 600 | - | - | ns | | t <sub>15</sub> <sup>(1)</sup> | CLK passive time to next | | 100 | - | - | ns | | t <sub>16</sub> <sup>(1)</sup> | SDI data of next frame | | 20 | - | - | ns | | t <sub>CSN_fail</sub> | CSN low timeout | Tested by scan | 20 | 35 | 50 | ms | | t <sub>START</sub> | Time at the start up before a correct SPI frame can be received | Tested by scan | - | - | 300 | μs | 1. See the Figure 32. DS14611 - Rev 2 page 18/147 ## 2.4.14 Indirect current sense output $V_{DH}$ = 6 V to 28 V; $V_{DD}$ = 3.0 V to 5.5 V, $T_j$ = -40 °C to 150 °C, $V_{CP}$ > $V_{DH}$ + 8.5 V, all voltages are referred to ground and currents are assumed positive when flow into the pin (unless otherwise specified). Table 20. CSO parameters | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |-------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------|-------|-----|-----------------------|------| | CSO <sub>xTOT_error_CHx_50mV</sub> | Total error 50 mV | VDS HS or LS forces 50 mV, gain selected 10x1.5 <sup>(1)</sup> validates also for gain 10x3 | -4.6 | - | 4.6 | mV | | CSO <sub>xTOT_error_CHx_50mV</sub> | Total error 100 mV | VDS HS or LS forces 100 mV, gain selected 10x1.5 <sup>(1)</sup> validates also for gain 10x3 | -4.85 | - | 4.85 | mV | | CSO <sub>xTOT_error_CHx_150mV</sub> | Total error 150 mV | VDS HS or LS forces 150 mV, gain selected 2.5x3 | -10.5 | - | 10.5 | mV | | CSO <sub>xTOT_error_CHx_450mV</sub> | Total error 450 mV | VDS HS or LS forces 450 mV, gain selected 2.5x3 | -10.5 | - | 10.5 | mV | | CSO <sub>xInR_A</sub> | Indirect current sense input voltage Range A | | 10 | - | 140 | mV | | CSO <sub>xInR_B</sub> | Indirect current sense input voltage Range B | | 120 | - | 450 | mV | | CSO <sub>xOutR_A</sub> | Indirect current sense output voltage Range A | (1) | 0.1 | - | V <sub>DD</sub> - 0.3 | V | | CSO <sub>xOutR_B</sub> | Indirect current sense output voltage Range B | (1) | 0.3 | - | V <sub>DD</sub> - 0.3 | V | | CSO <sub>xSetting</sub> | Indirect current sense output setting time | Out from 0.1 V to 2 V (C = 1 nF) <sup>(1)</sup> | - | - | 10 | μs | <sup>1.</sup> Not subject to production test, specified by design. DS14611 - Rev 2 page 19/147 ## 3 Functional description ## 3.1 Power supply The device has two supply input pins. VDH is the supply input of the charge pump for the MOSFET gate drivers. It must be connected to the battery through a reverse battery protection. VDD is the supply input of the internal voltage regulator for the logic, of the I/Os and of the current sense amplifiers output stage. This voltage has to be the same as the application microcontroller supply (for example, 3.3 V or 5 V). When both VDD and VDH are provided to the device, the power supply for the internal regulators for logic is taken from the VDD power pin. None of the supply input pins are internally protected against negative voltage. The VDD supply input can withstand a short to battery up to VDD absolute maximum rating. The decoupling capacitors on the VDD and VDH pins must be placed in the PCB as close as possible. #### 3.1.1 VDH overvoltage (VDHOV) An overvoltage diagnostic is present in L99MH98. The levels of the overvoltage diagnostic are described in the Section 2.4.1: Supply, supply monitoring and current consumption. The overvoltage functionality is described in the Section 3.2.4: Multi fail-safe mode. #### 3.1.2 VDH undervoltage (VDHUV) When the VDH supply input voltage falls below the undervoltage protection threshold ( $V_{DHUV}$ ) for a time longer than $t_{UV\_FILT}$ , then the corresponding undervoltage flag (VDHUV) is set, and (in order to protect the external power stage) the external MOSFETs are switched off. In particular, the LS MOSFETs gate drivers are forced to switch off actively the LS MOSFETs with the maximum available current, regardless of the programmed gate discharge current, whereas the HS MOSFETs gate drivers are forced, as long as $V_{CP} > V_{DH} + 3$ V, to switch off actively the HS MOSFETs with the maximum available current, after that the HS MOSFETs gate drivers will be disabled and the HS MOSFETs are passively switched off through the internal resistive connection between gate and source. The gate drivers come out of forced disabled mode, once the undervoltage flag VDHUV is cleared. The undervoltage flag VDHUV can be cleared by an SPI "read and clear" command only if the $V_{DH}$ undervoltage condition is no longer present, namely if $V_{DH} > V_{DHUV}$ for a time longer than the corresponding filtering time $t_{OVUV\_filt}$ . #### 3.1.3 VDD overvoltage (VDDOV) When the $V_{DD}$ exceeds the $V_{DDOV}$ threshold for a time longer than $t_{OV\_FILT}$ , then the corresponding overvoltage flag (VDDOV) is set, and (in order to protect the application) all the gate drivers are forced to switch off actively all the MOSFETs with the maximum available current, regardless of the programmed gate discharge current. The gate drivers come out of forced disabled mode, once the overvoltage flag VDDOV is cleared. The $V_{DD}$ overvoltage protection aims at making the application robust against $V_{DD}$ short to battery. The overvoltage flag VDDOV can be cleared by an SPI "read and clear" command only if the $V_{DD}$ overvoltage condition is no longer present, namely if $V_{DD} < V_{DDOV}$ for a time longer than the corresponding filtering time $t_{OV\ FILT}$ . DS14611 - Rev 2 page 20/147 ## 3.2 Operation modes FN = 0 | I | POR = 0POWERUP RESET (300us max) FN = 1 && POR = 1 CHARGE PUMP ENABLING CP\_READY && VDD OV || CP UV(after blank) || VDH\_OV || VDH\_UV || NO FAULT ChargePump OFF THERM SD II WDG VDD OV II CP UV II OUTEx = 1 && VDH\_OV || VDH\_UV || THERM\_SD || WDG HB MODEx = 00 Drivers off except for VDH\_OV that the MULTI FAIL eaction is configurable according to IENMODE DIAGOFF ACTIVE SAFE rge pump off according to the fault Charge pump on OUTE and OUTEx control bits set to 1 Gate drivers working according to configuration HB\_MODE OLITEX = 0.11NO FAULT && VDD OV || CP UV || VDH\_OV || VDH\_UV || THERM\_SD || WDG Figure 5. Main operating modes #### 3.2.1 Reset The device gets out of reset mode to get into a power-up state as soon as the EN pin is high and the $V_{DD}$ is above $V_{DDPOR\_OFF}$ (increasing phase). If either the $V_{DD}$ falls below $V_{DDPOR\_ON}$ (decreasing phase) with the EN pin still high, the device experiences a power-on-reset and enters in reset mode. Besides, the content of all the registers is reset to the default value. Once out of reset mode the global status RSTB bit will be set indicating that all the device registers have been reset to the default value. This bit will be automatically cleared by any valid SPI communication frame (after power-up state). When the EN input pin is left floating, due of the internal pull-down resistor, the device enters (if not already done) in reset mode minimizing its current consumption. When the device is in reset mode, to have the minimum current drawn by $V_{DH}$ , less than $I_{DD\_SDN}$ for CSN = high (SDO in tristate), the EN input pin must be low. In reset mode the gate drivers together with the charge pump are switched off, all the MOSFETs are passively switched off by the internal resistive link between gate and source present at each MOSFET and all the registers are reset to default values. ## 3.2.2 Power-up state and charge pump enabling When L99MH98 exits the reset state, before reaching the active state, the device passes through an intermediate state, called power-up state, with the aim of loading all the configurations necessary for the device to function. During this state it is not possible to guarantee the communication by SPI for a duration of $t_{START}$ . When the charge pump is out from the start up phase, the device will automatically exit from the charge pump enabling state to go to the active state. The start up phase duration is $t_{CP\_start}$ . #### 3.2.3 Active mode In active mode the diagnostic device is available. In active mode, with no faults, the charge pump is enabled if VDH > VDHUV, the gate drivers are enabled if the OUTEx, x = 1...8, one for each half-bridge, control bits are set and the OUTE bit (one generic for all the gate drivers) is set. If the OUTEx control bits are reset, or the OUTE bit is reset, all the gate drivers are disabled and all the MOSFETs are switched off passively through the internal resistive connection between gate and source present at each MOSFET. DS14611 - Rev 2 page 21/147 All the configurations shall be changed while the diagnosis/channel is not active to guarantee the correct value of the time selected and to apply the correct configuration. If the filter is changed during the actuation the value of the filter is not guaranteed. #### 3.2.4 Multi fail-safe mode The L99MH98 integrates a so called "multi fail-safe mode", an automatic system that intervenes to switch off passively the gate driver/s to protect the device/application if a fault happens according to the registers settings. In active mode, with no faults, the charge pump is enabled. The gate drivers outputs are driven according to the OUTEx control bit: when the OUTEx control bits are reset, all the gate drivers are low and the external MOSFETs are strongly shut off through the internal predriver pulldown. An additional passive pulldown connected between gate and GND and between source and GND of each MOSFET is present. Once the OUTEx control bit is set, each HS and LS MOSFETs of the 8 half-bridges x, x = 1...8, can be: - Deactivated - Activated (statically, no PWM) - Activated in PWM mode The HB\_MODEx registers are used to control the functionality of the single half-bridge. x indicates the number of the half-bridge to work on, x = 1 to 8. It is a 2-bit register, see the Table 21 and Table 23. | HB_MODEx, x = 18 | Setting | |------------------|--------------------------------------------------------------------------------| | 00 | LS and HS of the half-bridge x are kept in DIAG OFF state (default) | | 01 | LS of the half-bridge x is ON (static, no PWM), HS of the half-bridge x is OFF | | 10 | HS of the half-bridge x is ON (static, no PWM), LS of the half-bridge x is OFF | | 11 | LS or HS of the half-bridge x is ON according to the HB_PWMx, x=18, register | Table 21. HB\_MODEx register functionality When a fault condition is detected, the behavior of the device is different depending on the cause of the fault itself. When the VDH supply input voltage rises above the programmable overvoltage protection threshold ( $V_{DHOVT1}$ for OVTS = 0 or $V_{DHOVT2}$ for OVTS = 1) for a time longer than $t_{OV\_FILT}$ , the corresponding overvoltage flag (VDHOV) is set to protect the application. The overvoltage protection flag VDHOV can be cleared by an SPI "read and clear" command only if the VDH overvoltage condition is no longer present, namely if the foresaid condition that automatically enables the charge pump is fulfilled. The following actions can be taken: - The charge pump is left on. The external MOSFETs are switched off. In particular, the external HS and the LS MOSFETs are forced off actively with the maximum available current, regardless of the programmed gate discharge current. This working mode is obtained setting the GENMODEx = 0, x = 1...8 - In this second case, called GENERATOR MODE, the charge pump is left on. The HS external MOSFETs are switched off. The LS MOSFETs are switched on to lock the motor. This working mode is obtained setting the GENMODEx = 1, x = 1...8 - In this working mode the charge pump and the external MOSFETs are not switched off. L99MH98 continues to work waiting for an interrupt from the microcontroller that will decide how to proceed. This working mode is obtained setting the GENMODEx = 2, x = 1...8 In the event of a fault due to $V_{DD}$ overvoltage, thermal shutdown, watchdog event, the flag relating to the fault is set and the external MOSFETs, together with the charge pump are switched off to protect the device. In case the VDD overvoltage condition is no longer present after the filtering time tOV\_FLT, the charge pump is switched on again, while the other functions are kept off until the VDDOV flag is cleared. When a $V_{ds}$ monitoring failure event occurs, the half-bridge in which the $V_{ds}$ monitoring failure occurred is switched off. In addition to the half-bridge in which the failure occurred, all half-bridges that are connected to the one that failed are also turned off. L99MH98 is able to turn off only the half-bridges connected to each other in accordance with what is written in the HB\_FAULTx, x = 1...8, register: at each half-bridge is assigned a key whose values can be 0, 1, 2, 4 or 8, as shown in the Figure 6: 0 = the HBx is not connected to the other half-bridges; DS14611 - Rev 2 page 22/147 1, 2, 4 or 8 = the HBx relates to another HB with the same key. нв4 = 1 = 2 ● = 4● = 8 L99MH98 HB1 HB2 HB6 HB7 MM HB7 MM HB7 MM HB7 нв8 Figure 6. Example of possible configuration to assign a key at each half-bridge When a failure is detected in the half-bridge which has key x, all half-bridges that have key x will be turned off. All other half-bridges in which the failure is not detected, or which are connected to the half-bridge that fails, will remain switched on and will continue to work. μC SPI The Figure 7 shows an example of a possible configuration that associates different keys to different pairs of HB. Figure 7. Example of possible configuration where a key is associated to a different half-bridge DS14611 - Rev 2 page 23/147 The Figure 8 shows an example of a fault detected in HB1, connected with the same key to HB2, HB7 and HB8. The L99MH98 switches off HB1, HB2, HB7 and HB8 because linked with the same key. Figure 8. Example of fault on HB1 In case all HB are configured with the same key (see the Figure 9), if a fault occurs on one HB, all HBx are switched off. Figure 9. Example of HBs configured with the same key #### 3.2.5 Operational matrix The Table 22 summarizes which functions of L99MH98 are turned off and which ones remain on as a function of the fault event that occurs. DS14611 - Rev 2 page 24/147 Table 22. Reset matrix | Functions/<br>faults or input | Enable pin low | VDD under POR | VDD overvoltage | VDH overvoltage | VDH undervoltage | Thermal warning | Thermal shutdown | Charge pump over UV th at power-up (not ready) | Charge pump UV (CP UV FAULT) | Watchdog | VDSx monitoring | SPI error | |---------------------------------------------------------------|----------------|---------------|------------------|-----------------|------------------|-----------------|------------------|------------------------------------------------|------------------------------|----------|-----------------|-----------| | SPI | Х | Х | X <sup>(1)</sup> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Watchdog | Х | X | X <sup>(2)</sup> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Diagnostic logic | Х | Х | X | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Register map | Х | X | 0 | 0 | 0 | 0 | 0 | 0 | 0 | O(3) | 0 | 0 | | PWM controller | Х | X | Х | Х | Х | 0 | Х | Х | X | X | Х | 0 | | DIAGN | Х | Х | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | | Indirect current | X | X | X | X | X | 0 | Х | X | Х | X | 0 | 0 | | measurement<br>system | | | | | | | | | | | | | | measurement | X | X | X | × | × | 0 | X | X | X | X | 0 | 0 | | measurement system Current generator and ADC for temperature | | | X | X | X | 0 | X | × | X | × | O X(4) | 0 | - 1. SDO, DIAGN, CSO1 and CSO2 outputs are low. - 2. After a VDDOV event the watchdog restarts with a long open window and must be reprogrammed. - 3. The OUTEx registers are reset. - 4. The half bridge in which the failure occurred and all the half bridges that are connected to the one that failed are turned off. - 5. In the case of a charge pump not ready the CP is in power-up phase. Note: - X = Power-off - O = Normal operation - A = Active - C = All the MOSFETs are disabled if GENMODExx = 0 All the HS MOSFETs are disabled. LS MOSFETs are ON to lock the motor if GENMODExx = 1 All the MOSFETs are ON. The microcontroller decides how to proceed if GENMODExx = 2 DS14611 - Rev 2 page 25/147 #### 3.2.6 Power-up sequence The power-up sequences that must be followed to turn on L99MH98 are reported below. The first case of a possible power-on sequence is shown in the Figure 10. In this case $V_{DH}$ and $V_{DD}$ are raised while the EN pin is kept low. After the $V_{DH}$ and $V_{DD}$ pins are high and stable, the EN pin is raised to turn on the L99MH98 or lowered to turn it off. L99MH98 turns on when the EN pin exceeds the rising $V_{ENH}$ threshold and will turn off when it drops below the falling $V_{ENL}$ threshold. The fastest possible slew rate for $V_{DD}$ is 100 $\mu s$ at 3.3 V. Figure 10. V<sub>DH</sub> and V<sub>DD</sub> high, EN pin goes high and low The second case of a possible power-on sequence is shown in the Figure 11. In this case the $V_{DD}$ is raised while the $V_{DH}$ and EN pins are kept low. After the $V_{DD}$ pin is high and stable, the EN pin is raised to turn on the logic of the L99MH98 or lowered to turn it off. L99MH98 turns on when the EN pin exceeds the rising $V_{ENH}$ threshold and will turn off when it drops below the falling $V_{ENL}$ threshold. Figure 11. V<sub>DH</sub> and V<sub>DD</sub> high, EN pin goes high and low DS14611 - Rev 2 page 26/147 Another case of a possible power-on sequence of L99MH98 is shown in the Figure 12. In this case $V_{DD}$ , $V_{DH}$ and EN pins are raised at the same time with the same slew rate. Figure 12. V<sub>DH</sub>, V<sub>DD</sub> and EN pin goes high and low with the same slew rate The last possible power-on sequence of L99MH98 is shown in the Figure 13. It is possible to raise the $V_{DD}$ and EN pins of L99MH98 at the same time and with the same slope while keeping the $V_{DH}$ pin low. With the $V_{DD}$ and $V_{DH}$ pins high it is possible to raise the $V_{DH}$ pin to the battery and then lower it to the ground. Figure 13. V<sub>DD</sub> and EN goes high, V<sub>DH</sub> goes high and low ## 3.3 Thermal warning and thermal shutdown (TW/TSD) When the device junction temperature rises above the $T_{jTW\_ON}$ threshold for a time longer than $t_{fTjTW/TSD}$ , the temperature warning flag TW is set and no action is taken. The TW flag can be cleared by an SPI "read and clear" command only if the thermal warning condition is no longer present for a time longer than the corresponding filtering time $t_{fTjTW/TSD}$ . When the junction temperature rises above the $T_{jSD\_ON}$ threshold for a time longer than $t_{fTjTW/TSD}$ , the thermal shutdown flag TSD is set and the external MOSFETs, together with the charge pump are switched off to protect the device. The LS gate drivers and the HS gate drivers remain disabled together with the charge pump until the TSD flag is cleared. The TSD flag can be cleared by an SPI "read and clear" command only if the thermal shut-down condition is no longer present, namely if $T_j < T_{jSD\_OFF}$ for a time longer than the corresponding filtering time $t_{fTiTW/TSD}$ . #### 3.4 Charge pump The dual stage charge pump uses two external flying capacitors, which are switched at the frequency $f_{CP}$ , and one output capacitor connected between the CPOUT pin and the VDH pin. The output of the charge pump has a current limitation. After charge pump command enable, and after a filter time $t_{CP\_blank}$ , and without any fault, the charge pump is ready for gate driving functionality. To enable the charge pump disabled by a thermal shut-down event detection, the TSD flag must be cleared. DS14611 - Rev 2 page 27/147 After the charge pump start-up, after the initial blanking time, if the charge pump output voltage falls below the charge pump output voltage low threshold $V_{CP\_low}$ for a time longer than $t_{CP}$ , the CPLOW flag is set and the external MOSFETs are switched off. If the CP\_LOW\_CONFIG control bit is set to one, the CPLOW status flag becomes a status bit (set and reset automatically) and the gate drivers come out of forced disabled mode automatically upon recovery from the charge pump low voltage condition. In this case the status bit will be automatically cleared as soon as the charge pump output voltage is no longer below the low voltage threshold for a time longer than $t_{CP}$ . If the CP\_LOW\_CONFIG control bit is set to zero, the gate drivers come out of forced disabled mode only once the charge pump low voltage flag CPLOW is cleared via SPI. The charge pump low voltage flag CPLOW can be cleared by a SPI "read and cear" command only if the charge pump low voltage condition is no longer present, namely if $V_{CP} > V_{CP}$ LOW for a time longer than $t_{CP}$ . To reduce electromagnetic emissions, the charge pump frequency dithering is enabled by default. However, the dithering can be disabled through the control bit CPFDD. DS14611 - Rev 2 page 28/147 #### 4 Gates driver #### 4.1 Outputs driving signals To work with each half-bridge the following registers need: - 1. HB\_MODEx (half-bridge mode): this register is used to control the functionality of the single half-bridge. x indicates the number of the half-bridge to work on, x = 1 to 8. It is a 2-bit register (see the Table 23 and Table 24). - 2. EN\_PWMy (enable PWM): this 1-bit register is used to enable/disable the PWM signal, y indicates the PWM pins that must be enabled/disabled, y = 1...3 (see the Table 24). - 3. HB\_PWMx (Half bridge PWM): This 3-bit register is used to indicate which PWM signal is applied to the HS or LS of the x-th half-bridge, x = 1...8 (see the Table 24). When a MOSFET of a half-bridge must be powered OFF or ON in the static mode the HB\_MODEx register must be used. As an example, if the HS of the half-bridge 5 and the LS of the half-bridge 6 must be powered ON the following registers must be written: - HB MODE**5** = 10 - HB MODE**6** = 01 A maximum of three PWM signals can be applied to the L99MH98. Each PWM signal can be provided to each HS or LS of each half-bridge, using the correct programming of the registers HB\_MODEx, EN\_PWMy and HB\_PWMx (see the Table 24). As an example, an H-bridge is composed of half-bridge 4 and half-bridge 6, HS of 4 is always ON while PWM 2 is applied to the LS of half-bridge 6. In this case we have: - HB MODE4 = 10 → HS of the half-bridge 4 is ON in states mode - EN PWM2 = 1 → PWM2 signal is activated - HB PWM6 = 001 → PWM2 signal is mapped on the LS of the half-bridge 6 - HB MODE6 = 11 → enable the HB6 to work in PWM mode Configuration of the PWM map is shown in the table below: Table 23. PWM signal application to the half-bridges | HB_PWMx | HB_MODEx | Setting | |---------|----------|--------------------------------------------------------------------------------| | Х | 00 | LS and HS of the half-bridge x are kept OFF (default). | | Х | 01 | LS of the half-bridge x is ON (static, no PWM), HS of the half-bridge x is OFF | | Х | 10 | HS of the half-bridge x is ON (static, no PWM), LS of the half-bridge x is OFF | | 000 | 11 | Low-side of half-bridge x mapped on PWM1. EN_PWM1 must be set to 1 | | 001 | 11 | Low-side of half-bridge x mapped on PWM2. EN_PWM2 must be set to 1 | | 010 | 11 | Low-side of half-bridge x mapped on PWM3. EN_PWM3 must be set to 1 | | 011 | 11 | High-side of half-bridge x mapped on PWM1. EN_PWM1 must be set to 1 | | 100 | 11 | High-side of half-bridge x mapped on PWM2. EN_PWM2 must be set to 1 | | 101 | 11 | High-side of half-bridge x mapped on PWM3. EN_PWM3 must be set to 1 | | 110 | XX | No mapping, if used the LS and HS of the half-bridge x are kept OFF | | 111 | XX | No mapping, if used the LS and HS of the half-bridge x are kept OFF | The PWMx input pins have an internal pull-down current in order to put the outputs in a well-known condition in case any of the pins will no longer be driven by the microcontroller. Four different free-wheeling strategies are available in the L99MH98: active or passive freewheeling on either high-side or low-side MOSFETs. To choose the correct free-wheeling method the $HB_WHEELx$ , x = 1...8, must be programmed according to the Table 24. DS14611 - Rev 2 page 29/147 | Table 24. | Free-whee | lina mod | е | |-----------|-----------|----------|---| |-----------|-----------|----------|---| | HB_WHEELx, x=18 | Setting | |-----------------|-------------------------------------------------| | 00 | Passive free-wheeling | | 01 | Active free-wheeling on HS of the half-bridge x | | 10 | Active free-wheeling on LS of the half-bridge x | | 11 | Passive free-wheeling | In the active free-wheeling case, the MOSFET is actively switched off by the pre-driver. In active free-wheeling the current is fixed. It is possible to configure two different currents according to the STRONG\_ON\_WHEELx, x = 1...8, bit: 4 mA if the bit is set to 0, 30 mA if the bit is set to 1. If the microcontroller, in a not correct way, should program a PWM and an active free-wheeling in a MOSFET at the same time, L99MH98 assigns the PWM to the selected MOSFET. #### 4.2 Indirect current measurement for external MOSFET A new and innovative current sense method, different from the classical voltage drop on the shunt resistors, has been designed and here reported. The proposed method has the great advantage of not using external resistors, with the consequence of a lower cost of the application and no voltage drop on the sensing resistors. The new current sense method is made up of 5 different phases: - 1. CSOs settings according to the used external MOSFETs; - 2. Rds(on) and temperature calibration at application level; - 3. Rds(on) prediction curve stored in the external µC; - 4. Live temperature measurement for MOSFET Rds(on) prediction; - 5. Real time V<sub>ds</sub> measurement via CSO pin and external MOSFET current calculation (done at μC level). Figure 15. Overview of indirect current measurement #### 4.2.1 Rds(on) calibration at application level The first phase of current sensing is that of a correct measurement of the Rds(on) of each MOSFET of the 4 external H-bridges. This is because the Rds(on) of the MOSFETs have a large variability that can go up to $\pm 25\%$ of the typical value. Thus, to have a precise measurement of the current, a calibration must be performed during the manufacturing process. The Rds(on) calibration of each MOSFET must be done using the following strategy at room temperature: - 1. Power on the MOSFET under measurement; - 2. A fixed current, 1 A for instance, is sent in the drain pin. The $V_{ds}$ is measured by L99MH98; - 3. The microcontroller calculates the Rds(on) = $V_{ds}/1$ A. This value is stored in the microcontroller memory. This value represents the Rds(on) of the MOSFET at room temperature; - 4. The curve of the variation of the Rds(on) as function of the temperature is stored in the microcontroller memory. DS14611 - Rev 2 page 30/147 #### 4.2.2 V<sub>ds</sub> measurement The L99MH98 is able to reflect the drain to source voltage across each of the external MOSFETs with some gain on one of the two CSOx pins. This is done for both the low and high side MOSFETs using an analog multiplexer. This allows the user, through SPI, to select and monitor the drain to source voltage on any MOSFET for the purpose of load current estimation. The selected drain source voltage is reflected on the CSOx pin when the MOSFET is fully on. To do this, the CSOx pins are tri-stated when the selected MOSFET is OFF and enabled, after some dead time, when the MOSFET is ON. This allows a small capacitor on the CSOx pin to sustain the amplified drain to source voltage for reliable conversion by the ADC of the microcontroller. The CSO1 and CSO2 outputs can be enabled/disabled by the CSOENx, x = 1...2, registers. In case of disable the output is in high impedance. The $V_{ds}$ of all 16 MOSFETs connected to L99MH98 can be measured. To map one of the $V_{ds}$ to one of the two CSOx, the two CSOSIGx, x = 1...2, and CSOSHx, x = 1...2, registers must be used (see the Table 25). To read the $V_{ds}$ voltage the device uses internal current sense amplifiers circuits. In this way, the L99MH98 can reflect the drain to source voltage across each of the external MOSFETs, with a gain on one of the two CSOx pins. This is possible for both low and high side MOSFETs using an analog multiplexer. The error of the selected gain is included in the total error parameter. The total gain of the CSOx is composed by the contribution of two different stages: - The gain of the first stage is related to the drain-source monitoring thresholds of the used MOSFET (VDS\_CONFx bits). By setting the drain-source monitoring threshold to 75 mV (VDS\_CONFx = 0000) or 150 mV (VDS\_CONFx = 0001), the gain of the first stage will be set to 10 [V/V]. For drain-source monitoring thresholds from 200 mV (VDS\_CONFx = 0010) to 400 mV (VDS\_CONFx = 0101), however, the gain of the first stage is set to 2.5 V/V. - The second stage gain, on the other hand, is controlled by a bit for each CSO channel, CSO\_GAIN\_SELx register. In this case the gain does not refer on how the single MOSFET is set, but it is a parameter related to the single CSO channel. When CSO\_GAIN\_SEL = 0 the gain set is 1.5 V/V, when CSO\_GAIN\_SEL = 1 is 3 V/V. The total gain is, therefore, given by the product of the two selected gains. The choice of the gains will be made according to the output voltage of the CSOx. Since the validity of the output of the CSOx is granted if its value is in the range between 0.1 V and VDD-0.3 V, the gains to choose must be set to obtain a compatible CSO output value (approximately in the middle of this range), starting from the considered input value of $V_{ds}$ . Table 25. V<sub>ds</sub> mapping on CSO1 and CSO2 | CSOSIGx | CSOSHx | Setting | |---------|--------|-----------------------------------------------| | 0 | 000 | V <sub>ds</sub> of the HS1 mapped on the CSOx | | 0 | 001 | V <sub>ds</sub> of the HS2 mapped on the CSOx | | 0 | 010 | V <sub>ds</sub> of the HS3 mapped on the CSOx | | 0 | 011 | V <sub>ds</sub> of the HS4 mapped on the CSOx | | 0 | 100 | V <sub>ds</sub> of the HS5 mapped on the CSOx | | 0 | 101 | V <sub>ds</sub> of the HS6 mapped on the CSOx | | 0 | 110 | V <sub>ds</sub> of the HS7 mapped on the CSOx | | 0 | 111 | V <sub>ds</sub> of the HS8 mapped on the CSOx | | 1 | 000 | V <sub>ds</sub> of the LS1 mapped on the CSOx | | 1 | 001 | V <sub>ds</sub> of the LS2 mapped on the CSOx | | 1 | 010 | V <sub>ds</sub> of the LS3 mapped on the CSOx | | 1 | 011 | V <sub>ds</sub> of the LS4 mapped on the CSOx | | 1 | 100 | V <sub>ds</sub> of the LS5 mapped on the CSOx | | 1 | 101 | V <sub>ds</sub> of the LS6 mapped on the CSOx | | 1 | 110 | V <sub>ds</sub> of the LS7 mapped on the CSOx | DS14611 - Rev 2 page 31/147 | CSOSIGx | CSOSHx | Setting | |---------|--------|-----------------------------------------------| | 1 | 111 | V <sub>ds</sub> of the LS8 mapped on the CSOx | Figure 16. V<sub>ds</sub> measurement by CSO1/2 #### 4.2.3 Temperature measurement for calibration and monitoring To further improve indirect current measurement, a temperature control (via 4 external diodes/diode chain) is implemented inside the L99MH98. Each diode/chain will be placed as close as possible to each H-bridge or to a relevant temperature hot-spot. The forward voltage, $V_f$ , of the diode varies with temperature, therefore the diode's temperature coefficient is needed to get an accurate representation of the junction temperature. The control structure of the diodes is constituted by a current generator that injects a small current (programmable from 250 $\mu A$ to 1 mA) in the anode of the diode while the cathode will be connected to the ground pin of the L99MH98. The voltage across the diode will then be measured by an internal ADC which will make the value available to the microcontroller: 4 dedicated registers, DIODEx\_READ, x = 1...4, will report the read values to the microcontroller by SPI communication. The interval time between one temperature measurement and another is of 1 ms typ. If one or more diodes are not connected the information related to the connected diodes will always be available after 1 ms. Reading the Vf( $x^{\circ}$ C) at an unknown temperature, knowing the V<sub>f</sub> (25 °C) at 25 °C and knowing the temperature coefficient of the V<sub>f</sub>, the microcontroller calculates the working temperature by applying the following formula: $$T[C] = T[25 \,{}^{\circ}C] + [V_f(x \,{}^{\circ}C) - V_f(25 \,{}^{\circ}C)] / Tenperature Coefficient$$ (1) $V_f$ (25 °C) varies slightly from device to device: to overcome this behavior, a calibration data during the manufacturing process can be applied: in this case the $V_f$ (25 °C) can be measured in the manufacturing process and the value can be stored in the microcontroller memory. DS14611 - Rev 2 page 32/147 Figure 17. Extract of application diagram for temperature measurement If a more precise temperature measurement is required, two heat map methods can be adopted: - 1. The first way is to measure the temperature difference between the H-bridge MOSFET and the point where the diode(s) is soldered through the thermal map of the application board. The temperature difference between the two points is then saved in the memory of the microcontroller as a corrective factor: each time the microcontroller carries out the temperature measurement through the diode it applies the previously stored correction factor to obtain a temperature measurement of the MOSFET closest to reality. - 2. The second solution is to foresee places in the PCB where the diode(s) can be soldered in order to find the best spot to sense the temperature. By making a heat map of the application board the user will be able to discover the most suitable place where to put the thermal sensor. In this way the measurement made by the diode will be the closest to real MOSFET temperature. In any case, a corrective factor, as foreseen in point 1, can be considered. The thermal sensor(s) can also be used in the normal working mode for controlling the maximum PCB temperature. The monitor of the external 4 diodes/chains allows to detect steady, not fast, temperature raising of specific PCB areas; a temperature control of the module can be also implemented via the external diodes. #### 4.2.4 H-bridge current calculation After having known the temperature at which the H-bridge is working and having measured the $V_{ds}$ , the microcontroller will be able to evaluate the working current. To do this, the microcontroller must follow two simple calculations: - Calculate Rds(on) at working temperature. The microcontroller has in its memory the trend of the variation curve of the Rds(on) in temperature: knowing the temperature, it can estimate the value of the Rds(on) at the temperature in which the H bridge is working. - Calculate the current. At this point the microcontroller has calculated the value of the Rds(on) and has acquired the measured value of the V<sub>ds</sub>: the current flowing in the bridge H is easily calculated as the ratio between V<sub>ds</sub>/Rds(on). #### 4.3 Power ON/OFF #### 4.3.1 Three stages gate current A tailored gate current strategy for the $T_{on/off}$ of the external MOSFETs, called "three stages gate current", has been implemented in the L99MH98. Behavior is showed in the Figure 18. The new gate current strategy is implemented in the following three stages: DS14611 - Rev 2 page 33/147 #### Stage 1 The first stage occurs when $V_{GS} < V_{step1xl}$ , x = 1...8, in case of switch ON of the external MOSFETs or $V_{GS} < V_{step1xh}$ , x = 1...8, in case of switch OFF of the external MOSFETs. In the first stage the gate drive current will be $I_{onx}$ (ISTEP1\_CONFx, x = 1...8, register), x = 1...8, in case of switch ON and $I_{offx}$ (ISTEP1\_CONFx x = 1...8, register), x = 1...8, in case of switch OFF of the external MOSFETs. #### • Stage 2 The second stage occurs when $V_{step1xh} < V_{GS} < V_{step2xh}$ , x = 1...8, in case of switch OFF of the external MOSFETs or $V_{step1xl} < V_{GS} < V_{step2xl}$ , x = 1...8, in case of switch ON of the external MOSFETs. In this second stage the gate drive current can be programmed differently in the switch ON and switch OFF phases. In case of switch ON, the $I_{onx}$ , x = 1...8, is set programming the ISTEP2\_CONFx, x = 1...8, register. In case of switch OFF, the $I_{offx}$ , x = 1...8, is set programming the ISTEP2\_OFF\_CONFx, x = 1...8, register. ## • Stage 3 The third stage occurs when $V_{GS} > V_{step2xl}$ , x = 1...8, in case of switch ON of the external MOSFETs or $V_{GS} > V_{step2xh}$ , x = 1...8, in case of switch OFF of the external MOSFETs. In the third stage the gate drive current will be $I_{onx}$ (ISTEP3\_CONFx, x = 1...8, register), x = 1...8, in cases of switch ON and $I_{offx}$ (ISTEP3\_CONFx, x = 1...8, register), x = 1...8, in case of switch OFF of the external MOSFETs. Figure 18. Power ON/OFF steps for gate drivers DS14611 - Rev 2 page 34/147 ## 5 Protections and diagnostics ## 5.1 Reverse polarity protection The output of the charge pump (CPOUT pin) can be used to supply an external n-channel MOSFET, building an active reverse polarity protection (refer to the Figure 19). #### 5.2 Programmable cross current protection time (DT) In any input mode (octal half-bridge mode or full-bridge mode), the device adds the configured dead-time between the turn-off of a MOSFET and the turn-on of the complementary one (that is, the other MOSFET of the same leg) to avoid cross-conduction in any of the half-bridges. Two different methods have been implemented to choose the starting point of the cross-current protection time according to the DTP\_REF bit. If the DTP\_REF = 0, the cross-current protection time is calculated starting from the command to switch off a MOSFET and switch on the complementary. If the DTP\_REF = 1, the cross current protection time is calculated starting from the instant in which the $V_{gs}$ of the MOSFET being switched off has reached the value set in the $V_{STEP1x}$ .In octal half-bridge mode each half-bridge dead-time $t_{DTxxx}$ is independently configurable by control bits DTx[2:0], x = 1...8. ## 5.3 Short circuit detection/drain source monitoring (DSHS/DSLS) The voltage-drop over each MOSFET is sensed and compared to a programmable threshold to detect an overcurrent condition. This monitoring is activated only on the external MOSFETs of the half bridges driven to be ON. In the L99MH98 each half-bridge has its own programmable threshold (VDS\_CONFx[3:0], x = 1...8), blanking time (VDS\_BLANKx[3:0], x = 1...8) and filtering time (VDS\_FILTx[2:0], x = 1...8). As soon as the gate driver starts to turn ON a MOSFET, the corresponding drain source monitoring comparator output is masked for the programmed blanking time to give time to the MOSFET to turn on. After the blanking time is expired, a filtering time is applied to filter noise. Both values must be chosen depending on the application. If the voltage-drop over the driven MOSFET exceeds the programmed threshold voltage V<sub>SCdx</sub> $(VDS\_CONFx[3:0], x = 1...8)$ for a time longer than the programmed filtering time (and the programmed blanking time, where applicable), either the gate drivers belonging to the faulty leg are forced to switch off actively the half-bridge MOSFETs with the maximum available current, regardless of the programmed gate discharge current bits. In any case the drain source monitoring flag VDSHSx, x = 1...8, or VDSLSx, x = 1...8, of the MOSFET detecting the fault is set. The drain source monitoring flags must be cleared through SPI to reactivate the affected half-bridge/full-bridge gate drivers that are forced in disabled mode. The drain source monitoring flag VDSHSx/VDSLSx can be cleared by an SPI "read and clear" command only if the fault condition is no longer present. If the voltage-drop over the driven MOSFET still exceeds the programmed threshold voltage $V_{SCdx}$ (VDS\_CONFx[3:0], x = 1...8) for a time longer than the programmed filtering time (and the programmed blanking time, where applicable) after the SPI "read and clear" command, the drain source monitoring flag VDSHSx, x = 1...8, or VDSLSx, x = 1...8 will be set again. It is up to the microcontroller to decide how many attempts to make before finally turning off the half-bridges where the over current is present. DS14611 - Rev 2 page 35/147 Figure 19. Full-bridge drain source monitoring diagnosis ## 5.4 Diagnostic in off-mode #### 5.4.1 Off-state diagnostic introduction The off-state diagnostic features (that is, the MOSFETs are off while the diagnostic is performed) offer several advantages: - Diagnostic checks can be performed for loads that are infrequently activated. - MOSFET short circuit conditions are detected without the stress inherent to on-state diagnostic mode. For example, the microcontroller can perform an off-state diagnostic right before the activation request of the load. Upon the fault condition, the application software can report the failure and inhibits the load activation, avoiding any stress to the MOSFETs. To perform the off-state diagnostic the following suggestions must be taken: - The half-bridge drivers must be in active mode: EN = High, OUTEx = 1, x = 1...8 - The corresponding MOSFETs are off: HB MODEx = 00, x = 1...8 - The device is operating in normal mode: - V<sub>DH</sub> and V<sub>DD</sub> are in the normal operating range - No watchdog failure It is highly recommended to restore the setting of $V_{SCdx}$ once the off-state diagnostic is performed for an appropriate MOSFET protection in on-state. The L99MH98 enables the detection of the following fault conditions while the MOSFETs are deactivated: - SHx is shorted to V<sub>DH</sub> - SHx is shorted to GND - Open load Note: The Figure 20 shows the block diagram of the off-state diagnostic functionality integrated into the L99MH98. The following integrated components are used to perform the off-state diagnostic: - Pull-up diagnostic current (I<sub>shx PU</sub>) - Pull-down diagnostic current (I<sub>shx PD</sub>) DS14611 - Rev 2 page 36/147 - Comparator for the high-side (HS) and low-side (LS) drain-source voltage monitoring - The checked node can go up or down and it is not bounded to the pull-up value of the off state $I_{shx\_PU}$ and $I_{shx\_PD}$ can be activated for each half-bridge only if the bridge driver is in active mode as set by the control bits OUTEx, x = 1...8. Also $I_{shx\_PD}$ and $I_{shx\_PD}$ can be activated only when the off-state diagnostic is enabled by the microcontroller. The $V_{ds}$ comparators change their state after a filter time called tDIAG. The faults in the DSRx are not latched and the configurations placed in the registers are bypassed during diag off. The I<sub>shx PU</sub> ,and I<sub>shx PD</sub> values can be selected by using the DIAGOFF\_CURR\_SEL register. The L99MH98 determines the voltage at SHx, using the drain-source overvoltage comparators of the high-side or low-side MOSFETs. The microcontroller can read the status bit VDS\_HSx\_DIAG, x = 1...8, or the status bit VDS\_LSx\_DIAG\_DIAG, x = 1...8 to determine if $V_{SHx}$ is high or low. The diagnostic process is controlled by the microcontroller, whose task is: - To activate and deactivate I<sub>shx PU</sub> and I<sub>shx PD</sub>, controlled by the HB\_IDIAGx registers - To read and interpret the status bits VDS\_LSx\_DIAG and VDS\_HSx\_DIAG The following conditions are equivalent in the rest of this document: - VDS HSx DIAG = VDS LSx DIAG = 0: SHx is low - VDS\_HSx\_DIAG = VDS\_LSx\_DIAG = 1: SHx is high ### 5.4.2 Example with a DC motor controlled by two half-bridges This section gives an example of an off-state diagnostic with one DC motor controlled by the half-bridges 1 and 2. The voltages at SH1/SH2 (noted $V_{SH1}/V_{SH2}$ ) are analyzed in the following test configurations: Configuration 1 I<sub>shx\_PU</sub> HB1 OFF, I<sub>shx\_PU</sub> HB2 OFF, I<sub>shx\_PD</sub> HB1 ON, I<sub>shx\_PD</sub> HB2 ON Configuration 2 $I_{Shx\ PU}$ HB1 ON, $I_{Shx\ PU}$ HB2 OFF, $I_{Shx\ PD}$ HB1 OFF, $I_{Shx\ PD}$ HB2 ON Configuration 3 $I_{Shx\ PU}$ HB1 OFF, $I_{Shx\ PU}$ HB2 ON, $I_{Shx\ PD}$ HB1 ON, $I_{Shx\ PD}$ HB2 OFF Figure 20. Simplified block diagram with one DC motor controlled by two half-bridges ### 5.4.3 Normal load conditions ### **Configuration 1** - I<sub>shx PU</sub> HB1 OFF, I<sub>shx PD</sub> HB1 ON - I<sub>shx PU</sub> HB2 OFF, I<sub>shx PD</sub> HB2 ON In normal conditions, the motor is connected between SH1 and SH2 without any short circuit. If $I_{shx\_PU}$ of HB1 and HB2 are off, the SH1 and SH2 are pulled down by $I_{shx\_PD}$ of HB1 and HB2 (see the Figure 21), so VDS\_LS1 = VDS\_LS2 = LOW and VDS\_HS1 = VDS\_HS2 = HIGH. DS14611 - Rev 2 page 37/147 Figure 21. One motor in normal conditions, I<sub>shx\_PU</sub> HB1/HB2 OFF with normal load ### **Configuration 2** - I<sub>shx PU</sub> HB1 ON, I<sub>shx PD</sub> HB1 OFF - I<sub>shx PU</sub> HB2 OFF, I<sub>shx PD</sub> HB2 ON With $I_{shx\_PU}$ HB1 ON the SH1 is pulled to $V_{SHx\_OL}$ , so VDS\_LS1 and VDS\_HS1 go HIGH (see the Figure 22). SH2 is also pulled to $V_{SHx\_OL}$ by $I_{shx\_PU}$ of HB1 via the motor, so also VDS\_LS2 and VDS\_HS2 go HIGH VDS\_LS2. Figure 22. One motor in normal conditions with one pull-up diagnostic current on - Configuration 2 ### **Configuration 3** - I<sub>shx PU</sub> HB1 OFF, I<sub>shx PD</sub> HB1 ON - I<sub>shx\_PU</sub> HB2 ON, I<sub>shx\_PD</sub> HB2 OFF This configuration is equivalent to the configuration 2, with HB2 pull-up activated instead of HB1. With $I_{shx\_PU}$ HB2 ON the SH2 is pulled to $V_{SHx\_OL}$ , so VDS\_LS2 and VDS\_HS2 go HIGH (see the Figure 22). SH1 is also pulled to $V_{SHx\_OL}$ by $I_{shx\_PU}$ of HB2 via the motor, so also VDS\_LS1 and VDS\_HS1 go HIGH. The Table 26 summarizes the results obtained in normal conditions. DS14611 - Rev 2 page 38/147 VDS\_HSx\_DIAG HIGH VDS\_LSx\_DIAG VDS\_LSx\_DIAG VDS\_LSx\_DIAG VDS\_LSx\_DIAG VDS\_LSx\_DIAG VDS\_LSx\_DIAG HIGH VDS\_LSx\_DIAG HIGH Figure 23. One motor in normal conditions with one pull-up diagnostic current on - Configuration 3 Table 26. Truth table with normal load conditions | Configuration | I <sub>PU</sub> HB1 | I <sub>PU</sub> HB2 | I <sub>PD</sub> HB1 | I <sub>PD</sub> HB2 | VDS_LS1 | VDS_LS2 | VDS_HS1 | VDS_HS2 | |---------------|---------------------|---------------------|---------------------|---------------------|---------|---------|---------|---------| | 1 | OFF | OFF | ON | ON | LOW | LOW | HIGH | HIGH | | 2 | ON | OFF | OFF | ON | HIGH | HIGH | HIGH | HIGH | | 3 | OFF | ON | ON | OFF | HIGH | HIGH | HIGH | HIGH | ### 5.4.4 Short circuit to V<sub>DH</sub> A short circuit between SH1 and $V_{DH}$ results in VDS\_HS1 = LOW and VDS\_LS1 = HIGH when $I_{shx\_PD}$ HB1 and $I_{shx\_PD}$ HB2 are activated. SH2 is also pulled up by the short circuit via the motor, so VDS\_HS2 = LOW and VDS\_LS2 = HIGH. Similarly, a short circuit of SH2 to $V_{DH}$ results in VDS\_HS1/2 = LOW and VDS\_LS1/2 = HIGH. The Figure 24 and Table 27 summarize the results obtained with a short circuit of one output to V<sub>DH</sub>. Figure 24. Short circuit to V<sub>DH</sub> Table 27. Truth table with a short circuit to V<sub>DH</sub> | Configuration | I <sub>PU</sub> HB1 | I <sub>PU</sub> HB2 | I <sub>PD</sub> HB1 | I <sub>PD</sub> HB2 | VDS_LS1 | VDS_LS2 | VDS_HS1 | VDS_HS2 | |---------------|---------------------|---------------------|---------------------|---------------------|---------|---------|---------|---------| | 1 | OFF | OFF | ON | ON | HIGH | HIGH | LOW | LOW | DS14611 - Rev 2 page 39/147 | Configuration | I <sub>PU</sub> HB1 | I <sub>PU</sub> HB2 | I <sub>PD</sub> HB1 | I <sub>PD</sub> HB2 | VDS_LS1 | VDS_LS2 | VDS_HS1 | VDS_HS2 | |---------------|---------------------|---------------------|---------------------|---------------------|---------|---------|---------|---------| | 2 | ON | OFF | OFF | ON | HIGH | HIGH | LOW | LOW | | 3 | OFF | ON | ON | OFF | HIGH | HIGH | LOW | LOW | ### 5.4.5 Short circuit to GND A short circuit between SH1 and GND results in VDS\_HS1 = HIGH and VDS\_LS1 = LOW even if $I_{shx\_PU}$ are activated. SH2 is pulled down by the short circuit via the motor winding, so VDS\_HS2 = HIGH and VDS\_LS2 = LOW. Similarly, a short circuit of SH2 to GND results in VDS\_HS1/2 = HIGH and VDS\_LS1/2 = LOW, independently from the state of $I_{shx\ PU}$ . The Figure 25 and Table 28 summarize the results obtained with a short circuit of one output to GND. Figure 25. Short circuit to GND Table 28. Truth table with a short circuit to GND | Configuration | I <sub>PU</sub> HB1 | I <sub>PU</sub> HB2 | I <sub>PD</sub> HB1 | I <sub>PD</sub> HB2 | VDS_LS1 | VDS_LS2 | VDS_HS1 | VDS_HS2 | |---------------|---------------------|---------------------|---------------------|---------------------|---------|---------|---------|---------| | 1 | OFF | OFF | ON | ON | LOW | LOW | HIGH | HIGH | | 2 | ON | OFF | OFF | ON | LOW | LOW | HIGH | HIGH | | 3 | OFF | ON | ON | OFF | LOW | LOW | HIGH | HIGH | # 5.4.6 Open load - SH1 disconnected Configuration 1 - I<sub>shx\_PU</sub> HB1 OFF, I<sub>shx\_PD</sub> HB1 ON - I<sub>shx PU</sub> HB2 OFF, I<sub>shx PD</sub> HB2 ON SH1 and SH2 are pulled down by their respective pull-down diagnostic current, so VDS\_LS1 = VDS\_LS2 = LOW. VDS\_HS1 and VDS\_HS2, instead, are HIGH ### **Configuration 2** - I<sub>shx PU</sub> HB1 ON, I<sub>shx PD</sub> HB1 OFF - I<sub>shx PU</sub> HB2 OFF, I<sub>shx PD</sub> HB2 ON SH1 is pulled up by $I_{shx\_PU}$ HB1, so VDS\_LS1 = HIGH and VDS1\_HS1 = HIGH. Due to the motor disconnection at SH1, SH2 is pulled down by $I_{shx\_PD}$ HB2, so VDS\_LS2 = LOW and VDS\_HS2 = HIGH ### **Configuration 3** - I<sub>shx PU</sub> HB1 OFF, I<sub>shx PD</sub> HB1 ON - I<sub>shx\_PU</sub> HB2 ON, I<sub>shx\_PD</sub> HB2 OFF DS14611 - Rev 2 page 40/147 SH1 is pulled down by $I_{shx\_PD}$ HB1, so VDS\_LS1 = LOW and VDS\_HS1 = HIGH. Instead, SH2 is pulled up by $I_{shx\_PU}$ HB2: VDS\_LS2 = HIGH and VDS\_HS2 = HIGH. The Figure 26 and Table 29 summarize the results obtained with an open load at SH1. Figure 26. One motor - Diagnostic results with an open load at SH1 Table 29. Truth table open load - SH1 disconnected | Configuration | I <sub>PU</sub> HB1 | I <sub>PU</sub> HB2 | I <sub>PD</sub> HB1 | I <sub>PD</sub> HB2 | VDS_LS1 | VDS_LS2 | VDS_HS1 | VDS_HS2 | |---------------|---------------------|---------------------|---------------------|---------------------|---------|---------|---------|---------| | 1 | OFF | OFF | ON | ON | LOW | LOW | HIGH | HIGH | | 2 | ON | OFF | OFF | ON | HIGH | LOW | HIGH | HIGH | | 3 | OFF | ON | ON | OFF | LOW | HIGH | HIGH | HIGH | ### 5.4.7 Open load - SH2 is disconnected Similarly, a motor disconnection at SH2 shows the same result as for a motor disconnection at SH1 (see the Figure 27). Therefore, the Table 29 is valid for an open load, independently from the location of the disconnection. Figure 27. One motor - Diagnostic results with an open load at SH2 DS14611 - Rev 2 page 41/147 ## 5.5 Summary of the off-state diagnostic When compiling the results from the Table 26, Table 27, Table 28 and Table 29, we see that the test configuration 1 and the test configuration 3) are sufficient to detect and distinguish between a normal load condition, a short circuit to $V_{DH}/GND$ , and an open load. The normal condition is described in the Table 30 first line. Short to VDH condition is described in the Table 30 second line. Short to GND condition is described in the Table 30 third line. Open load condition is described in the Table 30 fourth line. The pull-up and pull-down can be selected by using the register HB\_IDIAGx for each half-bridge. The available configuration is reported below: - 00: pull-up OFF, pull-down OFF - 01: pull-up OFF, pull-down ON - 10: pull-up ON, pull-down OFF - 11: pull-up OFF pull-down OFF Table 30. Differentiation between normal condition, short to V<sub>DH</sub>, short to GND and open load with one motor | Load conditions | Configuration | I <sub>PU</sub> HBx | I <sub>PU</sub> HBy | I <sub>PD</sub> HBx | I <sub>PD</sub> HBy | VDS_LSx | VDS_LSy | VDS_HSx | VDS_HSy | |--------------------------|---------------|---------------------|---------------------|---------------------|---------------------|---------|---------|---------|---------| | | 1 | OFF | OFF | ON | ON | LOW | LOW | HIGH | HIGH | | Normal condition | 2 | ON | OFF | OFF | ON | HIGH | HIGH | HIGH | HIGH | | | 3 | OFF | ON | ON | OFF | HIGH | HIGH | HIGH | HIGH | | | 1 | OFF | OFF | ON | ON | HIGH | HIGH | LOW | LOW | | Short to V <sub>DH</sub> | 2 | ON | OFF | OFF | ON | HIGH | HIGH | LOW | LOW | | | 3 | OFF | ON | ON | OFF | HIGH | HIGH | LOW | LOW | | | 1 | OFF | OFF | ON | ON | LOW | LOW | HIGH | HIGH | | Short to GND | 2 | ON | OFF | OFF | ON | LOW | LOW | HIGH | HIGH | | | 3 | OFF | ON | ON | OFF | LOW | LOW | HIGH | HIGH | | | 1 | OFF | OFF | ON | ON | LOW | LOW | HIGH | HIGH | | Open load | 2 | ON | OFF | OFF | ON | HIGH | LOW | HIGH | HIGH | | | 3 | OFF | ON | ON | OFF | LOW | HIGH | HIGH | HIGH | ### 5.6 Off-state diagnostic with more cascaded motors The L99MH98 allows to connect and drive up to seven motors sequentially (see the Figure 28). This chapter provides hints about the off-state diagnostic with two cascaded motors controlled by three half-bridges (see the Figure 29). The same logic can be used to perform off-state diagnostics when more than two motors are connected in a sequential configuration Figure 28. Seven cascaded DC motors summary of the off-state diagnostic DS14611 - Rev 2 page 42/147 The proposed principle for the off-state diagnostic consists of analyzing VDS\_LS1/2/3 and VDS\_HS1/2/3 when all pull-up diagnostic currents are deactivated, and when two out of three pull-up diagnostic currents are activated. The results are summarized in the Table 31. Figure 29. Two cascaded DC motors summary of the off-state diagnostic Table 31. Differentiation between normal condition, short to V<sub>DH</sub>, short to GND and open load with two motors | Load<br>conditions | Configuration | I <sub>PU</sub><br>HB1 | I <sub>PU</sub><br>HB2 | I <sub>PU</sub><br>HB3 | I <sub>PD</sub><br>HB1 | I <sub>PD</sub><br>HB2 | I <sub>PD</sub><br>HB3 | VDS_LS1 | VDS_LS2 | VDS_LS3 | VDS_HS1 | VDS_HS2 | VDS_HS3 | |--------------------------|---------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|---------|---------|---------|---------|---------|---------| | | 1 | OFF | OFF | OFF | ON | ON | ON | LOW | LOW | LOW | HIGH | HIGH | HIGH | | Normal | 2 | ON | ON | OFF | OFF | OFF | ON | HIGH | HIGH | HIGH | HIGH | HIGH | HIGH | | condition | 3 | OFF | ON | ON | ON | OFF | OFF | HIGH | HIGH | HIGH | HIGH | HIGH | HIGH | | | 4 | ON | OFF | ON | OFF | ON | OFF | HIGH | HIGH | HIGH | HIGH | HIGH | HIGH | | | 1 | OFF | OFF | OFF | ON | ON | ON | HIGH | HIGH | HIGH | LOW | LOW | LOW | | Short to V <sub>DH</sub> | 2 | ON | ON | OFF | OFF | OFF | ON | HIGH | HIGH | HIGH | LOW | LOW | LOW | | Short to ADH | 3 | OFF | ON | ON | ON | OFF | OFF | HIGH | HIGH | HIGH | LOW | LOW | LOW | | | 4 | ON | OFF | ON | OFF | ON | OFF | HIGH | HIGH | HIGH | LOW | LOW | LOW | | | 1 | OFF | OFF | OFF | ON | ON | ON | LOW | LOW | LOW | HIGH | HIGH | HIGH | | Chtt- CND | 2 | ON | ON | OFF | OFF | OFF | ON | LOW | LOW | LOW | HIGH | HIGH | HIGH | | Short to GND | 3 | OFF | ON | ON | ON | OFF | OFF | LOW | LOW | LOW | HIGH | HIGH | HIGH | | | 4 | ON | OFF | ON | OFF | ON | OFF | LOW | LOW | LOW | HIGH | HIGH | HIGH | | | 1 | OFF | OFF | OFF | ON | ON | ON | LOW | LOW | LOW | HIGH | HIGH | HIGH | | Open load motor | 2 | ON | ON | OFF | OFF | OFF | ON | HIGH | HIGH | HIGH | HIGH | HIGH | HIGH | | 1 | 3 | OFF | ON | ON | ON | OFF | OFF | LOW | HIGH | HIGH | HIGH | HIGH | HIGH | | | 4 | ON | OFF | ON | OFF | ON | OFF | HIGH | HIGH | HIGH | HIGH | HIGH | HIGH | | | 1 | OFF | OFF | OFF | ON | ON | ON | LOW | LOW | LOW | HIGH | HIGH | HIGH | | Open load motor | 2 | ON | ON | OFF | OFF | OFF | ON | HIGH | HIGH | LOW | HIGH | HIGH | HIGH | | 2 | 3 | OFF | ON | ON | ON | OFF | OFF | HIGH | HIGH | HIGH | HIGH | HIGH | HIGH | | | 4 | ON | OFF | ON | OFF | ON | OFF | HIGH | HIGH | HIGH | HIGH | HIGH | HIGH | | | 1 | OFF | OFF | OFF | ON | ON | ON | LOW | LOW | LOW | HIGH | HIGH | HIGH | | Open load motor | 2 | ON | ON | OFF | OFF | OFF | ON | HIGH | HIGH | LOW | HIGH | HIGH | HIGH | | 1 and motor 2 | 3 | OFF | ON | ON | ON | OFF | OFF | LOW | HIGH | HIGH | HIGH | HIGH | HIGH | | | 4 | ON | OFF | ON | OFF | ON | OFF | HIGH | LOW | HIGH | HIGH | HIGH | HIGH | The test configurations 1, 2, 3 are sufficient to differentiate a normal load condition from all the fault conditions. ## 5.7 Diagnostic not output (DIAGN) The microcontroller can use the DIAGN pin for diagnostic. DS14611 - Rev 2 page 43/147 DIAGN pin is used to detect a device fault, including a SPI error, watchdog error or a device power-on-reset event: the purpose of the DIAGN output pin is to warn immediately the microcontroller that a new fault, which the microcontroller was not yet aware of, has been detected by the device, without the need of periodic SPI transfers. The logic level signal at the pin is the logical NOR combination of all the status flags and status bits linked to the pin through the DIAGCR1 and DIAGCR2 control registers, together with the global status byte RSTB bit. Once the device comes out of reset mode, the DIAGN pin is pulled low because of the global status byte RSTB bit. In case that just the global status byte RSTB bit is set, any valid SPI communication frame clears the RSTB bit pulling up the DIAGN pin. Any read access to the DSR1 and DSR2 registers reset this signal to a high level, until an error coming from a new source occurs again by pulling the pin low. DIAGN pin is active low as default, but it is possible to change its functionality by the DIAGN\_ACTIVE\_LEVEL bit: setting this bit to one the DIAGN pin will be active high. If a fault coming from a new error source occurs during the read access to the DSR1 and DSR2 registers, the DIAGN output pin remains low (this avoids any loss of information since the new error source status flag/bit will not be reported by the concomitant read access, but a new read access would be required). Even if a read operation of the status register should always come before a "read and clear" operation: any "read and clear" operation of status registers DSR1 and DSR2 will pull the DIAGN pin high. ### 5.8 Configurable window watchdog Out of reset mode, the L99MH98 watchdog monitors the microcontroller status within a periodic window. By default, as soon as the device finishes the powerup phase, the watchdog is enabled and starts running with a long open window. The long open window provides more time to the microcontroller for the L99MH98 initialization and allows the watchdog disabling procedure to be run when no watchdog is required by the application. To trigger the watchdog for the first time during a LOW (long open window), the microcontroller must write 5555h to the watchdog trigger/disable register (WDGTRDIS) before the end of the long open window. After the first valid watchdog trigger, the watchdog will enter in window mode. In window mode the microcontroller has to serve the watchdog by alternating the watchdog trigger bits (that is, 2AAAh,5555h,...) of the watchdog trigger/disable register (WDGTRDIS) within the watchdog open window. Any correct watchdog trigger SPI frame will immediately start a new window. In case of a watchdog failure, because of any watchdog trigger outside the open window, invalid or unexpected watchdog trigger bits value, any watchdog timeout, any disabling procedure out of the LOW or any wrong disabling procedure during the LOW will set the WDG\_ERROR flag, stop the watchdog and put the device in fail-safe mode. In fail-safe mode the OUTEx control bits are reset, and the gate drivers are forced to switch off actively all the MOSFETs with the maximum available current, regardless of the programmed gate discharge current. To reactivate the gate drivers that are forced in disabled mode, the WDG\_ERROR flag must be cleared via SPI (clearing the WDG\_ERROR flag makes the device come out of the fail-safe mode and makes the watchdog start again with a long open window) and then the OUTEx control bits must be set to one via SPI. As long as the device is in fail-safe mode (WDG\_ERROR = 1), the OUTEx control bits are reset and cannot be set via SPI. Once the watchdog starts running again with a long open window after coming out of the fail-safe mode, to enter in window mode the microcontroller must write 5555h to the watchdog trigger/disable register (WDGTRDIS). To disable the watchdog, the microcontroller must write a specific key, consisting in two consecutive valid SPI frames to be sent in the right order (2F6Bh first key word, 1097h second key word), to control register WDGTRDIS, within a window (t<sub>timeout</sub>). To enable the watchdog, the microcontroller must write a specific key, consisting in two consecutive valid SPI frames to be sent in the right order (5C99h first key word, 4360h second key word), to control register WDGTRDIST, within a window (t<sub>timeout</sub>). Any other SPI transfer between the two SPI frames carrying the key, including an invalid SPI transfer, will abort the disabled process and generate a watchdog fault (WDG\_ERROR). Besides, the keys sent in the wrong order will not disable the watchdog and generate a watchdog fault as well. Any read access to the WDGTRDIS register provides information concerning the watchdog disabling procedure result together with the three least significant bits of the latest write operation performed on the same register. DS14611 - Rev 2 page 44/147 Figure 30. Watchdog state diagram DS14611 - Rev 2 page 45/147 ## 6 Serial peripheral interface (SPI) A 24-bit SPI is used for bidirectional communication with the microcontroller. The microcontroller SPI peripheral must run in the following configuration: - CPOL = 0 - CPHA = 1 In this configuration the input data from the SDI pin is sampled by the high to low transition of the serial clock CLK, and the output data is changed by the low to high transition of the serial clock CLK. The correct reception of any SPI frame is not guaranteed during a $t_{START}$ time after the enable pin goes high with the VDD supply already ON. The SPI protocol implemented in L99MH98 is an out-of-frame: the IC provides on the frame n+1 the content of the reading request on the frame n. Note: The SPI bus can be used in a parallel configuration by controlling the CSN signal of the connected IC's. It is advisable to read the global status SPI registers after the power-up in order to clear the diagnostic. ### Chip select not (CSN) The CSN input pin is used to address the SPI communication with the device. When CSN is high, the output pin (SDO) is in high impedance. When CSN is low, the output pin (SDO) driver is enabled, and a serial communication can start. The information transferred during CSN = 0 is called a communication frame. When CSN = high for $t > t_9$ the SDO output is switched into high impedance to allow SPI communications with other SPI nodes. ### Serial data in (SDI) The SDI input pin is used to transfer data into the device. The data applied to the SDI will be sampled on the falling edge of the serial CLK signal and shifted into an internal 24-bit shift register. At the rising edge of the CSN signal the content of the shift register will be transferred to the data input register. The writing to the selected data input register is enabled only if exactly 24 bits are transmitted within one communication frame (that is, CSN low). Instead, the writing to the selected data input register is not enabled if one of the following cases happens: - More or less than 24 clock pulses are counted within one frame - During the falling and rising edge of CSN the level of SCLK is not low - All bits of a command received at SDI are logic 0 or logic 1 - The number of CKL rising edges in a frame is not 24 - The address field is unknown - The parity check fails This safety function is implemented to avoid an activation of the output stages by any wrong communication frame. ### Serial data out (SDO) The SDO output driver is activated by a logical low level at the CSN input and will go from high impedance to low or high level depending on the global error flag value (GSBN bit). The first rising edge of the CLK input after a high to low transition of the CSN pin will transfer the "SPI error or RESET" bit and, immediately after, the global status byte bit out. Each subsequent rising edge of the CLK shifts the following bits out. ### Serial clock (CLK) The CLK input pin is used to synchronize the input and output serial bit streams. The data input (SDI) is sampled on the falling edge of the CLK and the data output (SDO) will change on the rising edge of the CLK. The SPI can work with a CLK frequency up to 6 MHz. ### 6.1 Physical layer This chapter describes the SPI protocol configuration. It defines a common structure of the communication frames and defines specific addresses for product and status information. The ST-SPI allows usage of generic software to operate the devices while maintaining the required flexibility to adapt it to the individual functionality of a particular product. In addition, fail-safe mechanisms are implemented to protect the communication from external influences and wrong or unwanted usage. The SPI connection between the microcontroller and the L99MH98 is shown in the Figure 31. DS14611 - Rev 2 page 46/147 Figure 31. SPI connection ### 6.2 Clock and data characteristics The L99MH98 SPI can be driven by a microcontroller with its SPI peripheral. Any communication frame starts with the falling edge of the CSN (communication start). CLK must be low. The SDI data is then latched at all following rising CLK edges into the internal shift registers. After communication start the SDO leaves 3-state mode and presents the MSB of the data shifted out to SDO. At all following falling CLK edges data is shifted out through the internal shift registers to SDO. The communication frame is finished with the rising edge of CSN. If a valid communication took place (for example, correct number of CLK cycles, access to a valid address, no parity error), the requested operation according to the operating code will be performed (write or clear operation). The SPI signal description is shown in the Figure 32. Figure 32. SPI signal description ## 6.3 Communication protocol ### 6.3.1 SDI frame The device data-in frame consists of 24 bits (OpCode (1 bit) + Reserved (1 bit) + Address (6 bits) + Data Byte 2 (8 bits) + Data Byte 1 (7 bits) + Parity bit (1 bit)): - **OpCode** = The first transmitted bit (MSB) contains the operation code, which represents the command/ instruction that will be performed - Reserved = Not used in the SDI frame (MSB-1) - Address = The following 6 bits (MSB-2 to MSB-7) represent the register address on which the command/ operation will be performed - Data Bytes = The subsequent 15 bits (MSB-8 to MSB-22) contain the payload to write - Parity bit = Last bit (MSB-23) contains the parity bit for the integrity check DS14611 - Rev 2 page 47/147 ### 6.3.1.1 OpCode The operating code is used to distinguish between different commands/operations on registers of the receiver device. Table 32. OpCode | MSB | Description | |-----|---------------| | 0 | Read command | | 1 | Write command | A <u>Write</u> command (with no parity error, no wrong address and no CLK count error) will modify the content of the addressed control register with the payload at the next communication start. Besides this a shift out of the content (data present at communication start) of the addressed register is performed. With the Read command two different events can be performed - A <u>Read</u> event shifts out in the frame n+1 the data's addressed in the frame n. In this case all the bits of the payload data sent in the frame n is set to 0, and the data of the addressed register will not be modified. - A <u>Clear on Read</u> event shifts out in the frame n+1 the data's addressed in the frame n, but with some bits that are cleared. In this case all the bits of the payload data sent that must be cleared will be set to 1, the bits that must not be cleared will be put to 0. #### 6.3.1.2 Address The Address bits are used to indicate the register on which the command/operation will be performed: - In case of read command (frame n) on the OpCode bit, the Address bits indicate the register you want to read. The contents of the register to be read will be put in the next frame (n+1) sent by the SDO pin. - In case of write command on the OpCode bit, the Address bits indicate the register where the data bytes must be written. ### 6.3.1.3 Data word The payload (Data Byte 2 to Data Byte 1) is the data transferred to the device with every SPI communication. The payload always follows the Address bits. - For a <u>Write</u> access the payload represents the new data written to the addressed register. - For a Read operation the payload is not used. The payload will be all set to '0'. - For a <u>Clear on Read</u> operation the payload is used. All the bits that must be cleared will be set to '1', all the others will be set to '0'. ### 6.3.1.4 Parity bit A parity bit is a bit added at the end of the 24 bits of each frame as an error detection code. An odd parity bit for each communication must be calculated considering the entire 24-bit frame. The frame is considered valid only if the result of the Parity check is valid, which means an odd number of '1' is present in the SDI frame, if not the frame will be ignored and an SPI\_ERROR event will be triggered. ### 6.3.2 SDO frame The Data-Out frame consists of 24 bits (SPI ERROR (1 bit) + GSBN (1 bit) + Address (6 bits) + Data Byte 2 (8 bits) + Data Byte 1 (7 bits) + Parity bit (1 bit)). - SPI ERROR = The first transmitted bit (MSB) contains the information about a SPI error or RESET - **GSBN** = Global Status bit, used only in the SDO frame (MSB-1) - Address = The following 6 bits (MSB-2 to MSB-7) represent the register address on which the command/ operation will be performed - Data Bytes = The subsequent 15 bits (MSB-8 to MSB-22) contain the payload - Parity bit = Last bit (MSB-23) contains the parity bit for the integrity check ### 6.3.2.1 SPI ERROR bit The SPI ERROR bit contains the information about a SPI error or a RESET event according to the Table 33: DS14611 - Rev 2 page 48/147 ### Table 33. SPI ERROR bit | MSB | Description | |-----|-----------------------------------------------------------------------| | 0 | No SPI error in previous access and no RESET event before this access | | 1 | SPI error in previous access or RESET event before this access | ### 6.3.2.2 Global Status Bit (GSBN) The GSBN is a logically NOR combination of DSR1 and DSR2 registers + SPI error bit + RSTB bit + WDG error bit. GSBN bit is directly related to the DIAGN pin. - GSBN = 1 (no error), DSR1 bits + DSR2 bits + SPI error bit + RSBT bit all set to 0 - GSBN = 0 (error), one or more bit/s of DSR1 or DSR2 or SPI error or RSBT is/are set to 1 #### 6.3.2.3 Address The Address bits are used to indicate the register on which the operation has been performed: - In case of SPI error or reset or first access, address field contains the address of the DRS0 register - · In other cases, both for read and write, Address field contains the address selected in the previous frame ### 6.3.2.4 Data word The payload (Data Byte 2 to Data Byte 1) is the data transferred to the device with every SPI communication, and always follows the Address bits indicating: - In case of SPI error or reset or first access, data field contains the DRS0 register data saved at CS falling - In other cases, both for read and write, data field contains the data value of the register at the address selected saved at CS falling ### 6.3.3 Protocol failure detection To achieve a communication protocol that covers certain fail-safe requirements a basic set of SPI communication failure detection mechanisms are implemented. ### 6.3.3.1 Clock count During communication (CSN low) a clock monitor counts the valid CLK clock edges. The number of rising edges of a valid communication command must be 24. If the number of rising edges is not 24 the SPI write command will be ignored and the SPI error bit will be set in the response of the next SPI command. ### 6.3.3.2 CLK polarity (CPOL) check During the falling and rising edge of CS the level of SCLK must be low. If SCLK is not low during the falling or the rising edge of CS, the SPI write command will be ignored and the SPI error bit will be set in the response of the next SPI command. ### 6.3.3.3 CSN timeout By pulling CSN low the SDO is set active and leaves its tristate condition. To ensure communication between other SPI devices within the same bus even in case of CSN stuck at low a CSN timeout is implemented. By pulling CSN low an internal timer is started. When the timer reaches its end, the ongoing command is rejected, the SPIE is set (and it will be visible at the next communication) and the SDO is set in tristate condition. ### 6.3.3.4 SDI stuck at LOW As a communication with data all '0' and OpCode '0' on address b'000000' cannot be distinguished between a valid command and a SDI stuck at LOW, this communication is not allowed. Nevertheless, in case a stuck at LOW is detected the command will be rejected and the SPIE will be set and it will be visible at the next communication. ### 6.3.3.5 SDI stuck at HIGH As a communication with data all '1' and OpCode '1' on address b'111111' cannot be distinguished between a valid command and a SDI stuck at HIGH, this communication is not allowed. In case a stuck at HIGH is detected the command will be rejected and the SPIE will be set and it will be visible at the next communication. DS14611 - Rev 2 page 49/147 ### 6.4 SPI communication scenarios Some SPI communication scenarios are shown in the following sections. ### 6.4.1 Write access scenario When a write communication must be performed the following steps must be considered: - Frame n - SDI: - Bit 23 = 1 (write command on the OpCode) - Bit 22 = Not used - Bits 21 to 16 = Address of the register to write - Bits 15 to 1 = Data to write into the chosen register - Bit 0 = Parity bit - SDO: - Bit 23 = 0 (no SPI error or RESET in the previous access) - Bit 22 = GSBN bit (1 = No fault) - Bits 21 to 16 = Address of the register selected in the previous frame (n-1) - Bits 15 to 1 = Data value of the register selected in the previous frame (n-1) - Bit 0 = Parity bit - Frame n+1 - SDI: - Bit 23 = 0 or 1 (read or write command on the OpCode) - Bit 22 = Not used - Bits 21 to 16 = Address of the register to read or write - Bits 15 to 1 = Data to write into the chosen register - Bit 0 = Parity bit - SDO: - Bit 23 = 0 (no SPI error or RESET in the previous access) - Bit 22 = GSBN bit (1 = No fault) - Bits 21 to 16 = Address of the register selected in the previous frame (n) - Bits 15 to 1 = Data value of the register selected in the previous frame (n) - Bit 0 = Parity bit Figure 33. Write access scenario DS14611 - Rev 2 page 50/147 ### 6.4.2 Read access scenario When a read communication must be performed the following steps must be considered: - Frame n - SDI: - Bit 23 = 0 (read command on the OpCode) - Bit 22 = Not used - Bits 21 to 16 = Address of the register to read - Bits 15 to 1 = Data can be set to '0' - Bit 0 = Parity bit - SDO: - Bit 23 = 0 (no SPI error or RESET in the previous access) - Bit 22 = GSBN bit (1 = No fault) - Bits 21 to 16 = Address of the register selected in the previous frame (n-1) - Bits 15 to 1 = Data value of the register selected in the previous frame (n-1) - Bit 0 = Parity bit - Frame n+1 - SDI: - Bit 23 = 0 or 1 (read or write command on the OpCode) - Bit 22 = Not used - Bits 21 to 16 = Address of the register to read or write - Bits 15 to 1 = Data to write into the chosen register - Bit 0 = Parity bit - SDO: - Bit 23 = 0 (no SPI error or RESET in the previous access) - Bit 22 = GSBN bit (1 = No fault) - Bits 21 to 16 = Address of the register selected in the previous frame (n) - Bits 15 to 1 = Data value of the register selected in the previous frame (n) - Bit 0 = Parity bit Figure 34. Read access scenario DS14611 - Rev 2 page 51/147 ### 6.4.3 Clear on read scenario When a clear on read communication must be performed the following steps must be considered: - Frame n - SDI: - Bit 23 = 0 (read command on the OpCode) - Bit 22 = Not used - Bits 21 to 16 = Address of the register to read - Bits 15 to 1 = Set to 0 the bits "not to clear", set to 1 the bits "to clear" - Bit 0 = Parity bit - SDO: - Bit 23 = 0 (no SPI error or RESET in the previous access) - Bit 22 = GSBN bit (1 = No fault) - Bits 21 to 16 = Address of the register selected in the previous frame (n-1) - Bits 15 to 1 = Data value of the register selected in the previous frame (n-1) - Bit 0 = Parity bit - Frame n+1 - SDI: - Bit 23 = 0 or 1 (read or write command on the OpCode) - Bit 22 = Not used - Bits 21 to 16 = Address of the register to read or write - Bits 15 to 1 = Data to write into the chosen register - Bit 0 = Parity bit - SDO: - Bit 23 = 0 (no SPI error or RESET in the previous access) - Bit 22 = GSBN bit (1 = No fault) - Bits 21 to 16 = Address of the register selected in the previous frame (n) - Bits 15 to 1 = Data value of the register selected in the previous frame (n) with the bits cleared - Bit 0 = Parity bit Figure 35. Clear on Read scenario After frame n cs rising edge, the clear on read is executed to bit 14 and bit1 as commanded → now the register value is with only bit15 set to '1' DS14611 - Rev 2 page 52/147 ### 6.4.4 Write or read with SPI error scenario - Frame n - SDI: - Bit 23 = 0 or 1 (read or write command on the OpCode) - Bit 22 = Not used - Bits 21 to 16 = Address of the register to read or write - Bits 15 to 1 = Data to write (if write command was chosen) or all '0' (if read command was chosen) - Bit 0 = Parity bit - SDO: - Bit 23 = 0 (no SPI error or RESET in the previous access) - Bit 22 = GSBN bit (1 = No fault) - Bits 21 to 16 = Address of the register selected in the previous frame (n-1) - Bits 15 to 1 = Data value of the register selected in the previous frame (n-1) - Bit 0 = Parity bit - Frame n+1 - SDI: - Bit 23 = 0 or 1 (read or write command on the OpCode) - Bit 22 = Not used - Bits 21 to 16 = Address of the register to read or write - Bits 15 to 1 = Data to write into the chosen register - Bit 0 = Parity bit - SDO: - Bit 23 = 1 (SPI error or RESET detected in the previous access) - Bit 22 = GSBN bit (1 = No fault) - Bits 21 to 16 = Address of the register selected in the previous frame (n) - Bits 15 to 1 = Data value of the STATUS register independently of which register has been selected by SDI during previous frame (n) - Bit 0 = Parity bit Figure 36. Write or read with SPI error scenario DS14611 - Rev 2 page 53/147 ### 6.4.5 Access after RESET scenario - Frame n - SDI: - Bit 23 = 0 or 1 (read or write command on the OpCode) - Bit 22 = Not used - Bits 21 to 16 = Address of the register to read or write - Bits 15 to 1 = Data to write (if write command was chosen) or all '0' (if read command was chosen) - Bit 0 = Parity bit - SDO: - Bit 23 = 0 (no SPI error or RESET in the previous access) - Bit 22 = GSBN bit (1 = No fault) - Bits 21 to 16 = Address of the register selected in the previous frame (n-1) - Bits 15 to 1 = Data value of the register selected in the previous frame (n-1) - Bit 0 = Parity bit - Frame n+1 - SDI: - Bit 23 = 0 or 1 (read or write command on the OpCode) - Bit 22 = Not used - Bits 21 to 16 = Address of the register to read or write - Bits 15 to 1 = Data to write into the chosen register - Bit 0 = Parity bit - SDO: - Bit 23 = 1 (SPI error or RESET event in the previous access) - Bit 22 = GSBN bit (1 = No fault) - Bits 21 to 16 = Address of the STATUS register - Bits 15 to 1 = Data value of the STATUS register - Bit 0 = Parity bit Figure 37. Access after RESET scenario DS14611 - Rev 2 page 54/147 ### 6.4.6 First SPI access at power-up scenario - Frame 1 - SDI: - Bit 23 = 0 or 1 (read or write command on the OpCode) - Bit 22 = Not used - Bits 21 to 16 = Address of the register to read or write - Bits 15 to 1 = Data to write (if write command was chosen) or all '0' (if read command was chosen) - Bit 0 = Parity bit - SDO: - Bit 23 = 1 (SPI error or RESET event in the previous access) - Bit 22 = GSBN bit (1 = No fault) - Bits 21 to 16 = Address of the STATUS register - Bits 15 to 1 = Data value of the STATUS register - Bit 0 = Parity bit Figure 38. First SPI access at power-up scenario ### 6.4.7 Access while an internal fault happens scenario - Frame n - SDI: - Bit 23 = 0 or 1 (read or write command on the OpCode) - Bit 22 = Not used - Bits 21 to 16 = Address of the register to read or write - Bits 15 to 1 = Data to write (if write command was chosen) or all '0' (if read command was chosen) - Bit 0 = Parity bit - SDO: - Bit 23 = 0 (no SPI error or RESET in the previous access) - Bit 22 = GSBN bit (1 = No fault) - Bits 21 to 16 = Address of the register selected in the previous frame (n-1) - Bits 15 to 1 = Data value of the register selected in the previous frame (n-1) Bit 0 = Parity bit DS14611 - Rev 2 page 55/147 ### Frame n+1 - SDI: - Bit 23 = 0 or 1 (read or write command on the OpCode) - Bit 22 = Not used - Bits 21 to 16 = Address of the register to read or write - Bits 15 to 1 = Data to write (if write command was chosen) or all '0' (if read command was chosen) - Bit 0 = Parity bit - SDO: - Bit 23 = 0 (no SPI error or RESET in the previous access) - Bit 22 = GSBN bit (0 = Fault) - Bits 21 to 16 = Address of the register selected in the previous frame (n) - Bits 15 to 1 = Data value of the register selected in the previous frame (n) - Bit 0 = Parity bit Figure 39. Access while an internal fault happens scenario DS14611 - Rev 2 page 56/147 # 7 SPI Registers # 7.1 Register map overview Table 34. Register map overview | Addr. | Name | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | Mode | |-------|------------------|------|---------------------|---------------------|---------------------|---------------------|---------------------|------------------------|----------------------|-----------------------|------| | Auur. | Name | Dits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Wode | | 0::04 | DODO | MSB | - | RSTB | SPI_ERROR | WDG_ERROR | REVISION_ID[7] | REVISION_ID[6] | REVISION_ID[5] | REVISION_ID[4] | RO/C | | 0x01 | DSR0 | LSB | REVISION_ID[3] | REVISION_ID[2] | REVISION_ID[1] | REVISION_ID[0] | DEVICE_ID[3] | DEVICE_ID[2] | DEVICE_ID[1] | DEVICE_ID[0] | R | | 0x02 | DSR1 | MSB | - | RES | VDHOV | VDHUV | VDDOV | TW | TSD | DIAGCR | RO/C | | 0.02 | DSKI | LSB | VDSHS8 | VDSHS7 | VDSHS6 | VDSHS5 | VDSHS4 | VDSHS3 | VDSHS2 | VDSHS1 | R | | 0X03 | DSR2 | MSB | - | RES | RES | RES | RES | RES | RES | VDSLS8 | RO/C | | 0.000 | DOINZ | LSB | VDSLS7 | VDSLS6 | VDSLS5 | VDSLS4 | VDSLS3 | VDSLS2 | VDSLS1 | CPLOW | R | | 0X04 | GLOBAL_CFG | MSB | - | RES | RES | RES | OSC_SS_DIS | DIAGN_ACTIVE_<br>LEVEL | DIAGOFF_<br>CURR_SEL | VDS_OFFSET_<br>ENABLE | RO/R | | | | LSB | DTP_REF | OVTS | OUTE | CP_LOW_<br>CONFIG | CPFDD | EN_PWM1 | EN_PWM2 | EN_PWM3 | W | | 0X05 | CSO_CFG | MSB | - | RES | RES | RES | CSO_GAIN_SEL2 | CSO_GAIN_SEL1 | CSOSIG2 | CSOSIG1 | RW | | | | LSB | CSOEN2 | CSOEN1 | CSOSH2[2] | CSOSH2[1] | CSOSH2[0] | CSOSH1[2] | CSOSH1[1] | CSOSH1[0] | | | | | MSB | - | RES | | 0X06 | DIODE_CFG | LSB | IDIODE_CONF4 [1] | IDIODE_CONF4<br>[0] | IDIODE_CONF3 [1] | IDIODE_CONF3<br>[0] | IDIODE_CONF2<br>[1] | IDIODE_CONF2<br>[0] | IDIODE_CONF1<br>[1] | IDIODE_CONF1<br>[0] | RW | | 0X07 | DIODE1_READ | MSB | - | RES | RES | RES | RES | DIODE1_READ<br>[10] | DIODE1_READ<br>[9] | DIODE1_READ<br>[8] | RO | | | · - | LSB | DIODE1_READ<br>[7] | DIODE1_READ<br>[6] | DIODE1_READ<br>[5] | DIODE1_READ<br>[4] | DIODE1_READ [3] | DIODE1_READ [2] | DIODE1_READ [1] | DIODE1_READ<br>[0] | | | 0X08 | DIODE2_READ | MSB | - | RES | RES | RES | RES | DIODE2_READ<br>[10] | DIODE2_READ<br>[9] | DIODE2_READ<br>[8] | RO | | | | LSB | DIODE2_READ<br>[7] | DIODE2_READ<br>[6] | DIODE2_READ<br>[5] | DIODE2_READ [4] | DIODE2_READ [3] | DIODE2_READ [2] | DIODE2_READ [1] | DIODE2_READ [0] | | | 0X09 | DIODE3 READ | MSB | - | RES | RES | RES | RES | DIODE3_READ<br>[10] | DIODE3_READ<br>[9] | DIODE3_READ [8] | RO | | | · '- | LSB | DIODE3_READ<br>[7] | DIODE3_READ<br>[6] | DIODE3_READ<br>[5] | DIODE3_READ<br>[4] | DIODE3_READ<br>[3] | DIODE3_READ [2] | DIODE3_READ [1] | DIODE3_READ<br>[0] | | | 0X0A | DIODE4_READ | MSB | - | RES | RES | RES | RES | DIODE4_READ<br>[10] | DIODE4_READ<br>[9] | DIODE4_READ [8] | - RO | | | · - | LSB | DIODE4_READ<br>[7] | DIODE4_READ<br>[6] | DIODE4_READ<br>[5] | DIODE4_READ [4] | DIODE4_READ<br>[3] | DIODE4_READ [2] | DIODE4_READ [1] | DIODE4_READ<br>[0] | | | 0X0B | DIAG_OFF_HS | MSB | - | RES RO | | | | LSB | VDS_HS8_DIAG | VDS_HS7_DIAG | VDS_HS6_DIAG | VDS_HS5_DIAG | VDS_HS4_DIAG | VDS_HS3_DIAG | VDS_HS2_DIAG | VDS_HS1_DIAG | | | 0X0C | DIAG_OFF_LS | MSB | - | RES RO | | | | LSB | VDS_LS8_DIAG | VDS_LS7_DIAG | VDS_LS6_DIAG | VDS_LS5_DIAG | VDS_LS4_DIAG | VDS_LS3_DIAG | VDS_LS2_DIAG | VDS_LS1_DIAG | | | 0X0D | DIAGCR1 | MSB | - | DGWG | DGSPIERR | DGVDHOV | DGVDHUV | DGTW | DGTSD | DGCPLOW | RW | | | | LSB | DGVDSHS8 | DGVDSHS7 | DGVDSHS6 | DGVDSHS5 | DGVDSHS4 | DGVDSHS3 | DGVDSHS2 | DGVDSHS1 | | | 0X0E | DIAGCR2 | MSB | - | DGVDSLS8 | DGVDSLS7 | DGVDSLS6 | DGVDSLS5 | DGVDSLS4 | DGVDSLS3 | DGVDSLS2 | RW | | | | LSB | DGVDSLS1 | RES | | 0X0F | WDGTRDIS | MSB | - | WDGTRDIS [14] | WDGTRDIS [13] | WDGTRDIS [12] | WDGTRDIS [11] | WDGTRDIS [10] | WDGTRDIS [9] | WDGTRDIS [8] | wo | | | | LSB | WDGTRDIS [7] | WDGTRDIS [6] | WDGTRDIS [5] | WDGTRDIS [4] | WDGTRDIS [3] | WDGTRDIS [2] | WDGTRDIS [1] | WDGTRDIS [0] | | | 0X0F | WDGTRDIS | MSB | - | RES RO | | | | LSB | RES | RES | RES | RES | WDGSTATUS | WDGINF [3] | WDGINF [1] | WDGINF [0] | | | 0X10 | HB1_MODE_ CFG | MSB | - | RES | RES | DT1 [2] | DT1 [1] | DT1 [0] | STRONG_ON_<br>WHEEL1 | HB_IDIAG1 [1] | RW | | | | LSB | HB_IDIAG1 [0] | HB_PWM1 [2] | HB_PWM1 [1] | HB_PWM1 [0] | HB_MODE1 [1] | HB_MODE1 [0] | HB_WHEEL1 [1] | HB_WHEEL1 [0] | | | 0X11 | HB1_DRIVER_CFG | MSB | - | RES | VSTEP2_CONF1<br>[1] | VSTEP2_CONF1<br>[0] | ISTEP3_CONF1<br>[3] | ISTEP3_CONF1<br>[2] | ISTEP3_CONF1<br>[1] | ISTEP3_CONF1<br>[0] | - RW | | | | LSB | ISTEP2_CONF1<br>[3] | ISTEP2_CONF1<br>[2] | ISTEP2_CONF1<br>[1] | ISTEP2_CONF1<br>[0] | ISTEP1_CONF1<br>[3] | ISTEP1_CONF1<br>[2] | ISTEP1_CONF1<br>[1] | ISTEP1_CONF1<br>[0] | | | | | MSB | - | RES | RES | RES | RES | VDS_CONF1 [3] | VDS_CONF1 [2] | VDS_CONF1 [1] | | | 0X12 | HB1_DIAG_CFGLSB | LSB | VDS_CONF1 [0] | VDS_BLANK1<br>[3] | VDS_BLANK1<br>[2] | VDS_BLANK1<br>[1] | VDS_BLANK1 [0] | VDS_FILT1 [2] | VDS_FILT1 [1] | VDS_FILT1 [0] | RW | | 0x13 | HB1_TURN_OFF_CFG | MSB | - | RES | RES | RES | RES | RES | GENMODE1 [1] | GENMODE1 [0] | RW | DS14611 - Rev 2 page 57/147 | Addr. | Name | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | Mode | |-------|---------------------|-------|---------------------|---------------------|---------------------|---------------------|--------------------------|--------------------------|--------------------------|--------------------------|------| | /taa | 1141110 | Z.i.o | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 0x13 | HB1_TURN_OFF_CFG | LSB | HB_FAULT1 [3] | HB_FAULT1 [2] | HB_FAULT1 [1] | HB_FAULT1 [0] | ISTEP2_OFF_<br>CONF1 [3] | ISTEP2_OFF_<br>CONF1 [2] | ISTEP2_OFF_<br>CONF1 [1] | ISTEP2_OFF_<br>CONF1 [0] | RW | | 0X14 | HB2_MODE_ CFG | MSB | - | RES | RES | DT2 [2] | DT2 [1] | DT2 [0] | STRONG_ON_<br>WHEEL2 | HB_IDIAG2 [1] | RW | | | | LSB | HB_IDIAG2 [0] | HB_PWM2 [2] | HB_PWM2 [1] | HB_PWM2 [0] | HB_MODE2 [1] | HB_MODE2 [0] | HB_WHEEL2 [1] | HB_WHEEL2 [0] | 1 | | | | MSB | - | RES | VSTEP2_CONF2<br>[1] | VSTEP2_CONF2<br>[0] | ISTEP3_CONF2<br>[3] | ISTEP3_CONF2<br>[2] | ISTEP3_CONF2<br>[1] | ISTEP3_CONF2<br>[0] | | | 0X15 | HB2_DRIVER_CFG | LSB | ISTEP2_CONF2<br>[3] | ISTEP2_CONF2<br>[2] | ISTEP2_CONF2 [1] | ISTEP2_CONF2<br>[0] | ISTEP1_CONF2<br>[3] | ISTEP1_CONF2<br>[2] | ISTEP1_CONF2 [1] | ISTEP1_CONF2<br>[0] | RW | | | | MSB | - | RES | RES | RES | RES | VDS_CONF2 [3] | VDS_CONF2 [2] | VDS_CONF2 [1] | | | 0X16 | HB2_DIAG_CFG | LSB | VDS_CONF2 [0] | VDS_BLANK2<br>[3] | VDS_BLANK2<br>[2] | VDS_BLANK2<br>[1] | VDS_BLANK2 [0] | VDS_FILT2 [2] | VDS_FILT2 [1] | VDS_FILT2 [0] | RW | | | | MSB | - | RES | RES | RES | RES | RES | GENMODE2 [1] | GENMODE2 [0] | | | 0x17 | HB2_TURN_OFF_CFG | LSB | HB_FAULT2 [3] | HB_FAULT2 [2] | HB_FAULT2 [1] | HB_FAULT2 [0] | ISTEP2_OFF_<br>CONF2 [3] | ISTEP2_OFF_<br>CONF2 [2] | ISTEP2_OFF_<br>CONF2 [1] | ISTEP2_OFF_<br>CONF2 [0] | RW | | 0X18 | HB3_MODE_ CFG | MSB | - | RES | RES | DT3 [2] | DT3 [1] | DT3 [0] | STRONG_ON_<br>WHEEL3 | HB_IDIAG3 [1] | RW | | 0/(10 | 1150_111052_ 01 0 | LSB | HB_IDIAG3 [0] | HB_PWM3 [2] | HB_PWM3 [1] | HB_PWM3 [0] | HB_MODE3 [1] | HB_MODE3 0] | HB_WHEEL3 [1] | HB_WHEEL3 [0] | | | | | MSB | - | RES | VSTEP2_CONF3 [1] | VSTEP2_CONF3 [0] | ISTEP3_CONF3 [3] | ISTEP3_CONF3<br>[2] | ISTEP3_CONF3 [1] | ISTEP3_CONF3<br>[0] | | | 0X19 | HB3_DRIVER_CFG | LSB | ISTEP2_CONF3 [3] | ISTEP2_CONF3 [2] | ISTEP2_CONF3 [1] | ISTEP2_CONF3 [0] | ISTEP1_CONF3 [3] | ISTEP1_CONF3 [2] | ISTEP1_CONF3 [1] | ISTEP1_CONF3<br>[0] | RW | | | | MSB | - | RES | RES | RES | RES | VDS_CONF3 [3] | VDS_CONF3 [2] | VDS_CONF3 [1] | | | 0X1A | HB3_DIAG_CFG | LSB | VDS_CONF3 [0] | VDS_BLANK3<br>[3] | VDS_BLANK3<br>[2] | VDS_BLANK3<br>[1] | VDS_BLANK3 [0] | VDS_FILT3 [2] | VDS_FILT3 [1] | VDS_FILT3 [0] | RW | | | | MSB | - | RES | RES | RES | RES | RES | GENMODE3 [1] | GENMODE3 [0] | | | 0x1B | HB3_TURN_OFF_CFG | LSB | HB_FAULT3 [3] | HB_FAULT3 [2] | HB_FAULT3 [1] | HB_FAULT3 [0] | ISTEP2_OFF_<br>CONF3 [3] | ISTEP2_OFF_<br>CONF3 [2] | ISTEP2_OFF_<br>CONF3 [1] | ISTEP2_OFF_<br>CONF3 [0] | RW | | 0X1C | HB4_MODE_ CFG | MSB | - | RES | RES | DT4 [2] | DT4 [1] | DT4 [0] | STRONG_ON_<br>WHEEL4 | HB_IDIAG4 [1] | RW | | | | LSB | HB_IDIAG4 [0] | HB_PWM4 [2] | HB_PWM4 [1] | HB_PWM4 [0] | HB_MODE4 [1] | HB_MODE4 [0] | HB_WHEEL4 [1] | HB_WHEEL4 [0] | | | 01/45 | UDA BRIVER OFO | MSB | - | RES | VSTEP2_CONF4 [1] | VSTEP2_CONF4<br>[0] | ISTEP3_CONF4<br>[3] | ISTEP3_CONF4<br>[2] | ISTEP3_CONF4<br>[1] | ISTEP3_CONF4<br>[0] | DIM | | 0X1D | HB4_DRIVER_ CFG | LSB | ISTEP2_CONF4<br>[3] | ISTEP2_CONF4<br>[2] | ISTEP2_CONF4 [1] | ISTEP2_CONF4<br>[0] | ISTEP1_CONF4<br>[3] | ISTEP1_CONF4<br>[2] | ISTEP1_CONF4<br>[1] | ISTEP1_CONF4<br>[0] | RW | | | | MSB | - | RES | RES | RES | RES | VDS_CONF4 [3] | VDS_CONF4 [2] | VDS_CONF4 [1] | | | 0X1E | HB4_DIAG_CFG | LSB | VDS_CONF4 [0] | VDS_BLANK4<br>[3] | VDS_BLANK4<br>[2] | VDS_BLANK4<br>[1] | VDS_BLANK4 [0] | VDS_FILT4 [2] | VDS_FILT4 [1] | VDS_FILT4 [0] | RW | | | | MSB | - | RES | RES | RES | RES | RES | GENMODE4 [1] | GENMODE4 [0] | | | 0x1F | HB4_TURN_OFF_CFG | LSB | HB_FAULT4 [3] | HB_FAULT4 [2] | HB_FAULT4 [1] | HB_FAULT4 [0] | ISTEP2_OFF_<br>CONF4 [3] | ISTEP2_OFF_<br>CONF4 [2] | ISTEP2_OFF_<br>CONF4 [1] | ISTEP2_OFF_<br>CONF4 [0] | RW | | 0X20 | HB5_MODE_ CFG | MSB | - | RES | RES | DT5 [2] | DT5 [1] | DT5 [0] | STRONG_ON_<br>WHEEL5 | HB_IDIAG5 [1] | RW | | | | LSB | HB_IDIAG5 [0] | HB_PWM5 [2] | HB_PWM5 [1] | HB_PWM5 [0] | HB_MODE5 [1] | HB_MODE5 [0] | HB_WHEEL5 [1] | HB_WHEEL5 [0] | | | 0X21 | HB5_DRIVER_ CFG | MSB | - | RES | VSTEP2_CONF5<br>[1] | VSTEP2_CONF5<br>[0] | ISTEP3_CONF5<br>[3] | ISTEP3_CONF5<br>[2] | ISTEP3_CONF5<br>[1] | ISTEP3_CONF5<br>[0] | RW | | OXET | TIBO_BITTVEIT_ OF O | LSB | ISTEP2_CONF5<br>[3] | ISTEP2_CONF5<br>[2] | ISTEP2_CONF5<br>[1] | ISTEP2_CONF5<br>[0] | ISTEP1_CONF5<br>[3] | ISTEP1_CONF5<br>[2] | ISTEP1_CONF5<br>[1] | ISTEP1_CONF5<br>[0] | | | | | MSB | - | RES | RES | RES | RES | VDS_CONF5 [3] | VDS_CONF5 [2] | VDS_CONF5 [1] | | | 0X22 | HB5_DIAG_CFG | LSB | VDS_CONF5 [0] | VDS_BLANK5<br>[3] | VDS_BLANK5<br>[2] | VDS_BLANK5<br>[1] | VDS_BLANK5 [0] | VDS_FILT5 [2] | VDS_FILT5 [1] | VDS_FILT5 [0] | RW | | | | MSB | - | RES | RES | RES | RES | RES | GENMODE5 [1] | GENMODE5 [0] | | | 0x23 | HB5_TURN_OFF_CFG | LSB | HB_FAULT5 [3] | HB_FAULT5 [2] | HB_FAULT5 [1] | HB_FAULT5 [0] | ISTEP2_OFF_<br>CONF5 [3] | ISTEP2_OFF_<br>CONF5 [2] | ISTEP2_OFF_<br>CONF5 [1] | ISTEP2_OFF_<br>CONF5 [0] | RW | | 0X24 | HB6_MODE_ CFG | MSB | - | RES | RES | DT6 [2] | DT6 [1] | DT6 [0] | STRONG_ON_<br>WHEEL6 | HB_IDIAG6 [1] | | | | | LSB | HB_IDIAG6 [0] | HB_PWM6 [2] | HB_PWM6 [1] | HB_PWM6 [0] | HB_MODE6 [1] | HB_MODE6 [0] | HB_WHEEL6 [1] | HB_WHEEL6 [0] | | | OVAE | HRE DRIVED CEC | MSB | - | RES | VSTEP2_CONF6 [1] | VSTEP2_CONF6<br>[0] | ISTEP3_CONF6<br>[3] | ISTEP3_CONF6<br>[2] | ISTEP3_CONF6<br>[1] | ISTEP3_CONF6<br>[0] | | | 0X25 | HB6_DRIVER_CFG | LSB | ISTEP2_CONF6<br>[3] | ISTEP2_CONF6<br>[2] | ISTEP2_CONF6<br>[1] | ISTEP2_CONF6<br>[0] | ISTEP1_CONF6<br>[3] | ISTEP1_CONF6<br>[2] | ISTEP1_CONF6<br>[1] | ISTEP1_CONF6<br>[0] | | | | | MSB | - | RES | RES | RES | RES | VDS_CONF6 [3] | VDS_CONF6 [2] | VDS_CONF6 [1] | | | 0X26 | HB6_DIAG_CFG | LSB | VDS_CONF6 [0] | VDS_BLANK6<br>[3] | VDS_BLANK6<br>[2] | VDS_BLANK6<br>[1] | VDS_BLANK6 [0] | VDS_FILT6 [2] | VDS_FILT6 [1] | VDS_FILT6 [0] | RW | | | | MSB | - | RES | RES | RES | RES | RES | GENMODE6 [1] | GENMODE6 [0] | | | 0x27 | HB6_TURN_OFF_CFG | LSB | HB_FAULT6 [3] | HB_FAULT6 [2] | HB_FAULT6 [1] | HB_FAULT6 [0] | ISTEP2_OFF_<br>CONF6 [3] | ISTEP2_OFF_<br>CONF6 [2] | ISTEP2_OFF_<br>CONF6 [1] | ISTEP2_OFF_<br>CONF6 [0] | RW | DS14611 - Rev 2 page 58/147 | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |-------|------------------|------|---------------------|---------------------|---------------------|---------------------|--------------------------|--------------------------|--------------------------|--------------------------|------| | Addr. | Name | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Mode | | 0X28 | HB7_MODE_ CFG | MSB | - | RES | RES | DT7 [2] | DT7 [1] | DT7 [0] | STRONG_ON_<br>WHEEL7 | HB_IDIAG7 [1] | RW | | | | LSB | HB_IDIAG7 [0] | HB_PWM7 [2] | HB_PWM7 [1] | HB_PWM7 [0] | HB_MODE7 [1] | HB_MODE7 [0] | HB_WHEEL7 [1] | HB_WHEEL7 [0] | | | 0X29 | HB7_DRIVER_ CFG | MSB | - | RES | VSTEP2_CONF7 [1] | VSTEP2_CONF7 | ISTEP3_CONF7<br>[3] | ISTEP3_CONF7<br>[2] | ISTEP3_CONF7 [1] | ISTEP3_CONF7<br>[0] | RW | | 0.29 | HB/_DRIVER_CFG | LSB | ISTEP2_CONF7 [3] | ISTEP2_CONF7<br>[2] | ISTEP2_CONF7 [1] | ISTEP2_CONF7 [0] | ISTEP1_CONF7<br>[3] | ISTEP1_CONF7<br>[2] | ISTEP1_CONF7 [1] | ISTEP1_CONF7<br>[0] | RVV | | | | MSB | - | RES | RES | RES | RES | VDS_CONF7 [3] | VDS_CONF7 [2] | VDS_CONF7 [1] | | | 0X2A | HB7_DIAG_CFG | LSB | VDS_CONF7 [0] | VDS_BLANK7<br>[3] | VDS_BLANK7<br>[2] | VDS_BLANK7<br>[1] | VDS_BLANK7 [0] | VDS_FILT7 [2] | VDS_FILT7 [1] | VDS_FILT7 [0] | RW | | | | MSB | - | RES | RES | RES | RES | RES | GENMODE7 [1] | GENMODE7 [0] | | | 0x2B | HB7_TURN_OFF_CFG | LSB | HB_FAULT7 [3] | HB_FAULT7 [2] | HB_FAULT7 [1] | HB_FAULT7 [0] | ISTEP2_OFF_<br>CONF7 [3] | ISTEP2_OFF_<br>CONF7 [2] | ISTEP2_OFF_<br>CONF7 [1] | ISTEP2_OFF_<br>CONF7 [0] | RW | | 0X2C | HB8_MODE_ CFG | MSB | - | RES | RES | DT8 [2] | DT8 [1] | DT8 [0] | STRONG_ON_<br>WHEEL8 | HB_IDIAG8 [1] | RW | | | | LSB | HB_IDIAG8 [0] | HB_PWM8 [2] | HB_PWM8 [1] | HB_PWM8 [0] | HB_MODE8 [1] | HB_MODE8 [0] | HB_WHEEL8 [1] | HB_WHEEL8 [0] | | | 0X2D | LIDA DDIVED OFO | MSB | - | RES | VSTEP2_CONF8<br>[1] | VSTEP2_CONF8<br>[0] | ISTEP3_CONF8<br>[3] | ISTEP3_CONF8<br>[2] | ISTEP3_CONF8<br>[1] | ISTEP3_CONF8<br>[0] | RW | | 0.00 | HB8_DRIVER_CFG | LSB | ISTEP2_CONF8<br>[3] | ISTEP2_CONF8<br>[2] | ISTEP2_CONF8<br>[1] | ISTEP2_CONF8<br>[0] | ISTEP1_CONF8<br>[3] | ISTEP1_CONF8<br>[2] | ISTEP1_CONF8<br>[1] | ISTEP1_CONF8<br>[0] | RVV | | | | MSB | - | RES | RES | RES | RES | VDS_CONF8 [3] | VDS_CONF8 [2] | VDS_CONF8 [1] | | | 0X2E | HB8_DIAG_CFG | LSB | VDS_CONF8 [0] | VDS_BLANK8<br>[3] | VDS_BLANK8<br>[2] | VDS_BLANK8<br>[1] | VDS_BLANK8 [0] | VDS_FILT8 [2] | VDS_FILT8 [1] | VDS_FILT8 [0] | RW | | | | MSB | - | RES | RES | RES | RES | RES | GENMODE8 [1] | GENMODE8 [0] | | | 0x2F | HB8_TURN_OFF_CFG | LSB | HB_FAULT8 [3] | HB_FAULT8 [2] | HB_FAULT8 [1] | HB_FAULT8 [0] | ISTEP2_OFF_<br>CONF8 [3] | ISTEP2_OFF_<br>CONF8 [2] | ISTEP2_OFF_<br>CONF8 [1] | ISTEP2_OFF_<br>CONF8 [0] | RW | | 0x30 | OUT ENABLE | MSB | - | RES RW | | UXSU | JUI_ENABLE | LSB | OUT8 | OUT7 | OUT6 | OUT5 | OUT4 | OUT3 | OUT2 | OUT1 | FCVV | DS14611 - Rev 2 page 59/147 # 7.2 Status registers ## Table 35. DSR0 (0x01) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------------|----------------|------------------------|-------------------------|-------------------------|-------------------------|-------------------------| | 0 (RO) | 0 (RO) | 0 (CR) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | | RSTB | SPI_ERROR | WDG_ERROR | REVISION_ID [7] | REVISION_ID [6] | REVISION_ID [5] | REVISION_ID [4] | | Reset bit flag | SPI fault flag | Watchdog fault<br>flag | Revision ID flag<br>[7] | Revision ID flag<br>[6] | Revision ID flag<br>[5] | Revision ID flag<br>[4] | Table 36. DSR0 (0x01) MSB description | Bit | Name | Description | |-----|-----------------|---------------------------------------------------------------------------------------------------| | | | RESET bit flag | | 14 | RSTB | 1 = Device coming out from the POR. This indicates that all the device registers have been reset. | | 14 | KOID | 0 = Device is not coming out from POR | | | | Automatically cleared at first valid SPI communication frame has been received after the reset | | | | SPI fault flag | | 13 | SPI_ERROR | 0 = No SPI failure detected | | 13 | SFI_ERROR | 1 = SPI failure detected | | | | Automatically cleared at first valid SPI communication frame | | | | Watchdog fault flag | | 12 | WDG_ERROR | 0 = No WDG failure detected | | | | 1 = WDG failure detected | | 11 | DEVISION ID [7] | Revision ID bit [7] | | '' | REVISION_ID [7] | Version ID to identify the silicon version | | 10 | DEVICION ID IO | Revision ID bit [6] | | 10 | REVISION_ID [6] | Version ID to identify the silicon version | | | DEVISION ID IEI | Revision ID bit [5] | | 9 | REVISION_ID [5] | Version ID to identify the silicon version | | 0 | DEVISION ID M | Revision ID bit [4] | | 8 | REVISION_ID [4] | Version ID to identify the silicon version | **Table 37. DSR0 (0x01) LSB** | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------|----------------------|----------------------|----------------------|-----------------------|-----------------------|--------------------|-----------------------| | 0 (RO) | REVISION_ID [3] | REVISION_ID [2] | REVISION_ID [1] | REVISION_ID [0] | DEVICE_ID [3] | DEVICE_ID [2] | DEVICE_ID [1] | DEVICE_ID [0] | | Revision ID flag [3] | Revision ID flag [2] | Revision ID flag [1] | Revision ID flag [0] | Device ID<br>flag [3] | Device ID<br>flag [2] | Device ID flag [1] | Device ID<br>flag [0] | Table 38. DSR0 (0x01) LSB description | Bit | Name | Description | | | |-----|-----------------|-----------------------------------------------------------------|--|--| | 7 | REVISION_ID [3] | Revision ID bit [3] Version ID to identify the silicon version | | | | 6 | REVISION_ID [2] | Revision ID bit [2] | | | DS14611 - Rev 2 page 60/147 | Bit | Name | Description | |-----|-----------------|--------------------------------------------| | | | Version ID to identify the silicon version | | 5 | REVISION_ID [1] | Revision ID bit [1] | | 3 | KEVISION_ID [1] | Version ID to identify the silicon version | | 4 | DEVISION ID [0] | Revision ID bit [0] | | 4 | REVISION_ID [0] | Version ID to identify the silicon version | | 3 | 2 | Device ID bit [3] | | 3 | DEVICE_ID [3] | Device ID to identify the L99MH98 device | | 2 | DEVICE ID [2] | Device ID bit [2] | | | DEVICE_ID [2] | Device ID to identify the L99MH98 device | | 1 | DEVICE ID [1] | Device ID bit [1] | | ' | DEVICE_ID [1] | Device ID to identify the L99MH98 device | | 0 | DEVICE ID IO | Device ID bit [0] | | U | DEVICE_ID [0] | Device ID to identify the L99MH98 device | ## Table 39. DSR1 (0x02) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------------------|-------------------------|----------------------|----------------------|-----------------------|------------| | 0 (RO) | 0 (CR) | 0 (CR) | 0 (CR) | 0 (CR) | 0 (CR) | 0 (RO) | | RES | VDHOV | VDHUV | VDDOV | TW | TSD | DIAGCR | | Reserved | VDH overvoltage flag | VUH overvoltage<br>flag | VDD overvoltage flag | Thermal warning flag | Thermal shutdown flag | DIAGN flag | # Table 40. DSR1 (0x02) MSB description | Bit | Name | Description | |-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | RES | Reserved | | | | VDH overvoltage flag | | 13 | VDHOV | This flag is set and latched as soon as an overvoltage is detected on VDH supply. It can be cleared by SPI only if the source of the fault is no longer present. Automatically cleared at first valid SPI communication frame | | | | VDH undervoltage flag | | 12 | VDHUV | This flag is set and latched as soon as an undervoltage is detected on VDH supply. It can be cleared by SPI only if the source of the fault is no longer present. Automatically cleared at first valid SPI communication frame | | | | VDD overvoltage fault flag | | 11 | 11 VDDOV | This flag is set and latched as soon as an overvoltage is detected on VDD supply. It can be cleared by SPI only if the source of the fault is no longer present. Automatically cleared at first valid SPI communication frame | | | | Thermal warning flag | | 10 | TW | This flag is set and latched as soon as device junction temperature exceeds TW threshold for a time longer than the corresponding filter time. It can be cleared by SPI only if the source of the fault is no longer present. Automatically cleared at first valid SPI communication frame | | | | Thermal shutdown flag | | 9 | TSD | This flag is set and latched as soon as device junction temperature exceeds TSD threshold for a time longer than the corresponding filter time. It can be cleared by SPI only if the source of the fault is no longer present. Automatically cleared at first valid SPI communication frame | | | | DIAGN flag | | 8 | DIAGCR | This flag is set as soon as the DIAGN pin is activated. It is automatically cleared as soon as the DIAGN is deactivated | DS14611 - Rev 2 page 61/147 ## **Table 41. DSR1 (0x02) LSB** | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------| | 0 (CR) | VDSHS8 | VDSHS7 | VDSHS6 | VDSHS5 | VDSHS4 | VDSHS3 | VDSHS2 | VDSHS1 | | VDS<br>monitoring<br>HS8 | VDS<br>monitoring<br>HS7 | VDS<br>monitoring<br>HS6 | VDS<br>monitoring<br>HS5 | VDS<br>monitoring<br>HS4 | VDS<br>monitoring<br>HS3 | VDS<br>monitoring<br>HS2 | VDS<br>monitoring<br>HS1 | ## Table 42. DSR1 (0x02) LSB description | Bit | Name | Description | |-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | VDSHS8 | | | 6 | VDSHS7 | | | 5 | VDSHS6 | VDS monitoring flags | | 4 | VDSHS5 | i lag 120110x (x 11110) is set and lateriou as seen as alle 120 of the set is september 21 excesses | | 3 | VDSHS4 | the relative threshold (set by VDS_CONFx, x = 18) for a time longer than the corresponding filtering time or blanking filtering time, where the blanking time is applicable. It can be cleared by SPI only if the source of the | | 2 | VDSHS3 | fault is no longer present | | 1 | VDSHS2 | | | 0 | VDSHS1 | | ## **Table 43. DSR2 (0x03) MSB** | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|----------|----------|--------------------| | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (CR) | | RES | RES | RES | RES | RES | RES | VDSLS8 | | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | VDS monitoring LS8 | ## Table 44. DSR2 (0x03) MSB description | Bit | Name | Description | |-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | VDSLS8 | VDS monitoring flags Flag VDSLSx (x = 18) is set and latched as soon as the VDS of the corresponding LS MOSFET exceeds the relative threshold (set by VDS_CONFx, x = 18) for a time longer than the corresponding filtering time or blanking filtering time, where the blanking time is applicable. It can be cleared by SPI only if the source of the fault is no longer present | ## Table 45. DSR2 (0x03) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|--------|--------|--------|--------|--------|--------|--------| | 0 (CR) | VDSLS7 | VDSLS6 | VDSLS5 | VDSLS4 | VDSLS3 | VDSLS2 | VDSLS1 | CPLOW | DS14611 - Rev 2 page 62/147 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|-------------| | VDS<br>monitoring<br>HS8 | VDS<br>monitoring<br>HS7 | VDS<br>monitoring<br>HS6 | VDS<br>monitoring<br>HS5 | VDS<br>monitoring<br>HS4 | VDS<br>monitoring<br>HS3 | VDS<br>monitoring<br>HS2 | CP LOW flag | Table 46. DSR2 (0x03) LSB description | Bit | Name | Description | | | | | | |-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 7 | VDSLS7 | | | | | | | | 6 | VDSLS6 | /DS monitoring flags | | | | | | | 5 | VDSLS5 | | | | | | | | 4 | VDSLS4 | ag VDSLSx ( $x = 18$ ) is set and latched as soon as the VDS of the corresponding LS MOSFET exceeds the lative threshold (set by VDS_CONFx, $x = 18$ ) for a time longer than the corresponding filtering time or | | | | | | | 3 | VDSLS3 | blanking filtering time, where the blanking time is applicable. It can be cleared by SPI only if the source of the fault is no longer present | | | | | | | 2 | VDSLS2 | Tauti le ne longer procent | | | | | | | 1 | VDSLS1 | | | | | | | | 0 | CPLOW | CP low flag If the CP_LOW_CONFIG control bit is set to one, the CPLOW status flag becomes a status bit (set and reset automatically) and the gate drivers come out of forced disabled mode automatically upon recovery from the charge pump low voltage condition. In this case the status bit will be automatically cleared as soon as the charge pump output voltage is no longer below the low voltage threshold for a time longer than $t_{CP}$ If the CP_LOW_CONFIG control bit is set to zero, the gate drivers come out of forced disabled mode only once the charge pump low-voltage flag CPLOW is cleared via SPI. The charge pump low voltage flag CPLOW can be cleared by a SPI "read and clear" command only if the charge pump low-voltage condition is no longer present, namely if $V_{CP} > V_{CP_LOW}$ for a time longer than $t_{CP}$ | | | | | | DS14611 - Rev 2 page 63/147 # 7.3 Control Registers Table 47. GLOBAL\_CFG (0x04) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|------------------------|------------------------|---------------------------|-----------------------| | 0 (RW) | RES | RES | RES | OSC_SS_DIS | DIAGN_ACTIVE_<br>LEVEL | DIAGOFF_CURR_<br>SEL | VDS_OFFSET_<br>ENABLE | | Reserved | Reserved | Reserved | Spread spectrum enable | DIAGN pin active level | DIAGOFF current selection | VDS offset enable | Table 48. GLOBAL\_CFG (0x04) MSB description | Bit | Name | Description | | | | |-----|-----------------------|------------------------------------------------------------------------------------------------------------|--|--|--| | 14 | RES | Reserved | | | | | 13 | RES | Reserved | | | | | 12 | RES | Reserved | | | | | | | Spread spectrum enable | | | | | 11 | OSC_SS_DIS | 0 = Spread spectrum enabled | | | | | | | 1 = Spread spectrum enabled | | | | | | DIAGN_ACTIVE_ | DIAGN pin active level | | | | | 10 | LEVEL | 0 = DIAGN PIN ACTIVE LOW | | | | | | LLVLL | 1 = DIAGN PIN ACTIVE HIGH | | | | | | DIAGOFF_CURR_ | DIAGOFF current selection | | | | | 9 | SEL | 0 = 1 mA | | | | | | SEL | 1 = 2 mA | | | | | | VDS OFFSET | Offset of 6 mV on the V <sub>ds</sub> measurements. To be inserted in case of short circuit to be measured | | | | | 8 | VDS_OFFSET_<br>ENABLE | 0 = No offset inserted | | | | | | LIVADLE | 1 = Offset inserted | | | | Table 49. GLOBAL\_CFG (0x04) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------------------------------------|------------------------------------------------------------|-------------------|----------------------|----------------------------------------|----------------|----------------|----------------| | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 1 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | | DTP_REF | OVTS | OUTE | CP_LOW_CONFIG | CPFDD | EN_PWM1 | EN_PWM2 | EN_PWM3 | | Cross current protection time reference | V <sub>DH</sub> over<br>voltage<br>protection<br>threshold | Outputs<br>enable | CP low configuration | CP<br>frequency<br>enable<br>dithering | PWM1<br>enable | PWM2<br>enable | PWM3<br>enable | Table 50. GLOBAL\_CFG (0x04) LSB description | Bit | Name | Description | |-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Cross current protection time reference | | 7 | DTP_REF | 0 = the cross current protection time is calculated starting from the command to switch off a MOSFET and switch on the complementary | | | | 1 = the cross current protection time is calculated starting from the instant in which the $V_{gs}$ of the MOSFET being switched off has reached the value set in the VSTEP1x | | 6 | OVTS | VDH over voltage protection threshold | DS14611 - Rev 2 page 64/147 | Bit | Name | Description | |-----|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 0 = V <sub>DH</sub> over-voltage threshold 1 (V <sub>DHOVT1</sub> ) selected | | | | 1 = $V_{DH}$ over-voltage threshold 2 ( $V_{DHOVT2}$ ) selected | | | | Outputs enable | | 5 | OUTE | 0 = all the gate drivers are OFF independently from OUTEx bits setting | | | | 1 = the gate drivers can be put OFF or ON according to the OUTEx bits setting | | | | CP low configuration | | 4 | CP_LOW_CONFIG | 0 = the gate drivers come out of forced disabled mode only once the charge pump low voltage flag CPLOW is cleared via SPI | | | . 626666 | 1 = CPLOW status flag becomes a status bit (set and reset automatically) and the gate drivers come out of forced disabled mode automatically upon recovery from the charge pump low voltage condition | | | | Charge pump frequency dithering | | 3 | CPFDD | 0 = charge pump dithering doesn't enable | | | | 1 = charge pump dithering enabled | | | | PWM1 enable | | 2 | EN_PWM1 | 0 = PWM1 disabled | | | | 1 = PWM1 enabled | | | | PWM2 enable | | 1 | EN_PWM2 | 0 = PWM2 disabled | | | | 1 = PWM2 enabled | | | | PWM3 enable | | 0 | EN_PWM3 | 0 = PWM3 disabled | | | | 1 = PWM3 enabled | Table 51. CSO\_CFG (0x05) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|---------------------|---------------------|------------------|------------------| | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | RES | RES | CSO_GAIN_SEL2 | CSO_GAIN_SEL1 | CSOSIG2 | CSOSIG1 | | Reserved | Reserved | Reserved | CSO2 gain selection | CSO1 gain selection | CSO2 Vds mapping | CSO1 Vds mapping | Table 52. CSO\_CFG (0x05) MSB description | Bit | Name | Description | | | | | |-----|---------------|----------------------------------------------------------------------------|--|--|--|--| | 14 | RES | Reserved | | | | | | 13 | RES | Reserved | | | | | | 12 | RES | Reserved | | | | | | | | CSO2 gain selection | | | | | | 11 | CSO_GAIN_SEL2 | 0 = gain sets to 1.5 | | | | | | | | 1 = gain sets to 3 | | | | | | | | CSO1 gain selection | | | | | | 10 | CSO_GAIN_SEL1 | 0 = gain sets to 1.5 | | | | | | | | 1 = gain sets to 3 | | | | | | 9 | CSOSIC3 | CSO2 V <sub>ds</sub> mapping | | | | | | 9 | CSOSIG2 | $0 = V_{ds}$ of the HSx mapped on CSO2 (to use in combination with CSOSHx) | | | | | DS14611 - Rev 2 page 65/147 | Bit | Name | Description | |-----|---------|-----------------------------------------------------------------------------------| | | | CSO1 V <sub>ds</sub> mapping | | 8 | CSOSIG1 | $0 = V_{ds}$ of the HSx mapped on CSO1 (to use in combination with CSOSHx) | | | | 1 = V <sub>ds</sub> of the LSx mapped on CSO1 (to use in combination with CSOSHx) | ## Table 53. CSO\_CFG (0x05) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------|----------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------| | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 1 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | | CSOEN2 | CSOEN1 | CSOSH2 [2] | CSOSH2 [1] | CSOSH2 [0] | CSOSH1 [2] | CSOSH1 [1] | CSOSH1 [0] | | CSO2<br>enable | CSO1<br>enable | HSx mapping on CSO2 [2] | HSx mapping on CSO2 [1] | HSx mapping on CSO2 [0] | HSx mapping on CSO1 [2] | HSx mapping on CSO1 [1] | HSx mapping on CSO1 [0] | # Table 54. CSO\_CFG (0x05) LSB description | Bit | Name | Description | | | |-----|--------------------------------------------------------|---------------------------------------------|--|--| | | | CSO2 enable | | | | 7 | CSOEN2 | 0 = CSO2 output disabled | | | | | | 1 = CSO2 output enabled | | | | | | CSO1 enable | | | | 6 | CSOEN1 | 0 = CSO1 output disabled | | | | | | 1 = CSO1 output enabled | | | | 5 | CSOSH2 [2] | V <sub>ds</sub> of HSx mapping on CSO2 | | | | 4 | CSOSH2 [1] 000 = V <sub>ds</sub> of HS1 mapped on CSO2 | | | | | | | 001 = V <sub>ds</sub> of HS2 mapped on CSO2 | | | | | | 010 = V <sub>ds</sub> of HS3 mapped on CSO2 | | | | | CSOSH2 [0] | 011 = V <sub>ds</sub> of HS4 mapped on CSO2 | | | | 3 | | 100 = V <sub>ds</sub> of HS5 mapped on CSO2 | | | | | | 101 = V <sub>ds</sub> of HS6 mapped on CSO2 | | | | | | 110 = V <sub>ds</sub> of HS7 mapped on CSO2 | | | | | | 111 = V <sub>ds</sub> of HS8 mapped on CSO2 | | | | 2 | CSOSH1 [2] | V <sub>ds</sub> of HSx mapping on CSO1 | | | | 1 | CSOSH1 [1] | 000 = V <sub>ds</sub> of HS1 mapped on CSO1 | | | | | | 001 = V <sub>ds</sub> of HS2 mapped on CSO1 | | | | | | 010 = V <sub>ds</sub> of HS3 mapped on CSO1 | | | | | | 011 = V <sub>ds</sub> of HS4 mapped on CSO1 | | | | 0 | CSOSH1 [0] | 100 = V <sub>ds</sub> of HS5 mapped on CSO1 | | | | | | 101 = V <sub>ds</sub> of HS6 mapped on CSO1 | | | | | | 110 = V <sub>ds</sub> of HS7 mapped on CSO1 | | | | | | 111 = V <sub>ds</sub> of HS8 mapped on CSO1 | | | ## Table 55. DIODE\_CFG (0x06) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |--------|--------|--------|--------|--------|--------|--------| | 0 (RO) DS14611 - Rev 2 page 66/147 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|----------|----------|----------| | RES | Reserved ## Table 56. DIODE\_CFG (0x06) MSB description | Bit | Name | Description | |-----|------|-------------| | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | ## Table 57. DIODE\_CFG (0x06) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------| | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 1 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | | IDIODE_ | CONF4 [1] | CONF4 [0] | CONF3 [1] | CONF3 [0] | CONF2 [1] | CONF2 [0] | CONF1 [1] | CONF1 [0] | | Idiode4 | Idiode4 | Idiode3 | Idiode3 | Idiode2 | Idiode2 | Idiode1 | Idiode1 | | configuration | [1] | [0] | [1] | [0] | [1] | [0] | [1] | [0] | ## Table 58. DIODE\_CFG (0x06) LSB description | Bit | Name | Description | |-----|-------------------|---------------------------------------------| | 7 | IDIODE_CONF4 [1] | Configuration of the current of the diode 4 | | | | 00 = 250 μA | | 6 | IDIODE_CONF4 [0] | 01 = 500 μA | | | IDIODE_CONI 4 [0] | 10 = 750 μA | | | | 11 = 1000 μA | | 5 | IDIODE_CONF3 [1] | Configuration of the current of the diode 3 | | | | 00 = 250 μA | | 4 | IDIODE_CONF3 [0] | 01 = 500 μA | | | 151052_001110 [0] | 10 = 750 μA | | | | 11 = 1000 μA | | 3 | IDIODE_CONF2 [1] | Configuration of the current of the diode 2 | | | | 00 = 250 μA | | 2 | IDIODE_CONF2 [0] | 01 = 500 μA | | _ | .5.652_56 2 [6] | 10 = 750 μΑ | | | | 11 = 1000 μΑ | | 1 | IDIODE_CONF1 [1] | Configuration of the current of the diode 1 | | | | 00 = 250 μA | | 0 | IDIODE_CONF1 [0] | 01 = 500 μA | | | | 10 = 750 μΑ | DS14611 - Rev 2 page 67/147 | Bit | Name | Description | |-----|------|--------------| | | | 11 = 1000 μA | ## Table 59. DIODE1\_READ (0x07) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|----------------------|---------------------|---------------------| | 0 (RO) | RES | RES | RES | RES | DIODE1_READ [10] | DIODE1_READ [9] | DIODE1_READ [8] | | Reserved | Reserved | Reserved | Reserved | Diode1 read bit [10] | Diode1 read bit [9] | Diode1 read bit [8] | ## Table 60. DIODE1\_READ (0x07) MSB description | Bit | Name | Description | |-----|------------------|---------------------------------| | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | DIODE1_READ [10] | | | 9 | DIODE1_READ [9] | ADC output bits for the diode 1 | | 8 | DIODE1_READ [8] | | ## Table 61. DIODE1\_READ (0x07) MSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | 0 (RO) | DIODE1_ | READ [7] | READ [6] | READ [5] | READ [4] | READ [3] | READ [2] | READ [1] | READ [0] | | Diode1 read | bit [7] | bit [6] | bit [5] | bit [4] | bit [3] | bit [2] | bit [1] | bit [0] | ## Table 62. DIODE1\_READ (0x07) MSB description | Bit | Name | Description | | |-----|-----------------|---------------------------------|--| | 7 | DIODE1_READ [7] | | | | 6 | DIODE1_READ [6] | | | | 5 | DIODE1_READ [5] | | | | 4 | DIODE1_READ [4] | ADC output hite for the diade 1 | | | 3 | DIODE1_READ [3] | ADC output bits for the diode 1 | | | 2 | DIODE1_READ [2] | | | | 1 | DIODE1_READ [1] | | | | 0 | DIODE1_READ [0] | | | ## Table 63. DIODE2\_READ (0x08) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |--------|--------|--------|--------|------------------|-----------------|-----------------| | 0 (RO) | RES | RES | RES | RES | DIODE2_READ [10] | DIODE2_READ [9] | DIODE2_READ [8] | DS14611 - Rev 2 page 68/147 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|----------------------|---------------------|---------------------| | Reserved | Reserved | Reserved | Reserved | Diode2 read bit [10] | Diode2 read bit [9] | Diode2 read bit [8] | ## Table 64. DIODE2\_READ (0x08) MSB description | Bit | Name | Description | | | | |-----|------------------|---------------------------------|--|--|--| | 14 | RES | Reserved | | | | | 13 | RES | Reserved | | | | | 12 | RES | Reserved | | | | | 11 | RES | Reserved | | | | | 10 | DIODE2_READ [10] | | | | | | 9 | DIODE2_READ [9] | ADC output bits for the diode 2 | | | | | 8 | DIODE2_READ [8] | | | | | ## Table 65. DIODE2\_READ (0x08) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | 0 (RO) | DIODE2_ | READ [7] | READ [6] | READ [5] | READ [4] | READ [3] | READ [2] | READ [1] | READ [0] | | Diode2 read | bit [7] | bit [6] | bit [5] | bit [4] | bit [3] | bit [2] | bit [1] | bit [0] | ## Table 66. DIODE2\_READ (0x08) LSB description | Bit | Name | Description | |-----|-----------------|---------------------------------| | 7 | DIODE2_READ [7] | | | 6 | DIODE2_READ [6] | | | 5 | DIODE2_READ [5] | | | 4 | DIODE2_READ [4] | ADC output bits for the diode 2 | | 3 | DIODE2_READ [3] | ADC output bits for the glode 2 | | 2 | DIODE2_READ [2] | | | 1 | DIODE2_READ [1] | | | 0 | DIODE2_READ [0] | | ## Table 67. DIODE3\_READ (0x09) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|----------------------|---------------------|---------------------| | 0 (RO) | RES | RES | RES | RES | DIODE3_READ [10] | DIODE3_READ [9] | DIODE3_READ [8] | | Reserved | Reserved | Reserved | Reserved | Diode3 read bit [10] | Diode3 read bit [9] | Diode3 read bit [8] | ## Table 68. DIODE3\_READ (0x09) MSB description | Bit | Name | Description | |-----|------|-------------| | 14 | RES | Reserved | | 13 | RES | Reserved | DS14611 - Rev 2 page 69/147 | Bit | Name | Description | |-----|------------------|---------------------------------| | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | DIODE3_READ [10] | | | 9 | DIODE3_READ [9] | ADC output bits for the diode 3 | | 8 | DIODE3_READ [8] | | ## Table 69. DIODE3\_READ (0x09) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | 0 (RO) | DIODE3_ | READ [7] | READ [6] | READ [5] | READ [4] | READ [3] | READ [2] | READ [1] | READ [0] | | Diode3 read | bit [7] | bit [6] | bit [5] | bit [4] | bit [3] | bit [2] | bit [1] | bit [0] | ## Table 70. DIODE3\_READ (0x09) LSB description | Bit | Name | Description | |-----|-----------------|---------------------------------| | 7 | DIODE3_READ [7] | | | 6 | DIODE3_READ [6] | | | 5 | DIODE3_READ [5] | | | 4 | DIODE3_READ [4] | ADC output bits for the diode 3 | | 3 | DIODE3_READ [3] | ADC output bits for the diode 3 | | 2 | DIODE3_READ [2] | | | 1 | DIODE3_READ [1] | | | 0 | DIODE3_READ [0] | | ## Table 71. DIODE4\_READ (0x0A) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|----------------------|---------------------|---------------------| | 0 (RO) | RES | RES | RES | RES | DIODE4_READ [10] | DIODE4_READ [9] | DIODE4_READ [8] | | Reserved | Reserved | Reserved | Reserved | Diode4 read bit [10] | Diode4 read bit [9] | Diode4 read bit [8] | ## Table 72. DIODE4\_READ (0x0A) MSB description | Bit | Name | Description | |-----|------------------|---------------------------------| | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | DIODE4_READ [10] | | | 9 | DIODE4_READ [9] | ADC output bits for the diode 4 | | 8 | DIODE4_READ [8] | | DS14611 - Rev 2 page 70/147 ## Table 73. DIODE4\_READ (0x0A) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | 0 (RO) | DIODE4_ | READ [7] | READ [6] | READ [5] | READ [4] | READ [3] | READ [2] | READ [1] | READ [0] | | Diode4 read | bit [7] | bit [6] | bit [5] | bit [4] | bit [3] | bit [2] | bit [1] | bit [0] | ## Table 74. DIODE4\_READ (0x0A) LSB description | Bit | Name | Description | |-----|-----------------|---------------------------------| | 7 | DIODE4_READ [7] | | | 6 | DIODE4_READ [6] | | | 5 | DIODE4_READ [5] | | | 4 | DIODE4_READ [4] | ADC autout hite for the diade 4 | | 3 | DIODE4_READ [3] | ADC output bits for the diode 4 | | 2 | DIODE4_READ [2] | | | 1 | DIODE4_READ [1] | | | 0 | DIODE4_READ [0] | | ## Table 75. DIAG\_OFF\_HS (0x0B) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|----------|----------|----------| | 0 (RO) | RES | Reserved ## Table 76. DIAG\_OFF\_HS (0x0B) MSB description | Bit | Name | Description | |-----|------|-------------| | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | ## Table 77. DIAG\_OFF\_HS (0x0B) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | 0 (RO) | VDS_HS8 | VDS_HS7 | VDS_HS6 | VDS_HS5 | VDS_HS4 | VDS_HS3 | VDS_HS2 | VDS_HS1 | | VDS HS8 bit | VDS HS7 bit | VDS HS6 bit | VDS HS5 bit | VDS HS4 bit | VDS HS3 bit | VDS HS2 bit | VDS HS1 bit | DS14611 - Rev 2 page 71/147 ## Table 78. DIAG\_OFF\_HS (0x0B) LSB description | Bit | Name | Description | | | | |-----|--------------|----------------------------------------------------------------------------------------------------|--|--|--| | 7 | VDS_HS8_DIAG | | | | | | 6 | VDS_HS7_DIAG | | | | | | 5 | VDS_HS6_DIAG | | | | | | 4 | VDS_HS5_DIAG | Status of the HSx comparator during diag off, with a symmetric filter of 200 µs 0 = LOW 1 = HIGH | | | | | 3 | VDS_HS4_DIAG | | | | | | 2 | VDS_HS3_DIAG | 1 - 111011 | | | | | 1 | VDS_HS2_DIAG | | | | | | 0 | VDS_HS1_DIAG | | | | | ## Table 79. DIAG\_OFF\_LS (0x0C) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|----------|----------|----------| | 0 (RO) | RES | Reserved ## Table 80. DIAG\_OFF\_LS (0x0C) MSB description | Bit | Name | Description | |-----|------|-------------| | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | ## Table 81. DIAG\_OFF\_LS (0x0C) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------| | 0 (RO) (RW) | | VDS_LS8_DIAG | VDS_LS7_DIAG | VDS_LS6_DIAG | VDS_LS5_DIAG | VDS_LS4_DIAG | VDS_LS3_DIAG | VDS_LS2_DIAG | VDS_LS1_DIAG | | VDS LS8 bit | VDS LS7 bit | VDS LS6 bit | VDS LS5 bit | VDS LS4 bit | VDS LS3 bit | VDS LS2 bit | VDS LS1 bit | ## Table 82. DIAG\_OFF\_LS (0x0C) LSB description | Bit | Name | Description | |-----|--------------|---------------------------------------------------------------------------------| | 7 | VDS_LS8_DIAG | | | 6 | VDS_LS7_DIAG | | | 5 | VDS_LS6_DIAG | Status of the LSx comparator during diag off, with a symmetric filter of 200 µs | | 4 | VDS_LS5_DIAG | 0 = LOW | | 3 | VDS_LS4_DIAG | 1 = HIGH | | 2 | VDS_LS3_DIAG | | | 1 | VDS_LS2_DIAG | | DS14611 - Rev 2 page 72/147 | Bit | Name | Description | |-----|----------------|---------------------------------------------------------------------------------| | | | Status of the LSx comparator during diag off, with a symmetric filter of 200 µs | | 0 | 0 VDS_LS1_DIAG | 0 = LOW | | | | 1 = HIGH | ## Table 83. DIAGCR1 (0x0D) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |-------------------------------------|-------------------------------------|-----------------------------------|-----------------------------------|--------------------------|---------------------------|-----------------------------------| | 1 (RW) | DGWDG | DGSPIERR | DGVDHOV | DGVDHUV | DGTW | DGTSD | DGCPLOW | | Diagnostic<br>WDG_ERR<br>enable bit | Diagnostic<br>SPI_ERR<br>enable bit | Diagnostic<br>VDHOV enable<br>bit | Diagnostic<br>VDHUV enable<br>bit | Diagnostic TW enable bit | Diagnostic TSD enable bit | Diagnostic<br>CPLOW enable<br>bit | Table 84. DIAGCR1 (0x0D) MSB description | Bit | Name | Description | |-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | DGWDG | Diagnostic WDG ERROR enable control bit Setting this bit enables WDG_ERR status flag to be mapped on diagnostic output pin (DIAGN) | | | 14 DOWDO | 0 = WDG_ERR no mapped on DIAGN pin 1 = WDG_ERR mapped on DIAGN pin | | 13 | DGSPIERR | Diagnostic SPI ERROR enable control bit Setting this bit enables SPI_ERR status flag to be mapped on diagnostic output pin (DIAGN) 0 = SPI_ERR no mapped on DIAGN pin 1 = SPI_ERR mapped on DIAGN pin | | 12 | DGVDHOV | Diagnostic VDHOV enable control bit Setting this bit enables VDHOV status flag to be mapped on diagnostic output pin (DIAGN) 0 = VDHOV no mapped on DIAGN pin 1 = VDHOV mapped on DIAGN pin | | 11 | DGVDHUV | Diagnostic VDHUV enable control bit Setting this bit enables VDHUV status flag to be mapped on diagnostic output pin (DIAGN) 0 = VDHUV no mapped on DIAGN pin 1 = VDHUV mapped on DIAGN pin | | 10 | DGTW | Diagnostic TW enable control bit Setting this bit enables TW status flag to be mapped on diagnostic output pin (DIAGN) 0 = TW no mapped on DIAGN pin 1 = TW mapped on DIAGN pin | | 9 | DGTSD | Diagnostic TSD enable control bit Setting this bit enables TSD status flag to be mapped on diagnostic output pin (DIAGN) 0 = TSD no mapped on DIAGN pin 1 = TSD mapped on DIAGN pin | | 8 | DGCPLOW | Diagnostic CPLOW enable control bit Setting this bit enables CPLOW status flag to be mapped on diagnostic output pin (DIAGN) 0 = CPLOW no mapped on DIAGN pin 1 = CPLOW mapped on DIAGN pin | DS14611 - Rev 2 page 73/147 # Table 85. DIAGCR1 (0x0D) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------| | 1 (RW) | DGVDSHS8 | DGVDSHS7 | DGVDSHS6 | DGVDSHS5 | DGVDSHS4 | DGVDSHS3 | DGVDSHS2 | DGVDSHS1 | | Diagnostic<br>enable<br>VDS_HS8 bit | Diagnostic<br>enable<br>VDS_HS7 bit | Diagnostic<br>enable<br>VDS_HS6 bit | Diagnostic<br>enable<br>VDS_HS5 bit | Diagnostic<br>enable<br>VDS_HS4 bit | Diagnostic<br>enable<br>VDS_HS3 bit | Diagnostic<br>enable<br>VDS_HS2 bit | Diagnostic<br>enable<br>VDS_HS1 bit | Table 86. DIAGCR1 (0x0D) LSB description | Bit | Name | Description | |-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | DGVDSHS8 | Diagnostic VDS_HS8 enable control bit Setting this bit enables VDS_HS8 status flag to be mapped on diagnostic output pin (DIAGN) | | | | 0 = VDS_HS8 no mapped on DIAGN pin 1 = VDS_HS8 mapped on DIAGN pin | | 6 | DGVDSHS7 | Diagnostic VDS_HS7 enable control bit Setting this bit enables VDS_HS7 status flag to be mapped on diagnostic output pin (DIAGN) 0 = VDS_HS7 no mapped on DIAGN pin 1 = VDS_HS7 mapped on DIAGN pin | | 5 | DGVDSHS6 | Diagnostic VDS_HS6 enable control bit Setting this bit enables VDS_HS6 status flag to be mapped on diagnostic output pin (DIAGN) 0 = VDS_HS6 no mapped on DIAGN pin 1 = VDS_HS6 mapped on DIAGN pin | | 4 | DGVDSHS5 | Diagnostic VDS_HS5 enable control bit Setting this bit enables VDS_HS5 status flag to be mapped on diagnostic output pin (DIAGN) 0 = VDS_HS5 no mapped on DIAGN pin 1 = VDS_HS5 mapped on DIAGN pin | | 3 | DGVDSHS4 | Diagnostic VDS_HS4 enable control bit Setting this bit enables VDS_HS4 status flag to be mapped on diagnostic output pin (DIAGN) 0 = VDS_HS4 no mapped on DIAGN pin 1 = VDS_HS4 mapped on DIAGN pin | | 2 | DGVDSHS3 | Diagnostic VDS_HS3 enable control bit Setting this bit enables VDS_HS3 status flag to be mapped on diagnostic output pin (DIAGN) 0 = VDS_HS3 no mapped on DIAGN pin 1 = VDS_HS3 mapped on DIAGN pin | | 1 | DGVDSHS2 | Diagnostic VDS_HS2 enable control bit Setting this bit enables VDS_HS2 status flag to be mapped on diagnostic output pin (DIAGN) 0 = VDS_HS2 no mapped on DIAGN pin 1 = VDS_HS2 mapped on DIAGN pin | | 0 | DGVDSHS1 | Diagnostic VDS_HS1 enable control bit Setting this bit enables VDS_HS1 status flag to be mapped on diagnostic output pin (DIAGN) 0 = VDS_HS1 no mapped on DIAGN pin 1 = VDS_HS1 mapped on DIAGN pin | DS14611 - Rev 2 page 74/147 ## Table 87. DIAGCR2 (0x0E) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------| | 1 (RW) | DGVDSLS8 | DGVDSLS7 | DGVDSLS6 | DGVDSLS5 | DGVDSLS4 | DGVDSLS3 | DGVDSLS2 | | Diagnostic<br>enable<br>VDS_LS8 bit | Diagnostic<br>enable<br>VDS_LS7 bit | Diagnostic<br>enable<br>VDS_LS6 bit | Diagnostic<br>enable<br>VDS_LS5 bit | Diagnostic<br>enable<br>VDS_LS4 bit | Diagnostic<br>enable<br>VDS_LS3 bit | Diagnostic<br>enable<br>VDS_LS2 bit | Table 88. DIAGCR2 (0x0E) MSB description | Bit | Name | Description | |-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | DGVDSLS8 | Diagnostic VDS_LS8 enable control bit Setting this bit enables VDS_LS8 status flag to be mapped on diagnostic output pin (DIAGN) 0 = VDS_LS8 no mapped on DIAGN pin 1 = VDS_LS8 mapped on DIAGN pin | | 13 | DGVDSLS7 | Diagnostic VDS_LS7 enable control bit Setting this bit enables VDS_LS7 status flag to be mapped on diagnostic output pin (DIAGN) 0 = VDS_LS7 no mapped on DIAGN pin 1 = VDS_LS7 mapped on DIAGN pin | | 12 | DGVDSLS6 | Diagnostic VDS_LS6 enable control bit Setting this bit enables VDS_LS6 status flag to be mapped on diagnostic output pin (DIAGN) 0 = VDS_LS6 no mapped on DIAGN pin 1 = VDS_LS6 mapped on DIAGN pin | | 11 | DGVDSLS5 | Diagnostic VDS_LS5 enable control bit Setting this bit enables VDS_LS5 status flag to be mapped on diagnostic output pin (DIAGN) 0 = VDS_LS5 no mapped on DIAGN pin 1 = VDS_LS5 mapped on DIAGN pin | | 10 | DGVDSLS4 | Diagnostic VDS_LS4 enable control bit Setting this bit enables VDS_LS4 status flag to be mapped on diagnostic output pin (DIAGN) 0 = VDS_LS4 no mapped on DIAGN pin 1 = VDS_LS4 mapped on DIAGN pin | | 9 | DGVDSLS3 | Diagnostic VDS_LS3 enable control bit Setting this bit enables VDS_LS3 status flag to be mapped on diagnostic output pin (DIAGN) 0 = VDS_LS3 no mapped on DIAGN pin 1 = VDS_LS3 mapped on DIAGN pin | | 8 | DGVDSLS2 | Diagnostic VDS_LS2 enable control bit Setting this bit enables VDS_LS2 status flag to be mapped on diagnostic output pin (DIAGN) 0 = VDS_LS2 no mapped on DIAGN pin 1 = VDS_LS2 mapped on DIAGN pin | Table 89. DIAGCR2 (0x0E) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------------------|----------|----------|----------|----------|----------|----------|----------| | 1 (RW) | 0 | DGVDSLS1 | RES | Diagnostic enable VDS_LS1 bit | Reserved DS14611 - Rev 2 page 75/147 #### Table 90. DIAGCR2 (0x0E) LSB description | Bit | Name | Description | |-----|----------|--------------------------------------------------------------------------------------------| | | | Diagnostic VDS_LS1 enable control bit | | 7 | DGVDSLS1 | Setting this bit enables VDS_LS1 status flag to be mapped on diagnostic output pin (DIAGN) | | ' | DOVDOLOT | 0 = VDS_LS1 no mapped on DIAGN pin | | | | 1 = VDS_LS1 mapped on DIAGN pin | | 6 | RES | Reserved | | 5 | RES | Reserved | | 4 | RES | Reserved | | 3 | RES | Reserved | | 2 | RES | Reserved | | 1 | RES | Reserved | | 0 | RES | Reserved | #### Table 91. WDGTRDIS (0x0F) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|-------------------------|-------------------------| | 0 (WO) | WDGTRDIS<br>[14] | WDGTRDIS<br>[13] | WDGTRDIS<br>[12] | WDGTRDIS [11] | WDGTRDIS<br>[10] | WDGTRDIS [9] | WDGTRDIS [8] | | Watchdog<br>trigger [14] | Watchdog<br>trigger [13] | Watchdog<br>trigger [12] | Watchdog<br>trigger [11] | Watchdog<br>trigger [10] | Watchdog<br>trigger [9] | Watchdog<br>trigger [8] | ## Table 92. WDGTRDIS (0x0F) MSB description | Bit | Name | Description | |-----|------------------|------------------------------------------------------------------------------------------------------------------| | 14 | WDGTRDIS<br>[14] | | | 13 | WDGTRDIS<br>[13] | Watchdog trigger = the device must receive alternatively 5555h and 2AAAh. The first word must be | | 12 | WDGTRDIS<br>[12] | 5555h Watchdog disable= the device must receive in the right order 2F6Bh (first key word) and 1097h (second | | 11 | WDGTRDIS<br>[11] | key word) Watchdog enable = the device must receive in the right order 5C99h (first key word) and 4360h (second | | 10 | WDGTRDIS<br>[10] | key word) | | 9 | WDGTRDIS [9] | | | 8 | WDGTRDIS [8] | | ## Table 93. WDGTRDIS (0x0F) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | 0 (WO) | WDGTRDIS | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | | Watchdog | trigger [7] | trigger [6] | trigger [5] | trigger [4] | trigger [3] | trigger [2] | trigger [1] | trigger [0] | DS14611 - Rev 2 page 76/147 #### Table 94. WDGTRDIS (0x0F) LSB description | Bit | Name | Description | |-----|--------------|-----------------------------------------------------------------------------------------------------------------| | 7 | WDGTRDIS [7] | | | 6 | WDGTRDIS [6] | | | 5 | WDGTRDIS [5] | Watchdog trigger = the device must receive alternatively 5555h and 2AAAh. The first word must be 5555h | | 4 | WDGTRDIS [4] | Watchdog disable= the device must receive in the right order 2F6Bh (first key word) and 1097h (second | | 3 | WDGTRDIS [3] | key word) | | 2 | WDGTRDIS [2] | Watchdog enable = the device must receive in the right order 5C99h (first key word) and 4360h (second key word) | | 1 | WDGTRDIS [1] | | | 0 | WDGTRDIS [0] | | #### Table 95. WDGTRDIS (0x0F) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|----------|----------|----------| | 0 (RO) | RES | Reserved #### Table 96. WDGTRDIS (0x0F) MSB description | Bit | Name | Description | |-----|------|-------------| | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | #### Table 97. WDGTRDIS (0x0F) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|----------|----------|----------|-----------------|------------------|------------------|------------------| | 0 (RO) | RES | RES | RES | RES | WDGSTATUS | WDGINF [2] | WDGINF [1] | WDGINF [0] | | Reserved | Reserved | Reserved | Reserved | Watchdog status | Watchdog inf [2] | Watchdog inf [1] | Watchdog inf [0] | ## Table 98. WDGTRDIS (0x0F) LSB description | Bit | Name | Description | |-----|------------|-------------------------------------------------------------------------------------| | 7 | RES | Reserved | | 6 | RES | Reserved | | 5 | RES | Reserved | | 4 | RES | Reserved | | 3 | WDGSTATUS | Watchdog status This bit is enabled if the watchdog has been successfully disabled | | 2 | WDGINF [2] | Watchdog info | DS14611 - Rev 2 page 77/147 | Bit | Name | Description | |-----|------------|---------------------------------------------------------------------------------------------------------| | 1 | WDGINF [1] | These bits represent the three least significant bits of the latest write command performed on the same | | 0 | WDGINF [0] | register | ## Table 99. HB1\_MODE\_CONFIG (0x10) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|-----------------|-----------------|-----------------|-----------------------------|------------------------| | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | RES | DT1 [2] | DT1 [1] | DT1 [0] | STRONG_ON_WHEEL1 | HB_IDIAG1 [1] | | Reserved | Reserved | Dead Time 1 [2] | Dead Time 1 [1] | Dead Time 1 [0] | Free-wheeling strong on HB1 | HB1 diagnostic current | ## Table 100. HB1\_MODE\_CONFIG (0x10) MSB description | Bit | Name | Description | |-----|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | RES | Reserved bit | | 13 | RES | Reserved bit | | 12 | DT1 [2] | Dead time of the HB1 | | 11 | DT1 [1] | 000 = 0.5 μs | | 10 | DT1 [0] | 001 = 1 μs<br>010 = 2 μs<br>011 = 3 μs<br>100 = 4 μs<br>101 = 5 μs<br>110 = 6 μs<br>111 = 16 μs | | 9 | STRONG_ON_<br>WHEEL1 | Free-wheeling strong ON of the HB1 0 = Strong on disabled, free-wheeling gate current set to 4 mA 1 = Strong on enabled, free-wheeling gate current set to 30 mA | | 8 | HB_IDIAG1 [1] | Half bridge 1 diagnostic currents setting 00 = Pull-up and pull-down currents off 01 = Pull-up current off and pull-down current on 10 = Pull-up current on and pull-down current off 11 = Pull-up and pull-down currents off | # Table 101. HB1\_MODE\_CONFIG (0x10) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------------------|---------------------|---------------------|---------------------|-----------------|-----------------|---------------------------|---------------------------| | 0 (RW) | HB_IDIAG1<br>[1] | HB_PWM1<br>[2] | HB_PWM1<br>[1] | HB_PWM1<br>[0] | HB_MODE1<br>[1] | HB_MODE1<br>[0] | HB_WHEEL1<br>[1] | HB_WHEEL1<br>[0] | | HB1<br>diagnostic<br>current | HB1 PWM mapping [2] | HB1 PWM mapping [1] | HB1 PWM mapping [0] | HB1 mode [1] | HB1 mode [0] | HB1 free-<br>wheeling [1] | HB1 free-<br>wheeling [0] | DS14611 - Rev 2 page 78/147 Table 102. HB1\_MODE\_CONFIG (0x10) LSB description | Bit | Name | Description | |-----|----------------|-----------------------------------------------------------------------------------------------------------| | | | Half bridge 1 diagnostic currents setting | | | | 00 = Pull-up and pull-down currents off | | 7 | HB_IDIAG1 [0] | 01 = Pull-up current off and pull-down current on | | | | 10 = Pull-up current on and pull-down current off | | | | 11 = Pull-up and pull-down currents off | | 6 | HB_PWM1 [2] | PWM mapping on HB1 | | 5 | HB_PWM1 [1] | This 3 bits register is used to indicate which PWM signal is applied to the HS or LS of the half-bridge 1 | | | | 000 = LS of HB mapped on PWM1 | | | | 001 = LS of HB mapped on PWM2 | | | | 010 = LS of HB mapped on PWM3 | | 4 | HB_PWM1 [0] | 011 = HS of HB mapped on PWM1 | | | | 100 = HS of HB mapped on PWM2 | | | | 101 = HS of HB mapped on PWM3 | | | | 110 = 111 = No Mapped | | 3 | HB_MODE1 [1] | HB1 functionality mode | | | | 00 = LS and HS of the HB1 are kept off | | 2 | LID MODE 1 [0] | 01 = LS of the HB1 is ON (static, no PWM), HS of the HB1 is OFF | | 2 | HB_MODE1 [0] | 10 = HS of the half bridge 1 is ON (static, no PWM), LS of the half bridge is OFF | | | | 11 = LS or HS of the half-bridge is ON according to the HB_PWM1 register | | 1 | HB_WHEEL1 [1] | HB1 free-wheeling mode | | | | 00 = 11 = No mapping | | 0 | HB_WHEEL1 [0] | 01 = Active free-wheeling on HS of the HB | | | | 10 = Active free-wheeling on LS of the HB | #### Table 103. HB1\_DRIVER\_CFG (0x11) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|-----------------------------------|-----------------------------------|---------------------|---------------------|---------------------|---------------------| | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | VSTEP2_CONF1<br>[1] | VSTEP2_CONF1<br>[0] | ISTEP3_CONF1<br>[3] | ISTEP3_CONF1 [2] | ISTEP3_CONF1<br>[1] | ISTEP3_CONF1<br>[0] | | Reserved | HB1 Vstep1 and<br>Vstep2 conf [1] | HB1 Vstep1 and<br>Vstep2 conf [0] | HB1 Istep3 conf [3] | HB1 Istep3 conf [2] | HB1 Istep3 conf [1] | HB1 Istep3 conf [0] | ## Table 104. HB1\_DRIVER\_CFG (0x11) MSB description | Bit | Name | Description | |-----|------------------|----------------------------------------------------------------| | 14 | RES | Reserved bit | | 13 | VSTEP2_CONF1 [1] | Vstep1 and Vstep2 thresholds configuration of the HB1 | | | | These two bits set the Vstep1 and Vstep2 thresholds of the HB1 | | | | 00: Vstep1 = 1.1 V, Vstep2 = 2.67 V for the switch ON | | | | 00: Vstep1 = 1.3 V, Vstep2 = 3.33 V for the switch OFF | | 12 | VSTEP2_CONF1 [0] | 01: Vstep1 = 1.1 V, Vstep2 = 3.56 V for the switch ON | | | | 01: Vstep1 = 1.3 V, Vstep2 = 4.44 V for the switch OFF | | | | 10: Vstep1 = 2.2 V, Vstep2 = 4.45 V for the switch ON | | | | 10: Vstep1 = 2.6 V, Vstep2 = 5.55 V for the switch OFF | DS14611 - Rev 2 page 79/147 | Bit | Name | Description | |-----|------------------|--------------------------------------------------------| | | | 11: Vstep1 = 2.2 V, Vstep2 = 5.34 V for the switch ON | | | | 11: Vstep1 = 2.6 V, Vstep2 = 6.66 V for the switch OFF | | 11 | ISTEP3_CONF1 [3] | Istep3 configuration of the HB1 | | 10 | ISTEP3_CONF1 [2] | 0000 = 2 mA | | 9 | ISTEP3_CONF1 [1] | 0001 = 4 mA | | | | 0010 = 8 mA | | | | 0011 = 12 mA | | | | 0100 = 20 mA | | | | 0101 = 28 mA | | | | 0110 = 36 mA | | | | 0111 = 44 mA | | | 107500 00154 101 | 1000 = 52 mA | | 8 | ISTEP3_CONF1 [0] | 1001 = 60 mA | | | | 1010 = 68 mA | | | | 1011 = 76 mA | | | | 1100 = 84 mA | | | | 1101 = 92 mA | | | | 1110 = 104 mA | | | | 1111 = 120 mA | # Table 105. HB1\_DRIVER\_CFG (0x11) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------| | 0 (RW) | ISTEP2_CONF1 [3] | ISTEP2_CONF1 [2] | ISTEP2_CONF1 [1] | ISTEP2_CONF1 [0] | ISTEP1_CONF1 [3] | ISTEP1_CONF1 [2] | ISTEP1_CONF1 [1] | ISTEP1_CONF1 [0] | | HB1 Istep3 conf [3] | HB1 Istep3 conf [2] | HB1 Istep3 conf [1] | HB1 Istep3 conf [0] | HB1 Istep3 conf [3] | HB1 Istep3 conf [2] | HB1 Istep3 conf [1] | HB1 Istep3 conf [0] | ## Table 106. HB1\_DRIVER\_CFG (0x11) LSB description | Bit | Name | Description | |-----|--------------------|----------------------------------------------------------------| | 7 | ISTEP2_CONF1 [3] | Istep2 configuration of the HB1 for the low to high transition | | 6 | ISTEP2_CONF1 [2] | 0000 = 1 mA | | 5 | ISTEP2_CONF1 [1] | 0001 = 2 mA | | | | 0010 = 3 mA | | | | 0011 = 4 mA | | | | 0100 = 6 mA | | | | 0101 = 8 mA | | | | 0110 = 10 mA | | | | 0111 = 12 mA | | 4 | 4 ISTEP2_CONF1 [0] | 1000 = 16 mA | | | | 1001 = 20 mA | | | | 1010 = 24 mA | | | | 1011 = 28 mA | | | | 1100 = 32 mA | | | | 1101 = 36 mA | | | | 1110 = 40 mA | DS14611 - Rev 2 page 80/147 | Bit | Name | Description | |-----|------------------|---------------------------------| | | | 1111 = 44 mA | | 3 | ISTEP1_CONF1 [3] | Istep1 configuration of the HB1 | | 2 | ISTEP1_CONF1 [2] | 0000 = 1 mA | | 1 | ISTEP1_CONF1 [1] | 0001 = 2 mA | | | | 0010 = 3 mA | | | | 0011 = 4 mA | | | ISTEP1_CONF1 [0] | 0100 = 6 mA | | | | 0101 = 8 mA | | | | 0110 = 10 mA | | | | 0111 = 12 mA | | | | 1000 = 16 mA | | 0 | | 1001 = 20 mA | | | | 1010 = 24 mA | | | | 1011 = 28 mA | | | | 1100 = 32 mA | | | | 1101 = 36 mA | | | | 1110 = 40 mA | | | | 1111 = 44 mA | # Table 107. HB1\_DIAG\_CFG (0x12) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | 11 Bit 10 Bit 9 | | Bit 8 | |----------|----------|--------|--------|-------------------------|-------------------------|-------------------------| | 0 (RO) | 0 (RO) | Bit 12 | Bit 11 | 0 (RW) | 0 (RW) | 0 (RW) | | RES | RES | 0 (RO) | 0 (RO) | VDS_CONF1 [3] | VDS_CONF1 [2] | VDS_CONF1 [1] | | Reserved | Reserved | RES | RES | VDS conf of the HB1 [3] | VDS conf of the HB1 [2] | VDS conf of the HB1 [1] | ## Table 108. HB1\_DIAG\_CFG (0x12) MSB description | Bit | Name | Description | | | | |-----|---------------|------------------------------------------------------------|--|--|--| | 14 | RES | Reserved bit | | | | | 13 | RES | Reserved bit | | | | | 12 | RES | Reserved bit | | | | | 11 | RES | Reserved bit | | | | | 10 | VDS_CONF1 [3] | V <sub>ds</sub> monitor threshold configuration of the HB1 | | | | | 9 | VDS_CONF1 [2] | 0000 = 75 mV | | | | | | | 0001 = 150 mV | | | | | | | 0010 = 200 mV | | | | | | | 0011 = 250 mV | | | | | 8 | VDC CONE4 [4] | 0100 = 300 mV | | | | | 0 | VDS_CONF1 [1] | 0101 = 400 mV | | | | | | | 0110 = 500 mV | | | | | | | 0111 = 600 mV | | | | | | | 1xxx = 2 V | | | | DS14611 - Rev 2 page 81/147 # Table 109. HB1\_DIAG\_CFG (0x12) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|-----------------------------|-----------------------------|-----------------------------| | 0 (RW) | VDS_CONF1<br>[0] | VDS_BLANK1<br>[3] | VDS_BLANK1<br>[2] | VDS_BLANK1<br>[1] | VDS_BLANK1<br>[0] | VDS_FILT1<br>[2] | VDS_FILT1<br>[2] | VDS_FILT1<br>[2] | | VDS conf of<br>the HB1 [0] | VDS blanking time conf [3] | VDS blanking time conf [2] | VDS blanking time conf [1] | VDS blanking time conf [0] | VDS filter<br>time conf [2] | VDS filter<br>time conf [1] | VDS filter<br>time conf [0] | Table 110. HB1\_DIAG\_CFG (0x12) LSB description | Bit | Name | Description | |-----|------------------|------------------------------------------------------------| | | | V <sub>ds</sub> monitor threshold configuration of the HB1 | | | | 0000 = 75 mV | | | | 0001 = 150 mV | | | | 0010 = 200 mV | | 7 | VDS CONET IO | 0011 = 250 mV | | 7 | VDS_CONF1 [0] | 0100 = 300 mV | | | | 0101 = 400 mV | | | | 0110 = 500 mV | | | | 0111 = 600 mV | | | | 1xxx = 2 V | | 6 | VDS_BLANK1 [3] | V <sub>ds</sub> blanking time configuration of the HB1 | | 5 | VDS_BLANK1 [2] | 0000 = 0.625 μs | | 4 | VDS_BLANK1 [1] | 0001 = 1 μs | | | | 0010 = 1.25 μs | | | | 0011 = 1.5 μs | | | | 0100 = 2 μs | | | | 0101 = 3 μs | | | VDC DI ANIKA [O] | 0110 = 4 μs | | 3 | VDS_BLANK1 [0] | 0111 = 5 μs | | | | 1000 = 6 μs | | | | 1001 = 7 μs | | | | 1010 = 8 μs | | | | 1x11 = 0.625 μs | | 2 | VDS_FILT1 [2] | V <sub>ds</sub> filtering time configuration | | 1 | VDS_FILT1 [1] | 000 = 0.5 μs | | | | 001 = 1 μs | | | | 010 = 2 μs | | | | 011 = 3 μs | | 0 | VDS_FILT1 [0] | 100 = 4 μs | | | | 101 = 5 μs | | | | 110 = 6 µs | | | | 111 = 0.5 μs | DS14611 - Rev 2 page 82/147 ## Table 111. HB1\_TURN\_OFF\_CFG (0x13) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|----------|----------------------|----------------------| | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | | RES | RES | RES | RES | RES | GENMODE1 [1] | GENMODE1 [0] | | Reserved | Reserved | Reserved | Reserved | Reserved | GENMODE bit conf [1] | GENMODE bit conf [0] | ## Table 112. HB1\_TURN\_OFF\_CFG (0x13) MSB description | Bit | Name | Description | |-----|---------------|-------------------------------------------------------------| | 14 | RES | Reserved bit | | 13 | RES | Reserved bit | | 12 | RES | Reserved bit | | 11 | RES | Reserved bit | | 10 | RES | Reserved bit | | 9 | GENMODE1 [1] | HB1 Gate driver actions when a VDH overvoltage is detected: | | | | 00 = Gate driver off | | 8 | GENMODE1 [0] | 01 = HS off, LS on to lock the motor | | 0 | GLINIODET [0] | 10 = Flag only | | | | 11 = Gate driver off | #### Table 113. HB1\_TURN\_OFF\_CFG (0x13) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------|----------------------|----------------------|----------------------|--------------------------|--------------------------|--------------------------|--------------------------| | 0 (RW) | HB_FAULT1<br>[3] | HB_FAULT1<br>[2] | HB_FAULT1<br>[1] | HB_FAULT1<br>[0] | ISTEP2_OFF_<br>CONF1 [3] | ISTEP2_OFF_<br>CONF1 [2] | ISTEP2_OFF_<br>CONF1 [1] | ISTEP2_OFF_<br>CONF1 [0] | | HB1 fault<br>key [3] | HB1 fault<br>key [2] | HB1 fault<br>key [1] | HB1 fault<br>key [0] | HB1 Istep2<br>conf [3] | HB1 Istep2<br>conf [2] | HB1 Istep2 conf [1] | HB1 Istep2 conf [0] | ## Table 114. HB1\_TURN\_OFF\_CFG (0x13) LSB description | Bit | Name | Description | | | | |-----|---------------|---------------------------------|--|--|--| | 7 | HB_FAULT1 [3] | HB1 fault key | | | | | 6 | HB_FAULT1 [2] | 0000 = No connected to other HB | | | | | 5 | HB_FAULT1 [1] | 0001 = key 1 | | | | | | | 0010 = key 2 | | | | | | | 0100 = key 4 | | | | | | | 1000 = key 8 | | | | | | | 0011 = key 1 + key 2 | | | | | | | 0101 = key 1 + key 4 | | | | | | | 1001 = key 1 + key 8 | | | | | 4 | HB_FAULT1 [0] | 0110 = key 2 + key 4 | | | | | | | 1010 = key 2 + key 8 | | | | | | | 1100 = key 4 + key 8 | | | | | | | 0111 = key 1 + key 2 + key 4 | | | | | | | 1011 = key 1 + key 2 + key 8 | | | | | | | 1101 = key 1 + key 4 + key 8 | | | | DS14611 - Rev 2 page 83/147 | Bit | Name | Description | |-----|----------------------|----------------------------------------------------------------------------------| | | | 1110 = key 2 + key 4 + key 8 | | | | 1111 = key 1 + key 2+ key 4 + key 8 | | 3 | ISTEP2_OFF_CONF1 [3] | Istep2 configuration of the HB1 in case of the switch OFF of the external MOSFET | | 2 | ISTEP2_OFF_CONF1 [2] | 0000 = 1 mA | | 1 | ISTEP2_OFF_CONF1 [1] | 0001 = 2 mA | | | | 0010 = 3 mA | | | | 0011 = 4 mA | | | | 0100 = 6 mA | | | | 0101 = 8 mA | | | | 0110 = 10 mA | | | | 0111 = 12 mA | | | IOTEDO OEE OONEA IO | 1000 = 16 mA | | 0 | ISTEP2_OFF_CONF1 [0] | 1001 = 20 mA | | | | 1010 = 24 mA | | | | 1011 = 28 mA | | | | 1100 = 32 mA | | | | 1101 = 36 mA | | | | 1110 = 40 mA | | | | 1111 = 44 mA | # Table 115. HB2\_MODE\_CONFIG (0x14) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|-----------------|-----------------|-----------------|-----------------------------|------------------------| | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | RES | DT2 [2] | DT2 [1] | DT2 [0] | STRONG_ON _WHEEL2 | HB_IDIAG2 [1] | | Reserved | Reserved | Dead Time 2 [2] | Dead Time 2 [1] | Dead Time 2 [0] | Free-wheeling strong on HB2 | HB2 diagnostic current | # Table 116. HB2\_MODE\_CONFIG (0x14) MSB description | Bit | Name | Description | |-----|---------------|----------------------------------------------------------------| | 14 | RES | Reserved bit | | 13 | RES | Reserved bit | | 12 | DT2 [2] | Dead time of the HB2 | | 11 | DT2 [1] | 000 = 0.5 μs | | | | 001 = 1 μs | | | | 010 = 2 μs | | | DT2 [0] | 011 = 3 μs | | 10 | | 100 = 4 μs | | | | 101 = 5 μs | | | | 110 = 6 µs | | | | 111 = 16 μs | | | STRONG ON | Free-wheeling strong ON of the HB2 | | 9 | STRONG_ON_ | 0 = Strong on disabled, free-wheeling gate current set to 4 mA | | | WHEEL2 | 1 = Strong on enabled, free-wheeling gate current set to 30 mA | | 8 | HB_IDIAG2 [1] | HB2 diagnostic currents setting | DS14611 - Rev 2 page 84/147 | Bit | Name | Description | | | |-----|-----------------------------------------|---------------------------------------------------|--|--| | | | 00 = Pull-up and pull-down currents off | | | | | | 01 = Pull-up current off and pull-down current on | | | | | | 10 = Pull-up current on and pull-down current off | | | | | 11 = Pull-up and pull-down currents off | | | | ## Table 117. HB2\_MODE\_CONFIG (0x14) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------------------|---------------------|---------------------|------------------------|-----------------|-----------------|---------------------------|---------------------------| | 0 (RW) | HB_IDIAG2<br>[1] | HB_PWM2<br>[2] | HB_PWM2<br>[1] | HB_PWM2<br>[0] | HB_MODE2<br>[1] | HB_MODE2<br>[0] | HB_WHEEL2<br>[1] | HB_WHEEL2<br>[0] | | HB2<br>diagnostic<br>current | HB2 PWM mapping [2] | HB2 PWM mapping [1] | HB2 PWM<br>mapping [0] | HB2 mode [1] | HB2 mode [0] | HB2 free-<br>wheeling [1] | HB2 free-<br>wheeling [0] | ## Table 118. HB2\_MODE\_CONFIG (0x14) LSB description | Bit | Name | Description | |-----|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | HB_IDIAG2 [0] | Half-bridge 2 diagnostic currents setting 00 = Pull-up and pull-down currents off 01 = Pull-up current off and pull-down current on | | | | 10 = Pull-up current on and pull-down current off 11 = Pull-up and pull-down currents off | | 6 | HB_PWM2 [2] | PWM mapping on HB2 | | 5 | HB_PWM2 [1] | This 3 bits register is used to indicate which PWM signal is applied to the HS or LS of the Half-Bridge 2 | | 4 | HB_PWM2 [0] | 000 = LS of HB mapped on PWM1 001 = LS of HB mapped on PWM2 010 = LS of HB mapped on PWM3 011 = HS of HB mapped on PWM1 100 = HS of HB mapped on PWM2 101 = HS of HB mapped on PWM3 110 = 111 = No mapped | | 3 | HB_MODE2 [1] | HB2 functionality mode | | 2 | HB_MODE2 [0] | 00 = LS and HS of the HB2 are kept off 01 = LS of the HB2 is ON (static, no PWM), HS of the HB2 is OFF 10 = HS of the HB2 is ON (static, no PWM), LS of the HB2 is OFF 11 = LS or HS of the HB2 are ON according to the HB_PWM2 register | | 1 | HB_WHEEL2 [1] | HB2 free-wheeling mode | | 0 | HB_WHEEL2 [0] | 00 = 11 = No mapping 01 = Active free-wheeling on HS of the HB 10 = Active free-wheeling on LS of the HB | ## Table 119. HB2\_DRIVER\_CFG (0x15) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|--------------------------------|--------------------------------|---------------------|---------------------|---------------------|---------------------| | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | VSTEP2_CONF2 [1] | VSTEP2_CONF2 [0] | ISTEP3_CONF2 [3] | ISTEP3_CONF2 [2] | ISTEP3_CONF2 [1] | ISTEP3_CONF2 [0] | | Reserved | HB2 Vstep1 and Vstep2 conf [1] | HB2 Vstep1 and Vstep2 conf [0] | HB2 Istep3 conf [3] | HB2 Istep3 conf [2] | HB2 Istep3 conf [1] | HB2 Istep3 conf [0] | DS14611 - Rev 2 page 85/147 Table 120. HB2\_DRIVER\_CFG (0x15) MSB description | Bit | Name | Description | |-----|------------------------------------------------------------------------------|----------------------------------------------------------------| | 14 | RES | Reserved bit | | 13 | VSTEP2_CONF2 [1] | Vstep1 and Vstep2 thresholds configuration of the HB2 | | | | These two bits set the Vstep1 and Vstep2 thresholds of the HB2 | | | | 00: Vstep1 = 1.1 V, Vstep2 = 2.67 V for the switch ON | | | | 00: Vstep1 = 1.3 V, Vstep2 = 3.33 V for the switch OFF | | | | 01: Vstep1 = 1.1 V, Vstep2 = 3.56 V for the switch ON | | 12 | VSTEP2_CONF2 [0] | 01: Vstep1 = 1.3 V, Vstep2 = 4.44 V for the switch OFF | | | | 10 = Vstep1 = 2.2 V, Vstep2 = 4.45 V for the switch ON | | | | 10: Vstep1 = 2.6 V, Vstep2 = 5.55 V for the switch OFF | | | | 11: Vstep1 = 2.2 V, Vstep2 = 5.34 V for the switch ON | | | | 11: Vstep1 = 2.6 V, Vstep2 = 6.66 V for the switch OFF | | 11 | ISTEP3_CONF2 [3] | Istep3 configuration of the HB2 | | 10 | ISTEP3_CONF2 [2] | 0000 = 2 mA | | 9 | ISTEP3_CONF2 [1] | 0001 = 4 mA | | | | 0010 = 8 mA | | | | 0011 = 12 mA | | | 0100 = 20 mA<br>0101 = 28 mA<br>0110 = 36 mA<br>0111 = 44 mA<br>1000 = 52 mA | 0100 = 20 mA | | | | 0101 = 28 mA | | | | 0110 = 36 mA | | | | 0111 = 44 mA | | | | 1000 = 52 mA | | 8 | ISTEP3_CONF2 [0] | 1001 = 60 mA | | | | 1010 = 68 mA | | | | 1011 = 76 mA | | | | 1100 = 84 mA | | | | 1101 = 92 mA | | | | 1110 = 104 mA | | | | 1111 = 120 mA | ## Table 121. HB2\_DRIVER\_CFG (0x15) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------| | 0 (RW) | ISTEP2_CONF2 [3] | ISTEP2_CONF2 [2] | ISTEP2_CONF2 [1] | ISTEP2_CONF2 [0] | ISTEP1_CONF2 [3] | ISTEP1_CONF2 [2] | ISTEP1_CONF2 [1] | ISTEP1_CONF2 [0] | | HB2 Istep3 conf [3] | HB2 Istep3 conf [2] | HB2 Istep3 conf [1] | HB2 Istep3 conf [0] | HB2 Istep3 conf [3] | HB2 Istep3 conf [2] | HB2 Istep3 conf [1] | HB2 Istep3 conf [0] | ## Table 122. HB2\_DRIVER\_CFG (0x15) LSB description | Bit | Name | Description | |-----|------------------|----------------------------------------------------------------| | 7 | ISTEP2_CONF2 [3] | Istep2 configuration of the HB2 for the low to high transition | | 6 | ISTEP2_CONF2 [2] | 0000 = 1 mA | | 5 | ISTEP2_CONF2 [1] | 0001 = 2 mA | | | | 0010 = 3 mA | | 4 | ISTEP2_CONF2 [0] | 0011 = 4 mA | | | | 0100 = 6 mA | DS14611 - Rev 2 page 86/147 | Bit | Name | Description | |-----|------------------|---------------------------------| | | | 0101 = 8 mA | | | | 0110 = 10 mA | | | | 0111 = 12 mA | | | | 1000 = 16 mA | | | | 1001 = 20 mA | | | | 1010 = 24 mA | | | | 1011 = 28 mA | | | | 1100 = 32 mA | | | | 1101 = 36 mA | | | | 1110 = 40 mA | | | | 1111 = 44 mA | | 3 | ISTEP1_CONF2 [3] | Istep1 configuration of the HB2 | | 2 | ISTEP1_CONF2 [2] | 0000 = 1 mA | | 1 | ISTEP1_CONF2 [1] | 0001 = 2 mA | | | | 0010 = 3 mA | | | | 0011 = 4 mA | | | | 0100 = 6 mA | | | | 0101 = 8 mA | | | | 0110 = 10 mA | | | | 0111 = 12 mA | | | IOTEDA CONECTO | 1000 = 16 mA | | 0 | ISTEP1_CONF2 [0] | 1001 = 20 mA | | | | 1010 = 24 mA | | | | 1011 = 28 mA | | | | 1100 = 32 mA | | | | 1101 = 36 mA | | | | 1110 = 40 mA | | | | 1111 = 44 mA | Table 123. HB2\_DIAG\_CFG (0x16) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|-------------------------|-------------------------|-------------------------| | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | RES | RES | RES | VDS_CONF2 [3] | VDS_CONF2 [2] | VDS_CONF2 [1] | | Reserved | Reserved | Reserved | Reserved | VDS conf of the HB2 [3] | VDS conf of the HB2 [2] | VDS conf of the HB2 [1] | Table 124. HB2\_DIAG\_CFG (0x16) MSB description | Bit | Name | Description | | | |-----|---------------|------------------------------------------------------------|--|--| | 14 | RES | Reserved bit | | | | 13 | RES | Reserved bit | | | | 12 | RES | Reserved bit | | | | 11 | RES | Reserved bit | | | | 10 | VDS_CONF2 [3] | V <sub>ds</sub> monitor threshold configuration of the HB2 | | | | 9 | VDS_CONF2 [2] | 0000 = 75 mV | | | DS14611 - Rev 2 page 87/147 | Bit | Name | Description | |-----|---------------|---------------| | | | 0001 = 150 mV | | | | 0010 = 200 mV | | | | 0011 = 250 mV | | | VD0 00VE0 (V) | 0100 = 300 mV | | 8 | VDS_CONF2 [1] | 0101 = 400 mV | | | | 0110 = 500 mV | | | | 0111 = 600 mV | | | | 1xxx = 2 V | ## Table 125. HB2\_DIAG\_CFG (0x16) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|-----------------------------|-----------------------------|--------------------------| | 0 (RW) | VDS_CONF2<br>[0] | VDS_BLANK2<br>[3] | VDS_BLANK2<br>[2] | VDS_BLANK2<br>[1] | VDS_BLANK2<br>[0] | VDS_FILT2<br>[2] | VDS_FILT2<br>[2] | VDS_FILT2<br>[2] | | VDS conf of<br>the HB2 [0] | VDS blanking time conf [3] | VDS blanking time conf [2] | VDS blanking time conf [1] | VDS blanking time conf [0] | VDS filter<br>time conf [2] | VDS filter<br>time conf [1] | VDS filter time conf [0] | # Table 126. HB2\_DIAG\_CFG (0x16) LSB description | Bit | Name | Description | | | | |-----|----------------|------------------------------------------------------------|--|--|--| | | | V <sub>ds</sub> monitor threshold configuration of the HB2 | | | | | | | 0000 = 75 mV | | | | | | | 0001 = 150 mV | | | | | | | 0010 = 200 mV | | | | | 7 | VDS_CONF2 [0] | 0011 = 250 mV | | | | | , | VB0_00N 2 [0] | 0100 = 300 mV | | | | | | | 0101 = 400 mV | | | | | | | 0110 = 500 mV | | | | | | | 0111 = 600 mV | | | | | | | 1xxx = 2 V | | | | | 6 | VDS_BLANK2 [3] | V <sub>ds</sub> blanking time configuration of the HB2 | | | | | 5 | VDS_BLANK2 [2] | 0000 = 0.625 μs | | | | | 4 | VDS_BLANK2 [1] | 0001 = 1 μs | | | | | | | 0010 = 1.25 μs | | | | | | | 0011 = 1.5 μs | | | | | | | 0100 = 2 μs | | | | | | | 0101 = 3 μs | | | | | 3 | VDS_BLANK2 [0] | 0110 = 4 μs | | | | | J | VD3_BLANK2 [0] | 0111 = 5 μs | | | | | | | 1000 = 6 μs | | | | | | | 1001 = 7 μs | | | | | | | 1010 = 8 μs | | | | | | | 1x11 = 0.625 μs | | | | | 2 | VDS_FILT2 [2] | V <sub>ds</sub> filtering time configuration of the HB2 | | | | | 1 | VDS_FILT2 [1] | 000 = 0.5 μs | | | | DS14611 - Rev 2 page 88/147 | Bit | Name | Description | |-----|---------------|--------------| | | | 001 = 1 μs | | | | 010 = 2 μs | | | | 011 = 3 μs | | 0 | VDS_FILT2 [0] | 100 = 4 μs | | | | 101 = 5 µs | | | | 110 = 6 µs | | | | 111 = 0.5 μs | ## Table 127. HB2\_TURN\_OFF\_CFG (0x17) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|----------|----------------------|----------------------| | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | | RES | RES | RES | RES | RES | GENMODE2 [1] | GENMODE2 [0] | | Reserved | Reserved | Reserved | Reserved | Reserved | GENMODE bit conf [1] | GENMODE bit conf [0] | # Table 128. HB2\_TURN\_OFF\_CFG (0x17) MSB description | Bit | Name | Description | | | |-----|--------------|-------------------------------------------------------------|--|--| | 14 | RES | Reserved bit | | | | 13 | RES | Reserved bit | | | | 12 | RES | Reserved bit | | | | 11 | RES | Reserved bit | | | | 10 | RES | Reserved bit | | | | 9 | GENMODE2 [1] | HB2 Gate driver actions when a VDH overvoltage is detected: | | | | | | 00 = Gate driver off | | | | 8 | CENIMODES IO | 01 = HS off, LS on to lock the motor | | | | 0 | GENMODE2 [0] | 10 = Flag only | | | | | | 11 = Gate driver off | | | ## Table 129. HB2\_TURN\_OFF\_CFG (0x17) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------|-----------|-----------|-----------|-------------|-------------|-------------|-------------| | 0 (RW) | HB_FAULT2 | HB_FAULT2 | HB_FAULT2 | HB_FAULT2 | ISTEP2_OFF_ | ISTEP2_OFF_ | ISTEP2_OFF_ | ISTEP2_OFF_ | | [3] | [2] | [1] | [0] | CONF2 [3] | CONF2 [2] | CONF2 [1] | CONF2 [0] | | HB2 fault | HB2 fault | HB2 fault | HB2 fault | HB2 Istep2 | HB2 Istep2 | HB2 Istep2 | HB2 Istep2 | | key [3] | key [2] | key [1] | key [0] | conf [3] | conf [2] | conf [1] | conf [0] | #### Table 130. HB2\_TURN\_OFF\_CFG (0x17) LSB description | Bit | Name | Description | |-----------------|---------------|---------------------------------| | 7 | HB_FAULT2 [3] | HB2 fault key | | 6 | HB_FAULT2 [2] | 0000 = No connected to other HB | | 5 | HB_FAULT2 [1] | 0001 = key 1 | | | | 0010 = key 2 | | 4 HB_FAULT2 [0] | HB_FAULT2 [0] | 0100 = key 4 | | | | 1000 = key 8 | DS14611 - Rev 2 page 89/147 | Bit | Name | Description | | | | |-----|----------------------|----------------------------------------------------------------------------------|--|--|--| | | | 0011 = key 1 + key 2 | | | | | | | 0101 = key 1 + key 4 | | | | | | | 1001 = key 1 + key 8 | | | | | | | 0110 = key 2 + key 4 | | | | | | | 1010 = key 2 + key 8 | | | | | | | 1100 = key 4 + key 8 | | | | | | | 0111 = key 1 + key 2 + key 4 | | | | | | | 1011 = key 1 + key 2 + key 8 | | | | | | | 1101 = key 1 + key 4 + key 8 | | | | | | | 1110 = key 2 + key 4 + key 8 | | | | | | | 1111 = key 1 + key 2+ key 4 + key 8 | | | | | 3 | ISTEP2_OFF_CONF2 [3] | Istep2 configuration of the HB2 in case of the switch OFF of the external MOSFET | | | | | 2 | ISTEP2_OFF_CONF2 [2] | 0000 = 1 mA | | | | | 1 | ISTEP2_OFF_CONF2 [1] | 0001 = 2 mA | | | | | | | 0010 = 3 mA | | | | | | | 0011 = 4 mA | | | | | | | 0100 = 6 mA | | | | | | | 0101 = 8 mA | | | | | | | 0110 = 10 mA | | | | | | | 0111 = 12 mA | | | | | | IOTEDO OEE OONEO IO | 1000 = 16 mA | | | | | 0 | ISTEP2_OFF_CONF2 [0] | 1001 = 20 mA | | | | | | | 1010 = 24 mA | | | | | | | 1011 = 28 mA | | | | | | | 1100 = 32 mA | | | | | | | 1101 = 36 mA | | | | | | | 1110 = 40 mA | | | | | | | 1111 = 44 mA | | | | Table 131. HB3\_MODE\_CONFIG (0x18) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|-----------------|-----------------|-----------------|-----------------------------|------------------------| | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | RES | DT3 [2] | DT3 [1] | DT3 [0] | STRONG_ON_WHEEL3 | HB_IDIAG3 [1] | | Reserved | Reserved | Dead Time 3 [2] | Dead Time 3 [1] | Dead Time 3 [0] | Free-wheeling strong on HB3 | HB3 diagnostic current | Table 132. HB3\_MODE\_CONFIG (0x18) MSB description | Bit | Name | Description | |-----|---------|--------------------------| | 14 | RES | Reserved bit | | 13 | RES | Reserved bit | | 12 | DT3 [2] | Dead time of the HB3 | | 11 | DT3 [1] | 000 = 0.5 μs | | 10 | DT3 [0] | 001 = 1 μs<br>010 = 2 μs | DS14611 - Rev 2 page 90/147 | Bit | Name | Description | |-----|---------------|----------------------------------------------------------------| | | | 011 = 3 μs | | | | 100 = 4 μs | | | | 101 = 5 μs | | | | 110 = 6 μs | | | | 111 = 16 µs | | | OTDONO ON | Free-wheeling strong ON of the HB3 | | 9 | STRONG_ON_ | 0 = Strong on disabled, free-wheeling gate current set to 4 mA | | | WHEEL3 | 1 = Strong on enabled, free-wheeling gate current set to 30 mA | | | | Half bridge 3 diagnostic currents setting | | | | 00 = Pull-up and pull-down currents off | | 8 | HB_IDIAG3 [1] | 01 = Pull-up current off and pull-down current on | | | | 10 = Pull-up current on and pull-down current off | | | | 11 = Pull-up and pull-down currents off | # Table 133. HB3\_MODE\_CONFIG (0x18) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------------------|---------------------|---------------------|------------------------|-----------------|-----------------|---------------------------|---------------------------| | 0 (RW) | HB_IDIAG3<br>[1] | HB_PWM3<br>[2] | HB_PWM3<br>[1] | HB_PWM3<br>[0] | HB_MODE3<br>[1] | HB_MODE3<br>[0] | HB_WHEEL3<br>[1] | HB_WHEEL3<br>[0] | | HB3<br>diagnostic<br>current | HB3 PWM mapping [2] | HB3 PWM mapping [1] | HB3 PWM<br>mapping [0] | HB3 mode [1] | HB3 mode [0] | HB3 free-<br>wheeling [1] | HB3 free-<br>wheeling [0] | Table 134. HB3\_MODE\_CONFIG (0x18) LSB description | Bit | Name | Description | |-----|-----------------|-----------------------------------------------------------------------------------------------------------| | | | HB3 diagnostic currents setting | | | | 00 = Pull-up and pull-down currents off | | 7 | HB_IDIAG3 [0] | 01 = Pull-up current off and pull-down current on | | | | 10 = Pull-up current on and pull-down current off | | | | 11 = Pull-up and pull-down currents off | | 6 | HB_PWM3 [2] | PWM mapping on HB3 | | 5 | HB_PWM3 [1] | This 3 bits register is used to indicate which PWM signal is applied to the HS or LS of the half-bridge 3 | | | | 000 = LS of HB mapped on PWM1 | | | | 001 = LS of HB mapped on PWM2 | | | | 010 = LS of HB mapped on PWM3 | | 4 | HB_PWM3 [0] | 011 = HS of HB mapped on PWM1 | | | | 100 = HS of HB mapped on PWM2 | | | | 101 = HS of HB mapped on PWM3 | | | | 110 = 111 = No mapped | | 3 | HB_MODE3 [1] | HB3 functionality mode | | | | 00 = LS and HS of the HB3 are kept off | | 2 | HB MODE3 [0] | 01 = LS of the HB3 is ON (static, no PWM), HS of the HB3 is OFF | | | TID_INIODE3 [0] | 10 = HS of the HB3 is ON (static, no PWM), LS of the HB3 is OFF | | | | 11 = LS or HS of the HB3 is ON in according to the HB_PWM1 register | DS14611 - Rev 2 page 91/147 | Bit | Name | Description | |-----|---------------|-------------------------------------------| | 1 | HB_WHEEL3 [1] | HB3 free-wheeling mode | | | | 00 = 11 = No mapping | | 0 | | 01 = Active free-wheeling on HS of the HB | | | | 10 = Active free-wheeling on LS of the HB | ## Table 135. HB3\_DRIVER\_CFG (0x19) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|-----------------------------------|-----------------------------------|---------------------|---------------------|---------------------|---------------------| | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | VSTEP2_CONF3 [1] | VSTEP2_CONF3<br>[0] | ISTEP3_CONF3<br>[3] | ISTEP3_CONF3<br>[2] | ISTEP3_CONF3 [1] | ISTEP3_CONF3<br>[0] | | Reserved | HB3 Vstep1 and<br>Vstep2 conf [1] | HB3 Vstep1 and<br>Vstep2 conf [0] | HB3 Istep3 conf [3] | HB3 Istep3 conf [2] | HB3 Istep3 conf [1] | HB3 Istep3 conf [0] | Table 136. HB3\_DRIVER\_CFG (0x19) MSB description | Bit | Name | Description | |-----|------------------|----------------------------------------------------------------| | 14 | RES | Reserved bit | | 13 | VSTEP2_CONF3 [1] | Vstep1 and Vstep2 thresholds configuration of the HB3 | | | | These two bits set the Vstep1 and Vstep2 thresholds of the HB3 | | | | 00: Vstep1 = 1.1 V, Vstep2 = 2.67 V for the switch ON | | | | 00: Vstep1 = 1.3 V, Vstep2 = 3.33 V for the switch OFF | | | | 01: Vstep1 = 1.1 V, Vstep2 = 3.56 V for the switch ON | | 12 | VSTEP2_CONF3 [0] | 01: Vstep1 = 1.3 V, Vstep2 = 4.44 V for the switch OFF | | | | 10: Vstep1 = 2.2 V, Vstep2 = 4.45 V for the switch ON | | | | 10: Vstep1 = 2.6 V, Vstep2 = 5.55 V for the switch OFF | | | | 11: Vstep1 = 2.2 V, Vstep2 = 5.34 V for the switch ON | | | | 11: Vstep1 = 2.6 V, Vstep2 = 6.66 V for the switch OFF | | 11 | ISTEP3_CONF3 [3] | Istep3 configuration of the HB3 | | 10 | ISTEP3_CONF3 [2] | 0000 = 2 mA | | 9 | ISTEP3_CONF3 [1] | 0001 = 4 mA | | | | 0010 = 8 mA | | | | 0011 = 12 mA | | | | 0100 = 20 mA | | | | 0101 = 28 mA | | | | 0110 = 36 mA | | | | 0111 = 44 mA | | | ICTEDA CONESTO | 1000 = 52 mA | | 8 | ISTEP3_CONF3 [0] | 1001 = 60 mA | | | | 1010 = 68 mA | | | | 1011 = 76 mA | | | | 1100 = 84 mA | | | | 1101 = 92 mA | | | | 1110 = 104 mA | | | | 1111 = 120 mA | DS14611 - Rev 2 page 92/147 ## Table 137. HB3\_DRIVER\_CFG (0x19) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------| | 0 (RW) | ISTEP2_CONF3 [3] | ISTEP2_CONF3 [2] | ISTEP2_CONF3 [1] | ISTEP2_CONF3 [0] | ISTEP1_CONF3 [3] | ISTEP1_CONF3 [2] | ISTEP1_CONF3 [1] | ISTEP1_CONF3 [0] | | HB3 Istep3 conf [3] | HB3 Istep3 conf [2] | HB3 Istep3 conf [1] | HB3 Istep3 conf [0] | HB3 Istep3 conf [3] | HB3 Istep3 conf [2] | HB3 Istep3 conf [1] | HB3 Istep3 conf [0] | Table 138. HB3\_DRIVER\_CFG (0x19) LSB description | Bit | Name | Description | |-----|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ISTEP2_CONF3 [3] | Istep2 configuration of the HB3 for the low to high transition | | 6 | ISTEP2_CONF3 [2] | 0000 = 1 mA | | 5 | ISTEP2_CONF3 [1] | 0001 = 2 mA | | 4 | ISTEP2_CONF3 [0] | 0010 = 3 mA<br>0011 = 4 mA<br>0100 = 6 mA<br>0101 = 8 mA<br>0110 = 10 mA<br>0111 = 12 mA<br>1000 = 16 mA<br>1001 = 20 mA<br>1010 = 24 mA<br>1011 = 28 mA<br>1100 = 32 mA<br>1101 = 36 mA<br>1110 = 40 mA | | | 107771 001170101 | 1111 = 44 mA | | 3 | ISTEP1_CONF3 [3] | Istep1 configuration of the HB3 | | 2 | ISTEP1_CONF3 [2] | 0000 = 1 mA | | 1 | ISTEP1_CONF3 [1] | 0001 = 2 mA<br>0010 = 3 mA | | 0 | ISTEP1_CONF3 [0] | 0011 = 4 mA<br>0100 = 6 mA<br>0101 = 8 mA<br>0110 = 10 mA<br>0111 = 12 mA<br>1000 = 16 mA<br>1001 = 20 mA<br>1010 = 24 mA<br>1011 = 28 mA<br>1100 = 32 mA<br>1101 = 36 mA | | | | 1110 = 40 mA<br>1111 = 44 mA | DS14611 - Rev 2 page 93/147 ## Table 139. HB3\_DIAG\_CFG (0x1A) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|--------|--------|--------|---------------|---------------|---------------| | 0 (RO) | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | RES | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | | Reserved | RES | RES | RES | VDS_CONF3 [3] | VDS_CONF3 [2] | VDS_CONF3 [1] | # Table 140. HB3\_DIAG\_CFG (0x1A) MSB description | Bit | Name | Description | | | | |-----|---------------|------------------------------------------------------------|--|--|--| | 14 | RES | Reserved bit | | | | | 13 | RES | Reserved bit | | | | | 12 | RES | Reserved bit | | | | | 11 | RES | Reserved bit | | | | | 10 | VDS_CONF3 [3] | V <sub>ds</sub> monitor threshold configuration of the HB3 | | | | | 9 | VDS_CONF3 [2] | 0000 = 75 mV | | | | | | | 0001 = 150 mV | | | | | | | 0010 = 200 mV | | | | | | | 0011 = 250 mV | | | | | 0 | VDC CONE2 (4) | 0100 = 300 mV | | | | | 8 | VDS_CONF3 [1] | 0101 = 400 mV | | | | | | | 0110 = 500 mV | | | | | | | 0111 = 600 mV | | | | | | | 1xxx = 2 V | | | | ## Table 141. HB3\_DIAG\_CFG (0x1A) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|-----------------------------|-----------------------------|-----------------------------| | 0 (RW) | VDS_CONF3<br>[0] | VDS_BLANK3<br>[3] | VDS_BLANK3<br>[2] | VDS_BLANK3<br>[1] | VDS_BLANK3<br>[0] | VDS_FILT3<br>[2] | VDS_FILT3<br>[2] | VDS_FILT3<br>[2] | | VDS conf of<br>the HB3 [0] | VDS blanking time conf [3] | VDS blanking time conf [2] | VDS blanking time conf [1] | VDS blanking time conf [0] | VDS filter<br>time conf [2] | VDS filter<br>time conf [1] | VDS filter<br>time conf [0] | ## Table 142. HB3\_DIAG\_CFG (0x1A) LSB description | Bit | Name | Description | |-----|----------------|------------------------------------------------------------| | | | V <sub>ds</sub> monitor threshold configuration of the HB3 | | | | 0000 = 75 mV | | | | 0001 = 150 mV | | | | 0010 = 200 mV | | 7 | VDS CONF3 [0] | 0011 = 250 mV | | , | VD3_CON 3 [0] | 0100 = 300 mV | | | | 0101 = 400 mV | | | | 0110 = 500 mV | | | | 0111 = 600 mV | | | | 1xxx = 2 V | | 6 | VDS_BLANK3 [3] | V <sub>ds</sub> blanking time configuration of the HB3 | DS14611 - Rev 2 page 94/147 | Bit | Name | Description | | | | |-----|----------------|---------------------------------------------------------|--|--|--| | 5 | VDS_BLANK3 [2] | 0000 = 0.625 μs | | | | | 4 | VDS_BLANK3 [1] | 0001 = 1 µs | | | | | | | 0010 = 1.25 μs | | | | | | | 0011 = 1.5 μs | | | | | | | 0100 = 2 μs | | | | | | | 0101 = 3 μs | | | | | | | 0110 = 4 μs | | | | | 3 | VDS_BLANK3 [0] | 0111 = 5 μs | | | | | | | 1000 = 6 μs | | | | | | | 1001 = 7 μs | | | | | | | 1010 = 8 μs | | | | | | | 1x11 = 0.625 μs | | | | | 2 | VDS_FILT3 [2] | V <sub>ds</sub> filtering time configuration of the HB3 | | | | | 1 | VDS_FILT3 [1] | 000 = 0.5 μs | | | | | | | 001 = 1 μs | | | | | | | 010 = 2 μs | | | | | | | 011 = 3 μs | | | | | 0 | VDS_FILT3 [0] | 100 = 4 μs | | | | | | | 101 = 5 μs | | | | | | | 110 = 6 μs | | | | | | | 111 = 0.5 μs | | | | # Table 143. HB3\_TURN\_OFF\_CFG (0x1B) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|----------|----------------------|----------------------| | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | | RES | RES | RES | RES | RES | GENMODE3 [1] | GENMODE3 [0] | | Reserved | Reserved | Reserved | Reserved | Reserved | GENMODE bit conf [1] | GENMODE bit conf [0] | # Table 144. HB3\_TURN\_OFF\_CFG (0x1B) MSB description | Bit | Name | Description | | | | |-----|---------------|-------------------------------------------------------------|--|--|--| | 14 | RES | Reserved bit | | | | | 13 | RES | Reserved bit | | | | | 12 | RES | Reserved bit | | | | | 11 | RES | Reserved bit | | | | | 10 | RES | Reserved bit | | | | | 9 | GENMODE3 [1] | HB3 Gate driver actions when a VDH overvoltage is detected: | | | | | | | 00 = Gate driver off | | | | | 8 | CENIMODES IOI | 01 = HS off, LS on to lock the motor | | | | | 0 | GENMODE3 [0] | 10 = Flag only | | | | | | | 11 = Gate driver off | | | | DS14611 - Rev 2 page 95/147 ## Table 145. HB3\_TURN\_OFF\_CFG (0x1B) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------|-----------|-----------|-----------|-------------|-------------|-------------|-------------| | 0 (RW) | HB_FAULT3 | HB_FAULT3 | HB_FAULT3 | HB_FAULT3 | ISTEP2_OFF_ | ISTEP2_OFF_ | ISTEP2_OFF_ | ISTEP2_OFF_ | | [3] | [2] | [1] | [0] | CONF3 [3] | CONF3 [2] | CONF3 [1] | CONF3 [0] | | HB3 fault | HB3 fault | HB3 fault | HB3 fault | HB3 Istep2 | HB3 Istep2 | HB3 Istep2 | HB3 Istep2 | | key [3] | key [2] | key [1] | key [0] | conf [3] | conf [2] | conf [1] | conf [0] | Table 146. HB3\_TURN\_OFF\_CFG (0x1B) LSB description | Bit | Name | Description | |-----|-------------------------|----------------------------------------------------------------------------------| | 7 | HB_FAULT3 [3] | HB3 fault key. | | 6 | HB_FAULT3 [2] | 0000 = No connected to other HB | | 5 | HB_FAULT3 [1] | 0001 = key 1 | | | | 0010 = key 2 | | | | 0100 = key 4 | | | | 1000 = key 8 | | | | 0011 = key 1 + key 2 | | | | 0101 = key 1 + key 4 | | | | 1001 = key 1 + key 8 | | | UD | 0110 = key 2 + key 4 | | 4 | HB_FAULT3 [0] | 1010 = key 2 + key 8 | | | | 1100 = key 4 + key 8 | | | | 0111 = key 1 + key 2 + key 4 | | | | 1011 = key 1 + key 2 + key 8 | | | | 1101 = key 1 + key 4 + key 8 | | | | 1110 = key 2 + key 4 + key 8 | | | | 1111 = key 1 + key 2+ key 4 + key 8 | | 3 | ISTEP2_OFF_CONF3 [3] | Istep2 configuration of the HB3 in case of the switch OFF of the external MOSFET | | 2 | ISTEP2_OFF_CONF3 [2] | 0000 = 1 mA | | 1 | ISTEP2_OFF_CONF3 [1] | 0001 = 2 mA | | | | 0010 = 3 mA | | | | 0011 = 4 mA | | | | 0100 = 6 mA | | | | 0101 = 8 mA | | | | 0110 = 10 mA | | | | 0111 = 12 mA | | 0 | ISTEP2_OFF_CONF3 [0] | 1000 = 16 mA | | | 131E1 2_011 _00N1 3 [0] | 1001 = 20 mA | | | | 1010 = 24 mA | | | | 1011 = 28 mA | | | | 1100 = 32 mA | | | | 1101 = 36 mA | | | | 1110 = 40 mA | | | | 1111 = 44 mA | DS14611 - Rev 2 page 96/147 #### Table 147. HB4\_MODE\_CONFIG (0x1C) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|-----------------|-----------------|-----------------|-----------------------------|------------------------| | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | RES | DT4 [2] | DT4 [1] | DT4 [0] | STRONG_ON_WHEEL4 | HB_IDIAG4 [1] | | Reserved | Reserved | Dead Time 4 [2] | Dead Time 4 [1] | Dead Time 4 [0] | Free-wheeling strong on HB4 | HB4 diagnostic current | ## Table 148. HB4\_MODE\_CONFIG (0x1C) MSB description | Bit | Name | Description | | | | |-----|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 14 | RES | Reserved bit | | | | | 13 | RES | Reserved bit | | | | | 12 | DT4 [2] | Dead time of the HB4 | | | | | 11 | DT4 [1] | 000 = 0.5 μs | | | | | 10 | DT4 [0] | $001 = 1 \mu s$ $010 = 2 \mu s$ $011 = 3 \mu s$ $100 = 4 \mu s$ $101 = 5 \mu s$ $111 = 16 \mu s$ | | | | | 9 | STRONG_ON_<br>WHEEL4 | Free-wheeling strong ON of the HB4 0 = Strong on disabled, free-wheeling gate current set to 4 mA 1 = Strong on enabled, free-wheeling gate current set to 30 mA | | | | | 8 | HB_IDIAG4 [1] | HB4 diagnostic currents setting 00 = Pull-up and pull-down currents off 01 = Pull-up current off and pull-down current on 10 = Pull-up current on and pull-down current off 11 = Pull-up and pull-down currents off | | | | ## Table 149. HB4\_MODE\_CONFIG (0x1C) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------------------|------------------------|---------------------|------------------------|-----------------|-----------------|---------------------------|---------------------------| | 0 (RW) | HB_IDIAG4<br>[1] | HB_PWM4<br>[2] | HB_PWM4<br>[1] | HB_PWM4<br>[0] | HB_MODE4<br>[1] | HB_MODE4<br>[0] | HB_WHEEL4<br>[1] | HB_WHEEL4<br>[0] | | HB4<br>diagnostic<br>current | HB4 PWM<br>mapping [2] | HB4 PWM mapping [1] | HB4 PWM<br>mapping [0] | HB4 mode [1] | HB4 mode [0] | HB4 free-<br>wheeling [1] | HB4 free-<br>wheeling [0] | ## Table 150. HB4\_MODE\_CONFIG (0x1C) LSB description | Bit | Name | Description | |-----|---------------|---------------------------------------------------| | | | HB4 diagnostic currents setting | | | | 00 = Pull-up and pull-down currents off | | 7 | HB_IDIAG4 [0] | 01 = Pull-up current off and pull-down current on | | | | 10 = Pull-up current on and pull-down current off | | | | 11 = Pull-up and pull-down currents off | DS14611 - Rev 2 page 97/147 | Bit | Name | Description | |-----|---------------|-------------------------------------------------------------------------------------------------| | 6 | HB_PWM4 [2] | PWM mapping on HB4 | | 5 | HB_PWM4 [1] | This 3 bits register is used to indicate which PWM signal is applied to the HS or LS of the HB4 | | | | 000 = LS of HB mapped on PWM1 | | | | 001 = LS of HB mapped on PWM2 | | | | 010 = LS of HB mapped on PWM3 | | 4 | HB_PWM4 [0] | 011 = HS of HB mapped on PWM1 | | | | 100 = HS of HB mapped on PWM2 | | | | 101 = HS of HB mapped on PWM3 | | | | 110 = 111 = No Mapped | | 3 | HB_MODE4 [1] | HB4 functionality mode | | | | 00 = LS and HS of the HB1 are kept off | | 2 | HB MODE4 [0] | 01 = LS of the HB1 is ON (static, no PWM), HS of the HB1 is OFF | | | HB_MODE4 [0] | 10 = HS of the half bridge 1 is ON (static, no PWM), LS of the half bridge is OFF | | | | 11 = LS or HS of the half-bridge is ON according to the HB_PWM1 register | | 1 | HB_WHEEL4 [1] | HB4 free-wheeling mode | | | | 00 = 11 = No mapping | | 0 | HB_WHEEL4 [0] | 01 = Active free-wheeling on HS of the HB | | | | 10 = Active free-wheeling on LS of the HB | # Table 151. HB4\_DIAG\_CFG (0x1D) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|-----------------------------------|-----------------------------------|---------------------|---------------------|---------------------|---------------------| | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | VSTEP2_CONF4<br>[1] | VSTEP2_CONF4<br>[0] | ISTEP3_CONF4<br>[3] | ISTEP3_CONF4<br>[2] | ISTEP3_CONF4<br>[1] | ISTEP3_CONF4<br>[0] | | Reserved | HB4 Vstep1 and<br>Vstep2 conf [1] | HB4 Vstep1 and<br>Vstep2 conf [0] | HB4 Istep3 conf [3] | HB4 Istep3 conf [2] | HB4 Istep3 conf [1] | HB4 Istep3 conf [0] | # Table 152. HB4\_DIAG\_CFG (0x1D) MSB description | Bit | Name | Description | |-----|------------------|----------------------------------------------------------------| | 14 | RES | Reserved bit | | 13 | VSTEP2_CONF4 [1] | Vstep1 and Vstep2 thresholds configuration of the HB4 | | | | These two bits set the Vstep1 and Vstep2 thresholds of the HB4 | | | | 00 = Vstep1 = 1.1 V, Vstep2 = 2.67 V for the switch ON | | | | 00 = Vstep1 = 1.3 V, Vstep2 = 3.33 V for the switch OFF | | | | 01 = Vstep1 = 1.1 V, Vstep2 = 3.56 V for the switch ON | | 12 | VSTEP2_CONF4 [0] | 01 = Vstep1 = 1.3 V, Vstep2 = 4.44 V for the switch OFF | | | | 10 = Vstep1 = 2.2 V, Vstep2 = 4.45 V for the switch ON | | | | 10 = Vstep1 = 2.6 V, Vstep2 = 5.55 V for the switch OFF | | | | 11 = Vstep1 = 2.2 V, Vstep2 = 5.34 V for the switch ON | | | | 11 = Vstep1 = 2.6 V, Vstep2 = 6.66 V for the switch OFF | | 11 | ISTEP3_CONF4 [3] | Istep3 configuration of the HB4 | | 10 | ISTEP3_CONF4 [2] | 0000 = 2 mA | | 9 | ISTEP3_CONF4 [1] | 0001 = 4 mA | | 8 | ISTEP3_CONF4 [0] | 0010 = 8 mA | DS14611 - Rev 2 page 98/147 | Bit | Name | Description | |-----|------|---------------| | | | 0011 = 12 mA | | | | 0100 = 20 mA | | | | 0101 = 28 mA | | | | 0110 = 36 mA | | | | 0111 = 44 mA | | | | 1000 = 52 mA | | | | 1001 = 60 mA | | | | 1010 = 68 mA | | | | 1011 = 76 mA | | | | 1100 = 84 mA | | | | 1101 = 92 mA | | | | 1110 = 104 mA | | | | 1111 = 120 mA | # Table 153. HB4\_DIAG\_CFG (0x1D) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------| | 0 (RW) | ISTEP2_CONF4 [3] | ISTEP2_CONF4 [2] | ISTEP2_CONF4 [1] | ISTEP2_CONF4 [0] | ISTEP1_CONF4 [3] | ISTEP1_CONF4 [2] | ISTEP1_CONF4 [1] | ISTEP1_CONF4 [0] | | HB4 Istep3 conf [3] | HB4 Istep3 conf [2] | HB4 Istep3 conf [1] | HB4 Istep3 conf [0] | HB4 Istep3 conf [3] | HB4 Istep3 conf [2] | HB4 Istep3 conf [1] | HB4 Istep3 conf [0] | Table 154. HB4\_DIAG\_CFG (0x1D) LSB description | Bit | Name | Description | |-----|------------------|----------------------------------------------------------------| | 7 | ISTEP2_CONF4 [3] | Istep2 configuration of the HB4 for the low to high transition | | 6 | ISTEP2_CONF4 [2] | 0000 = 1 mA | | 5 | ISTEP2_CONF4 [1] | 0001 = 2 mA | | | | 0010 = 3 mA | | | | 0011 = 4 mA | | | | 0100 = 6 mA | | | | 0101 = 8 mA | | | | 0110 = 10 mA | | | | 0111 = 12 mA | | | 107550 00154 101 | 1000 = 16 mA | | 4 | ISTEP2_CONF4 [0] | 1001 = 20 mA | | | | 1010 = 24 mA | | | | 1011 = 28 mA | | | | 1100 = 32 mA | | | | 1101 = 36 mA | | | | 1110 = 40 mA | | | | 1111 = 44 mA | | 3 | ISTEP1_CONF4 [3] | Istep1 configuration of the HB4 | | 2 | ISTEP1_CONF4 [2] | 0000 = 1 mA | | 1 | ISTEP1_CONF4 [1] | 0001 = 2 mA | | | | 0010 = 3 mA | | 0 | ISTEP1_CONF4 [0] | 0011 = 4 mA | | | | 0100 = 6 mA | DS14611 - Rev 2 page 99/147 | Bit | Name | Description | |-----|------|--------------| | | | 0101 = 8 mA | | | | 0110 = 10 mA | | | | 0111 = 12 mA | | | | 1000 = 16 mA | | | | 1001 = 20 mA | | | | 1010 = 24 mA | | | | 1011 = 28 mA | | | | 1100 = 32 mA | | | | 1101 = 36 mA | | | | 1110 = 40 mA | | | | 1111 = 44 mA | # Table 155. HB4\_DIAG\_CFG (0x1E) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|--------|--------|--------|---------------|---------------|---------------| | 0 (RO) | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | RES | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | | Reserved | RES | RES | RES | VDS_CONF4 [3] | VDS_CONF4 [2] | VDS_CONF4 [1] | ## Table 156. HB4\_DIAG\_CFG (0x1E) MSB description | Bit | Name | Description | |-----|---------------|------------------------------------------------------------| | 14 | RES | Reserved bit | | 13 | RES | Reserved bit | | 12 | RES | Reserved bit | | 11 | RES | Reserved bit | | 10 | VDS_CONF4 [3] | V <sub>ds</sub> monitor threshold configuration of the HB4 | | 9 | VDS_CONF4 [2] | 0000 = 75 mV | | | | 0001 = 150 mV | | | | 0010 = 200 mV | | | | 0011 = 250 mV | | 8 | VDC CONE4 (4) | 0100 = 300 mV | | 8 | VDS_CONF4 [1] | 0101 = 400 mV | | | | 0110 = 500 mV | | | | 0111 = 600 mV | | | | 1xxx = 2 V | ## Table 157. HB4\_DIAG\_CFG (0x1E) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|-----------------------------|-----------------------------|--------------------------| | 0 (RW) | VDS_CONF4<br>[0] | VDS_BLANK4<br>[3] | VDS_BLANK4<br>[2] | VDS_BLANK4<br>[1] | VDS_BLANK4<br>[0] | VDS_FILT4<br>[2] | VDS_FILT4<br>[2] | VDS_FILT4<br>[2] | | VDS conf of<br>the HB4 [0] | VDS blanking time conf [3] | VDS blanking time conf [2] | VDS blanking time conf [1] | VDS blanking time conf [0] | VDS filter<br>time conf [2] | VDS filter<br>time conf [1] | VDS filter time conf [0] | DS14611 - Rev 2 page 100/147 Table 158. HB4\_DIAG\_CFG (0x1E) LSB description | Bit | Name | Description | |-----|----------------|------------------------------------------------------------| | | | V <sub>ds</sub> monitor threshold configuration of the HB4 | | | | 0000 = 75 mV | | | | 0001 = 150 mV | | | | 0010 = 200 mV | | _ | VD0 00NE4 [0] | 0011 = 250 mV | | 7 | VDS_CONF4 [0] | 0100 = 300 mV | | | | 0101 = 400 mV | | | | 0110 = 500 mV | | | | 0111 = 600 mV | | | | 1xxx = 2 V | | 6 | VDS_BLANK4 [3] | V <sub>ds</sub> blanking time configuration of the HB4 | | 5 | VDS_BLANK4 [2] | 0000 = 0.625 μs | | 4 | VDS_BLANK4 [1] | 0001 = 1 μs | | | | 0010 = 1.25 μs | | | | 0011 = 1.5 μs | | | | 0100 = 2 μs | | | | 0101 = 3 μs | | | | 0110 = 4 μs | | 3 | VDS_BLANK4 [0] | 0111 = 5 μs | | | | 1000 = 6 μs | | | | 1001 = 7 μs | | | | 1010 = 8 μs | | | | 1x11 = No mapped | | 2 | VDS_FILT4 [2] | V <sub>ds</sub> filtering time configuration of the HB4 | | 1 | VDS_FILT4 [1] | 000 = 0.5 μs | | | | 001 = 1 μs | | | | 010 = 2 μs | | | | 011 = 3 μs | | 0 | VDS_FILT4 [0] | 100 = 4 μs | | | | 101 = 5 μs | | | | 110 = 6 μs | | | | 111 = No mapped | ## Table 159. HB4\_TURN\_OFF\_CFG (0x1F) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|----------|----------------------|----------------------| | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | | RES | RES | RES | RES | RES | GENMODE4 [1] | GENMODE4 [0] | | Reserved | Reserved | Reserved | Reserved | Reserved | GENMODE bit conf [1] | GENMODE bit conf [0] | ## Table 160. HB4\_TURN\_OFF\_CFG (0x1F) MSB description | Bit | Name | Description | |-----|------|--------------| | 14 | RES | Reserved bit | DS14611 - Rev 2 page 101/147 | Bit | Name | Description | |-----|--------------|--------------------------------------------------------------| | 13 | RES | Reserved bit | | 12 | RES | Reserved bit | | 11 | RES | Reserved bit | | 10 | RES | Reserved bit | | 9 | GENMODE4 [1] | HB4 Gate driver actions when a VDH overvoltage is detected: | | 8 | GENMODE4 [0] | 00 = Gate driver off<br>01 = HS off, LS on to lock the motor | | | 32.13B2+[0] | 10 = Flag only 11 = Gate driver off | #### Table 161. HB4\_TURN\_OFF\_CFG (0x1F) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------|----------------------|----------------------|----------------------|--------------------------|--------------------------|--------------------------|--------------------------| | 0 (RW) | HB_FAULT4<br>[3] | HB_FAULT4<br>[2] | HB_FAULT4<br>[1] | HB_FAULT4<br>[0] | ISTEP2_OFF_<br>CONF4 [3] | ISTEP2_OFF_<br>CONF4 [2] | ISTEP2_OFF_<br>CONF4 [1] | ISTEP2_OFF_<br>CONF4 [0] | | HB4 fault<br>key [3] | HB4 fault<br>key [2] | HB4 fault<br>key [1] | HB4 fault<br>key [0] | HB4 Istep2<br>conf [3] | HB4 Istep2<br>conf [2] | HB4 Istep2 conf [1] | HB4 Istep2 conf [0] | # Table 162. HB4\_TURN\_OFF\_CFG (0x1F) LSB description | Bit | Name | Description | |-----|----------------------|----------------------------------------------------------------------------------| | 7 | HB_FAULT4 [3] | HB4 fault key | | 6 | HB_FAULT4 [2] | 0000 = No connected to other HB | | 5 | HB_FAULT4 [1] | 0001 = key 1 | | | | 0010 = key 2 | | | | 0100 = key 4 | | | | 1000 = key 8 | | | | 0011 = key 1 + key 2 | | | | 0101 = key 1 + key 4 | | | | 1001 = key 1 + key 8 | | 4 | HB_FAULT4 [0] | 0110 = key 2 + key 4 | | - | TIB_I AOLI4 [0] | 1010 = key 2 + key 8 | | | | 1100 = key 4 + key 8 | | | | 0111 = key 1 + key 2 + key 4 | | | | 1011 = key 1 + key 2 + key 8 | | | | 1101 = key 1 + key 4 + key 8 | | | | 1110 = key 2 + key 4 + key 8 | | | | 1111 = key 1 + key 2+ key 4 + key 8 | | 3 | ISTEP2_OFF_CONF4 [3] | Istep2 configuration of the HB4 in case of the switch OFF of the external MOSFET | | 2 | ISTEP2_OFF_CONF4 [2] | 0000 = 1 mA | | 1 | ISTEP2_OFF_CONF4 [1] | 0001 = 2 mA | | | | 0010 = 3 mA | | 0 | ISTEDS OF CONEATO | 0011 = 4 mA | | 0 | ISTEP2_OFF_CONF4 [0] | 0100 = 6 mA | | | | 0101 = 8 mA | DS14611 - Rev 2 page 102/147 | Bit | Name | Description | |-----|------|--------------| | | | 0110 = 10 mA | | | | 0111 = 12 mA | | | | 1000 = 16 mA | | | | 1001 = 20 mA | | | | 1010 = 24 mA | | | | 1011 = 28 mA | | | | 1100 = 32 mA | | | | 1101 = 36 mA | | | | 1110 = 40 mA | | | | 1111 = 44 mA | ## Table 163. HB5\_MODE\_CONFIG (0x20) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|-----------------|-----------------|-----------------|-----------------------------|------------------------| | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | RES | DT5 [2] | DT5 [1] | DT5 [0] | STRONG_ON_WHEEL5 | HB_IDIAG5 [1] | | Reserved | Reserved | Dead Time 5 [2] | Dead Time 5 [1] | Dead Time 5 [0] | Free-wheeling strong on HB5 | HB5 diagnostic current | ## Table 164. HB5\_MODE\_CONFIG (0x20) MSB description | Bit | Name | Description | |-----|----------------------|----------------------------------------------------------------| | 14 | RES | Reserved bit | | 13 | RES | Reserved bit | | 12 | DT5 [2] | Dead time of the HB5 | | 11 | DT5 [1] | 000 = 0.5 μs | | | | 001 = 1 μs | | | | 010 = 2 μs | | | | 011 = 3 μs | | 10 | DT5 [0] | 100 = 4 μs | | | | 101 = 5 μs | | | | 110 = 6 µs | | | | 111 = 16 μs | | | STRONG_ON_<br>WHEEL5 | Free-wheeling strong ON of the HB5 | | 9 | | 0 = Strong on disabled, free-wheeling gate current set to 4 mA | | | | 1 = Strong on enabled, free-wheeling gate current set to 30 mA | | | | HB5 diagnostic currents setting | | | | 00 = Pull-up and pull-down currents off | | 8 | HB_IDIAG5 [1] | 01 = Pull-up current off and pull-down current on | | | | 10 = Pull-up current on and pull-down current off | | | | 11 = Pull-up and pull-down currents off | # Table 165. HB5\_MODE\_CONFIG (0x20) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|--------|--------|--------|--------|--------|--------|--------| | 0 (RW) DS14611 - Rev 2 page 103/147 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------------------|---------------------|---------------------|------------------------|-----------------|-----------------|---------------------------|---------------------------| | HB_IDIAG5<br>[1] | HB_PWM5<br>[2] | HB_PWM5<br>[1] | HB_PWM5<br>[0] | HB_MODE5<br>[1] | HB_MODE5<br>[0] | HB_WHEEL5<br>[1] | HB_WHEEL5<br>[0] | | HB5<br>diagnostic<br>current | HB5 PWM mapping [2] | HB5 PWM mapping [1] | HB5 PWM<br>mapping [0] | HB5 mode [1] | HB5 mode [0] | HB5 free-<br>wheeling [1] | HB5 free-<br>wheeling [0] | Table 166. HB5\_MODE\_CONFIG (0x20) LSB description | Bit | Name | Description | |-----|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | HB_IDIAG5 [0] | HB5 diagnostic currents setting 00 = Pull-up and pull-down currents off 01 = Pull-up current off and pull-down current on 10 = Pull-up current on and pull-down current off 11 = Pull-up and pull-down currents off | | 6 | HB_PWM5 [2] | PWM mapping on HB5 | | 5 | HB_PWM5 [1] | This 3 bits register is used to indicate which PWM signal is applied to the HS or LS of the HB5 | | 4 | HB_PWM5 [0] | 000 = LS of HB mapped on PWM1 001 = LS of HB mapped on PWM2 010 = LS of HB mapped on PWM3 011 = HS of HB mapped on PWM1 100 = HS of HB mapped on PWM2 101 = HS of HB mapped on PWM3 110 = 111 = No mapped | | 3 | HB_MODE5 [1] | HB5 functionality mode | | 2 | HB_MODE5 [0] | 00 = LS and HS of the HB5 are kept off 01 = LS of the HB5 is ON (static, no PWM), HS of the HB5 is OFF 10 = HS of the HB5 is ON (static, no PWM), LS of the HB5 is OFF 11 = LS or HS of the HB5 is ON according to the HB_PWM1 register | | 1 | HB_WHEEL5 [1] | HB5 free-wheeling mode | | 0 | HB_WHEEL5 [0] | 00 = 11 = No mapped<br>01 = Active free-wheeling on HS of the HB<br>10 = Active free-wheeling on LS of the HB | # Table 167. HB5\_DRIVER\_CFG (0x21) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | VSTEP2_CONF5 | VSTEP2_CONF5 | ISTEP3_CONF5 | ISTEP3_CONF5 | ISTEP3_CONF5 | ISTEP3_CONF5 | | | [1] | [0] | [3] | [2] | [1] | [0] | | Reserved | HB5 Vstep1 and | HB5 Vstep1 and | HB5 Istep3 conf | HB5 Istep3 conf | HB5 Istep3 conf | HB5 Istep3 conf | | | Vstep2 conf [1] | Vstep2 conf [0] | [3] | [2] | [1] | [0] | Table 168. HB5\_DRIVER\_CFG (0x21) MSB description | Bit | Name | Description | |-----|------------------|-------------------------------------------------------| | 14 | RES | Reserved bit | | 13 | VSTEP2_CONF5 [1] | Vstep1 and Vstep2 thresholds configuration of the HB5 | DS14611 - Rev 2 page 104/147 | Bit | Name | Description | | | | |-----|------------------|----------------------------------------------------------------|--|--|--| | | | These two bits set the Vstep1 and Vstep2 thresholds of the HB5 | | | | | | | 00 = Vstep1 = 1.1 V, Vstep2 = 2.67 V for the switch ON | | | | | | | 00 = Vstep1 = 1.3 V, Vstep2 = 3.33 V for the switch OFF | | | | | | | 01 = Vstep1 = 1.1 V, Vstep2 = 3.56 V for the switch ON | | | | | 12 | VSTEP2_CONF5 [0] | 01 = Vstep1 = 1.3 V, Vstep2 = 4.44 V for the switch OFF | | | | | | | 10 = Vstep1 = 2.2 V, Vstep2 = 4.45 V for the switch ON | | | | | | | 10 = Vstep1 = 2.6 V, Vstep2 = 5.55 V for the switch OFF | | | | | | | 11 = Vstep1 = 2.2 V, Vstep2 = 5.34 V for the switch ON | | | | | | | 11 = Vstep1 = 2.6 V, Vstep2 = 6.66 V for the switch OFF | | | | | 11 | ISTEP3_CONF5 [3] | Istep3 configuration of the HB5 | | | | | 10 | ISTEP3_CONF5 [2] | 0000 = 2 mA | | | | | 9 | ISTEP3_CONF5 [1] | 0001 = 4 mA | | | | | | | 0010 = 8 mA | | | | | | | 0011 = 12 mA | | | | | | | 0100 = 20 mA | | | | | | | 0101 = 28 mA | | | | | | | 0110 = 36 mA | | | | | | | 0111 = 44 mA | | | | | | ICTED2 CONFE IO | 1000 = 52 mA | | | | | 8 | ISTEP3_CONF5 [0] | 1001 = 60 mA | | | | | | | 1010 = 68 mA | | | | | | | 1011 = 76 mA | | | | | | | 1100 = 84 mA | | | | | | | 1101 = 92 mA | | | | | | | 1110 = 104 mA | | | | | | | 1111 = 120 mA | | | | ## Table 169. HB5\_DRIVER\_CFG (0x21) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------| | 0 (RW) | ISTEP2_CONF5 [3] | ISTEP2_CONF5 [2] | ISTEP2_CONF5 [1] | ISTEP2_CONF5 [0] | ISTEP1_CONF5 [3] | ISTEP1_CONF5 [2] | ISTEP1_CONF5 [1] | ISTEP1_CONF5 [0] | | HB5 Istep3 conf [3] | HB5 Istep3 conf [2] | HB5 Istep3 conf [1] | HB5 Istep3 conf [0] | HB5 Istep3 conf [3] | HB5 Istep3 conf [2] | HB5 Istep3 conf [1] | HB5 Istep3 conf [0] | ## Table 170. HB5\_DRIVER\_CFG (0x21) LSB description | Bit | Name | Description | |-----|------------------|----------------------------------------------------------------| | 7 | ISTEP2_CONF5 [3] | Istep2 configuration of the HB5 for the low to high transition | | 6 | ISTEP2_CONF5 [2] | 0000 = 1 mA | | 5 | ISTEP2_CONF5 [1] | 0001 = 2 mA | | | | 0010 = 3 mA | | | | 0011 = 4 mA | | | | 0100 = 6 mA | | 4 | ISTEP2_CONF5 [0] | 0101 = 8 mA | | | | 0110 = 10 mA | | | | 0111 = 12 mA | | | | 1000 = 16 mA | DS14611 - Rev 2 page 105/147 | Bit | Name | Description | |-----|------------------|---------------------------------| | | | 1001 = 20 mA | | | | 1010 = 24 mA | | | | 1011 = 28 mA | | | | 1100 = 32 mA | | | | 1101 = 36 mA | | | | 1110 = 40 mA | | | | 1111 = 44 mA | | 3 | ISTEP1_CONF5 [3] | Istep1 configuration of the HB5 | | 2 | ISTEP1_CONF5 [2] | 0000 = 1 mA | | 1 | ISTEP1_CONF5 [1] | 0001 = 2 mA | | | | 0010 = 3 mA | | | | 0011 = 4 mA | | | | 0100 = 6 mA | | | | 0101 = 8 mA | | | | 0110 = 10 mA | | | | 0111 = 12 mA | | | IOTED4 CONFEE IO | 1000 = 16 mA | | 0 | ISTEP1_CONF5 [0] | 1001 = 20 mA | | | | 1010 = 24 mA | | | | 1011 = 28 mA | | | | 1100 = 32 mA | | | | 1101 = 36 mA | | | | 1110 = 40 mA | | | | 1111 = 44 mA | # Table 171. HB5\_DIAG\_CFG (0x22) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|-------------------------|-------------------------|-------------------------| | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | RES | RES | RES | VDS_CONF5 [3] | VDS_CONF5 [2] | VDS_CONF5 [1] | | Reserved | Reserved | Reserved | Reserved | VDS conf of the HB5 [3] | VDS conf of the HB5 [2] | VDS conf of the HB5 [1] | Table 172. HB5\_DIAG\_CFG (0x22) MSB description | Bit | Name | Description | | | | |-----|---------------|------------------------------------------------------------|--|--|--| | 14 | RES | Reserved bit | | | | | 13 | RES | Reserved bit | | | | | 12 | RES | Reserved bit | | | | | 11 | RES | Reserved bit | | | | | 10 | VDS_CONF5 [3] | V <sub>ds</sub> monitor threshold configuration of the HB5 | | | | | 9 | VDS_CONF5 [2] | 0000 = 75 mV | | | | | | | 0001 = 150 mV | | | | | | VDC CONET M | 0010 = 200 mV | | | | | 8 | VDS_CONF5 [1] | 0011 = 250 mV | | | | | | | 0100 = 300 mV | | | | DS14611 - Rev 2 page 106/147 | Bit | Name | Description | |-----|------|---------------| | | | 0101 = 400 mV | | | | 0110 = 500 mV | | | | 0111 = 600 mV | | | | 1xxx = 2 V | ## Table 173. HB5\_DIAG\_CFG (0x22) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|-----------------------------|-----------------------------|-----------------------------| | 0 (RW) | VDS_CONF5<br>[0] | VDS_BLANK5<br>[3] | VDS_BLANK5<br>[2] | VDS_BLANK5<br>[1] | VDS_BLANK5<br>[0] | VDS_FILT5<br>[2] | VDS_FILT5<br>[2] | VDS_FILT5<br>[2] | | VDS conf of<br>the HB5 [0] | VDS blanking time conf [3] | VDS blanking time conf [2] | VDS blanking time conf [1] | VDS blanking time conf [0] | VDS filter<br>time conf [2] | VDS filter<br>time conf [1] | VDS filter<br>time conf [0] | Table 174. HB5\_DIAG\_CFG (0x22) LSB description | Bit | Name | Description | | | | |-----|----------------|------------------------------------------------------------|--|--|--| | | | V <sub>ds</sub> monitor threshold configuration of the HB5 | | | | | | | 0000 = 75 mV | | | | | | | 0001 = 150 mV | | | | | | | 0010 = 200 mV | | | | | 7 | VDS_CONF5 [0] | 0011 = 250 mV | | | | | ' | VD3_CON 3 [0] | 0100 = 300 mV | | | | | | | 0101 = 400 mV | | | | | | | 0110 = 500 mV | | | | | | | 0111 = 600 mV | | | | | | | 1xxx = 2 V | | | | | 6 | VDS_BLANK5 [3] | V <sub>ds</sub> blanking time configuration of the HB5 | | | | | 5 | VDS_BLANK5 [2] | 0000 = 0.625 μs | | | | | 4 | VDS_BLANK5 [1] | 0001 = 1 μs | | | | | | | 0010 = 1.25 μs | | | | | | | 0011 = 1.5 μs | | | | | | | 0100 = 2 μs | | | | | | | 0101 = 3 μs | | | | | 3 | VDS_BLANK5 [0] | 0110 = 4 μs | | | | | J | VD3_BLANK3 [0] | 0111 = 5 μs | | | | | | | 1000 = 6 μs | | | | | | | 1001 = 7 μs | | | | | | | 1010 = 8 μs | | | | | | | 1x11 = 0.625 μs | | | | | 2 | VDS_FILT5 [2] | V <sub>ds</sub> filtering time configuration of the HB5 | | | | | 1 | VDS_FILT5 [1] | 000 = 0.5 μs | | | | | | | 001 = 1 μs | | | | | 0 | VDS_FILT5 [0] | 010 = 2 μs | | | | | 0 | | 011 = 3 μs | | | | | | | 100 = 4 μs | | | | DS14611 - Rev 2 page 107/147 | Bit | Name | Description | |-----|------|--------------| | | | 101 = 5 μs | | | | 110 = 6 μs | | | | 111 = 0.5 µs | ## Table 175. HB5\_TURN\_OFF\_CFG (0x23) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|----------|----------------------|----------------------| | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | | RES | RES | RES | RES | RES | GENMODE5 [1] | GENMODE5 [0] | | Reserved | Reserved | Reserved | Reserved | Reserved | GENMODE bit conf [1] | GENMODE bit conf [0] | ## Table 176. HB5\_TURN\_OFF\_CFG (0x23) MSB description | Bit | Name | Description | | | | |-----|---------------|-------------------------------------------------------------|--|--|--| | 14 | RES | Reserved bit | | | | | 13 | RES | Reserved bit | | | | | 12 | RES | Reserved bit | | | | | 11 | RES | Reserved bit | | | | | 10 | RES | Reserved bit | | | | | 9 | GENMODE5 [1] | HB5 Gate driver actions when a VDH overvoltage is detected: | | | | | | | 00 = Gate driver off | | | | | 8 | CENIMODES (0) | 01 = HS off, LS on to lock the motor | | | | | 0 | GENMODE5 [0] | 10 = Flag only | | | | | | | 11 = Gate driver off | | | | ## Table 177. HB5\_TURN\_OFF\_CFG (0x23) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------|-----------|-----------|-----------|-------------|-------------|-------------|-------------| | 0 (RW) | HB_FAULT5 | HB_FAULT5 | HB_FAULT5 | HB_FAULT5 | ISTEP2_OFF_ | ISTEP2_OFF_ | ISTEP2_OFF_ | ISTEP2_OFF_ | | [3] | [2] | [1] | [0] | CONF5 [3] | CONF5 [2] | CONF5 [1] | CONF5 [0] | | HB5 fault | HB5 fault | HB5 fault | HB5 fault | HB5 Istep2 | HB5 Istep2 | HB5 Istep2 | HB5 Istep2 | | key [3] | key [2] | key [1] | key [0] | conf [3] | conf [2] | conf [1] | conf [0] | ## Table 178. HB5\_TURN\_OFF\_CFG (0x23) LSB description | Bit | Name | Description | |-----|---------------|---------------------------------| | 7 | HB_FAULT5 [3] | HB5 fault key | | 6 | HB_FAULT5 [2] | 0000 = No connected to other HB | | 5 | HB_FAULT5 [1] | 0001 = key 1 | | | | 0010 = key 2 | | | | 0100 = key 4 | | | | 1000 = key 8 | | 4 | HB_FAULT5 [0] | 0011 = key 1 + key 2 | | | | 0101 = key 1 + key 4 | | | | 1001 = key 1 + key 8 | | | | 0110 = key 2 + key 4 | DS14611 - Rev 2 page 108/147 | Bit | Name | Description | |-----|----------------------|----------------------------------------------------------------------------------| | | | 1010 = key 2 + key 8 | | | | 1100 = key 4 + key 8 | | | | 0111 = key 1 + key 2 + key 4 | | | | 1011 = key 1 + key 2 + key 8 | | | | 1101 = key 1 + key 4 + key 8 | | | | 1110 = key 2 + key 4 + key 8 | | | | 1111 = key 1 + key 2+ key 4 + key 8 | | 3 | ISTEP2_OFF_CONF5 [3] | Istep2 configuration of the HB5 in case of the switch OFF of the external MOSFET | | 2 | ISTEP2_OFF_CONF5 [2] | 0000 = 1 mA | | 1 | ISTEP2_OFF_CONF5 [1] | 0001 = 2 mA | | | | 0010 = 3 mA | | | | 0011 = 4 mA | | | | 0100 = 6 mA | | | | 0101 = 8 mA | | | | 0110 = 10 mA | | | | 0111 = 12 mA | | | | 1000 = 16 mA | | 0 | ISTEP2_OFF_CONF5 [0] | 1001 = 20 mA | | | | 1010 = 24 mA | | | | 1011 = 28 mA | | | | 1100 = 32 mA | | | | 1101 = 36 mA | | | | 1110 = 40 mA | | | | 1111 = 44 mA | ## Table 179. HB6\_MODE\_CONFIG (0x24) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|-----------------|-----------------|-----------------|-----------------------------|------------------------| | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | RES | DT6 [2] | DT6 [1] | DT6 [0] | STRONG_ON _WHEEL6 | HB_IDIAG6 [1] | | Reserved | Reserved | Dead Time 6 [2] | Dead Time 6 [1] | Dead Time 6 [0] | Free-wheeling strong on HB6 | HB6 diagnostic current | Table 180. HB6\_MODE\_CONFIG (0x24) MSB description | Bit | Name | Description | | | | |-----|---------|----------------------|--|--|--| | 14 | RES | Reserved bit | | | | | 13 | RES | Reserved bit | | | | | 12 | DT6 [2] | Dead time of the HB6 | | | | | 11 | DT6 [1] | 000 = 0.5 μs | | | | | | | 001 = 1 μs | | | | | | DT6 [0] | 010 = 2 μs | | | | | 40 | | 011 = 3 μs | | | | | 10 | | 100 = 4 μs | | | | | | | 101 = 5 μs | | | | | | | 110 = 6 µs | | | | DS14611 - Rev 2 page 109/147 | Bit | Name | Description | |-----|------------------------|----------------------------------------------------------------| | | | 111 = 16 µs | | | 9 STRONG_ON_<br>WHEEL6 | Free-wheeling strong ON of the HB6 | | 9 | | 0 = Strong on disabled, free-wheeling gate current set to 4 mA | | | | 1 = Strong on enabled, free-wheeling gate current set to 30 mA | | | | HB6 diagnostic currents setting | | | | 00 = Pull-up and pull-down currents off | | 8 | HB_IDIAG6 [1] | 01 = Pull-up current off and pull-down current on | | | | 10 = Pull-up current on and pull-down current off | | | | 11 = Pull-up and pull-down currents off | #### Table 181. HB6\_MODE\_CONFIG (0x24) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------------------|---------------------|---------------------|------------------------|-----------------|-----------------|---------------------------|---------------------------| | 0 (RW) | HB_IDIAG6<br>[1] | HB_PWM6<br>[2] | HB_PWM6<br>[1] | HB_PWM6<br>[0] | HB_MODE6<br>[1] | HB_MODE6<br>[0] | HB_WHEEL6<br>[1] | HB_WHEEL6<br>[0] | | HB6<br>diagnostic<br>current | HB6 PWM mapping [2] | HB6 PWM mapping [1] | HB6 PWM<br>mapping [0] | H61 mode [1] | HB6 mode [0] | HB6 free-<br>wheeling [1] | HB6 free-<br>wheeling [0] | #### Table 182. HB6\_MODE\_CONFIG (0x24) LSB description | Bit | Name | Description | |-----|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | HB_IDIAG6 [0] | HB6 diagnostic currents setting 00 = Pull-up and pull-down currents off 01 = Pull-up current off and pull-down current on 10 = Pull-up current on and pull-down current off 11 = Pull-up and pull-down currents off | | 6 | HB_PWM6 [2] | PWM mapping on HB6 | | 5 | HB_PWM6 [1] | This 3 bit register is used to indicate which PWM signal is applied to the HS or LS of the HB6 | | 4 | HB_PWM6 [0] | 000 = LS of HB mapped on PWM1 001 = LS of HB mapped on PWM2 010 = LS of HB mapped on PWM3 011 = HS of HB mapped on PWM1 100 = HS of HB mapped on PWM2 101 = HS of HB mapped on PWM3 110 = 111 = No mapped | | 3 | HB_MODE6 [1] | HB1 functionality mode | | 2 | HB_MODE6 [0] | 00 = LS and HS of the HB6 are kept off<br>01 = LS of the HB6 is ON (static, no PWM), HS of the HB6 is OFF<br>10 = HS of the HB6 is ON (static, no PWM), LS of the HB6 is OFF<br>11 = LS or HS of the HB6 is ON according to the HB_PWM1 register | | 1 | HB_WHEEL6 [1] | HB6 free-wheeling mode | | 0 | HB_WHEEL6 [0] | 00 = 11 = No mapped<br>01 = Active free-wheeling on HS of the HB<br>10 = Active free-wheeling on LS of the HB | DS14611 - Rev 2 page 110/147 #### Table 183. HB6\_DRIVER\_CFG (0x25) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|-----------------------------------|-----------------------------------|---------------------|---------------------|------------------------|------------------------| | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | VSTEP2_CONF6<br>[1] | VSTEP2_CONF6<br>[0] | ISTEP3_CONF6<br>[3] | ISTEP3_CONF6<br>[2] | ISTEP3_CONF6<br>[1] | ISTEP3_CONF6<br>[0] | | Reserved | HB6 Vstep1 and<br>Vstep2 conf [1] | HB6 Vstep1 and<br>Vstep2 conf [0] | HB6 Istep3 conf [3] | HB6 Istep3 conf [2] | HB6 Istep3 conf<br>[1] | HB6 Istep3 conf<br>[0] | #### Table 184. HB6\_DRIVER\_CFG (0x25) MSB description #### Table 185. HB6\_DRIVER\_CFG (0x25) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------| | 0 (RW) | ISTEP2_CONF6 [3] | ISTEP2_CONF6 [2] | ISTEP2_CONF6 [1] | ISTEP2_CONF6 [0] | ISTEP1_CONF6 [3] | ISTEP1_CONF6 [2] | ISTEP1_CONF6 [1] | ISTEP1_CONF6 [0] | | HB6 Istep3 conf [3] | HB6 Istep3 conf [2] | HB6 Istep3 conf [1] | HB6 Istep3 conf [0] | HB6 Istep3 conf [3] | HB6 Istep3 conf [2] | HB6 Istep3 conf [1] | HB6 Istep3 conf [0] | DS14611 - Rev 2 page 111/147 Table 186. HB6\_DRIVER\_CFG (0x25) LSB description | Bit | Name | Description | | | | | |-----|-------------------|----------------------------------------------------------------|--|--|--|--| | 7 | ISTEP2_CONF6 [3] | Istep2 configuration of the HB6 for the low to high transition | | | | | | 6 | ISTEP2_CONF6 [2] | 0000 = 1 mA | | | | | | 5 | ISTEP2_CONF6 [1] | 0001 = 2 mA | | | | | | | | 0010 = 3 mA | | | | | | | | 0011 = 4 mA | | | | | | | | 0100 = 6 mA | | | | | | | | 0101 = 8 mA | | | | | | | | 0110 = 10 mA | | | | | | | | 0111 = 12 mA | | | | | | | 107500 001150 101 | 1000 = 16 mA | | | | | | 4 | ISTEP2_CONF6 [0] | 1001 = 20 mA | | | | | | | | 1010 = 24 mA | | | | | | | | 1011 = 28 mA | | | | | | | | 1100 = 32 mA | | | | | | | | 1101 = 36 mA | | | | | | | | 1110 = 40 mA | | | | | | | | 1111 = 44 mA | | | | | | 3 | ISTEP1_CONF6 [3] | Istep1 configuration of the HB6 | | | | | | 2 | ISTEP1_CONF6 [2] | 0000 = 1 mA | | | | | | 1 | ISTEP1_CONF6 [1] | 0001 = 2 mA | | | | | | | | 0010 = 3 mA | | | | | | | | 0011 = 4 mA | | | | | | | | 0100 = 6 mA | | | | | | | | 0101 = 8 mA | | | | | | | | 0110 = 10 mA | | | | | | | | 0111 = 12 mA | | | | | | | | 1000 = 16 mA | | | | | | 0 | ISTEP1_CONF6 [0] | 1001 = 20 mA | | | | | | | | 1010 = 24 mA | | | | | | | | 1011 = 28 mA | | | | | | | | 1100 = 32 mA | | | | | | | | 1101 = 36 mA | | | | | | | | 1110 = 40 mA | | | | | | | | 1111 = 44 mA | | | | | Table 187. HB6\_DIAG\_CFG (0x26) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|-------------------------|-------------------------|-------------------------| | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | RES | RES | RES | VDS_CONF6 [3] | VDS_CONF6 [2] | VDS_CONF6 [1] | | Reserved | Reserved | Reserved | Reserved | VDS conf of the HB6 [3] | VDS conf of the HB6 [2] | VDS conf of the HB6 [1] | DS14611 - Rev 2 page 112/147 ## Table 188. HB6\_DIAG\_CFG (0x26) MSB description | Bit | Name | Description | | | | |-----|---------------|------------------------------------------------------------|--|--|--| | 14 | RES | Reserved bit | | | | | 13 | RES | Reserved bit | | | | | 12 | RES | Reserved bit | | | | | 11 | RES | Reserved bit | | | | | 10 | VDS_CONF6 [3] | V <sub>ds</sub> monitor threshold configuration of the HB6 | | | | | 9 | VDS_CONF6 [2] | 0000 = 75 mV | | | | | | | 0001 = 150 mV | | | | | | | 0010 = 200 mV | | | | | | | 0011 = 250 mV | | | | | | VDC CONFO (41 | 0100 = 300 mV | | | | | 8 | VDS_CONF6 [1] | 0101 = 400 mV | | | | | | | 0110 = 500 mV | | | | | | | 0111 = 600 mV | | | | | | | 1xxx = 2 V | | | | #### Table 189. HB6\_DIAG\_CFG (0x26) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|-----------------------------|--------------------------|--------------------------| | 0 (RW) | VDS_CONF6<br>[0] | VDS_BLANK6<br>[3] | VDS_BLANK6<br>[2] | VDS_BLANK6<br>[1] | VDS_BLANK6<br>[0] | VDS_FILT6<br>[2] | VDS_FILT6<br>[2] | VDS_FILT6<br>[2] | | VDS conf of<br>the HB6 [0] | VDS blanking time conf [3] | VDS blanking time conf [2] | VDS blanking time conf [1] | VDS blanking time conf [0] | VDS filter<br>time conf [2] | VDS filter time conf [1] | VDS filter time conf [0] | #### Table 190. HB6\_DIAG\_CFG (0x26) LSB description | Bit | Name | Description | |-----|----------------|------------------------------------------------------------| | | | V <sub>ds</sub> monitor threshold configuration of the HB6 | | | | 0000 = 75 mV | | | | 0001 = 150 mV | | | | 0010 = 200 mV | | 7 | VDS CONES IO | 0011 = 250 mV | | , | VDS_CONF6 [0] | 0100 = 300 mV | | | | 0101 = 400 mV | | | | 0110 = 500 mV | | | | 0111 = 600 mV | | | | 1xxx = 2 V | | 6 | VDS_BLANK6 [3] | V <sub>ds</sub> blanking time configuration of the HB6 | | 5 | VDS_BLANK6 [2] | 0000 = 0.625 μs | | 4 | VDS_BLANK6 [1] | 0001 = 1 μs | | | | 0010 = 1.25 μs | | | | 0011 = 1.5 μs | | 3 | VDS_BLANK6 [0] | 0100 = 2 μs | | | | 0101 = 3 μs | | | | 0110 = 4 μs | DS14611 - Rev 2 page 113/147 | Bit | Name | Description | |-----|---------------|---------------------------------------------------------| | | | 0111 = 5 μs | | | | 1000 = 6 μs | | | | 1001 = 7 μs | | | | 1010 = 8 μs | | | | 1x11 = 0.625 µs | | 2 | VDS_FILT6 [2] | V <sub>ds</sub> filtering time configuration of the HB6 | | 1 | VDS_FILT6 [1] | 000 = 0.5 μs | | | | 001 = 1 μs | | | | 010 = 2 μs | | | | 011 = 3 μs | | 0 | VDS_FILT6 [0] | 100 = 4 μs | | | | 101 = 5 μs | | | | 110 = 6 µs | | | | 111 = 0.5 µs | #### Table 191. HB6\_TURN\_OFF\_CFG (0x27) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|----------|----------------------|----------------------| | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | | RES | RES | RES | RES | RES | GENMODE6 [1] | GENMODE6 [0] | | Reserved | Reserved | Reserved | Reserved | Reserved | GENMODE bit conf [1] | GENMODE bit conf [0] | ### Table 192. HB6\_TURN\_OFF\_CFG (0x27) MSB description | Bit | Name | Description | |-----|---------------|-------------------------------------------------------------| | 14 | RES | Reserved bit | | 13 | RES | Reserved bit | | 12 | RES | Reserved bit | | 11 | RES | Reserved bit | | 10 | RES | Reserved bit | | 9 | GENMODE6 [1] | HB6 Gate driver actions when a VDH overvoltage is detected: | | | | 00 = Gate driver off | | | OENIMODEO (O) | 01 = HS off, LS on to lock the motor | | 8 | GENMODE6 [0] | 10 = Flag only | | | | 11 = Gate driver off | #### Table 193. HB6\_TURN\_OFF\_CFG (0x27) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------|-----------|-----------|-----------|-------------|-------------|-------------|-------------| | 0 (RW) | HB_FAULT6 | HB_FAULT6 | HB_FAULT6 | HB_FAULT6 | ISTEP2_OFF_ | ISTEP2_OFF_ | ISTEP2_OFF_ | ISTEP2_OFF_ | | [3] | [2] | [1] | [0] | CONF6 [3] | CONF6 [2] | CONF6 [1] | CONF6 [0] | | HB6 fault | HB6 fault | HB6 fault | HB6 fault | HB6 Istep2 | HB6 Istep2 | HB6 Istep2 | HB6 Istep2 | | key [3] | key [2] | key [1] | key [0] | conf [3] | conf [2] | conf [1] | conf [0] | DS14611 - Rev 2 page 114/147 Table 194. HB6\_TURN\_OFF\_CFG (0x27) LSB description | Bit | Name | Description | |-----|----------------------|----------------------------------------------------------------------------------| | 7 | HB_FAULT6 [3] | HB6 fault key | | 6 | HB_FAULT6 [2] | 0000 = No connected to other HB | | 5 | HB_FAULT6 [1] | 0001 = key 1 | | | | 0010 = key 2 | | | | 0100 = key 4 | | | | 1000 = key 8 | | | | 0011 = key 1 + key 2 | | | | 0101 = key 1 + key 4 | | | | 1001 = key 1 + key 8 | | | LID FALLETO (O) | 0110 = key 2 + key 4 | | 4 | HB_FAULT6 [0] | 1010 = key 2 + key 8 | | | | 1100 = key 4 + key 8 | | | | 0111 = key 1 + key 2 + key 4 | | | | 1011 = key 1 + key 2 + key 8 | | | | 1101 = key 1 + key 4 + key 8 | | | | 1110 = key 2 + key 4 + key 8 | | | | 1111 = key 1 + key 2+ key 4 + key 8 | | 3 | ISTEP2_OFF_CONF6 [3] | Istep2 configuration of the HB6 in case of the switch OFF of the external MOSFET | | 2 | ISTEP2_OFF_CONF6 [2] | 0000 = 1 mA | | 1 | ISTEP2_OFF_CONF6 [1] | 0001 = 2 mA | | | | 0010 = 3 mA | | | | 0011 = 4 mA | | | | 0100 = 6 mA | | | | 0101 = 8 mA | | | | 0110 = 10 mA | | | | 0111 = 12 mA | | | ISTERS OF COMES IO | 1000 = 16 mA | | 0 | ISTEP2_OFF_CONF6 [0] | 1001 = 20 mA | | | | 1010 = 24 mA | | | | 1011 = 28 mA | | | | 1100 = 32 mA | | | | 1101 = 36 mA | | | | 1110 = 40 mA | | | | 1111 = 44 mA | Table 195. HB7\_MODE\_CONFIG (0x28) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|-----------------|-----------------|-----------------|-----------------------------|------------------------| | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | RES | DT7 [2] | DT7 [1] | DT7 [0] | STRONG_ON _WHEEL7 | HB_IDIAG7 [1] | | Reserved | Reserved | Dead Time 7 [2] | Dead Time 7 [1] | Dead Time 7 [0] | Free-wheeling strong on HB7 | HB7 diagnostic current | DS14611 - Rev 2 page 115/147 ## Table 196. HB7\_MODE\_CONFIG (0x28) MSB description | Bit | Name | Description | |-----|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | RES | Reserved bit | | 13 | RES | Reserved bit | | 12 | DT7 [2] | Dead time of the HB7 | | 11 | DT7 [1] | $000 = 0.5 \mu s$ | | 10 | DT7 [0] | 001 = 1 μs<br>010 = 2 μs<br>011 = 3 μs<br>100 = 4 μs<br>101 = 5 μs<br>110 = 6 μs<br>111 = 16 μs | | 9 | STRONG_ON_<br>WHEEL7 | Free-wheeling strong ON of the HB7 0 = Strong on disabled, free-wheeling gate current set to 4 mA 1 = Strong on enabled, free-wheeling gate current set to 30 mA | | 8 | HB_IDIAG7 [1] | HB7 diagnostic currents setting 00 = Pull-up and pull-down currents off 01 = Pull-up current off and pull-down current on 10 = Pull-up current on and pull-down current off 11 = Pull-up and pull-down currents off | #### Table 197. HB7\_MODE\_CONFIG (0x28) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------------------|---------------------|---------------------|---------------------|-----------------|-----------------|---------------------------|---------------------------| | 0 (RW) | HB_IDIAG7<br>[1] | HB_PWM7<br>[2] | HB_PWM7<br>[1] | HB_PWM7<br>[0] | HB_MODE7<br>[1] | HB_MODE7<br>[0] | HB_WHEEL7<br>[1] | HB_WHEEL7<br>[0] | | HB7<br>diagnostic<br>current | HB7 PWM mapping [2] | HB7 PWM mapping [1] | HB7 PWM mapping [0] | HB7 mode [1] | HB7 mode [0] | HB7 free-<br>wheeling [1] | HB7 free-<br>wheeling [0] | #### Table 198. HB7\_MODE\_CONFIG (0x28) LSB description | Bit | Name | Description | |-----|---------------|-------------------------------------------------------------------------------------------------| | | | HB7 diagnostic currents setting | | | | 00 = Pull-up and pull-down currents off | | 7 | HB_IDIAG7 [0] | 01 = Pull-up current off and pull-down current on | | | | 10 = Pull-up current on and pull-down current off | | | | 11 = Pull-up and pull-down currents off | | 6 | HB_PWM7 [2] | PWM mapping on HB7 | | 5 | HB_PWM7 [1] | This 3 bits register is used to indicate which PWM signal is applied to the HS or LS of the HB7 | | | | 000 = LS of HB mapped on PWM1 | | | | 001 = LS of HB mapped on PWM2 | | 4 | HB_PWM7 [0] | 010 = LS of HB mapped on PWM3 | | | | 011 = HS of HB mapped on PWM1 | | | | 100 = HS of HB mapped on PWM2 | DS14611 - Rev 2 page 116/147 | Bit | Name | Description | |-----|---------------|------------------------------------------------------------------| | | | 101 = HS of HB mapped on PWM3 | | | | 110 = 111 = No mapped | | 3 | HB_MODE7 [1] | HB7 functionality mode | | | | 00 = LS and HS of the HB7 are kept off | | 2 | 11D MODET 101 | 01 = LS of the HB7 is ON (static, no PWM), HS of the HB7 is OFF | | 2 | HB_MODE7 [0] | 10 = HS of the HB7 is ON (static, no PWM), LS of the HB7 is OFF | | | | 11 = LS or HS of the HB7 is ON according to the HB_PWM1 register | | 1 | HB_WHEEL7 [1] | HB7 free-wheeling mode | | | | 00 = 11 = No mapping | | 0 | HB_WHEEL7 [0] | 01 = Active free-wheeling on HS of the HB | | | | 10 = Active free-wheeling on LS of the HB | ## Table 199. HB7\_DRIVER\_CFG (0x29) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|-----------------------------------|-----------------------------------|------------------------|---------------------|------------------------|---------------------| | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | VSTEP2_CONF7 [1] | VSTEP2_CONF7 [0] | ISTEP3_CONF7<br>[3] | ISTEP3_CONF7<br>[2] | ISTEP3_CONF7 [1] | ISTEP3_CONF7<br>[0] | | Reserved | HB7 Vstep1 and<br>Vstep2 conf [1] | HB7 Vstep1 and<br>Vstep2 conf [0] | HB7 Istep3 conf<br>[3] | HB7 Istep3 conf [2] | HB7 Istep3 conf<br>[1] | HB7 Istep3 conf [0] | #### Table 200. HB7\_DRIVER\_CFG (0x29) MSB description | Bit | Name | Description | | | | |-----|------------------|----------------------------------------------------------------|--|--|--| | 14 | RES | Reserved bit | | | | | 13 | VSTEP2_CONF7 [1] | Vstep1 and Vstep2 thresholds configuration of the HB7 | | | | | | | These two bits set the Vstep1 and Vstep2 thresholds of the HB7 | | | | | | | 00 = Vstep1 = 1.1 V, Vstep2 = 2.67 V for the switch ON | | | | | | | 00 = Vstep1 = 1.3 V, Vstep2 = 3.33 V for the switch OFF | | | | | | | 01 = Vstep1 = 1.1 V, Vstep2 = 3.56 V for the switch ON | | | | | 12 | VSTEP2_CONF7 [0] | 01 = Vstep1 = 1.3 V, Vstep2 = 4.44 V for the switch OFF | | | | | | | 10 = Vstep1 = 2.2 V, Vstep2 = 4.45 V for the switch ON | | | | | | | 10 = Vstep1 = 2.6 V, Vstep2 = 5.55 V for the switch OFF | | | | | | | 11 = Vstep1 = 2.2 V, Vstep2 = 5.34 V for the switch ON | | | | | | | 11 = Vstep1 = 2.6 V, Vstep2 = 6.66 V for the switch OFF | | | | | 11 | ISTEP3_CONF7 [3] | Istep3 configuration of the HB7 | | | | | 10 | ISTEP3_CONF7 [2] | 0000 = 2 mA | | | | | 9 | ISTEP3_CONF7 [1] | 0001 = 4 mA | | | | | | | 0010 = 8 mA | | | | | | | 0011 = 12 mA | | | | | | | 0100 = 20 mA | | | | | | 107500 00157701 | 0101 = 28 mA | | | | | 8 | ISTEP3_CONF7 [0] | 0110 = 36 mA | | | | | | | 0111 = 44 mA | | | | | | | 1000 = 52 mA | | | | | | | 1001 = 60 mA | | | | DS14611 - Rev 2 page 117/147 | Bit | Name | Description | |-----|------|---------------| | | | 1010 = 68 mA | | | | 1011 = 76 mA | | | | 1100 = 84 mA | | | | 1101 = 92 mA | | | | 1110 = 104 mA | | | | 1111 = 120 mA | #### Table 201. HB7\_DRIVER\_CFG (0x29) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------| | 0 (RW) | ISTEP2_CONF7 [3] | ISTEP2_CONF7 [2] | ISTEP2_CONF7 [1] | ISTEP2_CONF7 [0] | ISTEP1_CONF7 [3] | ISTEP1_CONF7 [2] | ISTEP1_CONF7 [1] | ISTEP1_CONF7 [0] | | HB7 Istep3 conf [3] | HB7 Istep3 conf [2] | HB7 Istep3 conf [1] | HB7 Istep3 conf [0] | HB7 Istep3 conf [3] | HB7 Istep3 conf [2] | HB7 Istep3 conf [1] | HB7 Istep3 conf [0] | Table 202. HB7\_DRIVER\_CFG (0x29) LSB description | Bit | Name | Description | | | | |-----|-------------------|----------------------------------------------------------------|--|--|--| | 7 | ISTEP2_CONF7 [3] | Istep2 configuration of the HB7 for the low to high transition | | | | | 6 | ISTEP2_CONF7 [2] | 0000 = 1 mA | | | | | 5 | ISTEP2_CONF7 [1] | 0001 = 2 mA | | | | | | | 0010 = 3 mA | | | | | | | 0011 = 4 mA | | | | | | | 0100 = 6 mA | | | | | | | 0101 = 8 mA | | | | | | | 0110 = 10 mA | | | | | | | 0111 = 12 mA | | | | | | IOTEDO CONETIO | 1000 = 16 mA | | | | | 4 | ISTEP2_CONF7 [0] | 1001 = 20 mA | | | | | | | 1010 = 24 mA | | | | | | | 1011 = 28 mA | | | | | | | 1100 = 32 mA | | | | | | | 1101 = 36 mA | | | | | | | 1110 = 40 mA | | | | | | | 1111 = 44 mA | | | | | 3 | ISTEP1_CONF7 [3] | Istep1 configuration of the HB7 | | | | | 2 | ISTEP1_CONF7 [2] | 0000 = 1 mA | | | | | 1 | ISTEP1_CONF7 [1] | 0001 = 2 mA | | | | | | | 0010 = 3 mA | | | | | | | 0011 = 4 mA | | | | | | | 0100 = 6 mA | | | | | | | 0101 = 8 mA | | | | | | 107504 000157 101 | 0110 = 10 mA | | | | | 0 | ISTEP1_CONF7 [0] | 0111 = 12 mA | | | | | | | 1000 = 16 mA | | | | | | | 1001 = 20 mA | | | | | | | 1010 = 24 mA | | | | | | | 1011 = 28 mA | | | | DS14611 - Rev 2 page 118/147 | Bit | Name | Description | |-----|------|--------------| | | | 1100 = 32 mA | | | | 1101 = 36 mA | | | | 1110 = 40 mA | | | | 1111 = 44 mA | #### Table 203. HB7\_DIAG\_CFG (0x2A) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|-------------------------|-------------------------|-------------------------| | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | RES | RES | RES | VDS_CONF7 [3] | VDS_CONF7 [2] | VDS_CONF7 [1] | | Reserved | Reserved | Reserved | Reserved | VDS conf of the HB7 [3] | VDS conf of the HB7 [2] | VDS conf of the HB7 [1] | #### Table 204. HB7\_DIAG\_CFG (0x2A) MSB description | Bit | Name | Description | |-----|---------------|-------------------------------------------------------------| | 14 | RES | Reserved bit | | 13 | RES | Reserved bit | | 12 | RES | Reserved bit | | 11 | RES | Reserved bit | | 10 | VDS_CONF7 [3] | V <sub>ds</sub> monitor threshold configuration for the HB7 | | 9 | VDS_CONF7 [2] | 0000 = 75 mV | | | | 0001 = 150 mV | | | | 0010 = 200 mV | | | | 0011 = 250 mV | | | VDC CONE7 (4) | 0100 = 300 mV | | 8 | VDS_CONF7 [1] | 0101 = 400 mV | | | | 0110 = 500 mV | | | | 0111 = 600 mV | | | | 1xxx = 2 V | #### Table 205. HB7\_DIAG\_CFG (0x2A) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|-----------------------------|-----------------------------|-----------------------------| | 0 (RW) | VDS_CONF7<br>[0] | VDS_BLANK7<br>[3] | VDS_BLANK7<br>[2] | VDS_BLANK7<br>[1] | VDS_BLANK7<br>[0] | VDS_FILT7<br>[2] | VDS_FILT7 [2] | VDS_FILT7 [2] | | VDS conf of<br>the HB7 [0] | VDS blanking time conf [3] | VDS blanking time conf [2] | VDS blanking time conf [1] | VDS blanking time conf [0] | VDS filter<br>time conf [2] | VDS filter<br>time conf [1] | VDS filter<br>time conf [0] | #### Table 206. HB7\_DIAG\_CFG (0x2A) LSB description | Bit | Name | Description | |-----|---------------|-------------------------------------------------------------| | | | V <sub>ds</sub> monitor threshold configuration for the HB7 | | | | 0000 = 75 mV | | 7 | VDS_CONF7 [0] | 0001 = 150 mV | | | | 0010 = 200 mV | | | | 0011 = 250 mV | DS14611 - Rev 2 page 119/147 | Bit | Name | Description | |-----|------------------|----------------------------------------------------------| | | | 0100 = 300 mV | | | | 0101 = 400 mV | | | | 0110 = 500 mV | | | | 0111 = 600 mV | | | | 1xxx = 2 V | | 6 | VDS_BLANK7 [3] | V <sub>ds</sub> blanking time configuration for the HB7 | | 5 | VDS_BLANK7 [2] | 0000 = 0.625 μs | | 4 | VDS_BLANK7 [1] | 0001 = 1 μs | | | | 0010 = 1.25 μs | | | | 0011 = 1.5 μs | | | | 0100 = 2 μs | | | | 0101 = 3 µs | | | VD0 D1 AAU/- 701 | 0110 = 4 µs | | 3 | VDS_BLANK7 [0] | 0111 = 5 μs | | | | 1000 = 6 μs | | | | 1001 = 7 μs | | | | 1010 = 8 μs | | | | 1x11 = 0.625 μs | | 2 | VDS_FILT7 [2] | V <sub>ds</sub> filtering time configuration for the HB7 | | 1 | VDS_FILT7 [1] | 000 = 0.5 μs | | | | 001 = 1 μs | | | | 010 = 2 μs | | | | 011 = 3 μs | | 0 | VDS_FILT7 [0] | 100 = 4 μs | | | | 101 = 5 μs | | | | 110 = 6 μs | | | | 111 = 0.5 μs | ## Table 207. HB7\_TURN\_OFF\_CFG (0x2B) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|----------|----------------------|----------------------| | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | | RES | RES | RES | RES | RES | GENMODE7 [1] | GENMODE7 [0] | | Reserved | Reserved | Reserved | Reserved | Reserved | GENMODE bit conf [1] | GENMODE bit conf [0] | ### Table 208. HB7\_TURN\_OFF\_CFG (0x2B) MSB description | Bit | Name | Description | |-----|--------------|-------------------------------------------------------------| | 14 | RES | Reserved bit | | 13 | RES | Reserved bit | | 12 | RES | Reserved bit | | 11 | RES | Reserved bit | | 10 | RES | Reserved bit | | 9 | GENMODE7 [1] | HB7 Gate driver actions when a VDH overvoltage is detected: | | 8 | GENMODE7 [0] | 00 = Gate driver off | DS14611 - Rev 2 page 120/147 | Bit | Name | Description | |-----|------|--------------------------------------| | | | 01 = HS off, LS on to lock the motor | | | | 10 = Flag only | | | | 11 = Gate driver off | #### Table 209. HB1\_TURN\_OFF\_CFG (0x2B) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------|-----------|-----------|-----------|-------------|-------------|-------------|-------------| | 0 (RW) | HB_FAULT7 | HB_FAULT7 | HB_FAULT7 | HB_FAULT7 | ISTEP2_OFF_ | ISTEP2_OFF_ | ISTEP2_OFF_ | ISTEP2_OFF_ | | [3] | [2] | [1] | [0] | CONF7 [3] | CONF7 [2] | CONF7 [1] | CONF7 [0] | | HB7 fault | HB7 fault | HB7 fault | HB7 fault | HB7 Istep2 | HB7 Istep2 | HB7 Istep2 | HB7 Istep2 | | key [3] | key [2] | key [1] | key [0] | conf [3] | conf [2] | conf [1] | conf [0] | Table 210. HB1\_TURN\_OFF\_CFG (0x2B) LSB description | Bit | Name | Description | |-----|----------------------|----------------------------------------------------------------------------------| | 7 | HB_FAULT7 [3] | HB7 fault key. | | 6 | HB_FAULT7 [2] | 0000 = No connected to other HB | | 5 | HB_FAULT7 [1] | 0001 = key 1 | | | | 0010 = key 2 | | | | 0100 = key 4 | | | | 1000 = key 8 | | | | 0011 = key 1 + key 2 | | | | 0101 = key 1 + key 4 | | | | 1001 = key 1 + key 8 | | | LID FALLETZ (O) | 0110 = key 2 + key 4 | | 4 | HB_FAULT7 [0] | 1010 = key 2 + key 8 | | | | 1100 = key 4 + key 8 | | | | 0111 = key 1 + key 2 + key 4 | | | | 1011 = key 1 + key 2 + key 8 | | | | 1101 = key 1 + key 4 + key 8 | | | | 1110 = key 2 + key 4 + key 8 | | | | 1111 = key 1 + key 2+ key 4 + key 8 | | 3 | ISTEP2_OFF_CONF7 [3] | Istep2 configuration of the HB7 in case of the switch OFF of the external MOSFET | | 2 | ISTEP2_OFF_CONF7 [2] | 0000 = 1 mA | | 1 | ISTEP2_OFF_CONF7 [1] | 0001 = 2 mA | | | | 0010 = 3 mA | | | | 0011 = 4 mA | | | | 0100 = 6 mA | | | | 0101 = 8 mA | | | | 0110 = 10 mA | | 0 | ISTEP2_OFF_CONF7 [0] | 0111 = 12 mA | | | | 1000 = 16 mA | | | | 1001 = 20 mA | | | | 1010 = 24 mA | | | | 1011 = 28 mA | | | | 1100 = 32 mA | DS14611 - Rev 2 page 121/147 | Bit | Name | Description | |-----|------|--------------| | | | 1101 = 36 mA | | | | 1110 = 40 mA | | | | 1111 = 44 mA | #### Table 211. HB8\_MODE\_CONFIG (0x2C) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|-----------------|-----------------|-----------------|-----------------------------|------------------------| | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | RES | DT8 [2] | DT8 [1] | DT8 [0] | STRONG_ON _WHEEL8 | HB_IDIAG8 [1] | | Reserved | Reserved | Dead Time 8 [2] | Dead Time 8 [1] | Dead Time 8 [0] | Free-wheeling strong on HB8 | HB8 diagnostic current | #### Table 212. HB8\_MODE\_CONFIG (0x2C) MSB description | Bit | Name | Description | | | |-----|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 14 | RES | Reserved bit | | | | 13 | RES | Reserved bit | | | | 12 | DT8 [2] | Dead time of the HB8 | | | | 11 | DT8 [1] | 000 = 0.5 μs | | | | 10 | DT8 [0] | 001 = 1 μs<br>010 = 2 μs<br>011 = 3 μs<br>100 = 4 μs<br>101 = 5 μs<br>110 = 6 μs<br>111 = 16 μs | | | | 9 | STRONG_ON_<br>WHEEL8 | Free-wheeling strong ON of the HB8 0 = Strong on disabled, free-wheeling gate current set to 4 mA 1 = Strong on enabled, free-wheeling gate current set to 30 mA | | | | 8 | HB_IDIAG8 [1] | HB8 diagnostic currents setting 00 = Pull-up and pull-down currents off 01 = Pull-up current off and pull-down current on 10 = Pull-up current on and pull-down current off 11 = Pull-up and pull-down currents off | | | ## Table 213. HB8\_MODE\_CONFIG (0x2C) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------------------|---------------------|---------------------|------------------------|-----------------|-----------------|---------------------------|---------------------------| | 0 (RW) | HB_IDIAG8<br>[1] | HB_PWM8<br>[2] | HB_PWM8<br>[1] | HB_PWM8<br>[0] | HB_MODE8<br>[1] | HB_MODE8<br>[0] | HB_WHEEL8<br>[1] | HB_WHEEL8<br>[0] | | HB8<br>diagnostic<br>current | HB8 PWM mapping [2] | HB8 PWM mapping [1] | HB8 PWM<br>mapping [0] | HB8 mode [1] | HB8 mode [0] | HB8 free-<br>wheeling [1] | HB8 free-<br>wheeling [0] | DS14611 - Rev 2 page 122/147 Table 214. HB8\_MODE\_CONFIG (0x2C) LSB description | Bit | Name | Description | |-----|---------------|-------------------------------------------------------------------------------------------------| | | | HB8 diagnostic currents setting | | | | 00 = Pull-up and pull-down currents off | | 7 | HB_IDIAG8 [0] | 01 = Pull-up current off and pull-down current on | | | | 10 = Pull-up current on and pull-down current off | | | | 11 = Pull-up and pull-down currents off | | 6 | HB_PWM8 [2] | PWM mapping on HB8 | | 5 | HB_PWM8 [1] | This 3 bits register is used to indicate which PWM signal is applied to the HS or LS of the HB8 | | | | 000 = LS of HB mapped on PWM1 | | | | 001 = LS of HB mapped on PWM2 | | | | 010 = LS of HB mapped on PWM3 | | 4 | HB_PWM8 [0] | 011 = HS of HB mapped on PWM1 | | | | 100 = HS of HB mapped on PWM2 | | | | 101 = HS of HB mapped on PWM3 | | | | 110 = 111 = No mapped | | 3 | HB_MODE8 [1] | HB8 functionality mode | | | | 00 = LS and HS of the HB8 are kept off | | 2 | HB_MODE8 [0] | 01 = LS of the HB8 is ON (static, no PWM), HS of the HB8 is OFF | | | TIB_MODE8 [0] | 10 = HS of the HB8 is ON (static, no PWM), LS of the HB8 is OFF | | | | 11 = LS or HS of the HB8 is ON according to the HB_PWM1 register | | 1 | HB_WHEEL8 [1] | HB8 free-wheeling mode | | | | 00 = 11 = No mapped | | 0 | HB_WHEEL8 [0] | 01 = Active free-wheeling on HS of the HB | | | | 10 = Active free-wheeling on LS of the HB | #### Table 215. HB8\_DRIVER\_CFG (0x2D) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|-----------------------------------|-----------------------------------|------------------------|------------------------|---------------------|---------------------| | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | VSTEP2_CONF8<br>[1] | VSTEP2_CONF8<br>[0] | ISTEP3_CONF8<br>[3] | ISTEP3_CONF8<br>[2] | ISTEP3_CONF8<br>[1] | ISTEP3_CONF8<br>[0] | | Reserved | HB8 Vstep1 and<br>Vstep2 conf [1] | HB8 Vstep1 and<br>Vstep2 conf [0] | HB8 Istep3 conf<br>[3] | HB8 Istep3 conf<br>[2] | HB8 Istep3 conf [1] | HB8 Istep3 conf [0] | #### Table 216. HB8\_DRIVER\_CFG (0x2D) MSB description | Bit | Name | Description | |-----|------------------|----------------------------------------------------------------| | 14 | RES | Reserved bit | | 13 | VSTEP2_CONF8 [1] | Vstep1 and Vstep2 thresholds configuration of the HB8 | | | | These two bits set the Vstep1 and Vstep2 thresholds of the HB8 | | | | 00 = Vstep1 = 1.1 V, Vstep2 = 2.67 V for the switch ON | | | | 00 = Vstep1 = 1.3 V, Vstep2 = 3.33 V for the switch OFF | | 12 | VSTEP2_CONF8 [0] | 01 = Vstep1 = 1.1 V, Vstep2 = 3.56 V for the switch ON | | | | 01 = Vstep1 = 1.3 V, Vstep2 = 4.44 V for the switch OFF | | | | 10 = Vstep1 = 2.2 V, Vstep2 = 4.45 V for the switch ON | | | | 10 = Vstep1 = 2.6 V, Vstep2 = 5.55 V for the switch OFF | DS14611 - Rev 2 page 123/147 | Bit | Name | Description | | | | | |-----|------------------|---------------------------------------------------------|--|--|--|--| | | | 11 = Vstep1 = 2.2 V, Vstep2 = 5.34 V for the switch ON | | | | | | | | 11 = Vstep1 = 2.6 V, Vstep2 = 6.66 V for the switch OFF | | | | | | 11 | ISTEP3_CONF8 [3] | Istep3 configuration of the HB8 | | | | | | 10 | ISTEP3_CONF8 [2] | 0000 = 2 mA | | | | | | 9 | ISTEP3_CONF8 [1] | 0001 = 4 mA | | | | | | | | 0010 = 8 mA | | | | | | | | 0011 = 12 mA | | | | | | | ISTEP3_CONF8 [0] | 0100 = 20 mA | | | | | | | | 0101 = 28 mA | | | | | | | | 0110 = 36 mA | | | | | | | | 0111 = 44 mA | | | | | | | | 1000 = 52 mA | | | | | | 8 | | 1001 = 60 mA | | | | | | | | 1010 = 68 mA | | | | | | | | 1011 = 76 mA | | | | | | | | 1100 = 84 mA | | | | | | | | 1101 = 92 mA | | | | | | | | 1110 = 104 mA | | | | | | | | 1111 = 120 mA | | | | | ## Table 217. HB8\_DRIVER\_CFG (0x2D) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------| | 0 (RW) | ISTEP2_CONF8 [3] | ISTEP2_CONF8 [2] | ISTEP2_CONF8 [1] | ISTEP2_CONF8 [0] | ISTEP1_CONF8 [3] | ISTEP1_CONF8 [2] | ISTEP1_CONF8 [1] | ISTEP1_CONF8 [0] | | HB8 Istep3 conf [3] | HB8 Istep3 conf [2] | HB8 Istep3 conf [1] | HB8 Istep3 conf [0] | HB8 Istep3 conf [3] | HB8 Istep3 conf [2] | HB8 Istep3 conf [1] | HB8 Istep3 conf [0] | Table 218. HB8\_DRIVER\_CFG (0x2D) LSB description | Bit | Name | Description | |-----|------------------|----------------------------------------------------------------| | 7 | ISTEP2_CONF8 [3] | Istep2 configuration of the HB8 for the low to high transition | | 6 | ISTEP2_CONF8 [2] | 0000 = 1 mA | | 5 | ISTEP2_CONF8 [1] | 0001 = 2 mA | | | | 0010 = 3 mA | | | | 0011 = 4 mA | | | | 0100 = 6 mA | | | | 0101 = 8 mA | | | | 0110 = 10 mA | | | | 0111 = 12 mA | | 4 | ISTEP2_CONF8 [0] | 1000 = 16 mA | | | | 1001 = 20 mA | | | | 1010 = 24 mA | | | | 1011 = 28 mA | | | | 1100 = 32 mA | | | | 1101 = 36 mA | | | | 1110 = 40 mA | DS14611 - Rev 2 page 124/147 | Bit | Name | Description | |-----|-------------------|---------------------------------| | | | 1111 = 44 mA | | 3 | ISTEP1_CONF8 [3] | Istep1 configuration of the HB8 | | 2 | ISTEP1_CONF8 [2] | 0000 = 1 mA | | 1 | ISTEP1_CONF8 [1] | 0001 = 2 mA | | | | 0010 = 3 mA | | | | 0011 = 4 mA | | | | 0100 = 6 mA | | | | 0101 = 8 mA | | | | 0110 = 10 mA | | | | 0111 = 12 mA | | | 107554 001150 101 | 1000 = 16 mA | | 0 | ISTEP1_CONF8 [0] | 1001 = 20 mA | | | | 1010 = 24 mA | | | | 1011 = 28 mA | | | | 1100 = 32 mA | | | | 1101 = 36 mA | | | | 1110 = 40 mA | | | | 1111 = 44 mA | ## Table 219. HB8\_DIAG\_CFG (0x2E) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|-------------------------|-------------------------|-------------------------| | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | 0 (RW) | | RES | RES | RES | RES | VDS_CONF8 [3] | VDS_CONF8 [2] | VDS_CONF8 [1] | | Reserved | Reserved | Reserved | Reserved | VDS conf of the HB8 [3] | VDS conf of the HB8 [2] | VDS conf of the HB8 [1] | ## Table 220. HB8\_DIAG\_CFG (0x2E) MSB description | Bit | Name | Description | | | | |-----|---------------|------------------------------------------------------------|--|--|--| | 14 | RES | Reserved bit | | | | | 13 | RES | Reserved bit | | | | | 12 | RES | Reserved bit | | | | | 11 | RES | Reserved bit | | | | | 10 | VDS_CONF8 [3] | V <sub>ds</sub> monitor threshold configuration of the HB8 | | | | | 9 | VDS_CONF8 [2] | 0000 = 75 mV | | | | | | | 0001 = 150 mV | | | | | | | 0010 = 200 mV | | | | | | | 0011 = 250 mV | | | | | 8 | V/DC CONE (41 | 0100 = 300 mV | | | | | 0 | VDS_CONF8 [1] | 0101 = 400 mV | | | | | | | 0110 = 500 mV | | | | | | | 0111 = 600 mV | | | | | | | 1xxx = 2 V | | | | DS14611 - Rev 2 page 125/147 ## Table 221. HB8\_DIAG\_CFG (0x2E) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|-----------------------------|-----------------------------|-----------------------------| | 0 (RW) | VDS_CONF8<br>[0] | VDS_BLANK8<br>[3] | VDS_BLANK8<br>[2] | VDS_BLANK8<br>[1] | VDS_BLANK8<br>[0] | VDS_FILT8<br>[2] | VDS_FILT8<br>[2] | VDS_FILT8 [2] | | VDS conf of<br>the HB8 [0] | VDS blanking time conf [3] | VDS blanking time conf [2] | VDS blanking time conf [1] | VDS blanking time conf [0] | VDS filter<br>time conf [2] | VDS filter<br>time conf [1] | VDS filter<br>time conf [0] | Table 222. HB8\_DIAG\_CFG (0x2E) LSB description | Bit | Name | Description | |-----|------------------|------------------------------------------------------------| | | | V <sub>ds</sub> monitor threshold configuration of the HB8 | | | | 0000 = 75 mV | | | | 0001 = 150 mV | | | | 0010 = 200 mV | | 7 | VDC CONES IO | 0011 = 250 mV | | 7 | VDS_CONF8 [0] | 0100 = 300 mV | | | | 0101 = 400 mV | | | | 0110 = 500 mV | | | | 0111 = 600 mV | | | | 1xxx = 2 V | | 6 | VDS_BLANK8 [3] | V <sub>ds</sub> blanking time configuration of the HB8 | | 5 | VDS_BLANK8 [2] | 0000 = 0.625 μs | | 4 | VDS_BLANK8 [1] | 0001 = 1 μs | | | | 0010 = 1.25 μs | | | | 0011 = 1.5 μs | | | | 0100 = 2 μs | | | | 0101 = 3 μs | | 2 | VDC DI ANICO IOI | 0110 = 4 μs | | 3 | VDS_BLANK8 [0] | 0111 = 5 μs | | | | 1000 = 6 μs | | | | 1001 = 7 μs | | | | 1010 = 8 μs | | | | 1x11 = 0.625 μs | | 2 | VDS_FILT8 [2] | V <sub>ds</sub> filtering time configuration of the HB8 | | 1 | VDS_FILT8 [1] | 000 = 0.5 μs | | | | 001 = 1 μs | | | | 010 = 2 μs | | | | 011 = 3 μs | | 0 | VDS_FILT8 [0] | 100 = 4 μs | | | | 101 = 5 μs | | | | 110 = 6 µs | | | | 111 = 0.5 μs | DS14611 - Rev 2 page 126/147 #### Table 223. HB8\_TURN\_OFF\_CFG (0x2F) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|----------|----------------------|----------------------| | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RO) | 0 (RW) | 0 (RW) | | RES | RES | RES | RES | RES | GENMODE8 [1] | GENMODE8 [0] | | Reserved | Reserved | Reserved | Reserved | Reserved | GENMODE bit conf [1] | GENMODE bit conf [0] | #### Table 224. HB8\_TURN\_OFF\_CFG (0x2F) MSB description | Bit | Name | Description | |-----|--------------|-----------------------------------------------------------------------------------------------| | 14 | RES | Reserved bit | | 13 | RES | Reserved bit | | 12 | RES | Reserved bit | | 11 | RES | Reserved bit | | 10 | RES | Reserved bit | | 9 | GENMODE8 [1] | HB8 Gate driver actions when a VDH overvoltage is detected: | | 8 | GENMODE8 [0] | 00 = Gate driver off 01 = HS off, LS on to lock the motor 10 = Flag only 11 = Gate driver off | #### Table 225. HB8\_TURN\_OFF\_CFG (0x2F) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------|-----------|-----------|-----------|-------------|-------------|---------------------|-------------| | 0 (RW) | HB_FAULT8 | HB_FAULT8 | HB_FAULT8 | HB_FAULT8 | ISTEP2_OFF_ | ISTEP2_OFF_ | ISTEP2_OFF_ | ISTEP2_OFF_ | | [3] | [2] | [1] | [0] | CONF8 [3] | CONF8 [2] | CONF8 [1] | CONF8 [0] | | HB8 fault | HB8 fault | HB8 fault | HB8 fault | HB8 Istep2 | HB8 Istep2 | HB8 Istep2 conf [1] | HB8 Istep2 | | key [3] | key [2] | key [1] | key [0] | conf [3] | conf [2] | | conf [0] | #### Table 226. HB8\_TURN\_OFF\_CFG (0x2F) LSB description | Bit | Name | Description | |-----|---------------|---------------------------------| | 7 | HB_FAULT8 [3] | HB8 fault key | | 6 | HB_FAULT8 [2] | 0000 = No connected to other HB | | 5 | HB_FAULT8 [1] | 0001 = key 1 | | | | 0010 = key 2 | | | | 0100 = key 4 | | | | 1000 = key 8 | | | | 0011 = key 1 + key 2 | | | | 0101 = key 1 + key 4 | | | = = | 1001 = key 1 + key 8 | | 4 | HB_FAULT8 [0] | 0110 = key 2 + key 4 | | | | 1010 = key 2 + key 8 | | | | 1100 = key 4 + key 8 | | | | 0111 = key 1 + key 2 + key 4 | | | | 1011 = key 1 + key 2 + key 8 | | | | 1101 = key 1 + key 4 + key 8 | DS14611 - Rev 2 page 127/147 | Bit | Name | Description | |-----|----------------------|----------------------------------------------------------------------------------| | | | 1110 = key 2 + key 4 + key 8 | | | | 1111 = key 1 + key 2+ key 4 + key 8 | | 3 | ISTEP2_OFF_CONF8 [3] | Istep2 configuration of the HB8 in case of the switch OFF of the external MOSFET | | 2 | ISTEP2_OFF_CONF8 [2] | 0000 = 1 mA | | 1 | ISTEP2_OFF_CONF8 [1] | 0001 = 2 mA | | | | 0010 = 3 mA | | | | 0011 = 4 mA | | | | 0100 = 6 mA | | | | 0101 = 8 mA | | | | 0110 = 10 mA | | | | 0111 = 12 mA | | | IOTEDO OEE OONEO (O) | 1000 = 16 mA | | 0 | ISTEP2_OFF_CONF8 [0] | 1001 = 20 mA | | | | 1010 = 24 mA | | | | 1011 = 28 mA | | | | 1100 = 32 mA | | | | 1101 = 36 mA | | | | 1110 = 40 mA | | | | 1111 = 44 mA | ## Table 227. OUT\_ENABLE (0x30) MSB | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | |----------|----------|----------|----------|----------|----------|----------| | 0 (RO) | RES | Reserved #### Table 228. OUT\_ENABLE (0x30) MSB description | Bit | Name | Description | |-----|------|--------------| | 14 | RES | Reserved bit | | 13 | RES | Reserved bit | | 12 | RES | Reserved bit | | 11 | RES | Reserved bit | | 10 | RES | Reserved bit | | 9 | RES | Reserved bit | | 8 | RES | Reserved bit | #### Table 229. OUT\_ENABLE (0x30) LSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------| | 0 (RW) | OUT8 | OUT7 | OUT6 | OUT5 | OUT4 | OUT3 | OUT2 | OUT1 | | Out enable<br>HB8 | Out enable<br>HB7 | Out enable<br>HB6 | Out enable<br>HB5 | Out enable<br>HB4 | Out enable<br>HB3 | Out enable<br>HB2 | Out enable<br>HB1 | DS14611 - Rev 2 page 128/147 ## Table 230. OUT\_ENABLE (0x30) LSB description | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------| | 7 | OUT8 | Gate driver enables bit to control HB8. This bit is reset if a watchdog error is detected | | 6 | OUT7 | Gate driver enables bit to control HB7. This bit is reset if a watchdog error is detected | | 5 | OUT6 | Gate driver enables bit to control HB6. This bit is reset if a watchdog error is detected | | 4 | OUT5 | Gate driver enables bit to control HB5. This bit is reset if a watchdog error is detected | | 3 | OUT4 | Gate driver enables bit to control HB4. This bit is reset if a watchdog error is detected | | 2 | OUT3 | Gate driver enables bit to control HB3. This bit is reset if a watchdog error is detected | | 1 | OUT2 | Gate driver enables bit to control HB2. This bit is reset if a watchdog error is detected | | 0 | OUT1 | Gate driver enables bit to control HB1. This bit is reset if a watchdog error is detected | DS14611 - Rev 2 page 129/147 ## 8 Application examples The L99MH98 is a device that integrates the control of 8 external half-bridges in a completely independent and configurable way. This allows the device to be used in multiple application scenarios. To show the potential of L99MH98 some of the possible application scenarios are shown here. A classic configuration where 4 motors are controlled simultaneously is shown in the Figure 40: 4 different H-bridges are controlled simultaneously from L99MH98. Figure 40. Driving 4 DC motors simultaneously DS14611 - Rev 2 page 130/147 The Figure 41 shows an application scenario where 2 resistive loads (heater, fan etc.) are driven by a high side and a low side and 2 motors are controlled by 2 H-bridges. 를 μC (output) SPI interface SCLK Charge μC (output) SDI to pump μC (output) watchdog μC (input) СР⊕ VDH GH3/4 LOAD2 VDD SH3/4 Driver logic and diagnostics DIAGN СР 🏺 SH7/8 VDH PWM1 PWM2 PGND μC (input) DIODE2 Current generator and ADC CSO1 Muxer DIODE3 μC (input) DIODE4 GND Figure 41. Driving 2 DC motors + 2 additional independent loads simultaneously DS14611 - Rev 2 page 131/147 The Figure 42 shows an application scenario where 7 motors are controlled by 8 half bridges. CPC1N μC (output) -SCLK SPI interface Charge μC (output) CPC2F SDI to watchdog μC (output) μC (input) СР⊕ VDD SH3/4 GL3/4 Driver interface, logic and diagnostics DIAGN (M) GH7/8 SH7/8 GL7/8 SL PWMx controller DIODE1 DIODE2 μC (input) Current generator and ADC Muxer μC (input) DIODE4 GND Figure 42. Driving 7 DC motors sequentially DS14611 - Rev 2 page 132/147 The L99MH98 also allows the classic current measurement system through a sensing resistor connected to the low side sources of an H-bridge. In this case, one of the pins of the resistor, the one connected to the low side sources, must be connected to the SHx pin of one of the other half bridges and the second pin of the resistor to the SL pin of L99MH98 (see the Figure 43). Figure 43. Driving 3 DC motors: one current measurement via shunt resistor + 2 indirect current measurement DS14611 - Rev 2 page 133/147 The L99MH98 logic also allows any connection between the half bridges of the device, GHx/SHx/GLx can be associated with any GHy/SHy/GLy (see the Figure 44). Figure 44. Driving 4 DC motors simultaneously with not sequentially gate drivers DS14611 - Rev 2 page 134/147 ## 9 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. #### 9.1 VFQFN48L (7x7x0.9 mm exp. pad down) package information Figure 45. VFQFN48L (7x7x0.9 mm exp. pad down) package outline DS14611 - Rev 2 page 135/147 Table 231. VFQFN48L (7x7x0.9 mm exp. pad down) package mechanical data | Symbol | | Dimensions in mm | | | | |--------|---------------------|------------------|------|--|--| | Symbol | Min. | Тур. | Max. | | | | A | 0.80 | 0.90 | 1.00 | | | | A1 | 0.00 | 0.02 | 0.05 | | | | A2 | | 0.2 REF | | | | | A3 | 0.10 | - | - | | | | b | 0.20 | 0.25 | 0.30 | | | | D | - | 7.00 | - | | | | D2 | 5.30 | 5.40 | 5.50 | | | | е | - | 0.5 | - | | | | E | - | 7.00 | - | | | | E2 | 5.30 | 5.40 | 5.50 | | | | L | 0.45 | 0.50 | 0.55 | | | | L1 | 0.35 | - | - | | | | k | 0.25 | - | - | | | | N | | 48 | | | | | | Tolerance of form a | nd position | | | | | aaa | | 0.15 | | | | | bbb | | 0.10 | | | | | ccc | | 0.08 | | | | | ddd | 0.05 | | | | | | eee | 0.10 | | | | | | fff | | 0.10 | | | | | REF | | - | | | | DS14611 - Rev 2 page 136/147 ## **Revision history** Table 232. Document revision history | Date | Version | Changes | |-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 03-May-2024 | 1 | Initial release. | | 04-Jun-2024 | 2 | <ul> <li>Updated:</li> <li>Section 3.2.6: Power-up sequence;</li> <li>Figure 19. Full-bridge drain source monitoring diagnosis;</li> <li>Figure 20. Simplified block diagram with one DC motor controlled by two half-bridges;</li> <li>Figure 21. One motor in normal conditions, I<sub>shx_PU</sub> HB1/HB2 OFF with normal load;</li> <li>Figure 22. One motor in normal conditions with one pull-up diagnostic current on - Configuration 2;</li> <li>Figure 23. One motor in normal conditions with one pull-up diagnostic current on - Configuration 3;</li> <li>Figure 24. Short circuit to V<sub>DH</sub>;</li> <li>Figure 25. Short circuit to GND;</li> <li>Figure 26. One motor - Diagnostic results with an open load at SH1;</li> <li>Figure 27. One motor - Diagnostic results with an open load at SH2;</li> <li>Figure 28. Seven cascaded DC motors summary of the off-state diagnostic;</li> <li>Figure 29. Two cascaded DC motors summary of the off-state diagnostic;</li> <li>Table 31. Differentiation between normal condition, short to V<sub>DH</sub>, short to GND and open load with two motors.</li> <li>Minor text changes in Table 2. Absolute maximum ratings.</li> </ul> | DS14611 - Rev 2 page 137/147 ## **Contents** | 1 | Bloc | k diagra | am and pin description | 3 | |---|------|-----------|---------------------------------------------------|----| | | 1.1 | Block d | liagram | 3 | | | 1.2 | Pin des | scription | 4 | | 2 | Elec | trical sp | pecifications | 6 | | | 2.1 | Absolu | te maximum ratings | 6 | | | 2.2 | ESD pr | otection | 7 | | | 2.3 | Therma | al data | 7 | | | | 2.3.1 | VFQFPN-48 Thermal data | 7 | | | 2.4 | Electric | cal characteristics | 8 | | | | 2.4.1 | Supply, supply monitoring and current consumption | 8 | | | | 2.4.2 | Logic inputs PWMx, EN | 9 | | | | 2.4.3 | Diagnostic not output (DIAGN) | 9 | | | | 2.4.4 | Charge pump | 10 | | | | 2.4.5 | Gate driver | 10 | | | | 2.4.6 | Watchdog | 14 | | | | 2.4.7 | Open-load monitoring external | 15 | | | | 2.4.8 | Drain-source monitoring threshold | 15 | | | | 2.4.9 | Drain source monitoring blanking time | 16 | | | | 2.4.10 | Drain source monitoring filter time | 16 | | | | 2.4.11 | Cross current protection time | 17 | | | | 2.4.12 | External temperature diode | 17 | | | | 2.4.13 | SPI | 17 | | | | 2.4.14 | Indirect current sense output | 19 | | 3 | Fund | ctional c | lescription | 20 | | | 3.1 | Power | supply | 20 | | | | 3.1.1 | VDH overvoltage (VDHOV) | 20 | | | | 3.1.2 | VDH undervoltage (VDHUV) | 20 | | | | 3.1.3 | VDD overvoltage (VDDOV) | 20 | | | 3.2 | Operati | ion modes | 21 | | | | 3.2.1 | Reset | 21 | | | | 3.2.2 | Power-up state and charge pump enabling | 21 | | | | 3.2.3 | Active mode | 21 | | | | 3.2.4 | Multi fail-safe mode | 22 | | | | 3.2.5 | Operational matrix | 24 | | | | 3.2.6 | Power-up sequence | 26 | | | 3.3 | Therma | al warning and thermal shutdown (TW/TSD) | 27 | | | | | | | | | 3.4 | Charge | e pump | 27 | |---|-------|----------|--------------------------------------------------------|----| | 4 | Gate | s drive | r | 29 | | | 4.1 | Output | ts driving signals | 29 | | | 4.2 | Indirec | ct current measurement for external MOSFET | 30 | | | | 4.2.1 | Rds(on) calibration at application level | 30 | | | | 4.2.2 | V <sub>ds</sub> measurement | 31 | | | | 4.2.3 | Temperature measurement for calibration and monitoring | 32 | | | | 4.2.4 | H-bridge current calculation | 33 | | | 4.3 | Power | ON/OFF | 33 | | | | 4.3.1 | Three stages gate current | 33 | | 5 | Prote | ections | and diagnostics | 35 | | | 5.1 | Revers | se polarity protection | 35 | | | 5.2 | Progra | ammable cross current protection time (DT) | 35 | | | 5.3 | Short o | circuit detection/drain source monitoring (DSHS/DSLS) | 35 | | | 5.4 | Diagno | ostic in off-mode | 36 | | | | 5.4.1 | Off-state diagnostic introduction | 36 | | | | 5.4.2 | Example with a DC motor controlled by two half-bridges | 37 | | | | 5.4.3 | Normal load conditions | 37 | | | | 5.4.4 | Short circuit to V <sub>DH</sub> | 39 | | | | 5.4.5 | Short circuit to GND | 40 | | | | 5.4.6 | Open load - SH1 disconnected | 40 | | | | 5.4.7 | Open load - SH2 is disconnected | 41 | | | 5.5 | Summa | ary of the off-state diagnostic | 42 | | | 5.6 | Off-sta | te diagnostic with more cascaded motors | 42 | | | 5.7 | Diagno | ostic not output (DIAGN) | 43 | | | 5.8 | Config | urable window watchdog | 44 | | 6 | Seria | al perip | heral interface (SPI) | 46 | | | 6.1 | Physic | al layer | 46 | | | 6.2 | Clock a | and data characteristics | 47 | | | 6.3 | Comm | unication protocol | 47 | | | | 6.3.1 | SDI frame | 47 | | | | 6.3.2 | SDO frame | 48 | | | | 6.3.3 | Protocol failure detection | 49 | | | 6.4 | SPI co | mmunication scenarios | 50 | | | | 6.4.1 | Write access scenario | 50 | | | | 6.4.2 | Read access scenario | 51 | | | | 6.4.3 | Clear on read scenario | 52 | | | 6.4.4 | Write or read with SPI error scenario | 53 | |-------|-----------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 6.4.5 | Access after RESET scenario | 54 | | | 6.4.6 | First SPI access at power-up scenario | 55 | | | 6.4.7 | Access while an internal fault happens scenario | 55 | | SPI | Registe | ers | | | 7.1 | Regist | ter map overview | 57 | | 7.2 | Status | s registers | 60 | | 7.3 | Contro | ol Registers | 64 | | Арр | lication | n examples | 130 | | Pacl | kage in | formation | 135 | | 9.1 | VFQF | N48L (7x7x0.9 mm exp. pad down) package information | 135 | | ision | history | ,<br>, | 137 | | | 7.1<br>7.2<br>7.3<br>App<br>Pacl<br>9.1 | 6.4.5 6.4.6 6.4.7 SPI Register 7.1 Registr 7.2 Status 7.3 Contro Application Package in 9.1 VFQF | 6.4.5 Access after RESET scenario 6.4.6 First SPI access at power-up scenario 6.4.7 Access while an internal fault happens scenario SPI Registers 7.1 Register map overview 7.2 Status registers 7.3 Control Registers Application examples Package information | ## **List of tables** | Table 1. | Pin function | . 4 | |-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | Table 2. | Absolute maximum ratings | . 6 | | Table 3. | ESD protection | . 7 | | Table 4. | Operation junction temperature | . 7 | | Table 5. | Temperature warning and thermal shutdown | . 7 | | Table 6. | Packages thermal resistance | . 7 | | Table 7. | Supply, supply monitoring and current consumption | . 8 | | Table 8. | PWMx, EN | . 9 | | Table 9. | DIAGN outputs | . 9 | | Table 10. | Charge pump | 10 | | Table 11. | Gate driver | 10 | | Table 12. | Watchdog | 14 | | Table 13. | Open-load monitoring threshold | 15 | | Table 14. | Drain-Source monitoring threshold | | | Table 15. | Drain source monitoring external H-bridge | 16 | | Table 16. | Drain source monitoring filter time | 16 | | Table 17. | Cross current protection time | 17 | | Table 18. | External temperature diode | 17 | | Table 19. | SPI parameters | 17 | | Table 20. | CSO parameters | | | Table 21. | HB_MODEx register functionality | | | Table 22. | Reset matrix | | | Table 23. | PWM signal application to the half-bridges | | | Table 24. | Free-wheeling mode | | | Table 25. | V <sub>ds</sub> mapping on CSO1 and CSO2 | 31 | | Table 26. | Truth table with normal load conditions | 39 | | Table 27. | Truth table with a short circuit to V <sub>DH</sub> | 39 | | Table 28. | Truth table with a short circuit to GND | 40 | | Table 29. | Truth table open load - SH1 disconnected | 41 | | Table 30. | Differentiation between normal condition, short to $V_{DH}$ , short to GND and open load with one motor | 42 | | Table 31. | Differentiation between normal condition, short to $V_{DH}$ , short to GND and open load with two motors | 43 | | Table 32. | OpCode | 48 | | Table 33. | SPI ERROR bit | 49 | | Table 34. | Register map overview | 57 | | Table 35. | DSR0 (0x01) MSB | 60 | | Table 36. | DSR0 (0x01) MSB description | 60 | | Table 37. | DSR0 (0x01) LSB | 60 | | Table 38. | DSR0 (0x01) LSB description | 60 | | Table 39. | DSR1 (0x02) MSB | | | Table 40. | DSR1 (0x02) MSB description | 61 | | Table 41. | DSR1 (0x02) LSB | | | Table 42. | DSR1 (0x02) LSB description | | | Table 43. | DSR2 (0x03) MSB | 62 | | Table 44. | | | | Table 45. | DSR2 (0x03) MSB description | | | | DSR2 (0x03) LSB | 62 | | Table 46. | DSR2 (0x03) LSB | 62<br>63 | | Table 47. | DSR2 (0x03) LSB | 62<br>63<br>64 | | Table 47.<br>Table 48. | DSR2 (0x03) LSB DSR2 (0x03) LSB description GLOBAL_CFG (0x04) MSB. GLOBAL_CFG (0x04) MSB description | 62<br>63<br>64<br>64 | | Table 47. Table 48. Table 49. | DSR2 (0x03) LSB DSR2 (0x03) LSB description GLOBAL_CFG (0x04) MSB. GLOBAL_CFG (0x04) MSB description GLOBAL_CFG (0x04) LSB | 62<br>63<br>64<br>64<br>64 | | Table 47. Table 48. Table 49. Table 50. | DSR2 (0x03) LSB DSR2 (0x03) LSB description GLOBAL_CFG (0x04) MSB. GLOBAL_CFG (0x04) MSB description GLOBAL_CFG (0x04) LSB GLOBAL_CFG (0x04) LSB description. | 62<br>63<br>64<br>64<br>64<br>64 | | Table 47. Table 48. Table 49. | DSR2 (0x03) LSB DSR2 (0x03) LSB description GLOBAL_CFG (0x04) MSB. GLOBAL_CFG (0x04) MSB description GLOBAL_CFG (0x04) LSB | 62<br>63<br>64<br>64<br>64<br>64<br>65 | DS14611 - Rev 2 | Table 53. | CSO_CFG (0x05) LSB | 66 | |------------|----------------------------------------|----| | Table 54. | CSO_CFG (0x05) LSB description | 66 | | Table 55. | DIODE_CFG (0x06) MSB | 66 | | Table 56. | DIODE_CFG (0x06) MSB description | 67 | | Table 57. | DIODE_CFG (0x06) LSB | 67 | | Table 58. | DIODE_CFG (0x06) LSB description | 67 | | Table 59. | DIODE1_READ (0x07) MSB | 68 | | Table 60. | DIODE1 READ (0x07) MSB description | 68 | | Table 61. | DIODE1_READ (0x07) MSB | 68 | | Table 62. | DIODE1_READ (0x07) MSB description | 68 | | Table 63. | DIODE2_READ (0x08) MSB | | | Table 64. | DIODE2_READ (0x08) MSB description | | | Table 65. | DIODE2_READ (0x08) LSB | | | Table 66. | DIODE2_READ (0x08) LSB description | | | Table 67. | DIODE3_READ (0x09) MSB | | | Table 68. | DIODE3_READ (0x09) MSB description | | | Table 69. | DIODE3_READ (0x09) LSB | | | Table 70. | DIODE3 READ (0x09) LSB description | | | Table 71. | DIODE4_READ (0x0A) MSB | | | Table 72. | DIODE4_READ (0x0A) MSB description | | | Table 73. | DIODE4_READ (0x0A) LSB | | | Table 74. | DIODE4 READ (0x0A) LSB description | | | Table 75. | DIAG_OFF_HS (0x0B) MSB | | | Table 76. | DIAG_OFF_HS (0x0B) MSB description | | | Table 77. | DIAG_OFF_HS (0x0B) LSB | | | Table 78. | DIAG_OFF_HS (0x0B) LSB description | | | Table 79. | DIAG_OFF_LS (0x0C) MSB | | | Table 80. | DIAG_OFF_LS (0x0C) MSB description | | | Table 81. | DIAG_OFF_LS (0x0C) LSB. | | | Table 82. | DIAG_OFF_LS (0x0C) LSB description | | | Table 83. | DIAGCR1 (0x0D) MSB | | | Table 84. | DIAGCR1 (0x0D) MSB description | | | Table 85. | DIAGCR1 (0x0D) LSB | | | Table 86. | DIAGCR1 (0x0D) LSB description | | | Table 87. | DIAGCR2 (0x0E) MSB | | | Table 88. | DIAGCR2 (0x0E) MSB description | | | Table 89. | DIAGCR2 (0x0E) LSB | | | Table 90. | DIAGCR2 (0x0E) LSB description | | | Table 91. | WDGTRDIS (0x0F) MSB | | | Table 92. | WDGTRDIS (0x0F) MSB description | | | Table 93. | WDGTRDIS (0x0F) LSB | | | Table 94. | WDGTRDIS (0x0F) LSB description | | | Table 95. | WDGTRDIS (0x0F) MSB | | | Table 96. | WDGTRDIS (0x0F) MSB description | | | Table 97. | WDGTRDIS (0x0F) LSB | | | Table 98. | WDGTRDIS (0x0F) LSB description | | | Table 99. | HB1 MODE CONFIG (0x10) MSB | | | | HB1 MODE CONFIG (0x10) MSB description | | | | HB1_MODE_CONFIG (0x10) MSB description | | | | HB1 MODE CONFIG (0x10) LSB description | | | | HB1_DRIVER_CFG (0x11) MSB | | | | HB1 DRIVER CFG (0x11) MSB description | | | | | | | | HB1_DRIVER_CFG (0x11) LSB | | | | | | | Table 10/. | HB1_DIAG_CFG (0x12) MSB | 01 | | | HB1_DIAG_CFG (0x12) MSB description | | |-------------------|-----------------------------------------|-----| | | HB1_DIAG_CFG (0x12) LSB. | | | | HB1_DIAG_CFG (0x12) LSB description | | | | HB1_TURN_OFF_CFG (0x13) MSB. | | | | HB1_TURN_OFF_CFG (0x13) MSB description | | | | HB1_TURN_OFF_CFG (0x13) LSB | | | | HB1_TURN_OFF_CFG (0x13) LSB description | | | | HB2_MODE_CONFIG (0x14) MSB | | | | HB2_MODE_CONFIG (0x14) MSB description | | | | HB2_MODE_CONFIG (0x14) LSB | | | | HB2_MODE_CONFIG (0x14) LSB description | | | | HB2_DRIVER_CFG (0x15) MSB | | | | HB2_DRIVER_CFG (0x15) MSB description | | | | HB2_DRIVER_CFG (0x15) LSB | | | | HB2_DRIVER_CFG (0x15) LSB description | | | | HB2_DIAG_CFG (0x16) MSB | | | | HB2_DIAG_CFG (0x16) MSB description | | | | HB2_DIAG_CFG (0x16) LSB. | | | | HB2_DIAG_CFG (0x16) LSB description | | | | HB2_TURN_OFF_CFG (0x17) MSB | | | | HB2_TURN_OFF_CFG (0x17) MSB description | | | | HB2_TURN_OFF_CFG (0x17) LSB | | | | HB2_TURN_OFF_CFG (0x17) LSB description | | | | HB3_MODE_CONFIG (0x18) MSB | | | | HB3_MODE_CONFIG (0x18) MSB description | | | | HB3_MODE_CONFIG (0x18) LSB | | | <b>Table 134.</b> | HB3_MODE_CONFIG (0x18) LSB description | 91 | | | HB3_DRIVER_CFG (0x19) MSB | | | <b>Table 136.</b> | HB3_DRIVER_CFG (0x19) MSB description | 92 | | <b>Table 137.</b> | HB3_DRIVER_CFG (0x19) LSB | 93 | | <b>Table 138.</b> | HB3_DRIVER_CFG (0x19) LSB description | 93 | | <b>Table 139.</b> | HB3_DIAG_CFG (0x1A) MSB | 94 | | <b>Table 140.</b> | HB3_DIAG_CFG (0x1A) MSB description | 94 | | <b>Table 141.</b> | HB3_DIAG_CFG (0x1A) LSB | 94 | | <b>Table 142.</b> | HB3_DIAG_CFG (0x1A) LSB description | 94 | | <b>Table 143.</b> | HB3_TURN_OFF_CFG (0x1B) MSB | 95 | | <b>Table 144.</b> | HB3_TURN_OFF_CFG (0x1B) MSB description | 95 | | <b>Table 145.</b> | HB3_TURN_OFF_CFG (0x1B) LSB | 96 | | <b>Table 146.</b> | HB3_TURN_OFF_CFG (0x1B) LSB description | 96 | | <b>Table 147.</b> | HB4_MODE_CONFIG (0x1C) MSB | 97 | | <b>Table 148.</b> | HB4_MODE_CONFIG (0x1C) MSB description | 97 | | <b>Table 149.</b> | HB4_MODE_CONFIG (0x1C) LSB | 97 | | <b>Table 150.</b> | HB4_MODE_CONFIG (0x1C) LSB description | 97 | | | HB4_DIAG_CFG (0x1D) MSB | | | <b>Table 152.</b> | HB4_DIAG_CFG (0x1D) MSB description | 98 | | <b>Table 153.</b> | HB4_DIAG_CFG (0x1D) LSB | 99 | | <b>Table 154.</b> | HB4_DIAG_CFG (0x1D) LSB description | 99 | | <b>Table 155.</b> | HB4_DIAG_CFG (0x1E) MSB | 100 | | <b>Table 156.</b> | HB4_DIAG_CFG (0x1E) MSB description | 100 | | | HB4_DIAG_CFG (0x1E) LSB | | | | HB4_DIAG_CFG (0x1E) LSB description | | | | HB4_TURN_OFF_CFG (0x1F) MSB | | | | HB4_TURN_OFF_CFG (0x1F) MSB description | | | | HB4_TURN_OFF_CFG (0x1F) LSB | | | | HB4_TURN_OFF_CFG (0x1F) LSB description | | | | | | | <b>Table 163.</b> | HB5_MODE_CONFIG (0x20) MSB | 103 | |-------------------|-----------------------------------------------------------------|-----| | <b>Table 164.</b> | HB5_MODE_CONFIG (0x20) MSB description | 103 | | <b>Table 165.</b> | HB5_MODE_CONFIG (0x20) LSB | 103 | | <b>Table 166.</b> | HB5_MODE_CONFIG (0x20) LSB description | 104 | | <b>Table 167.</b> | HB5_DRIVER_CFG (0x21) MSB | 104 | | | HB5_DRIVER_CFG (0x21) MSB description | | | | HB5_DRIVER_CFG (0x21) LSB | | | | HB5_DRIVER_CFG (0x21) LSB description | | | | HB5_DIAG_CFG (0x22) MSB | | | | HB5 DIAG CFG (0x22) MSB description | | | | HB5_DIAG_CFG (0x22) LSB | | | | HB5_DIAG_CFG (0x22) LSB description | | | | HB5_TURN_OFF_CFG (0x23) MSB | | | | HB5_TURN_OFF_CFG (0x23) MSB description | | | | HB5_TURN_OFF_CFG (0x23) LSB | | | | HB5_TURN_OFF_CFG (0x23) LSB description | | | | HB6_MODE_CONFIG (0x24) MSB | | | | HB6 MODE CONFIG (0x24) MSB description | | | | HB6_MODE_CONFIG (0x24) LSB | | | | HB6_MODE_CONFIG (0x24) LSB description | | | | HB6_DRIVER_CFG (0x25) MSB | | | | HB6_DRIVER_CFG (0x25) MSB description | | | | HB6_DRIVER_CFG (0x25) LSB | | | | HB6_DRIVER_CFG (0x25) LSB description | | | | HB6_DIAG_CFG (0x26) MSB | | | | HB6_DIAG_CFG (0x26) MSB description | | | | HB6_DIAG_CFG (0x26) LSB. | | | | HB6_DIAG_CFG (0x26) LSB description | | | | HB6_TURN_OFF_CFG (0x27) MSB | | | | HB6_TURN_OFF_CFG (0x27) MSB description | | | | HB6_TURN_OFF_CFG (0x27) LSB | | | | HB6_TURN_OFF_CFG (0x27) LSB description | | | | HB7_MODE_CONFIG (0x28) MSB | | | | HB7 MODE CONFIG (0x28) MSB description | | | | HB7_MODE_CONFIG (0x28) LSB. | | | | HB7 MODE CONFIG (0x28) LSB description | | | | HB7_DRIVER_CFG (0x29) MSB | | | | HB7_DRIVER_CFG (0x29) MSB description | | | | HB7_DRIVER_CFG (0x29) LSB | | | | HB7_DRIVER_CFG (0x29) LSB description | | | | HB7_DIAG_CFG (0x2A) MSB | | | | HB7_DIAG_CFG (0x2A) MSB description | | | | HB7 DIAG CFG (0x2A) LSB | | | | HB7_DIAG_CFG (0x2A) LSB description | | | | HB7_TURN_OFF_CFG (0x2B) MSB | | | | HB7 TURN OFF CFG (0x2B) MSB description | | | | HB1 TURN OFF CFG (0x2B) LSB. | | | | HB1_TURN_OFF_CFG (0x2B) LSB description. | | | | HB8_MODE_CONFIG (0x2C) MSB | | | | HB8_MODE_CONFIG (0x2C) MSB description | | | | HB8_MODE_CONFIG (0x2C) LSB. | | | | HB8_MODE_CONFIG (0x2C) LSB description | | | | HB8_DRIVER_CFG (0x2D) MSB. | | | | HB8 DRIVER CFG (0x2D) MSB description. | | | | HB8_DRIVER_CFG (0x2D) LSB | | | 14010 217. | 1100_51114_61_61 6 (0/25) 100 111111111111111111111111111111111 | 147 | #### **L99MH98** #### List of tables | <b>Table 218.</b> | HB8_DRIVER_CFG (0x2D) LSB description | 124 | |-------------------|-------------------------------------------------------------|-----| | <b>Table 219.</b> | HB8_DIAG_CFG (0x2E) MSB | 125 | | <b>Table 220.</b> | HB8_DIAG_CFG (0x2E) MSB description | 125 | | <b>Table 221.</b> | HB8_DIAG_CFG (0x2E) LSB | 126 | | <b>Table 222.</b> | HB8_DIAG_CFG (0x2E) LSB description | 126 | | <b>Table 223.</b> | HB8_TURN_OFF_CFG (0x2F) MSB | 127 | | <b>Table 224.</b> | HB8_TURN_OFF_CFG (0x2F) MSB description | 127 | | <b>Table 225.</b> | HB8_TURN_OFF_CFG (0x2F) LSB | 127 | | <b>Table 226.</b> | HB8_TURN_OFF_CFG (0x2F) LSB description | 127 | | <b>Table 227.</b> | OUT_ENABLE (0x30) MSB | 128 | | <b>Table 228.</b> | OUT_ENABLE (0x30) MSB description | 128 | | <b>Table 229.</b> | OUT_ENABLE (0x30) LSB | 128 | | <b>Table 230.</b> | OUT_ENABLE (0x30) LSB description | 129 | | <b>Table 231.</b> | VFQFN48L (7x7x0.9 mm exp. pad down) package mechanical data | 136 | | <b>Table 232.</b> | Document revision history | 137 | # **List of figures** | Figure 1. | Block diagram | 3 | |------------|--------------------------------------------------------------------------------------------------|-------| | Figure 2. | Pin connection (top view) | 4 | | Figure 3. | H-driver delay times | 14 | | Figure 4. | Watchdog early, late and safe window | 14 | | Figure 5. | Main operating modes | 21 | | Figure 6. | Example of possible configuration to assign a key at each half-bridge | 23 | | Figure 7. | Example of possible configuration where a key is associated to a different half-bridge | 23 | | Figure 8. | Example of fault on HB1 | 24 | | Figure 9. | Example of HBs configured with the same key | | | Figure 10. | V <sub>DH</sub> and V <sub>DD</sub> high, EN pin goes high and low | 26 | | Figure 11. | V <sub>DH</sub> and V <sub>DD</sub> high, EN pin goes high and low | 26 | | Figure 12. | V <sub>DH</sub> , V <sub>DD</sub> and EN pin goes high and low with the same slew rate | 27 | | Figure 13. | V <sub>DD</sub> and EN goes high, V <sub>DH</sub> goes high and low | 27 | | Figure 14. | CPLOW flag | | | Figure 15. | Overview of indirect current measurement | | | Figure 16. | V <sub>ds</sub> measurement by CSO1/2 | 32 | | Figure 17. | Extract of application diagram for temperature measurement | | | Figure 18. | Power ON/OFF steps for gate drivers | | | Figure 19. | Full-bridge drain source monitoring diagnosis | | | Figure 20. | Simplified block diagram with one DC motor controlled by two half-bridges | | | Figure 21. | One motor in normal conditions, I <sub>shx PU</sub> HB1/HB2 OFF with normal load | | | Figure 22. | One motor in normal conditions with one pull-up diagnostic current on - Configuration 2 | | | Figure 23. | One motor in normal conditions with one pull-up diagnostic current on - Configuration 3 | | | Figure 24. | Short circuit to V <sub>DH</sub> | | | Figure 25. | Short circuit to GND | | | Figure 26. | One motor - Diagnostic results with an open load at SH1 | | | Figure 27. | One motor - Diagnostic results with an open load at SH2 | | | Figure 28. | Seven cascaded DC motors summary of the off-state diagnostic | | | Figure 29. | Two cascaded DC motors summary of the off-state diagnostic | | | Figure 30. | Watchdog state diagram | | | Figure 31. | SPI connection | | | Figure 32. | SPI signal description | 47 | | Figure 33. | Write access scenario | 50 | | Figure 34. | Read access scenario | 51 | | Figure 35. | Clear on Read scenario | 52 | | Figure 36. | Write or read with SPI error scenario | 53 | | Figure 37. | Access after RESET scenario | 54 | | Figure 38. | First SPI access at power-up scenario | 55 | | Figure 39. | Access while an internal fault happens scenario | 56 | | Figure 40. | Driving 4 DC motors simultaneously | | | Figure 41. | Driving 2 DC motors + 2 additional independent loads simultaneously | . 131 | | Figure 42. | Driving 7 DC motors sequentially | | | Figure 43. | Driving 3 DC motors: one current measurement via shunt resistor + 2 indirect current measurement | | | Figure 44. | Driving 4 DC motors simultaneously with not sequentially gate drivers | | | Figure 45. | VFQFN48L (7x7x0.9 mm exp. pad down) package outline | . 135 | DS14611 - Rev 2 page 146/147 #### **IMPORTANT NOTICE - READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2024 STMicroelectronics – All rights reserved DS14611 - Rev 2 page 147/147