



LM3556

#### SNVS796D-AUGUST 2011-REVISED OCTOBER 2015

# LM3556 1.5-A Synchronous Boost LED Flash Driver With High-Side Current Source

Technical

Documents

Sample &

Buy

### 1 Features

- Grounded Cathode LED Operation for Improved
   Thermal Management
- 1.5-A High-Side Current Source for Single LED
- Accurate and Programmable LED Current from 46.9 mA to 1.5 A
- > 85% Efficiency in Torch Mode (at 100 mA) and Flash Mode (at 1 A to 1.5 A)
- Small Solution Size: < 20 mm<sup>2</sup>
- LED Thermal Sensing and Current Scale-Back
- Soft-Start Operation for Battery Protection
- Hardware Enable Pin
- Hardware Torch Enable
- Hardware Strobe Enable
- Synchronization Input for RF Power Amplifier Pulse Events
- V<sub>IN</sub> Flash Monitor Optimization
- 400-kHz I<sup>2</sup>C-Compatible Interface
- I<sup>2</sup>C-Compatible Programmable NTC Trip Point
- 0.4-mm Pitch, 16-Pin DSBGA Package

### 2 Applications

Camera Phone LED Flash

## 3 Description

Tools &

Software

The LM3556 is a 4-MHz fixed-frequency synchronous boost converter plus 1.5-A constant current driver for a high-current white LED. The high-side current source allows for grounded cathode LED operation providing flash current up to 1.5 A. An adaptive regulation method ensures the current source remains in regulation and maximizes efficiency.

Support &

Community

20

The LM3556 is controlled via an I<sup>2</sup>C-compatible interface. Features include: a hardware flash enable (STROBE) allowing a logic input to trigger the flash pulse, a hardware torch enable (TORCH) for Movie Mode or flashlight functions, a TX input which forces the flash pulse into a low-current Torch Mode allowing for synchronization to RF power amplifier events or other high-current conditions, and an integrated comparator designed to monitor an NTC thermistor and provide an interrupt to the LED current. With a fast 1-µs transition from 0 mA to 46.9 mA, the TORCH input pin can be used to

develop custom LED current waveforms.

The 4-MHz switching frequency, overvoltage protection and adjustable current limit allow for the use of tiny, low-profile inductors and  $10-\mu$ F ceramic capacitors. The device is operates over a  $-40^{\circ}$ C to  $+85^{\circ}$ C temperature range.

#### **Device Information**<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (MAX)   |
|-------------|------------|-------------------|
| LM3556      | DSBGA (16) | 1.69 mm × 1.64 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Typical Application Circuit**



2

# **Table of Contents**

8

9

| 1 | Feat             | tures 1                            |  |  |  |  |  |
|---|------------------|------------------------------------|--|--|--|--|--|
| 2 | Арр              | lications1                         |  |  |  |  |  |
| 3 | Description1     |                                    |  |  |  |  |  |
| 4 | Revision History |                                    |  |  |  |  |  |
| 5 | Pin              | Configuration And Functions        |  |  |  |  |  |
| 6 | Spe              | cifications 4                      |  |  |  |  |  |
|   | 6.1              | Absolute Maximum Ratings 4         |  |  |  |  |  |
|   | 6.2              | ESD Ratings 4                      |  |  |  |  |  |
|   | 6.3              | Recommended Operating Conditions 4 |  |  |  |  |  |
|   | 6.4              | Thermal Information 4              |  |  |  |  |  |
|   | 6.5              | Electrical Characteristics 5       |  |  |  |  |  |
|   | 6.6              | Timing Requirements 6              |  |  |  |  |  |
|   | 6.7              | Typical Characteristics 7          |  |  |  |  |  |
| 7 | Deta             | ailed Description 12               |  |  |  |  |  |
|   | 7.1              | Overview 12                        |  |  |  |  |  |
|   | 7.2              | Functional Block Diagram 13        |  |  |  |  |  |
|   | 7.3              | Feature Description 13             |  |  |  |  |  |
|   | 7.4              | Device Functional Modes 15         |  |  |  |  |  |
|   |                  |                                    |  |  |  |  |  |

## **4** Revision History

#### Changes from Revision C (April 2013) to Revision D

Added Device Information and Pin Configuration and Functions sections, ESD Rating table, Feature Description, Device Functional Modes, Application and Implementation, Power Supply Recommendations, Layout, Device and 

|    | 7.5  | Programming 17                     |
|----|------|------------------------------------|
|    | 7.6  | Register Maps 19                   |
| 8  | Appl | ication and Implementation 27      |
|    | 8.1  | Application Information            |
|    | 8.2  | Typical Application                |
| 9  | Pow  | er Supply Recommendations 29       |
| 10 | Layo | out                                |
|    | 10.1 | Layout Guidelines                  |
|    | 10.2 | Layout Example 31                  |
| 11 | Devi | ice And Documentation Support      |
|    | 11.1 | Device Support                     |
|    | 11.2 | Documentation Support 32           |
|    | 11.3 | Community Resources 32             |
|    | 11.4 | Trademarks 32                      |
|    | 11.5 | Electrostatic Discharge Caution 32 |
|    | 11.6 | Glossary 32                        |
| 12 | Mec  | hanical. Packaging, And Orderable  |

XAS STRUMENTS

www.ti.com



# 5 Pin Configuration And Functions

| YFQ Package<br>16-Pin DSBGA<br>Top View |      |             |      |  |  |  |
|-----------------------------------------|------|-------------|------|--|--|--|
| (A1)                                    | (A2) | (A3)        | (A4) |  |  |  |
| (B1)                                    | (B2) | (B3)        | (B4) |  |  |  |
| <b>C1</b>                               | (C2) | <b>(C3)</b> | (C4) |  |  |  |
| (D1)                                    | (D2) | (D3)        | (D4) |  |  |  |

### **Pin Functions**

| PIN    |        | TYPE   | DESCRIPTION                                                                                                                                                                                |  |
|--------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NUMBER | NAME   | ITPE   | DESCRIPTION                                                                                                                                                                                |  |
| A1, B1 | LED    | Power  | High-side current source output for flash LED. Both pins must be connected for proper operation.                                                                                           |  |
| B2, A2 | OUT    | Power  | Step-up DC-DC converter output. Connect a 10- $\mu F$ ceramic capacitor between this pin and GND.                                                                                          |  |
| B3, A3 | SW     | Power  | Drain connection for internal NMOS and synchronous PMOS switches.                                                                                                                          |  |
| A4, B4 | GND    | Ground | Ground                                                                                                                                                                                     |  |
| C1     | TEMP   | Power  | Threshold detector for LED temperature sensing and current scale back.                                                                                                                     |  |
| C2     | TORCH  | Power  | Active high hardware torch enable. Drive TORCH high to turn on Torch or Movie mode. Used for external PWM Mode. Has an internal pulldown resistor of 300 k $\Omega$ between TORCH and GND. |  |
| С3     | STROBE | I/O    | Active high hardware flash enable. Drive STROBE high to turn on flash pulse. STROBE overrides TORCH. Has an internal pulldown resistor of 300 k $\Omega$ between STROBE and GND.           |  |
| C4     | IN     | Input  | Input voltage connection. Connect IN to the input supply, and bypass to GND with a 10- $\mu$ F or larger ceramic capacitor.                                                                |  |
| D1     | тх     | I/O    | Configurable dual polarity power amplifier synchronization input. Has an internal pulldown resistor of 300 k $\Omega$ between TX and GND.                                                  |  |
| D2     | SDA    | I/O    | Serial data input/output.                                                                                                                                                                  |  |
| D3     | SCL    | Input  | Serial clock input.                                                                                                                                                                        |  |
| D4     | ENABLE | Power  | Active high enable pin. High = standby, low = shutdown/reset. There is no internal pulldown resistor on this pin.                                                                          |  |

## **6** Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> (2)

|                                                                                                                                                                                                                                      | MIN  | MAX          | UNIT |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|------|
| V <sub>IN</sub> , V <sub>SW</sub> ,V <sub>OUT</sub>                                                                                                                                                                                  | -0.3 | 6            | V    |
| V <sub>SCL</sub> , V <sub>SDA</sub> , V <sub>ENABLE</sub> , V <sub>STROBE</sub> , V <sub>TX</sub> , V <sub>TORCH</sub> , V <sub>LED</sub> , V <sub>TEMP</sub><br>-0.3 V to the lesser of (V <sub>IN</sub> + 0.3 V)<br>w/ 6 V maximum |      |              |      |
| Continuous power dissipation <sup>(3)</sup> Internally limited                                                                                                                                                                       |      | Illy limited |      |
| Junction temperature, T <sub>J-MAX</sub>                                                                                                                                                                                             |      | 150          | °C   |
| Maximum lead temperature (soldering) See <sup>(4)</sup>                                                                                                                                                                              |      | °C           |      |
| Storage temperature, T <sub>stg</sub>                                                                                                                                                                                                | -65  | 150          | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to the potential at the GND pin.

- (3) Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at  $T_J = 150^{\circ}C$  (typical) and disengages at  $T_J = 135^{\circ}C$  (typical). Thermal shutdown is ensured by design.
- (4) For detailed soldering specifications and information, refer to Texas Instruments Application Note 1112: DSBGA Wafer Level chip Scale Package (SNVA009).

### 6.2 ESD Ratings

|                    |                                                                   |                                                                                | VALUE | UNIT |
|--------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
|                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±1000                                                                          | M     |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                           | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±250  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                                                    | MIN | NOM MAX | UNIT |
|----------------------------------------------------|-----|---------|------|
| V <sub>IN</sub>                                    | 2.5 | 5.5     | V    |
| Junction temperature, T <sub>J</sub>               | -40 | 125     | °C   |
| Ambient temperature, T <sub>A</sub> <sup>(2)</sup> | -40 | 85      | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (T<sub>A-MAX</sub>) is dependent on the maximum operating junction temperature (T<sub>J-MAX-OP</sub> = 125°C), the maximum power dissipation of the device in the application (P<sub>D-MAX</sub>), and the junction-to-ambient thermal resistance of the part/package in the application (R<sub>0JA</sub>), as given by the following equation: T<sub>A-MAX</sub> = T<sub>J-MAX-OP</sub> - (R<sub>0JA</sub> × P<sub>D-MAX</sub>).

### 6.4 Thermal Information

|                                                                        | LM3556      |      |
|------------------------------------------------------------------------|-------------|------|
| THERMAL METRIC <sup>(1)</sup>                                          | YFQ (DSBGA) | UNIT |
|                                                                        | 16 PINS     |      |
| R <sub>0JA</sub> <sup>(2)</sup> Junction-to-ambient thermal resistance | 60          | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

(2) Junction-to-ambient thermal resistance (R<sub>θJA</sub>) is taken from a thermal modeling result, performed under the conditions and guidelines set forth in the JEDEC standard JESD51-7. The test board is a 4-layer FR-4 board measuring 102 mm × 76 mm × 1.6 mm with a 2 × 1 array of thermal vias. The ground plane on the board is 50 mm × 50 mm. Thickness of copper layers are 36 µm/18 µm/36 µm (1.5 oz/1 oz/1 oz/1 oz/1.5 oz). Ambient temperature in simulation is 22°C, still air. Power dissipation is 1 W.



#### 6.5 Electrical Characteristics

Unless otherwise specified,  $V_{IN} = 3.6 \text{ V}$ , typical limits apply for  $T_A = 25^{\circ}\text{C}$ , and minimum (MIN) and maximum (MAX) limits apply over the full operating ambient temperature range ( $-40^{\circ}\text{C} \le T_A \le +85^{\circ}\text{C}$ ).<sup>(1)(2)</sup>

|                   | PARAMETER                                             | TEST CONDITION                                                         | S      | MIN            | TYP  | MAX             | UNIT |  |
|-------------------|-------------------------------------------------------|------------------------------------------------------------------------|--------|----------------|------|-----------------|------|--|
| CURREN            | IT SOURCE SPECIFICATIONS                              |                                                                        |        |                |      |                 |      |  |
| I <sub>LED</sub>  | Current source accuracy                               | 1.5-A Flash, V <sub>OUT</sub> = 4 V                                    |        | 1.425<br>(–5%) | 1.5  | 1.575<br>(+5%)  | А    |  |
|                   |                                                       | 46.88-mA Torch, V <sub>OUT</sub> = 3.6                                 | S V    | 42.3 (-10%)    | 47   | 51.7 (+10%)     | mA   |  |
| M                 | Current source regulation                             | I <sub>LED</sub> = 1.5 A                                               | Flash  |                | 250  | 280 (+12%)      | mV   |  |
| V <sub>HR</sub>   | voltage                                               | I <sub>LED</sub> = 46.88 mA                                            | Torch  |                | 150  | 172.5 (+15%)    | mv   |  |
| V                 | Output overvoltage protection                         | ON Threshold                                                           |        | 4.86           | 5    | 5.1             | 1 V  |  |
| V <sub>OVP</sub>  | trip point                                            | OFF Threshold                                                          |        | 4.75           | 4.88 | 4.99            | V    |  |
| STEP-UP           | DC-DC CONVERTER SPECIFIC                              | ATIONS                                                                 |        |                |      |                 |      |  |
| R <sub>PMOS</sub> | PMOS switch on-resistance                             | I <sub>PMOS</sub> = 1 A                                                |        |                | 85   |                 | 0    |  |
| R <sub>NMOS</sub> | NMOS switch on-resistance                             | I <sub>NMOS</sub> = 1 A                                                |        |                | 65   |                 | mΩ   |  |
|                   |                                                       |                                                                        |        | -12%           | 1.7  | 12%             |      |  |
|                   |                                                       |                                                                        | -      | -12%           | 1.9  | 12%             | •    |  |
| I <sub>CL</sub>   | Switch current limit                                  |                                                                        | -      | -10%           | 2.5  | 10%             | A    |  |
|                   |                                                       |                                                                        | -      | -12%           | 3.1  | 12%             |      |  |
| V <sub>TRIP</sub> | NTC comparator trip<br>threshold                      | Configuration Register, bit [                                          | 1] = 1 | -6%            | 600  | 6%              | mV   |  |
| UVLO              | Undervoltage lockout<br>threshold                     | Falling V <sub>IN</sub>                                                |        | 2.74           | 2.8  | 2.85            | V    |  |
| I <sub>NTC</sub>  | NTC current                                           |                                                                        |        | -6%            | 75   | 6%              | μA   |  |
| V <sub>IVFM</sub> | Input voltage flash monitor<br>trip threshold         |                                                                        |        | -3.2%          | 2.9  | 3.2%            | V    |  |
| fsw               | Switching frequency                                   | 2.5 V ≤ V <sub>IN</sub> ≤ 5.5 V                                        |        | 3.72           | 4    | 4.28            | MHz  |  |
| l <sub>Q</sub>    | Quiescent supply current                              | Device not switching Pass M                                            | /lode  |                | 0.6  | 0.75            | mA   |  |
| I <sub>SD</sub>   | Shutdown supply current                               | Device disabled, EN = 0V<br>2.5 V $\leq$ V <sub>IN</sub> $\leq$ 5.5 V  |        |                | 0.1  | 1.3             | μA   |  |
| I <sub>SB</sub>   | Standby supply current                                | Device disabled, EN = 2 V<br>2.5 V $\leq$ V <sub>IN</sub> $\leq$ 5.5 V |        |                | 2.5  | 4               | μA   |  |
| t <sub>TX</sub>   | Flash-to-torch LED current<br>settling time           | TX low to high,<br>I <sub>LED</sub> = 1.5 A to 46.88 mA                |        |                | 4    |                 | μs   |  |
| I <sub>OS</sub>   | I <sub>LED</sub> overshoot in external indicator mode | 0 mA to I <sub>TORCH</sub>                                             |        |                | 8%   |                 |      |  |
| ENABLE            | , STROBE, TORCH, TX VOLTAG                            | E SPECIFICATIONS                                                       |        |                |      |                 |      |  |
| V <sub>IL</sub>   | Input logic low                                       |                                                                        |        | 0              |      | 0.4             |      |  |
| VIH               | Input logic high                                      | 2.5 V ≤ V <sub>IN</sub> ≤ 5.5 V                                        | ŀ      | 1.2            |      | V <sub>IN</sub> | V    |  |
|                   | PATIBLE INTERFACE SPECIFIC                            | ATIONS (SCL, SDA)                                                      | 1      |                |      |                 |      |  |
| VIL               | Input logic low                                       |                                                                        |        | 0              |      | 0.4             | .,   |  |
| VIH               | Input logic high                                      | 2.5 V ≤ V <sub>IN</sub> ≤ 4.2 V                                        | -      | 1.2            |      | V <sub>IN</sub> | V    |  |
| V <sub>OL</sub>   | Output logic low                                      | I <sub>LOAD</sub> = 3 mA                                               |        |                |      | 400             | mV   |  |

(1) Minimum and maximum limits are specified by design, test, or statistical analysis. Typical numbers are not verified, but do represent the most likely norm. Unless otherwise specified, conditions for typical specifications are:  $V_{IN} = 3.6$  V and  $T_A = 25^{\circ}$ C. All voltages are with respect to the potential at the GND pin.

(2)

LM3556 SNVS796D-AUGUST 2011-REVISED OCTOBER 2015

www.ti.com

STRUMENTS

EXAS

## 6.6 Timing Requirements

|                |                                          | MIN | NOM | MAX | UNIT |
|----------------|------------------------------------------|-----|-----|-----|------|
| t <sub>1</sub> | SCL clock frequency                      | 2.4 |     |     | μs   |
| t <sub>2</sub> | Data in setup time to SCL high           | 100 |     |     | ns   |
| t <sub>3</sub> | Data out stable after SCL low            | 0   |     |     | ns   |
| t <sub>4</sub> | SDA low setup time to SCL low (start)    | 100 |     |     | ns   |
| t <sub>5</sub> | SDA high hold time after SCL high (stop) | 100 |     |     | ns   |



Figure 1. I<sup>2</sup>C-Compatible Timing Diagram



### 6.7 Typical Characteristics





















## 7 Detailed Description

### 7.1 Overview

The LM3556 is a high-power white LED flash driver capable of delivering up to 1.5 A into a single high-powered LED. The device incorporates a 4-MHz constant-frequency synchronous current-mode PWM boost converter, and a single high-side current source to regulate the LED current over the 2.5-V to 5.5-V input voltage range.

The LM3556 PWM converter switches and maintains at least  $V_{HR}$  across the current source (LED). This minimum headroom voltage ensures that the current source remains in regulation. If the input voltage is above the LED voltage plus current source headroom voltage, the device does not switch, and turns the PFET on continuously (Pass Mode). In Pass Mode the difference between ( $V_{IN} - I_{LED} \times R_{PMOS}$ ) and the voltage across the LED is dropped across the current source.

The LM3556 has three logic inputs including a hardware flash enable (STROBE), a hardware torch enable (TORCH) used for external torch mode control and custom LED indication waveforms, and a flash interrupt input (TX) designed to interrupt the flash pulse during high battery-current conditions. All three logic inputs have internal  $300-k\Omega$  (typical) pulldown resistors to GND.

Additional features of the LM3556 include an internal comparator for LED thermal sensing via an external NTC thermistor and an input voltage monitor that can reduce the Flash current (during low V<sub>IN</sub> conditions).

Control of the LM3556 is done via an I<sup>2</sup>C-compatible interface. This includes adjustment of the flash and torch current levels, changing the flash time-out duration, changing the switch current limit, and enabling the NTC block. Additionally, there are flag and status bits that indicate flash current time-out, LED overtemperature condition, LED failure (open or short), device thermal shutdown, TX interrupt, and V<sub>IN</sub> undervoltage conditions.



### 7.2 Functional Block Diagram



### 7.3 Feature Description

### 7.3.1 Power-Amplifier Synchronization (TX)

The TX pin is a power-amplifier synchronization input. It is designed to reduce the flash LED current and thus limit the battery current during high battery-current conditions such as PA transmit events. When the LM3556 is engaged in a flash event, and the TX pin is pulled high, the LED current is forced into Torch Mode at the programmed torch current setting or shutdown. If the TX pin is then pulled low before the flash pulse terminates, the LED current returns to the previous flash current level. At the end of the flash time-out, whether the TX pin is high or low, the LED current turns off. The polarity of the TX input can be changed from active high to active low through the *Configuration Register (0x07)* and can be disabled/enabled by setting the TX Enable bit in the *Enable Register (0x0A)* to a '0'.

#### 7.3.2 Input Voltage Flash Monitor (IVFM)

The LM3556 device can adjust the flash current based upon the voltage level present at the IN pin using an input voltage flash monitor. Two adjustable thresholds (IVM-D and IVM-U) ranging from 2.9 V to 3.6 V in 100-mV steps, and four different usage modes (Report Mode, Stop and Hold Mode, Adjust Down Only Mode, Adjust Up and Down Mode), are provided. The Flags Register has the fault flag set when the input voltage crosses the IVM-D value. In Report Mode, apart from the fault flag triggering, no action is taken on the LED current.



#### Feature Description (continued)

Additionally, the IVM-D threshold sets the input voltage boundary that forces the LM3556 to either stop ramping the flash current during start-up (Stop and Hold Mode) or to start decreasing the LED current during the flash (Adjust Down Only Mode and Adjust Down and Up Mode). The IVM-U threshold sets the input voltage boundary that forces the LM3556 to start ramping the flash current back up towards the target (Adjust Up and Down Mode). The IVM-U threshold is equal to the IVM-D value plus the programmed hysteresis value also stored in the *Input Voltage Flash Monitor (IVFM) Mode Register (0x01)*.

To help prevent a premature current reduction, the LM3556 has four different filter timers that start once the input voltage decreases below the IVM-D line. These filter times are set in the *Silicon Revision and Filter Time Register (0x00)*. For more information, refer to *Input Voltage Flash Monitor (IVFM) Mode Register (0x01)* and *Configuration Register (0x07)*.

#### 7.3.3 Fault Protections

#### 7.3.3.1 Fault Operation

Upon entering a fault condition, the LM3556 sets the appropriate flag in the *Flags Register (0x0B)*, placing the part into standby by clearing and locking the Torch Enable bit (TEN), Pre-Charge bit, and Mode bits (M1, M0) in the *Enable Register (0x0A)*, until the *Flags Register (0x0B)* is read back via I<sup>2</sup>C.

#### 7.3.3.2 Flash Time-Out

The Flash time-out period sets the amount of time that the flash current is being sourced from the current source (LED). The LM3556 has 8 time-out levels ranging 100 ms to 800 ms in 100-ms steps. The flash time-out period is controlled in the *Flash Features Register (0x08)*. Flash time-out only applies to the Flash Mode operation. The mode bits are cleared upon a flash time-out.

#### 7.3.3.3 Overvoltage Protection (OVP)

The output voltage is limited to typically 5 V (see  $V_{OVP}$  in *Electrical Characteristics*. In situations such as an open LED, the LM3556 device raises the output voltage in order to keep the LED current at its target value. When  $V_{OUT}$  reaches 5 V (typical), the overvoltage comparator trips and turns off the internal NFET. When  $V_{OUT}$  falls below the  $V_{OVP}$  off threshold, the LM3556 begins switching again. The mode bits in the *Enable Register (0x0A)* are not cleared upon an OVP.

### 7.3.3.4 Current Limit

The LM3556 features selectable inductor-current limits that are programmable through the *Flash Features Register* (0x08) of the I<sup>2</sup>C-compatible interface. When the inductor-current limit is reached, the LM3556 terminates the charging phase of the switching cycle.

Because the current limit is sensed in the NMOS switch, there is no mechanism to limit the current when the device operates in Pass Mode. In Boost Mode or Pass Mode, if  $V_{OUT}$  falls below 2.3 V, the device stops switching, and the PFET operates as a current source limiting the current to 200 mA. This prevents damage to the LM3556 and excessive current draw from the battery during output short-circuit conditions. The mode bits in the *Enable Register (0x0A)* are not cleared upon a current limit event.

Pulling additional current from the V<sub>OUT</sub> node during normal operation is not recommended.

### 7.3.3.5 NTC Thermistor Input (TEMP)

The TEMP pin serves as a threshold detector for negative temperature coefficient (NTC) thermistors. It interrupts the LED current when the voltage at TEMP goes below the programmed threshold. The NTC threshold voltage is adjustable from 200 mV to 900 mV in 100-mV steps. The NTC current is adjustable from 25  $\mu$ A to 100  $\mu$ A in 25- $\mu$ A steps. When an overtemperature event is detected, the LM3556 can be set to force the LED current from Flash Mode into Torch Mode or into shutdown. These settings are adjusted via the *NTC Settings Register (0x02)*, and the NTC detection circuitry can be enabled or disabled via the *Enable Register (0x0A)*. If enabled, the NTC block turns on and off during the start and stop of a flash, torch, or indicator event. The NTC mode of operation is set by adjusting the NTC Mode bit in the *Configuration Register (0x07)*. See *NTC Settings Register (0x02)* for more details. The mode bits in the *Enable Register (0x0A)* are cleared upon an NTC event.



#### Feature Description (continued)

### 7.3.3.6 Undervoltage Lockout (UVLO)

The LM3556 has an internal comparator that monitors the voltage at IN and forces the LM3556 into shutdown if the input voltage drops to 2.8 V. If the UVLO monitor threshold is tripped, the UVLO flag bit is set in the *Flags Register (0x0B)*. If the input voltage rises above 2.8 V, the device is available for operation until there is an I<sup>2</sup>C read command initiated for the *Flags Register (0x0B)*. Upon a read, the Flags Register is cleared, and normal operation can resume. This feature can be disabled by writing a '0' to the UVLO EN bit in the *Input Voltage Flash Monitor (IVFM) Mode Register (0x01)*. The mode bits in the *Enable Register (0x0A)* are cleared upon a UVLO event.

#### 7.3.3.7 Thermal Shutdown (T<sub>SD</sub>)

When the LM3556 device's die temperature reaches 150°C, the boost converter shuts down, and the NFET and PFET turn off, as does the current source (LED). When the thermal shutdown threshold is tripped, a '1' gets written to the corresponding bit of the *Flags Register (0x0B)* ( $T_{SD}$  bit), and the device goes into standby. The LM3556 can only restart after the *Flags Register (0x0B)* is read, clearing the fault flag. Upon restart, if the die temperature is still above 150°C, the device resets the fault flag and re-enters standby. The mode bits in the *Enable Register (0x0A)* are cleared upon a  $T_{SD}$ .

#### 7.3.3.8 LED and/or V<sub>OUT</sub> Fault

The LED fault flag in the *Flags Register (0x0B)* reads back a '1' if the part is active in Flash Mode or Torch Mode, and the LED output or the  $V_{OUT}$  node experiences a short condition. The LM3556 determines an LED open condition if the OVP threshold is crossed at the OUT pin while the device is in Flash or Torch Mode. An LED short condition is determined if the voltage at LED goes below 500 mV (typical) while the device is in either Torch or Flash Mode. There is a delay of 256-µs deglitch time before the LED flag is valid, and 2.048 ms before the V<sub>OUT</sub> flag is valid. This delay is the time between when the flash or torch current is triggered and when the LED voltage and the output voltage are sampled. The LED flag can only be reset to '0' by removing power to the LM3556, or by reading back the *Flags Register (0x0B)*. The mode bits in the *Enable Register (0x0A)* are cleared upon an LED and/or V<sub>OUT</sub> fault.

### 7.4 Device Functional Modes

#### 7.4.1 Start-Up (Enabling The Device)

Turnon of the LM3556 Torch and Flash Modes can be done through the *Enable Register (0x0A)*. On start-up, when  $V_{OUT}$  is less than  $V_{IN}$  the internal synchronous PFET turns on as a current source and delivers 200 mA (typical) to the output capacitor. During this time the current source (LED) is off. When the voltage across the output capacitor reaches 2.2 V (typical) the current source turns on. At turnon the current source steps through each FLASH or TORCH level until the target LED current is reached. This gives the device a controlled turnon and limits inrush current from the  $V_{IN}$  supply.

#### 7.4.2 Pass Mode

The LM3556 starts up in Pass Mode and stays there until Boost Mode is needed to maintain regulation. If the voltage difference between  $V_{OUT}$  and  $V_{LED}$  falls below  $V_{HR}$ , the device switches to Boost Mode. In Pass Mode the boost converter does not switch, and the synchronous PFET fully turns on bringing  $V_{OUT}$  up to  $(V_{IN} - I_{LED} \times R_{PMOS})$ . In Pass Mode the inductor current is not limited by the peak current limit. In this situation the output current must be limited to 2 A.

#### 7.4.3 Flash Mode

In Flash Mode, the LED current source (LED) provides 16 target current levels from 93.75 mA to 1500 mA. The Flash currents are adjusted via the *Current Control Register (0x09)*. Flash mode is activated by the *Enable Register (0x0A)*, or by pulling the STROBE pin HIGH. Once the Flash sequence is activated the current source (LED) ramps up to the programmed Flash current by stepping through all current steps until the programmed current is reached.

When the device is enabled in Flash Mode through the Enable Register, all mode bits in the Enable Register are cleared after a flash time-out event.

Copyright © 2011–2015, Texas Instruments Incorporated



#### **Device Functional Modes (continued)**

Data can be written to the mode bits (bits[1:0]) in *Enable Register (0x0A)* only after the flash has ramped down to the desired value, and  $V_{OUT}$  has decayed.

Table 1 shows the I<sup>2</sup>C commands and the state of the mode bits, if the STROBE pin is used to enable the Flash Mode.

| MODE CHANGE REQUIRED                                                                                       | ENABLE AND CONFIGURATION<br>REGISTER SETTING (0x0A=Enable<br>Register, 0x07=Configuration Register) | STATUS OF MODE BITS IN THE ENABLE REGISTER AFTER<br>A FLASH                                                                                                                                                                                                                              |  |  |  |
|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Using edge-triggered STROBE to Flash                                                                       | 0x0A = 0x23; 0x07 = 0x78 (default setting)                                                          | Mode bits are cleared after a single flash. To reflash, 0x23 has to be written to 0x0A.                                                                                                                                                                                                  |  |  |  |
| Using level-triggered STROBE to Flash                                                                      | 0x0A = 0x23; 0x07 = 0xF8                                                                            | Mode bits are cleared after a single flash. To reflash, 0x23 has to be written to 0x0A.                                                                                                                                                                                                  |  |  |  |
| Part is required to go from external TORCH<br>Mode to external STROBE mode using<br>edge-triggered STROBE  | 0x0A = 0x33; 0x07 = 0x78 (default setting)                                                          | Mode bits are cleared after a single flash. To reflash, 0x33 has to be written to 0x0A.                                                                                                                                                                                                  |  |  |  |
| Part is required to go from external TORCH<br>Mode to external STROBE mode using<br>Level Triggered STROBE | 0x0A = 0x33; 0x0 7= 0xF8                                                                            | Mode bits are cleared only if the part has an internal flash time-<br>out event happening before the STROBE level goes low. To re-<br>flash, 0x33 has to be written to 0x0A. If the STROBE level goes<br>low before an internal flash time-out event, then mode bits are not<br>cleared. |  |  |  |

Table 1. I<sup>2</sup>C Commands and the State of the Mode Bits

#### 7.4.4 Torch Mode

In Torch Mode, the current source (LED) is programmed via the *Current Control Register (0x09)*. Torch Mode is activated by the *Enable Register (0x0A)* or by the hardware TORCH input. Once the Torch Mode is enabled the current source ramps up to the programmed torch current level. The ramp-up and ramp-down times are independently adjustable via the *Torch Ramp Time Register (0x06)*. Torch Mode is not affected by flash timeout.

#### 7.4.5 Indicator Mode

This mode has two options: the Internal Indicator Mode and the External Indicator mode. Both these modes are activated by the Configuration Register (0x07) in addition to the *Enable Register (0x0A*).

In the Internal Indicator Mode, the current source (LED) can be programmed to 8 different intensity levels, with current values being 1/8th the values in *Current Control Register (0x09)* bits [6:4]. The ramp-up, ramp-down, the pulse time, number of blanks and periods of the desired output current can be independently controlled via the *Indicator Ramp Time Indicator (0x03)*, *Indicator Blinking Register (0x04)* and the *Indicator Period Count Register (0x05)*.

In the External Indicator Mode, the current source (LED) is controlled via the TORCH pin. An external PWM signal can be input to the part via the TORCH pin to choose any one of the 8 available intensity settings (bits [6:4] of the *Current Control Register (0x09)*) for the current source (LED).



#### 7.5 Programming

#### 7.5.1 I<sup>2</sup>C-Compatible Interface

#### 7.5.1.1 Data Validity

The data on SDA line must be stable during the HIGH period of the clock signal (SCL). In other words, state of the data line can only be changed when SCL is LOW.



Figure 29. Data Validity Diagram

A pullup resistor between the controller's VIO line and SDA must be greater than  $[(VIO - V_{OL}) / 3mA]$  to meet the  $V_{OL}$  requirement on SDA. Using a larger pullup resistor results in lower switching current with slower edges, while using a smaller pullup results in higher switching currents with faster edges.

#### 7.5.1.2 Start and Stop Conditions

START and STOP conditions classify the beginning and the end of the I<sup>2</sup>C session. A START condition is defined as the SDA signal transitioning from HIGH to LOW while SCL line is HIGH. A STOP condition is defined as the SDA transitioning from LOW to HIGH while SCL is HIGH. The I<sup>2</sup>C master always generates START and STOP conditions. The I<sup>2</sup>C bus is considered to be busy after a START condition and free after a STOP condition. During data transmission, the I<sup>2</sup>C master can generate repeated START conditions. First START and repeated START conditions are equivalent, function-wise.



Figure 30. Start and Stop Conditions

#### 7.5.1.3 Transferring Data

Every byte put on the SDA line must be eight bits long, with the most significant bit (MSB) transferred first. Each byte of data has to be followed by an acknowledge bit. The acknowledge related clock pulse is generated by the master. The master releases the SDA line (HIGH) during the acknowledge clock pulse. The LM3556 pulls down the SDA line during the 9th clock pulse, signifying an acknowledge. The LM3556 generates an acknowledge after each byte is received. There is no acknowledge created after data is read from the LM3556.

After the START condition, the  $I^2C$  master sends a chip address. This address is seven bits long followed by an eighth bit which is a data direction bit (R/W). The LM3556 7-bit address is 0x63. For the eighth bit, a '0' indicates a WRITE and a '1' indicates a READ. The second byte selects the register to which the data will be written. The third byte contains data to write to the selected register.



## Programming (continued)



Figure 31. Write Cycle

### 7.5.1.4 $m \ell^2C$ -Compatible Chip Address

The device address for the LM3556 is 1100011 (63). After the START condition, the  $I^2C$ -compatible master sends the 7-bit address followed by an eighth read or write bit (R/W). R/W = 0 indicates a WRITE and R/W = 1 indicates a READ. The second byte following the device address selects the register address to which the data will be written. The third byte contains the data for the selected register.



Figure 32. I<sup>2</sup>C-Compatible Device Address

#### 7.5.1.5 Transferring Data

Every byte on the SDA line must be eight bits long, with the most significant bit (MSB) transferred first. Each byte of data must be followed by an acknowledge bit (ACK). The acknowledge related clock pulse (9th clock pulse) is generated by the master. The master releases SDA (HIGH) during the 9th clock pulse. The LM3556 pulls down SDA during the 9th clock pulse, signifying an acknowledge. An acknowledge is generated after each byte has been received.



### 7.6 Register Maps

#### 7.6.1 Register Descriptions

| REGISTER NAME                             | INTERNAL HEX ADDRESS | POWER ON/RESET VALUE |
|-------------------------------------------|----------------------|----------------------|
| Silicon Revision and Filter Time Register | 0x00                 | 0x04                 |
| IVFM Mode Register                        | 0x01                 | 0x80                 |
| NTC Settings Register                     | 0x02                 | 0x12                 |
| Indicator Ramp Time Register              | 0x03                 | 0x00                 |
| Indicator Blinking Register               | 0x04                 | 0x00                 |
| Indicator Period Count Register           | 0x05                 | 0x00                 |
| Torch Ramp Time Register                  | 0x06                 | 0x00                 |
| Configuration Register                    | 0x07                 | 0x78                 |
| Flash Features Register                   | 0x08                 | 0xD2                 |
| Current Control Register                  | 0x09                 | 0x0F                 |
| Enable Register                           | 0x0A                 | 0x00                 |
| Flags Register                            | 0x0B                 | 0x00                 |

### 7.6.1.1 Silicon Revision and Filter Time Register (0x00)

#### Table 2. Silicon Revision and Filter Time Register Description

| Bit 7 | Bit 6 | Bit 5 | Bit 4        | Bit 3                                                                                                 | Bit 2 | Bit 1                                  | Bit 0 |
|-------|-------|-------|--------------|-------------------------------------------------------------------------------------------------------|-------|----------------------------------------|-------|
| RFU   | RFU   | RFU   | '00' = 1/2 c | F <b>M Filter Times</b><br>of the Current Step Time<br>'01' = 256 μs<br>'10' =512 μs<br>11' = 1024 μs |       | ilable for Silicor<br>urrent Value = ' |       |

### 7.6.1.2 Input Voltage Flash Monitor (IVFM) Mode Register (0x01)

#### Table 3. Input Voltage Flash Monitor (IVFM) Mode Register Description

| Bit 7                    | Bit 6                         | Bit 5                                                              | Bit 4 | Bit 3                                                                                                                                                           | Bit 2 | Bit 1                                    | Bit 0                                                                     |
|--------------------------|-------------------------------|--------------------------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------------------------|---------------------------------------------------------------------------|
| 1 = UVLO EN<br>(default) | 00 = 50 m<br>01 = 1<br>10 = 1 | <b>sis Level</b><br>V (default)<br>00 mV<br>50 mV<br>esis Disabled |       | M-D (Down) Thresh<br>000 = 2.9 V (default<br>001 = 3 V<br>010 = 3.1 V<br>011 = 3.2 V<br>100 = 3.3 V<br>100 = 3.3 V<br>101 = 3.4 V<br>110 = 3.5 V<br>111 = 3.6 V |       | 00 = Report N<br>01 = Stop ar<br>10 = Do | <b>ust Mode</b><br>Mode (default)<br>Id Hold Mode<br>wn Mode<br>Down Mode |

00 = Report Mode Sets IVFM flag in Flags Register upon crossing IVM-D line Only. Does not adjust current.

- **01 = Stop and Hold Mode** Stops current ramp and holds the level for the remaining flash if V<sub>IN</sub> crosses IVM-D Line. Sets IVFM flag in Flags Register upon crossing IVM-D line.
- 10 = Down Mode Adjusts current down if V<sub>IN</sub> crosses IVM-D Line and stops decreasing once V<sub>IN</sub> rises above the IVM-D line plus the IVFM hystersis setting. The LM3556 decreases the current throughout the flash pulse anytime the input voltage falls below the IVM-D line, and not just once. The flash current does not increase again until the next flash. Sets IVFM flag in Flags Register upon crossing IVM-D Line.
- 11 = Up and Down Mode Adjusts current down if V<sub>IN</sub> crosses IVM-D Line and adjusts current up if V<sub>IN</sub> rises above the IVM-D line plus the IVFM hystersis setting. In this mode, the current continually adjusts with the rising and falling of the input voltage throughout the entire flash pulse. Sets IVFM flag in Flags Register upon crossing IVM-D Line.
- **UVLO EN** If enabled and V<sub>IN</sub> drops below 2.8 V, the LM3556 enters standby and sets the UVLO flag in the Flags Register. Enabled = '1', Disabled = '0' IVM-U = IVM-D + IVFM Hysteresis







#### 7.6.1.3 NTC Settings Register (0x02)

| Bit 7 | Bit 6 | Bit 5                                                                                                | Bit 4 | Bit 3                                                                                                                                                           | Bit 2 | Bit 1                       | Bit 0 |
|-------|-------|------------------------------------------------------------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------------|-------|
| RFU   | RFU   | NTC Event<br>Level<br>0 = Go to<br>standby<br>(default)<br>1 = Reduce<br>to minimum<br>torch current |       | <b>NTC Trip Threshold</b><br>000 = 200 mV<br>001 = 300 mV<br>010 = 400 mV<br>011 = 50 mV<br>00 = 600 mV (defaul<br>101 = 700 mV<br>110 = 800 mV<br>111 = 900 mV |       | 00 = 1<br>01 =<br>10 = 75 µ |       |

Table 4. NTC Settings Register Description



Figure 36. NTC Control Block

The TEMP node is connected to an NTC resistor as shown in Figure 36 above. A constant current source from the input is connected to this node. Any change in the voltage because of a change in the resistance of the NTC resistor is compared to a set  $V_{TRIP}$ . The trip thresholds are selected by Bits[4:2] of the NTC Register. The output of the Control Logic upon an NTC trip is selected through Bit[5].

#### 7.6.1.4 Indicator Ramp Time Indicator (0x03)

| Bit 7 | Bit 6 | Bit 5                       | Bit 4                                                                                                              | Bit 3 | Bit 2 | Bit 1                                                                                                                                | Bit 0 |
|-------|-------|-----------------------------|--------------------------------------------------------------------------------------------------------------------|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------|-------|
| RFU   | RFU   |                             | ator Ramp-Up T<br>100 = 16 ms (defa<br>001 = 32 ms<br>010 = 64 ms<br>100 = 256 ms<br>101 = 512 ms<br>110 = 1.024 s | ault) |       | tor Ramp-Down 7<br>000 = 16 ms (defai<br>001 = 32 ms<br>010 = 64 ms<br>011 = 128 ms<br>100 = 256 ms<br>101 = 512 ms<br>110 = 1.024 s | (1)   |
|       |       | 111 = 2.048 s 111 = 2.048 s |                                                                                                                    |       |       |                                                                                                                                      |       |

 Table 5. Indicator Ramp Time Indicator Description



#### 7.6.1.5 Indicator Blinking Register (0x04)

| Bit 7 | Bit 6            | Bit 5       | Bit 4 | Bit 3              | Bit 2     | Bit 1                    | Bit 0 |  |  |
|-------|------------------|-------------|-------|--------------------|-----------|--------------------------|-------|--|--|
|       | N <sub>B</sub>   | LANK        |       |                    | Pulse Tim | ie (t <sub>PULSE</sub> ) |       |  |  |
|       |                  | 0 (default) |       | 0000 = 0 (default) |           |                          |       |  |  |
|       | 000              | 1 = 1       |       |                    | 0001 =    | 32 ms                    |       |  |  |
|       | 001              | 0 = 2       |       |                    | 0010 =    | 64 ms                    |       |  |  |
|       | 001              | 1 = 3       |       |                    | 0011 =    | 92 ms                    |       |  |  |
|       | 010              | 0 = 4       |       |                    | 0100 =    | 128 ms                   |       |  |  |
|       | 010              | 1 = 5       |       | 0101 = 160 ms      |           |                          |       |  |  |
|       | 011              | 0 = 6       |       | 0110 = 196 ms      |           |                          |       |  |  |
|       | 011              | 1 = 7       |       | 0111 = 224 ms      |           |                          |       |  |  |
|       | 100              | 0 = 8       |       | 1000 = 256 ms      |           |                          |       |  |  |
|       | 100              | 1 = 9       |       | 1001 = 288 ms      |           |                          |       |  |  |
|       | 1010             | 0 = 10      |       |                    | 1010 =    | 320 ms                   |       |  |  |
|       | 101              | 1 = 11      |       |                    | 1011 =    | 352 ms                   |       |  |  |
|       | 110              | 0 = 12      |       |                    | 1100 =    | 384 ms                   |       |  |  |
|       | 110 <sup>-</sup> | 1 = 13      |       | 1101 = 416 ms      |           |                          |       |  |  |
|       | 111(             | 0 = 14      |       | 1110 = 448 ms      |           |                          |       |  |  |
|       | 111 <sup>-</sup> | 1 = 15      |       | 1111 = 480 ms      |           |                          |       |  |  |

#### Table 6. Indicator Blinking Register Description

### 7.6.1.6 Indicator Period Count Register (0x05)

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| RFU   | RFU   | RFU   | RFU   | RFU   |       |       |       |

Table 7. Indicator Period Count Register Description



Figure 37. Indicator Usage

- 1. Number of periods ( $t_{PERIOD} = t_R + t_F + t_{PULSE} \times 2$ )
- 2. Active Time ( $t_{ACTIVE} = t_{PERIOD} \times N_{PERIOD}$ )
- 3. Blank Time ( $t_{BLANK} = t_{ACTIVE} \times N_{BLANK}$ )



Figure 38. Single Pulse With Dead Time





Figure 39. Multiple Pulse With Dead Time

#### 7.6.1.7 Torch Ramp Time Register (0x06)

| Table 8 | Torch  | Ramn | Time | Register |
|---------|--------|------|------|----------|
|         | 101011 | namp |      | Register |

| Bit 7 | Bit 6 | Bit 5 | Bit 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Bit 3 | Bit 2 | Bit 1                                                                                                                                               | Bit 0 |
|-------|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| RFU   | RFU   |       | <b>Circh Ramp-Up T</b><br><b>Corch Ramp-U</b> |       |       | rch Ramp-Down<br>000 = 16 ms (defau<br>001 = 32 ms<br>010 = 64 ms<br>011 = 128 ms<br>100 = 256 ms<br>101 = 512 ms<br>110 = 1.024 s<br>111 = 2.048 s |       |

### 7.6.1.8 Configuration Register (0x07)

 Table 9. Configuration Register Description

| Bit 7                                              | Bit 6                                                                    | Bit 5                                                                   | Bit 4                                                                              | Bit 3                                                              | Bit 2                                                   | Bit 1                                              | Bit 0                                                       |
|----------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------|
| Strobe Usage<br>0 = Edge<br>(default)<br>1 = Level | Strobe Pin<br>Polarity<br>0 = Active Low<br>1 = Active<br>High (default) | Torch Pin<br>Polarity<br>0 = Active Low<br>1 = Active<br>High (default) | <b>TX Pin</b><br><b>Polarity</b><br>0 = Active Low<br>1 = Active<br>High (default) | <b>TX Event Level</b><br>0 = Off<br>1 = Torch Current<br>(default) | IVFM Enable<br>0 = Disabled<br>(default)<br>1 = Enabled | NTC Mode<br>0 = Normal<br>(default)<br>1 = Monitor | Indicator Mode<br>0 = Internal<br>(default)<br>1 = External |

Strobe Usage Level or edge. Flash follows strobe timing if Level and internal timing if edge.

Strobe Polarity Active high or active low select.

Torch Polarity Active high or active low select.

**TX Polarity** Active high or active low select.

**TX Event Level** Transition to torch current level or off setting if TX event occurs.

The TX Event Level off setting is designed to force a shutdown only during a flash event. When Torch or Indicator Mode is enabled, and a TX event occurs with the TX event level set to Off, the LM3556 does not shut down. The TX flag bit (bit7 in the Table 14) is set, and the mode bits (bit0 and bit1 in Table 12) get locked out until the fault register is cleared via an I<sup>2</sup>C read. Because a TX event is periodic and frequently occurring, clearing the fault register becomes more difficult. Depending on the I<sup>2</sup>C read/write speed and TX event frequency, it may be necessary to set the TX enable bit (bit6 in the Table 12) to a '0' before clearing the fault register to prevent future flag sets.

**IVFM Enable** Enables input voltage flash monitoring.

NTC Mode Monitor Mode (report only) or Normal Mode (reduce current or shutdown).

Indicator Mode Externally generated via TORCH pin or internally generated PWM.

#### 7.6.1.9 Flash Features Register (0x08)

| Bit 7                | Bit 6                                                  | Bit 5 | Bit 4                                                                                                                                      | Bit 3  | Bit 2 | Bit 1                                                                                                                                  | Bit 0 |  |  |
|----------------------|--------------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------|-------|--|--|
| 00 =<br>01 =<br>10 = | urrent Limit<br>1.7 A<br>1.9 A<br>2.5 A<br>A (default) | 01    | Flash Ramp Tin<br>000 = 256 µs<br>001 = 512 µs<br>0 = 1.024 ms (de<br>011 = 2.048 ms<br>100 = 4.096 ms<br>101 = 8.192 ms<br>110 = 16.384 m | fault) |       | Flash Time-Out Ti<br>000 = 100 ms<br>001 = 200 ms<br>10 = 300 ms (defa<br>011 = 400 ms<br>100 = 500 ms<br>101 = 600 ms<br>110 = 700 ms |       |  |  |
|                      |                                                        |       | 110 = 16.384  ms<br>111 = 32.768  ms                                                                                                       |        |       |                                                                                                                                        |       |  |  |

#### Table 10. Flash Features Register Description

#### 7.6.1.10 Current Control Register (0x09)

#### **Table 11. Current Control Register Description**

| Bit 7 | Bit 6                                       | Bit 5                                                                                                                                                         | Bit 4 | Bit 3 | Bit 2                                                                                                                                                                     | Bit 1                                                                                                                                                                                                              | Bit 0 |
|-------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| RFU   | T<br>000 =<br>0<br>0<br>0<br>10<br>10<br>11 | Bit 5<br>Forch Current<br>46.88 mA (defaul<br>01 =93.75 mA<br>0 =140.63 mA<br>11 = 187.5 mA<br>00 =234.38 mA<br>1 = 281.25 mA<br>0 = 328.13 mA<br>111 =375 mA |       | Bit 3 | Flash<br>0000 =<br>0001 = 2<br>0010 = 2<br>0100 = 4<br>0100 = 4<br>0101 =<br>0110 = 6<br>1010 = 8<br>1000 = 8<br>1010 = 1<br>1010 = 1<br>1100 = 1<br>1101 = 1<br>1110 = 1 | <b>Current</b><br>93.75 mA<br>187.5 mA<br>281.25 mA<br>281.25 mA<br>375 mA<br>562.5 mA<br>562.5 mA<br>562.5 mA<br>343.75 mA<br>937.5 mA<br>937.5 mA<br>031.25 mA<br>1125 mA<br>1312.5 mA<br>1312.5 mA<br>1312.5 mA | Bit U |

#### 7.6.1.11 Enable Register (0x0A)

#### Table 12. Enable Register Description

| Bit 7                                                  | Bit 6                                                            | Bit 5                                                            | Bit 4                                                           | Bit 3                                                                | Bit 2                                                                | Bit 1                         | Bit 0                                                          |
|--------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------|----------------------------------------------------------------|
| NTC Enable<br>0 = Disabled<br>(default)<br>1 = Enabled | <b>TX Pin Enable</b><br>0 = Disabled<br>(default)<br>1 = Enabled | STROBE Pin<br>Enable<br>0 = Disabled<br>(default)<br>1 = Enabled | TORCH Pin<br>Enable<br>0 = Disabled<br>(default)<br>1 = Enabled | PreCharge Mode<br>Enable<br>0 = Normal<br>(default)<br>1 = PreCharge | Pass-Mode<br>Only Enable<br>0 = Normal<br>(default)<br>1 = Pass Only | 00 = Stand<br>01 = Ir<br>10 = | <b>s: M1, M0</b><br>by (default)<br>idicator<br>Torch<br>Flash |

**NTC EN** Enables NTC block.

**TX EN** Allows TX events to change the current.

Strobe EN Enables STROBE pin to start a flash event.

**Torch EN** Enables TORCH pin to start a torch event.

PreCharge Mode EN Enables Pass Mode to pre-charge the output cap.

#### Pass-Only Mode EN Only allows Pass Mode and disallows Boost Mode.

If Pass-Only Mode is enabled during any LED mode (Indicator, Torch or Flash), it remains enabled until the LM3556 enters the standby state regardless of whether the Pass-Only Mode bit is reset or not during the following command.



#### 7.6.1.11.1 Enable Register Mode Bits

00-Standby Off

01-Indicator Sets Indicator Mode. Default Indicator Mode uses external pattern on TORCH pin.

**10–Torch** Sets Torch Mode with ramping. If Torch EN = 0, Torch starts after  $I^2C$ -compatible command.

**11–Flash** Sets Flash Mode with ramping. If Strobe EN = 0, Flash starts after I<sup>2</sup>C-compatible command.

#### 7.6.1.11.2 Control Logic Delays



Figure 40. Control Logic Delays

| DELAY          | EXPLANATION                                                                                                                    | TIME   |
|----------------|--------------------------------------------------------------------------------------------------------------------------------|--------|
| t <sub>a</sub> | Time for the LED current to start ramping up after an I <sup>2</sup> C Write command.                                          | 554 µs |
| t <sub>b</sub> | Time for the LED current to start ramping down after an I <sup>2</sup> C Stop command.                                         | 32 µs  |
| t <sub>c</sub> | Time for the LED current to start ramping up after the STROBE pin is raised high.                                              | 400 µs |
| t <sub>d</sub> | Time for the LED current to start ramping down after the STROBE pin is pulled low.                                             | 16 µs  |
| t <sub>e</sub> | Time for the LED current to start ramping up after the TORCH pin is raised high.                                               | 300 µs |
| t <sub>f</sub> | Time for the LED current to start ramping down after the TORCH pin is pulled low.                                              | 16 µs  |
| t <sub>g</sub> | Time for the LED current to start ramping down after the TX pin is pulled high.                                                | 3 µs   |
| t <sub>h</sub> | Time for the LED current to start ramping up after the TX pin is pulled low, provide the part has not timed out in Flash Mode. | 2 µs   |

### 7.6.1.12 Flags Register (0x0B)

| Table 14. | Flags | Register | Description |
|-----------|-------|----------|-------------|
|-----------|-------|----------|-------------|

| Bit 7                          | Bit 6                          | Bit 5               | Bit 4               | Bit 3                     | Bit 2                                     | Bit 1                                            | Bit 0                         |
|--------------------------------|--------------------------------|---------------------|---------------------|---------------------------|-------------------------------------------|--------------------------------------------------|-------------------------------|
| <b>TX Event</b><br>0 = Default | <b>NTC Trip</b><br>0 = Default | IVFM<br>0 = Default | UVLO<br>0 = Default | <b>OVP</b><br>0 = Default | LED or VOUT<br>Short Fault<br>0 = Default | <b>Thermal</b><br><b>Shutdown</b><br>0 = Default | Flash Time-out<br>0 = Default |

**TX Event Flag** TX event occurred.

NTC Trip Flag NTC threshold crossed.

**IVFM Flag** IVFM block reported and/or adjusted LED current.

**UVLO Fault** UVLO threshold crossed.

**OVP Flag** Overvoltage Protection tripped. Open output capacitor or open LED.

LED Short Fault LED short detected.

Thermal Shutdown Fault LM3556 die temperature reached thermal shutdown value.

Time-Out Flag Flash Timer tripped.

#### NOTE

Faults require a read-back of the Flags Register to resume operation. Flags report an event occurred, but do not inhibit future functionality. A read-back of the Flags Register updates again if the fault or flags are still present upon a restart.



### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The LM3556 can drive one flash LED at currents up to 1.5 A. The 4-MHz DC-DC boost regulator allows for the use of small-value discrete external components.

### 8.2 Typical Application



Figure 41. LM3556 Typical Application

#### 8.2.1 Design Requirements

Example requirements based on default register values are listed in Table 15:

| DESIGN PARAMETER    | EXAMPLE VALUE   |  |  |  |  |
|---------------------|-----------------|--|--|--|--|
| Input Voltage Range | 2.5 V to 5.5 V  |  |  |  |  |
| Brightness Control  | I2C Register    |  |  |  |  |
| Output current      | 1.5 A           |  |  |  |  |
| LED Configuration   | 1 Flash LED     |  |  |  |  |
| Switching frequency | 4 MHz (typical) |  |  |  |  |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Output Capacitor Selection

The LM3556 is designed to operate with a ceramic output capacitor of at least 10  $\mu$ F. When the boost converter is running, the output capacitor supplies the load current during the boost converter's on-time. When the NMOS switch turns off, the inductor energy is discharged through the internal PMOS switch, supplying power to the load and restoring charge to the output capacitor. This causes a sag in the output voltage during the on-time and a rise in the output voltage during the off-time. The output capacitor is therefore chosen to limit the output ripple to an acceptable level depending on load current and input/output voltage differentials and also to ensure the converter remains stable.

Copyright © 2011–2015, Texas Instruments Incorporated

Larger capacitors (for example, a 22- $\mu$ F capacitor) or capacitors in parallel may be used if lower output voltage ripple is desired. To estimate the output voltage ripple, considering the ripple due to capacitor discharge ( $\Delta V_Q$ ) and the ripple due to the capacitors equivalent series resistance (ESR) ( $\Delta V_{ESR}$ ), use Equation 1 and Equation 2.

For continuous conduction mode, the output voltage ripple due to the capacitor discharge is:

$$\Delta V_{Q} = \frac{I_{LED} \times (V_{OUT} - V_{IN})}{f_{SW} \times V_{OUT} \times C_{OUT}}$$

The output voltage ripple due to the ESR of the output capacitor is found by:

$$\Delta V_{ESR} = R_{ESR} \times \left( \frac{I_{LED} \times V_{OUT}}{V_{IN}} \right) + \Delta I_{L}$$
  
where  
$$\Delta I_{L} = \frac{V_{IN} \times (V_{OUT} - V_{IN})}{2 \times f_{SW} \times L \times V_{OUT}}$$

In ceramic capacitors the ESR is very low so the assumption is that 80% of the output voltage ripple is due to capacitor discharge and 20% from ESR. Table 16 lists different manufacturers for various output capacitors and their case sizes suitable for use with the LM3556.

#### 8.2.2.2 Input Capacitor Selection

Choosing the correct size and type of input capacitor helps minimize the voltage ripple caused by the switching of the LM3556 device's boost converter and reduces noise on the boost converter's input terminal that can feed through and disrupt internal analog signals. In the Figure 41 a  $10-\mu$ F ceramic input capacitor works well. It is important to place the input capacitor as close as possible to the LM3556's input (IN) pin. This reduces the series resistance and inductance that can inject noise into the device due to the input switching currents. Table 16 lists various input capacitors recommended for use with the LM3556.

| MANUFACTURER    | PART NUMBER       | VALUE | CASE SIZE                       | VOLTAGE RATING |
|-----------------|-------------------|-------|---------------------------------|----------------|
| TDK Corporation | C1608JB0J106M     | 10 µF | 0603 (1.6 mm × 0.8 mm × 0.8 mm) | 6.3 V          |
| TDK Corporation | C2012JB1A106M     | 10 µF | 0805 (2 mm × 1.25 mm × 1.25 mm) | 10 V           |
| Murata          | GRM188R60J106M    | 10 µF | 0603 (1.6 mm x 0.8 mm x 0.8 mm) | 6.3 V          |
| Murata          | GRM21BR61A106KE19 | 10 µF | 0805 (2 mm × 1.25 mm × 1.25 mm) | 10 V           |

Table 16. Recommended Input/Output Capacitors (X5R/X7R Dielectric)

### 8.2.2.3 Inductor Selection

The LM3556 is designed to use a 1- $\mu$ H or 0.47- $\mu$ H inductor. Table 17 lists various inductors and their manufacturers that work well with the LM3556. When the device is boosting (V<sub>OUT</sub> > V<sub>IN</sub>) the inductor is typically the largest area of efficiency loss in the circuit. Therefore, choosing an inductor with the lowest possible series resistance is important. Additionally, the saturation rating of the inductor must be greater than the maximum operating peak current of the LM3556. This prevents excess efficiency loss that can occur with inductors that operate in saturation. For proper inductor operation and circuit performance, ensure that the inductor saturation and the peak current limit setting of the LM3556 are greater than I<sub>PEAK</sub> in Equation 3:

$$I_{PEAK} = \frac{I_{LOAD}}{\eta} \times \frac{V_{OUT}}{V_{IN}} + \Delta I_{L} \text{ where } \Delta I_{L} = \frac{V_{IN} \times (V_{OUT} - V_{IN})}{2 \times f_{SW} \times L \times V_{OUT}}$$

where

• 
$$f_{SW} = 4 \text{ MHz}$$

• Efficiency can be found in Typical Characteristics.

(3)

| MANUFACTURER | L    | PART NUMBER | DIMENSIONS (L × W × H) | ISAT  | R <sub>DC</sub> |
|--------------|------|-------------|------------------------|-------|-----------------|
| ТОКО         | 1 µH | FDSD0312    | 3 mm x 3 mm x 1.2 mm   | 4.5 A | 43 mΩ           |
| ТОКО         | 1 µH | DFE252010C  | 2.5 mm × 2 mm × 1 mm   | 3.4 A | 60 mΩ           |
| ТОКО         | 1 µH | DFE252012C  | 2.5 mm × 2 mm × 1.2 mm | 3.8 A | 45 mΩ           |

www.ti.com

(2)



#### 8.2.2.4 NTC Thermistor Selection

The TEMP pin is a comparator input for flash LED thermal sensing. NTC mode is intended to monitor an external thermistor which monitors LED temperature and prevents LED overheating. An internal comparator checks the voltage on the TEMP pin against the trip point programmed in the *NTC Settings Register (0x02)*. The thermistor is driven by an internally regulated current source, and the voltage on the TEMP pin is related to the source current and the NTC resistance.

NTC thermistors have a temperature to resistance relationship of:

$$R(T) = R_{25^{\circ}C} x e^{\left[\beta \left(\frac{1}{1^{\circ}C+273} - \frac{1}{298}\right)\right]}$$

where

- β is given in the thermistor datasheet
- R<sub>25°C</sub> is the thermistor's value at 25°C.

### (4)

LM3556

SNVS796D-AUGUST 2011-REVISED OCTOBER 2015

### 8.2.3 Application Curves



## 9 Power Supply Recommendations

The LM3556 is designed to operate from an input supply range of 2.5 V to 5.5 V. This input supply must be well regulated and provide the peak current required by the LED configuration and inductor selected.



## 10 Layout

### 10.1 Layout Guidelines

The high switching frequency and large switching currents of the LM3556 make the choice of layout important. The following steps should be used as a reference to ensure the device is stable and maintains proper LED current regulation across its intended operating voltage and current range.

- Place C<sub>IN</sub> on the top layer (same layer as the device), as close as possible to the device. The input capacitor conducts the driver currents during the low-side MOSFET turnon and turnoff and can see current spikes over 1 A in amplitude. Connecting the input capacitor through short, wide traces to both the IN and GND pins reduces the inductive voltage spikes that occur during switching which can corrupt the V<sub>IN</sub> line.
- 2. Place  $C_{OUT}$  on the top layer (same layer as the device) and as close as possible to the OUT and GND pins. The returns for both  $C_{IN}$  and  $C_{OUT}$  must come together at one point, as close as possible to the GND pin. Connecting  $C_{OUT}$  through short, wide traces reduces the series inductance on the OUT and GND pins that can corrupt the V<sub>OUT</sub> and GND lines and cause excessive noise in the device and surrounding circuitry.
- 3. Connect the inductor on the top layer close to the SW pin. There must be a low-impedance connection from the inductor to SW due to the large DC inductor current, and at the same time the area occupied by the SW node must be small to reduce the capacitive coupling of the high dV/dt present at SW that can couple into nearby traces.
- 4. Logic traces must not be routed near the SW node to avoid any capacitively coupled voltages from SW onto any high-impedance logic lines such as TORCH, STROBE, HWEN, TEMP, SDA, and SCL. A good approach is to insert an inner layer GND plane underneath the SW node and between any nearby routed traces. This creates a shield from the electric field generated at SW.
- 5. Terminate the flash LED cathodes directly to the GND pin of the LM3556. If possible, route the LED returns with a dedicated path to keep the high amplitude LED currents out of the GND plane. For flash LEDs that are routed relatively far away from the device, sandwich the forward and return current paths over the top of each other on two layers. This helps reduce the inductance of the LED current paths.



## 10.2 Layout Example



Figure 44. LM3556 Layout Example

TEXAS INSTRUMENTS

www.ti.com

## **11 Device And Documentation Support**

#### 11.1 Device Support

#### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### **11.2 Documentation Support**

#### 11.2.1 Related Documentation

For additional information, see the following:

TI Application Note DSBGA Wafer Level Chip Scale Package (SNVA009)

#### **11.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



## 12 Mechanical, Packaging, And Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| LM3556TME/NOPB   | ACTIVE        | DSBGA        | YFQ                | 16   | 250            | RoHS & Green    | SNAGCU                               | Level-1-260C-UNLIM   | -40 to 85    | D36                     | Samples |
| LM3556TMX/NOPB   | ACTIVE        | DSBGA        | YFQ                | 16   | 3000           | RoHS & Green    | SNAGCU                               | Level-1-260C-UNLIM   | -40 to 85    | D36                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020



## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |       |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | -     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LM3556TME/NOPB              | DSBGA | YFQ                | 16 | 250  | 178.0                    | 8.4                      | 1.78       | 1.78       | 0.76       | 4.0        | 8.0       | Q1               |
| LM3556TMX/NOPB              | DSBGA | YFQ                | 16 | 3000 | 178.0                    | 8.4                      | 1.78       | 1.78       | 0.76       | 4.0        | 8.0       | Q1               |



# PACKAGE MATERIALS INFORMATION

26-Oct-2024



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM3556TME/NOPB | DSBGA        | YFQ             | 16   | 250  | 208.0       | 191.0      | 35.0        |
| LM3556TMX/NOPB | DSBGA        | YFQ             | 16   | 3000 | 208.0       | 191.0      | 35.0        |

# YFQ0016



B. This drawing is subject to change without notice.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated