# 3.3V / 5V ECL Differential Phase-Frequency Detector MC100EP40 ### Description The MC100EP40 is a three–state phase–frequency detector intended for phase–locked loop applications which require a minimum amount of phase and frequency difference at lock. Advanced design significantly reduces the dead zone of the detector. For proper operation, the input edge rate of the R and V inputs should be less than 5 ns. The device is designed to work with a 3.3~V/5~V power supply. When Reference (R) and Feedback (FB) inputs are unequal in frequency and/or phase the differential UP (U) and DOWN (D) outputs will provide pulse streams which when subtracted and integrated provide an error voltage for control of a VCO. When Reference (R) and Feedback (FB) inputs are 80 ps or less in phase difference, the Phase Lock Detect pin will indicate lock by a high state (V<sub>OH</sub>). The V<sub>TX</sub> (V<sub>TR</sub>, $\overline{V_{TR}}$ , V<sub>TFB</sub>, $\overline{V_{TFB}}$ ) pins offer an internal termination network for 50 $\Omega$ line impedance environment shown in Figure 2. An external sinking supply of V<sub>CC</sub>-2 V is required on V<sub>TX</sub> pin(s). If you short the two differential pins V<sub>TR</sub> and $\overline{V_{TR}}$ (or V<sub>TFB</sub> and $\overline{V_{TFB}}$ ) together, you provide a 100 $\Omega$ termination resistance. For more information on termination of logic devices, see AND8020. The $V_{BB}$ pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to $V_{BB}$ as a switching reference voltage. $V_{BB}$ may also rebias AC coupled inputs. When used, decouple $V_{BB}$ and $V_{CC}$ via a 0.01 $\mu F$ capacitor and limit current sourcing or sinking to 0.5 mA. When not used, $V_{BB}$ should be left open. For more information on Phase Lock Loop operation, refer to AND8040. Special considerations are required for differential inputs under No Signal conditions to prevent instability. 1 ### **Features** - Maximum Frequency > 2 GHz Typical - Fully Differential - Advanced High Band Output Swing of 400 mV - Theoretical Gain = 1.11 - T<sub>rise</sub> 97 ps Typical, F<sub>fall</sub> 70 ps Typical - The 100 Series Contains Temperature Compensation - PECL Mode Operating Range: V<sub>CC</sub> = 3.0 V to 5.5 V with V<sub>EE</sub> = 0 V - NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -3.0 V to -5.5 V - 50 Ω Internal Termination Resistor - These are Pb-Free Devices ## MARKING DIAGRAM\* TSSOP-20 DT SUFFIX CASE 948E A = Assembly Location = Wafer Lot Y = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) \*For additional marking information, refer to Application Note AND8002/D. ### ORDERING INFORMATION See detailed ordering and shipping information on page 6 of this data sheet. Warning: All $V_{CC}$ and $V_{EE}$ pins must be externally connected to Power Supply to guarantee proper operation. Figure 1. 20-Lead Pinout (Top View) **Table 1. PIN DESCRIPTION** | PIN | FUNCTION | |-------------------|------------------------------------------------------| | υ, <del></del> | ECL Up Differential Outputs | | D, $\overline{D}$ | ECL Down Differential Outputs | | FB, <del>FB</del> | ECL Feedback Differential Inputs | | R, R | ECL Reference Differential Inputs | | PLD | ECL Phase Lock Detect Function | | VTR | ECL Internal Termination for R | | VTR | ECL Internal Termination for $\overline{\mathbf{R}}$ | | VTFB | ECL Internal Termination for FB | | VTFB | ECL Internal Termination for FB | | V <sub>BB</sub> | Reference Voltage Output | | V <sub>CC</sub> | Positive Supply | | V <sub>EE</sub> | Negative Supply | | NC | No Connect | Figure 2. Logic Diagram **Table 2. ATTRIBUTES** | Characteris | Value | | | | | |---------------------------------------|----------------------------------|---------|-------------|--|--| | Internal Input Pulldown Resistor | Internal Input Pulldown Resistor | | | | | | Internal Input Pullup Resistor | N, | /A | | | | | ESD Protection | > 4 kV<br>> 100 V<br>> 2 kV | | | | | | Moisture Sensitivity, Indefinite Time | Out of Drypack (Note 1) | Pb Pkg | Pb-Free Pkg | | | | | TSSOP-20 | Level 1 | Level 3 | | | | Flammability Rating | UL 94 V-0 @ 0.125 in | | | | | | Transistor Count | | 699 D | evices | | | | Meets or exceeds JEDEC Spec EIA | /JESD78 IC Latchup Test | | | | | <sup>1.</sup> For additional information, see Application Note AND8003/D. **Table 3. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |-------------------|----------------------------------------------------|------------------------------------------------|--------------------------------------------|-------------|--------------| | V <sub>CC</sub> | PECL Mode Power Supply | V <sub>EE</sub> = 0 V | | 6 | V | | V <sub>EE</sub> | NECL Mode Power Supply | V <sub>CC</sub> = 0 V | | -6 | V | | VI | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $V_{I} \leq V_{CC}$<br>$V_{I} \geq V_{EE}$ | 6<br>-6 | V<br>V | | I <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA<br>mA | | I <sub>BB</sub> | V <sub>BB</sub> Sink/Source | | | ± 0.5 | mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | θЈΑ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | TSSOP-20<br>TSSOP-20 | 140<br>100 | °C/W<br>°C/W | | $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case) | Standard Board | TSSOP-20 | 23 to 41 | °C/W | | T <sub>sol</sub> | Wave Solder Pb<br>Pb-Free | | | 265<br>265 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. Table 4. 100EP DC CHARACTERISTICS, PECL V<sub>CC</sub> = 3.3 V, V<sub>EE</sub> = 0 V (Note 2) | | | −40°C | | 25°C | | | 85°C | | | | | |--------------------|-------------------------------------------------------------------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 100 | 128 | 160 | 100 | 130 | 160 | 110 | 140 | 170 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 3) | 2225 | 2350 | 2475 | 2275 | 2400 | 2525 | 2300 | 2425 | 2550 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 3) U, Ū, B, B PLD | 1775<br>1305 | 1900<br>1480 | 2025<br>1605 | 1800<br>1305 | 1925<br>1480 | 2050<br>1605 | 1825<br>1305 | 1950<br>1480 | 2075<br>1605 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 2075 | | 2420 | 2075 | | 2420 | 2075 | | 2420 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | 1305 | | 1675 | 1305 | | 1675 | 1305 | | 1675 | mV | | V <sub>BB</sub> | Output Voltage Reference | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration) (Note 4) | 2.0 | | 3.3 | 2.0 | | 3.3 | 2.0 | | 3.3 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | -150 | | | -150 | | | -150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - 2. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary +0.3 V to -2.2 V. - 3. All loading with 50 $\Omega$ to V<sub>CC</sub> 2.0 V. - 4. VIHCMR min varies 1:1 with VEE, VIHCMR max varies 1:1 with VCC. The VIHCMR range is referenced to the most positive side of the differential input signal. Table 5. 100EP DC CHARACTERISTICS, PECL V<sub>CC</sub> = 5.0 V, V<sub>EE</sub> = 0 V (Note 5) | | | −40°C | | 25°C | | | 85°C | | | | | |--------------------|-------------------------------------------------------------------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current (Note 6) | 100 | 128 | 160 | 100 | 130 | 160 | 110 | 140 | 170 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 7) | 3925 | 4050 | 4175 | 3975 | 4100 | 4225 | 4000 | 4125 | 4250 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 7) U, Ū, B, B PLD | 3475<br>3005 | 3600<br>3180 | 3725<br>3305 | 3500<br>3005 | 3625<br>3180 | 3750<br>3305 | 3525<br>3005 | 3650<br>3180 | 3775<br>3305 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 3775 | | 4120 | 3775 | | 4120 | 3775 | | 4120 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | 3005 | | 3375 | 3005 | | 3375 | 3005 | | 3375 | mV | | $V_{BB}$ | Output Voltage Reference | 3475 | 3575 | 3675 | 3475 | 3575 | 3675 | 3475 | 3575 | 3675 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration) (Note 8) | 2.0 | | 5.0 | 2.0 | | 5.0 | 2.0 | | 5.0 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | -150 | | | -150 | | | -150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - 5. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.3 V to -2.2 V. 6. For (V<sub>CC</sub> V<sub>EE</sub>) > 3.3 V, 5 Ω to 10 Ω in line with V<sub>EE</sub> required for maximum thermal protection at elevated temperatures. Recommend V<sub>CC</sub>-V<sub>EE</sub> operation at ≤ 3.3 V. 7. All loading with 50 Ω to V<sub>CC</sub> 2.0 V. - 8. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Table 6. 100EP DC CHARACTERISTICS, NECL V<sub>CC</sub> = 0 V; V<sub>EE</sub> = -5.5 V to -3.0 V (Note 9) | | | −40°C | | 25°C | | | 85°C | | | | | |--------------------|-----------------------------------------------------------------------------------|-----------------------|----------------|----------------|-------------------|----------------|----------------|-------------------|----------------|----------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current (Note 10) | 100 | 128 | 160 | 100 | 130 | 160 | 110 | 140 | 170 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 11) | -1075 | -950 | -825 | -1025 | -900 | -775 | -1000 | -875 | -750 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 11)<br>U, Ū, B, B<br>PLD | -1525<br>-1995 | -1400<br>-1820 | -1275<br>-1695 | -1500<br>-1995 | -1375<br>-1820 | -1250<br>-1695 | -1475<br>-1995 | -1350<br>-1820 | -1225<br>-1695 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | -1225 | | -880 | -1225 | | -880 | -1225 | | -880 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | -1995 | | -1625 | -1995 | | -1625 | -1995 | | -1625 | mV | | V <sub>BB</sub> | Output Voltage Reference | -1525 | -1425 | -1325 | -1525 | -1425 | -1325 | -1525 | -1425 | -1325 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 12) | V <sub>EE</sub> + 2.0 | | 0.0 | V <sub>EE</sub> · | + 2.0 | 0.0 | V <sub>EE</sub> · | + 2.0 | 0.0 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | -150 | | | -150 | | | -150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Table 7. AC CHARACTERISTICS $V_{CC} = 0 \text{ V}$ ; $V_{EE} = -3.0 \text{ V}$ to -5.5 V or $V_{CC} = 3.0 \text{ V}$ to 5.5 V; $V_{EE} = 0 \text{ V}$ (Note 13) | | | | -40°C | | | 25°C | | | 85°C | | | |----------------------------------------|-------------------------------------------------------------|-----|-------|------|-----|------|------|-----|------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>max</sub> | Maximum Frequency (Figure 3) | | > 2 | | | > 2 | | | > 2 | | GHz | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to FB to D/U Output Differential R to D/U | 400 | 525 | 700 | 410 | 550 | 750 | 450 | 575 | 775 | ps | | <sup>†</sup> JITTER | Random Clock Jitter (Figure 3) | | 0.2 | < 1 | | 0.2 | < 1 | | 0.2 | < 1 | ps | | V <sub>PP</sub> | Input Voltage Swing (Differential Configuration) | 150 | 800 | 1200 | 150 | 800 | 1200 | 150 | 800 | 1200 | mV | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times Q, Q (20% – 80%) | 60 | 85 | 130 | 60 | 110 | 150 | 80 | 120 | 160 | ps | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. <sup>9.</sup> Input and output parameters vary 1:1 with $V_{\mbox{\footnotesize CC}}$ . <sup>10.</sup> For $(V_{CC} - V_{EE}) > 3.3 \text{ V}$ , 5 $\Omega$ to 10 $\Omega$ in line with $V_{EE}$ required for maximum thermal protection at elevated temperatures. Recommend $V_{CC} - V_{EE}$ operation at $\leq 3.3 \text{ V}$ . <sup>11.</sup> All loading with 50 $\Omega$ to $V_{CC}$ – 2.0 V. <sup>12.</sup> $V_{IHCMR}$ min varies 1:1 with $V_{EE}$ , $V_{IHCMR}$ max varies 1:1 with $V_{CC}$ . The $V_{IHCMR}$ range is referenced to the most positive side of the differential input signal. NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. <sup>13.</sup> Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50 $\Omega$ to V<sub>CC</sub> – 2.0 V. Figure 3. F<sub>max</sub>/Jitter @ 25°C Figure 4. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.) ### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | | | | | |----------------|-----------|-----------------------|--|--|--|--| | MC100EP40DTG | TSSOP-20* | 75 Units / Rail | | | | | | MC100EP40DTR2G | TSSOP-20* | 2500 / Tape & Reel | | | | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>This package is inherently Pb-Free. # **Resource Reference of Application Notes** AN1405/D - ECL Clock Distribution Techniques AN1406/D - Designing with PECL (ECL at +5.0 V) AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit AN1504/D - Metastability and the ECLinPS Family AN1568/D - Interfacing Between LVDS and ECL AND8001/D - The ECL Translator Guide AND8001/D - Odd Number Counters Design AND8002/D - Marking and Date Codes AND8020/D - Termination of ECL Logic Devices AND8066/D - Interfacing with ECLinPS AND8090/D - AC Characteristics of ECL Devices ### PACKAGE DIMENSIONS ### **DATE 17 FEB 2016** ### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. - INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE - DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL - CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR - 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W- | <u>DETERMINED AT DATOM PLANE -W</u> | | | | | | | | | |-------------------------------------|--------|--------|-----------|-------|--|--|--|--| | | MILLIN | IETERS | INC | HES | | | | | | DIM | MIN | MAX | MIN | MAX | | | | | | Α | 6.40 | 6.60 | 0.252 | 0.260 | | | | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | | | | C | | 1.20 | | 0.047 | | | | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | | | | G | 0.65 | BSC | 0.026 | BSC | | | | | | Н | 0.27 | 0.37 | 0.011 | 0.015 | | | | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | | | | L | 6.40 | | 0.252 BSC | | | | | | | M | 0° | 8° | 0° | 8° | | | | | ### RECOMMENDED **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. # **GENERIC MARKING DIAGRAM\*** = Assembly Location Α = Wafer Lot = Year = Work Week = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ", may or may not be present. Some products may not follow the Generic Marking. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales