# 8-Bit Serial-Input/Parallel-Output Shift Register ## **MC74HC164B** ### **High-Performance Silicon-Gate CMOS** The MC74HC164B is identical in pinout to the LS164. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. The MC74HC164B is an 8-bit, serial-input to parallel-output shift register. Two serial data inputs, A1 and A2, are provided so that one input may be used as a data enable. Data is entered on each rising edge of the clock. The active-low asynchronous Reset overrides the Clock and Serial Data inputs. Schmitt-trigger action at the Clock input enhances the device's tolerance to slower rise and fall times and immunity to noise of the input clock signal. #### **Features** - Output Drive Capability: 10 LSTTL Loads - Outputs Directly Interface to CMOS, NMOS, and TTL - Operating Voltage Range: 2.0 V to 6.0 V - Low Input Current: 1 μA - High Noise Immunity Characteristic of CMOS Devices - In Compliance with the JEDEC Standard No. 7 A Requirements - Chip Complexity: 244 FETs or 61 Equivalent Gates - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant SOIC-14 D SUFFIX CASE 751A TSSOP-14 DT SUFFIX CASE 948G #### MARKING DIAGRAM = Assembly Location L, WL = Wafer Lot Y = Year W, WW = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet. NOTE: Some of the device on this data sheet have been **DISCONTINUED**. Please refer to the table on page 2 #### **PIN ASSIGNMENT** #### **FUNCTION TABLE** | Inputs | | | | | Outp | outs | | |--------|-------|------------|-----------|-------|----------|------|----------| | Reset | Clock | <b>A</b> 1 | <b>A2</b> | $Q_A$ | $Q_{B}$ | | $Q_{H}$ | | L | Х | Х | Х | L | L | | L | | Н | ~ | Х | Χ | 1 | No Ch | ang | е | | Н | | Н | D | D | $Q_{An}$ | | $Q_{Gn}$ | | Н | \ | D | Н | D | $Q_{An}$ | ••• | $Q_{Gn}$ | D = data input $Q_{An}$ – $Q_{Gn}$ = data shifted from the preceding stage on a rising edge at the clock input. #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |----------------|----------------------|-----------------------| | MC74HC164BDR2G | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel | #### **DISCONTINUED** (Note 1) | Device | Package | Shipping <sup>†</sup> | |-------------------|-----------|-----------------------| | MC74HC164BDG | SOIC-14 | 55 Units / Rail | | NLV74HC164BDR2G* | (Pb-Free) | 2500 / Tape & Reel | | MC74HC164BDTR2G | TSSOP-14 | 2500 / Tape & Reel | | NLV74HC164BDTR2G* | (Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <a href="https://example.com/BRD8011/D">BRD8011/D</a>. <sup>1.</sup> **DISCONTINUED:** This device is not recommended for new design. Please contact your **onsemi** representative for information. The most current information on this device may be available on <a href="https://www.onsemi.com">www.onsemi.com</a>. <sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable #### **MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |------------------|-------------------------------------------------------------------------|--------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | - 0.5 to + 7.0 | V | | V <sub>in</sub> | DC Input Voltage (Referenced to GND) | - 0.5 to V <sub>CC</sub> + 0.5 | V | | V <sub>out</sub> | DC Output Voltage (Referenced to GND) | - 0.5 to V <sub>CC</sub> + 0.5 | V | | I <sub>in</sub> | DC Input Current, per Pin | ±[ <b>2</b> 0 | mA | | I <sub>out</sub> | DC Output Current, per Pin | ±[ <b>2</b> 5 | mA | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND Pins | ±[ <b>5</b> 0 | mA | | P <sub>D</sub> | Power Dissipation in Still Air, SOIC Package† TSSOP Package† | 500<br>450 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds (SOIC or TSSOP Package) | 260 | °C | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{CC}$ ). Unused outputs must be left open. Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. †Derating — SOIC Package: - 7 mW/°C from 65° to 125°C TSSOP Package: - 6.1 mW/°C from 65° to 125°C #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | | Min | Max | Unit | |------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------|-------------|----------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | | 2.0 | 6.0 | V | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | | | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature, All Package Types | | <b>– 55</b> | + 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time<br>(Figure 1) | V <sub>CC</sub> = 2.0 V<br>V <sub>CC</sub> = 4.5 V<br>V <sub>CC</sub> = 6.0 V | 0<br>0<br>0 | No Limit<br>No Limit<br>No Limit | ns | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. ### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) | | | | | Gu | aranteed Li | mit | | |--------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------|------------------------------|------------------------------|------| | Symbol | Parameter | Test Conditions | V <sub>CC</sub><br>V | -55°C to<br>25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit | | V <sub>T+</sub><br>max | Maximum Positive-Going Input<br>Threshold Voltage<br>(Figure 3) | V <sub>out</sub> = 0.1V<br> I <sub>out</sub> ≤ 20μA | 2.0<br>3.0<br>4.5<br>6.0 | 1.50<br>2.15<br>3.15<br>4.20 | 1.50<br>2.15<br>3.15<br>4.20 | 1.50<br>2.15<br>3.15<br>4.20 | V | | V <sub>T+</sub> min | Minimum Positive-Going Input<br>Threshold Voltage<br>(Figure 3) | V <sub>out</sub> = 0.1V<br> I <sub>out</sub> ≤ 20μA | 2.0<br>3.0<br>4.5<br>6.0 | 1.0<br>1.5<br>2.3<br>3.0 | 0.95<br>1.45<br>2.25<br>2.95 | 0.95<br>1.45<br>2.25<br>2.95 | V | | V <sub>T-</sub><br>max | Maximum Negative-Going Input<br>Threshold Voltage<br>(Figure 3) | $V_{out} = V_{CC} - 0.1V$ $ I_{out} \le 20\mu A$ | 2.0<br>3.0<br>4.5<br>6.0 | 0.9<br>1.4<br>2.0<br>2.6 | 0.95<br>1.45<br>2.05<br>2.65 | 0.95<br>1.45<br>2.05<br>2.65 | V | | V <sub>T-</sub> min | Minimum Negative-Going Input<br>Threshold Voltage<br>(Figure 3) | $V_{out} = V_{CC} - 0.1V$ $ I_{out} \le 20\mu A$ | 2.0<br>3.0<br>4.5<br>6.0 | 0.3<br>0.5<br>0.9<br>1.2 | 0.3<br>0.5<br>0.9<br>1.2 | 0.3<br>0.5<br>0.9<br>1.2 | V | | V <sub>H</sub> max<br>(Note 2) | Maximum Hysteresis Voltage<br>(Figure 3) | $V_{out} = 0.1V \text{ or } V_{CC} - 0.1V$ $ I_{out} \le 20\mu\text{A}$ | 2.0<br>3.0<br>4.5<br>6.0 | 1.20<br>1.65<br>2.25<br>3.00 | 1.20<br>1.65<br>2.25<br>3.00 | 1.20<br>1.65<br>2.25<br>3.00 | V | | V <sub>H</sub> min<br>(Note 2) | Minimum Hysteresis Voltage<br>(Figure 3) | $V_{out} = 0.1V \text{ or } V_{CC} - 0.1V$<br>$ I_{out} \le 20\mu\text{A}$ | 2.0<br>3.0<br>4.5<br>6.0 | 0.20<br>0.25<br>0.40<br>0.50 | 0.20<br>0.25<br>0.40<br>0.50 | 0.20<br>0.25<br>0.40<br>0.50 | V | | V <sub>OH</sub> | Minimum High-Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 20 \ \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | V | | | | $\begin{aligned} V_{in} = V_{IH} \text{ or } V_{IL} & & I_{out} \leq 2.4 \text{ mA} \\ & & I_{out} \leq 4.0 \text{ mA} \\ & & I_{out} \leq 5.2 \text{ mA} \end{aligned}$ | 3.0<br>4.5<br>6.0 | 2.48<br>3.98<br>5.48 | 2.34<br>3.84<br>5.34 | 2.20<br>3.70<br>5.20 | | | V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 20 \mu A$ | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | V | | | | $\begin{aligned} V_{in} = V_{IH} \text{ or } V_{IL} & & I_{out} \leq 2.4 \text{ mA} \\ & I_{out} \leq 4.0 \text{ mA} \\ & I_{out} \leq 5.2 \text{ mA} \end{aligned}$ | 3.0<br>4.5<br>6.0 | 0.26<br>0.26<br>0.26 | 0.33<br>0.33<br>0.33 | 0.40<br>0.40<br>0.40 | | | l <sub>in</sub> | Maximum Input Leakage Current | V <sub>in</sub> = V <sub>CC</sub> or GND | 6.0 | ±[0.1 | ±∏1.0 | ±[1.0 | μΑ | | I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$ | 6.0 | 4 | 40 | 160 | μΑ | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 2. $V_H min > (V_{T_+} min) - (V_{T_-} max); V_H max = (V_{T_+} max) - (V_{T_-} min).$ ## AC ELECTRICAL CHARACTERISTICS ( $C_L$ = 50 pF, Input $t_{\rm f}$ = $t_{\rm f}$ = 6 ns) | | | | Guaranteed Limit | | | | |--------------------|--------------------------------------------|-----------------|------------------|----------------|---------|------| | Symbol | Parameter | V <sub>CC</sub> | –55°C to<br>25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit | | f <sub>max</sub> | Maximum Clock Frequency (50% Duty Cycle) | 2.0 | 10 | 10 | 10 | MHz | | | (Figures 1 and 4) | 3.0 | 20 | 20 | 20 | | | | | 4.5 | 40 | 35 | 30 | | | | | 6.0 | 50 | 45 | 40 | | | t <sub>PLH</sub> , | Maximum Propagation Delay, Clock to Q | 2.0 | 160 | 200 | 250 | ns | | t <sub>PHL</sub> | (Figures 1 and 4) | 3.0 | 100 | 150 | 200 | | | | | 4.5 | 32 | 40 | 48 | | | | | 6.0 | 27 | 34 | 42 | | | t <sub>PHL</sub> | Maximum Propagation Delay, Reset to Q | 2.0 | 175 | 220 | 260 | ns | | | (Figures 2 and 4) | 3.0 | 100 | 150 | 200 | | | | | 4.5 | 35 | 44 | 53 | | | | | 6.0 | 30 | 37 | 45 | | | t <sub>TLH</sub> , | Maximum Output Transition Time, Any Output | 2.0 | 75 | 95 | 110 | ns | | t <sub>THL</sub> | (Figures 1 and 4) | 3.0 | 27 | 32 | 36 | | | | | 4.5 | 15 | 19 | 22 | | | | | 6.0 | 13 | 16 | 19 | | | C <sub>in</sub> | Maximum Input Capacitance | _ | 10 | 10 | 10 | pF | | | | | T - · · | ⊕ oe°C V | F O V | | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |----------|----------------------------------------------|-----------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance (Per Package)* | 180 | pF | ### **TIMING REQUIREMENTS** (Input $t_r = t_f = 6 \text{ ns}$ ) | | | | Gu | aranteed Li | mit | | |------------------|-----------------------------------------------------------|--------------------------|----------------------|----------------------|----------------------|------| | Symbol | Parameter | V <sub>CC</sub><br>V | –55°C to<br>25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit | | t <sub>su</sub> | Minimum Setup Time, A1 or A2 to Clock (Figure 3) | 2.0<br>3.0<br>4.5<br>6.0 | 25<br>15<br>7<br>5 | 35<br>20<br>8<br>6 | 40<br>25<br>9<br>6 | ns | | t <sub>h</sub> | Minimum Hold Time, Clock to A1 or A2 (Figure 3) | 2.0<br>3.0<br>4.5<br>6.0 | 3<br>3<br>3<br>3 | 3<br>3<br>3<br>3 | 3<br>3<br>3<br>3 | ns | | t <sub>rec</sub> | Minimum Recovery Time, Reset Inactive to Clock (Figure 2) | 2.0<br>3.0<br>4.5<br>6.0 | 3<br>3<br>3<br>3 | 3<br>3<br>3<br>3 | 3<br>3<br>3<br>3 | ns | | t <sub>w</sub> | Minimum Pulse Width, Clock<br>(Figure 1) | 2.0<br>3.0<br>4.5<br>6.0 | 50<br>26<br>12<br>10 | 60<br>35<br>15<br>12 | 75<br>45<br>20<br>15 | ns | | t <sub>w</sub> | Minimum Pulse Width, Reset<br>(Figure 2) | 2.0<br>3.0<br>4.5<br>6.0 | 50<br>26<br>12<br>10 | 60<br>35<br>15<br>12 | 75<br>45<br>20<br>15 | ns | #### PIN DESCRIPTIONS #### **INPUTS** #### A1, A2 (Pins 1, 2) Serial Data Inputs. Data at these inputs determine the data to be entered into the first stage of the shift register. For a high level to be entered into the shift register, both A1 and A2 inputs must be high, thereby allowing one input to be used as a data–enable input. When only one serial input is used, the other must be connected to $V_{\rm CC}$ . #### Clock (Pin 8) Shift Register Clock. A positive-going transition on this pin shifts the data at each stage to the next stage. The shift register is completely static, allowing clock rates down to DC in a continuous or intermittent mode. #### **OUTPUTS** ### Q<sub>A</sub> - Q<sub>H</sub> (Pins 3, 4, 5, 6, 10, 11, 12, 13) Parallel Shift Register Outputs. The shifted data is presented at these outputs in true, or noninverted, form. #### **CONTROL INPUT** #### Reset (Pin 9) Active–Low, Asynchronous Reset Input. A low voltage applied to this input resets all internal flip–flops and sets Outputs $Q_A$ – $Q_H$ to the low level state. #### SWITCHING WAVEFORMS Figure 1. Figure 2. Figure 3. \*Includes all probe and jig capacitance Figure 4. Test Circuit ### **EXPANDED LOGIC DIAGRAM** ### **TIMING DIAGRAM** △ 0.10 SOIC-14 NB CASE 751A-03 ISSUE L **DATE 03 FEB 2016** - NOTES: 1. DIMENSIONING AND TOLERANCING PER - ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT - MAXIMUM MATERIAL CONDITION. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS. - 5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE | | MILLIN | IETERS | INCHES | | |-----|--------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 1.35 | 1.75 | 0.054 | 0.068 | | A1 | 0.10 | 0.25 | 0.004 | 0.010 | | АЗ | 0.19 | 0.25 | 0.008 | 0.010 | | b | 0.35 | 0.49 | 0.014 | 0.019 | | D | 8.55 | 8.75 | 0.337 | 0.344 | | Е | 3.80 | 4.00 | 0.150 | 0.157 | | œ | 1.27 | BSC | 0.050 BSC | | | Н | 5.80 | 6.20 | 0.228 | 0.244 | | h | 0.25 | 0.50 | 0.010 | 0.019 | | L | 0.40 | 1.25 | 0.016 | 0.049 | | М | 0 ° | 7° | 0 ° | 7° | #### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code Α = Assembly Location WL = Wafer Lot Υ = Year WW = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. #### **SOLDERING FOOTPRINT\*** C SEATING PLANE DIMENSIONS: MILLIMETERS \*For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Report Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-14 NB | | PAGE 1 OF 2 | | onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. #### SOIC-14 CASE 751A-03 ISSUE L ### DATE 03 FEB 2016 | STYLE 1: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. NO CONNECTION 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. NO CONNECTION 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 2:<br>CANCELLED | STYLE 3: PIN 1. NO CONNECTION 2. ANODE 3. ANODE 4. NO CONNECTION 5. ANODE 6. NO CONNECTION 7. ANODE 8. ANODE 9. ANODE 10. NO CONNECTION 11. ANODE 12. ANODE 13. NO CONNECTION 14. COMMON CATHODE | STYLE 4: PIN 1. NO CONNECTION 2. CATHODE 3. CATHODE 4. NO CONNECTION 5. CATHODE 6. NO CONNECTION 7. CATHODE 8. CATHODE 9. CATHODE 10. NO CONNECTION 11. CATHODE 12. CATHODE 13. NO CONNECTION 14. COMMON ANODE | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STYLE 5: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. NO CONNECTION 7. COMMON ANODE 8. COMMON CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 6: PIN 1. CATHODE 2. CATHODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE 7. CATHODE 8. ANODE 9. ANODE 10. ANODE 11. ANODE 12. ANODE 13. ANODE 14. ANODE | STYLE 7: PIN 1. ANODE/CATHODE 2. COMMON ANODE 3. COMMON CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. ANODE/CATHODE 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. COMMON CATHODE 12. COMMON ANODE 13. ANODE/CATHODE 14. ANODE/CATHODE | STYLE 8: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. ANODE/CATHODE 7. COMMON ANODE 8. COMMON ANODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. NO CONNECTION 12. ANODE/CATHODE 13. ANODE/CATHODE 14. COMMON CATHODE | | DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-14 NB | | PAGE 2 OF 2 | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales