## **Dimmable Quasi-Resonant Primary Side Current-Mode Controller for LED Lighting** with Thermal Fold-back NCL30082 The NCL30082 is a PWM current mode controller targeting isolated flyback and non-isolated constant current topologies. The controller operates in a quasi-resonant mode to provide high efficiency. Thanks to a novel control method, the device is able to precisely regulate a constant LED current from the primary side. This removes the need for secondary side feedback circuitry, biasing and an optocoupler. The device is highly integrated with a minimum number of external components. A robust suite of safety protection is built in to simplify the design. This device supports analog/digital dimming as well as thermal current fold-back. While the NCL30082 has integrated fixed overvoltage protection, the designer has the flexibility to program a lower OVP level. #### **Features** - Quasi-resonant Peak Current-mode Control Operation - Primary Side Sensing (no optocoupler needed) - Wide V<sub>CC</sub> Range - Source 300 mA / Sink 500 mA Totem Pole Driver with 12 V Gate - Precise LED Constant Current Regulation ±1% Typical - Line Feed-forward for Enhanced Regulation Accuracy - Low LED Current Ripple - 250 mV ±2% Guaranteed Voltage Reference for Current Regulation - ~0.9 Power Factor with Valley Fill Input Stage - Low Start-up Current (13 µA typ.) - Analog or Digital Dimming - Thermal Fold-back - Wide Temperature Range of -40 to +125°C - Pb-Free, Halide-Free MSL1 Product - Robust Protection Features - Over Voltage / LED Open Circuit Protection - Over Temperature Protection - Secondary Diode Short Protection - Output Short Circuit Protection - Shorted Current Sense Pin Fault Detection - Latched and Auto-recoverable Versions - ♦ Brown-out - V<sub>CC</sub> Under Voltage Lockout - Thermal Shutdown - These Devices are Pb-Free and Halogen Free/BFR Free ### **Typical Applications** - Integral LED Bulbs - LED Power Driver Supplies - LED Light Engines #### **MARKING DIAGRAMS** AAx = Specific Device Code = C, D or H х = Assembly Location Α = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) L30082x = Specific Device Code = B, B1, B2, B3, D = Assembly Location L = Wafer Lot = Year W = Work Week = Pb-Free Package ### **PIN CONNECTIONS** ### **ORDERING INFORMATION** See detailed ordering and shipping information on page 33 of NOTE: Some of the devices on this data sheet have been DISCONTINUED. Please refer to the table on page 33. Figure 1. Typical Application Schematic for NCL30082 **Table 1. PIN FUNCTION DESCRIPTION** | Pin No | Pin Name | Function | Pin Description | |--------|----------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SD | Thermal Fold-back<br>and shutdown | Connecting an NTC to this pin allows reducing the output current down to 50% of its fixed value before stopping the controller. A Zener diode can also be used to pull-up the pin and stop the controller for adjustable OVP protection | | 2 | ZCD | Zero Crossing Detection | Connected to the auxiliary winding, this pin detects the core reset event. | | 3 | CS | Current sense | This pin monitors the primary peak current | | 4 | GND | - | The controller ground | | 5 | DRV | Driver output | The current capability of the totem pole gate drive (+0.3/-0.5 A) makes it suitable to effectively drive a broad range of power MOSFETs. | | 6 | VCC | Supplies the controller | This pin is connected to an external auxiliary voltage. | | 7 | VIN | Input voltage sensing<br>Brown-Out | This pin observes the HV rail and is used in valley selection. This pin also monitors and protects for low mains conditions. | | 8 | DIM | Analog / PWM dimming | This pin is used for analog or PWM dimming control. An analog signal than can be varied between $V_{\text{DIM}(\text{EN})}$ and $V_{\text{DIM}100}$ can be used to vary the current, or a PWM signal with an amplitude greater than $V_{\text{DIM}100}.$ | **Figure 2. Internal Circuit Architecture** **Table 2. MAXIMUM RATINGS TABLE** | Symbol | Rating | Value | Unit | |------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------| | V <sub>CC(MAX)</sub> | Maximum Power Supply voltage, VCC pin, continuous voltage Maximum current for VCC pin | -0.3, +35<br>Internally limited | V<br>mA | | V <sub>DRV(MAX)</sub><br>I <sub>DRV(MAX)</sub> | Maximum driver pin voltage, DRV pin, continuous voltage<br>Maximum current for DRV pin | -0.3, V <sub>DRV</sub> (Note 1)<br>-500, +800 | V<br>mA | | V <sub>MAX</sub><br>I <sub>MAX</sub> | Maximum voltage on low power pins (except pins ZCD, DIM, DRV and VCC) Current range for low power pins (except pins ZCD, DRV and VCC) | -0.3, +5.5<br>-2, +5 | V<br>mA | | V <sub>ZCD(MAX)</sub> | Maximum voltage for ZCD pin<br>Maximum current for ZCD pin | -0.3, +10<br>-2, +5 | V<br>mA | | V <sub>DIM(MAX)</sub> | Maximum voltage for DIM pin | -0.3, +10 | V | | $R_{ heta JA}$ | Thermal Resistance, Junction-to-Ambient (Note 4) Micro8 version SOIC-8 version | 228<br>180 | °C/W | | $\Psi_{\sf JC}$ | Thermal Characterization Parameter, Junction-to-Case Top<br>Micro8 version<br>SOIC-8 version | 50<br>45 | °C/W | | T <sub>J(MAX)</sub> | Maximum Junction Temperature | 150 | °C | | | Operating Temperature Range | -40 to +125 | °C | | | Storage Temperature Range | -60 to +150 | °C | | | ESD Capability, HBM model (Note 2) | 4 | kV | | | ESD Capability, MM model (Note 2) | 200 | V | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. V<sub>DRV</sub> is the DRV clamp voltage V<sub>DRV(high)</sub> when V<sub>CC</sub> is higher than V<sub>DRV(high)</sub>. V<sub>DRV</sub> is V<sub>CC</sub> unless otherwise noted. 2. This device series contains ESD protection and exceeds the following tests: Human Body Model 4000 V per JEDEC JESD22–A114–F and - Machine Model Method 200 V per JEDEC JESD22-A115-A. - 3. This device contains latch-up protection and exceeds 100 mA per JEDEC Standard JESD78 except for VIN pin which passes 60 mA. - 4. With a 100 mm<sup>2</sup>, 2 oz copper area based on JEDEC EIA/JESD51-3 board design. **Table 3. ELECTRICAL CHARACTERISTICS** (Unless otherwise noted: For typical values $T_J = 25^{\circ}C$ , $V_{CC} = 12 \text{ V}$ ; For min/max values $T_J = -40^{\circ}C$ to $+125^{\circ}C$ , Max $T_J = 150^{\circ}C$ , $V_{CC} = 12 \text{ V}$ ) | Description | Test Condition | Symbol | Min | Тур | Max | Unit | |---------------------------------------------|------------------------------------------|-------------------------|-----|-----|-----|------| | STARTUP AND SUPPLY CIRCUITS | • | | • | • | • | • | | Supply Voltage | | | | | | V | | Startup Threshold | V <sub>CC</sub> increasing | $V_{CC(on)}$ | 16 | 18 | 20 | | | Minimum Operating Voltage | V <sub>CC</sub> decreasing | $V_{CC(off)}$ | 8.2 | 8.8 | 9.4 | | | Hysteresis $V_{CC(on)} - V_{CC(off)}$ | V <sub>CC</sub> decreasing | V <sub>CC(HYS)</sub> | 8 | - | - | | | Internal logic reset | | V <sub>CC(reset)</sub> | 3.5 | 4.5 | 5.5 | | | Over Voltage Protection | | V <sub>CC(OVP)</sub> | 26 | 28 | 30 | V | | VCC OVP threshold | | , , | | | | | | V <sub>CC(off)</sub> noise filter | | t <sub>VCC(off)</sub> | - | 5 | - | μS | | V <sub>CC(reset)</sub> noise filter- | | t <sub>VCC(reset)</sub> | - | 20 | - | | | Startup current | | I <sub>CC(start)</sub> | - | 13 | 30 | μΑ | | Startup current in fault mode | | I <sub>CC(sFault)</sub> | - | 46 | 60 | μΑ | | Supply Current | | | | | | mA | | Device Disabled/Fault | $V_{CC} > V_{CC(off)}$ | I <sub>CC1</sub> | 0.8 | 1.2 | 1.4 | | | Device Enabled/No output load on pin 5 | F <sub>sw</sub> = 65 kHz | I <sub>CC2</sub> | _ | 2.3 | 4.0 | | | Device Switching (F <sub>sw</sub> = 65 kHz) | $C_{DRV}$ = 470 pF,<br>$F_{sw}$ = 65 kHz | I <sub>CC3</sub> | _ | 2.7 | 5.0 | | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 6. Guaranteed by design. $\begin{tabular}{ll} \textbf{Table 3. ELECTRICAL CHARACTERISTICS} & (Unless otherwise noted: For typical values $T_J = 25^{\circ}C$, $V_{CC} = 12$ V$; For min/max values $T_J = -40^{\circ}C$ to $+125^{\circ}C$, $Max $T_J = 150^{\circ}C$, $V_{CC} = 12$ V$.} \end{tabular}$ | Description | Test Condition | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------|------------|--------|------| | CURRENT SENSE | • | • | • | | | • | | Maximum Internal current limit | | $V_{ILIM}$ | 0.95 | 1 | 1.05 | V | | Leading Edge Blanking Duration for $V_{ILIM}$ ( $T_j = -25^{\circ}\text{C}$ to 125°C) (Not applicable for NCL30082D) | | t <sub>LEB</sub> | 250 | 300 | 350 | ns | | Leading Edge Blanking Duration for $V_{ILIM}$ ( $T_j = -40$ °C to 125°C) | | t <sub>LEB</sub> | 240 | 300 | 350 | ns | | Input Bias Current | DRV high | I <sub>bias</sub> | - | 0.02 | - | μΑ | | Propagation delay from current detection to gate off-state | | t <sub>ILIM</sub> | - | 50 | 150 | ns | | Threshold for immediate fault protection activation | | V <sub>CS(stop)</sub> | 1.35 | 1.5 | 1.65 | V | | Leading Edge Blanking Duration for V <sub>CS(stop)</sub> | | t <sub>BCS</sub> | _ | 120 | = | ns | | Blanking time for CS to GND short detection $V_{pinVIN} = 1 \text{ V}$ | | t <sub>CS(blank1)</sub> | 6 | _ | 12 | μS | | Blanking time for CS to GND short detection $V_{pinVIN} = 1 \text{ V}$ NCL30082D | | t <sub>CS(blank1)D</sub> | 8 | 10.7 | 14 | μs | | Blanking time for CS to GND short detection $V_{pinVIN} = 3.3 \text{ V}$ | | t <sub>CS(blank2)</sub> | 2 | _ | 4 | μs | | Blanking time for CS to GND short detection $V_{pinVIN}$ = 3.3 V NCL30082D | | t <sub>CS(blank2)D</sub> | 2.6 | 3.6 | 4.6 | μs | | GATE DRIVE | • | | | | | | | Drive Resistance<br>DRV Sink<br>DRV Source | | R <sub>SNK</sub><br>R <sub>SRC</sub> | _<br>_ | 13<br>30 | _<br>_ | Ω | | Drive current capability<br>DRV Sink (Note 6)<br>DRV Source (Note 6) | | I <sub>SNK</sub><br>I <sub>SRC</sub> | -<br>- | 500<br>300 | -<br>- | mA | | Rise Time (10% to 90%) | C <sub>DRV</sub> = 470 pF | t <sub>r</sub> | = | 40 | = | ns | | Fall Time (90% to 10%) | C <sub>DRV</sub> = 470 pF | t <sub>f</sub> | = | 30 | = | ns | | DRV Low Voltage | $\begin{aligned} V_{CC} &= V_{CC(off)} + 0.2 \text{ V} \\ C_{DRV} &= 470 \text{ pF,} \\ R_{DRV} &= 33 \text{ k}\Omega \end{aligned}$ | V <sub>DRV(low)</sub> | 8 | - | - | V | | DRV High Voltage | $V_{CC}$ = 30 V $C_{DRV}$ = 470 pF, $R_{DRV}$ = 33 k $\Omega$ | V <sub>DRV(high)</sub> | 10 | 12 | 14 | V | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 6. Guaranteed by design. | Description | Test Condition | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------------------------------------|-----------|-------------|-----------|---------------| | ZERO VOLTAGE DETECTION CIRCUIT | | • | • | | • | | | ZCD threshold voltage | V <sub>ZCD</sub> increasing | V <sub>ZCD(THI)</sub> | 25 | 45 | 65 | mV | | ZCD threshold voltage (Note 6) | V <sub>ZCD</sub> decreasing | V <sub>ZCD(THD)</sub> | 5 | 25 | 45 | mV | | ZCD hysteresis (Note 6) | V <sub>ZCD</sub> increasing | V <sub>ZCD(HYS)</sub> | 10 | _ | - | mV | | Threshold voltage for output short circuit or aux. winding short circuit detection | | V <sub>ZCD(short)</sub> | 0.8 | 1 | 1.2 | ٧ | | Short circuit detection Timer | V <sub>ZCD</sub> < V <sub>ZCD(short)</sub> | t <sub>OVLD</sub> | 70 | 90 | 110 | ms | | Auto-recovery timer duration | | t <sub>recovery</sub> | 3 | 4 | 5 | s | | Input clamp voltage<br>High state<br>Low state | I <sub>pin1</sub> = 3.0 mA<br>I <sub>pin1</sub> = -2.0 mA | V <sub>CH</sub><br>V <sub>CL</sub> | -<br>-0.9 | 9.5<br>-0.6 | _<br>-0.3 | V | | Propagation Delay from valley detection to DRV high | V <sub>ZCD</sub> decreasing | t <sub>DEM</sub> | - | _ | 150 | ns | | Equivalent time constant for ZCD input (Note 6) | | t <sub>PAR</sub> | - | 20 | - | ns | | Blanking delay after on-time | | t <sub>BLANK</sub> | 2.25 | 3 | 3.75 | μs | | Blanking delay after on-time NCL30082B2 and NCL30082B3 | | t <sub>BLANKB2</sub> | 1.2 | 1.6 | 2.0 | μs | | Timeout after last demag transition | | t <sub>TIMO</sub> | 5 | 6.5 | 8 | μs | | CONSTANT CURRENT CONTROL | | | | | | | | Reference Voltage at T <sub>J</sub> = 25°C | | $V_{REF}$ | 245 | 250 | 255 | mV | | Reference Voltage T <sub>J</sub> = -40°C to 125°C | | $V_{REF}$ | 242.5 | 250 | 257.5 | mV | | Reference Voltage NCL30082D (T <sub>J</sub> = 25°C) | | $V_{REFD}$ | 495 | 500 | 505 | mV | | Reference Voltage NCL30082D (T <sub>J</sub> = 0°C to 85°C) | | $V_{REFD}$ | 492 | 500 | 508 | mV | | Reference Voltage NCL30082D (T <sub>J</sub> = -40°C to 125°C) | | $V_{REFD}$ | 488 | 500 | 512 | mV | | Reference Voltage NCL30082B3 (T <sub>J</sub> = 25°C) | | V <sub>REFB3</sub> | 329 | 333 | 337 | mV | | Reference Voltage NCL30082B3 (T <sub>J</sub> = 0°C to 85°C) | | V <sub>REFB3</sub> | 325 | 333 | 341 | mV | | Reference Voltage NCL30082B3 (T <sub>J</sub> = -40°C to 125°C) | | V <sub>REFB3</sub> | 321 | 333 | 345 | mV | | 50% reference voltage (for thermal foldback) | | V <sub>REF50</sub> | - | 125 | _ | mV | | 25% reference voltage (for thermal foldback) NCL30082D | | V <sub>REF25D</sub> | - | 125 | - | mV | | Current sense lower threshold for detection of the leakage inductance reset time | | V <sub>CS(low)</sub> | 30 | 55 | 80 | mV | | LINE FEED-FORWARD | | | | | | | | V <sub>VIN</sub> to I <sub>CS(offset)</sub> conversion ratio | | K <sub>LFF</sub> | 15 | 17 | 19 | μ <b>A</b> /V | | Offset current maximum value | V <sub>pinVIN</sub> = 4.5 V | I <sub>offset(MAX)</sub> | 67.5 | 76.5 | 85.5 | μΑ | | V <sub>REF</sub> value below which the offset current source is turned off | V <sub>REF</sub> decreases | V <sub>REF(off)</sub> | - | 37.5 | - | mV | | V <sub>REF</sub> value above which the offset current source is turned on | V <sub>REF</sub> increases | V <sub>REF(on)</sub> | = | 50 | _ | mV | | VALLEY SELECTION | | | | | | | | Threshold for line range detection V <sub>in</sub> increasing (1 <sup>st</sup> to 2 <sup>nd</sup> valley transition for V <sub>REF</sub> > 0.75 V) | V <sub>VIN</sub> increases | V <sub>HL</sub> | 2.28 | 2.4 | 2.52 | V | | Threshold for line range detection $V_{in}$ decreasing (2 <sup>nd</sup> to 1 <sup>st</sup> valley transition for $V_{REF} > 0.75 \text{ V}$ ) | V <sub>VIN</sub> decreases | V <sub>LL</sub> | 2.18 | 2.3 | 2.42 | ٧ | | Blanking time for line range detection | | t <sub>HL(blank)</sub> | 15 | 25 | 35 | ms | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 6. Guaranteed by design. Table 3. ELECTRICAL CHARACTERISTICS (Unless otherwise noted: For typical values $T_J = 25^{\circ}C$ , $V_{CC} = 12 \text{ V}$ ; For min/max values $T_J = -40^{\circ}C$ to $+125^{\circ}C$ , Max $T_J = 150^{\circ}C$ , $V_{CC} = 12 \text{ V}$ ) | Description | Test Condition | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------------|-------|-------|-------|------| | VALLEY SELECTION | | | | • | • | | | Valley thresholds | | | | | | mV | | 1 <sup>st</sup> to 2 <sup>nd</sup> valley transition at LL and 2 <sup>nd</sup> to 3 <sup>rd</sup> valley HL | V <sub>REF</sub> decreases | V <sub>VLY1-2/2-3</sub> | 177.5 | 187.5 | 197.5 | | | 2 <sup>nd</sup> to 1 <sup>st</sup> valley transition at LL and 3 <sup>rd</sup> to 2 <sup>nd</sup> valley HL | V <sub>REF</sub> increases | V <sub>VLY2-1/3-2</sub> | 185.0 | 195.0 | 205.0 | | | 2 <sup>nd</sup> to 4 <sup>th</sup> valley transition at LL and 3 <sup>rd</sup> to 5 <sup>th</sup> valley HL | V <sub>REF</sub> decreases | V <sub>VLY2-4/3-5</sub> | 117.5 | 125.0 | 132.5 | | | 4 <sup>th</sup> to 2 <sup>nd</sup> valley transition at LL and 5 <sup>th</sup> to 3 <sup>rd</sup> valley HL | V <sub>REF</sub> increases | V <sub>VLY4-2/5-3</sub> | 125.0 | 132.5 | 140.0 | | | 4 <sup>th</sup> to 7 <sup>th</sup> valley transition at LL and 5 <sup>th</sup> to 8 <sup>th</sup> valley HL | V <sub>REF</sub> decreases | V <sub>VLY4-7/5-8</sub> | - | 75.0 | _ | | | 7 <sup>th</sup> to 4 <sup>th</sup> valley transition at LL and 8 <sup>th</sup> to 5 <sup>th</sup> valley HL | V <sub>REF</sub> increases | V <sub>VLY7-4/8-5</sub> | = | 82.5 | _ | | | 7 <sup>th</sup> to 11 <sup>th</sup> valley transition at LL and 8 <sup>th</sup> to 12 <sup>th</sup> valley HL | V <sub>REF</sub> decreases | V <sub>VLY7-11/8-12</sub> | _ | 37.5 | _ | | | 11 <sup>th</sup> to 7 <sup>th</sup> valley transition at LL and 12 <sup>th</sup> to 8 <sup>th</sup> valley HL | V <sub>REF</sub> increases | V <sub>VLY11-7/12-8</sub> | _ | 50.0 | _ | | | 11 <sup>th</sup> to 13 <sup>th</sup> valley transition at LL and 12 <sup>th</sup> to 15 <sup>th</sup> valley HL | V <sub>REF</sub> decreases | V <sub>VLY11-13/12-15</sub> | _ | 15.0 | _ | | | 13 <sup>th</sup> to 11 <sup>th</sup> valley transition at LL and 15 <sup>th</sup> to 12 <sup>th</sup> valley HL | V <sub>REF</sub> increases | V <sub>VLY13-11/15-12</sub> | _ | 20.0 | _ | | | DIMMING SECTION | _ | | | 1 | 1 | • | | DIM pin voltage for zero output current (OFF voltage) | | V <sub>DIM(EN)</sub> | 0.66 | 0.7 | 0.74 | V | | DIM pin voltage for maximum output current | | V <sub>DIM100</sub> | 2.25 | 2.45 | 2.65 | V | | Dimming range | | V <sub>DIM(range)</sub> | - | 1.75 | = | V | | Clamping voltage for DIM pin | | V <sub>DIM(CLP)</sub> | ı | 7.8 | - | V | | Dimming pin pull-up current source | | I <sub>DIM(pullup)</sub> | = | 280 | = | nA | | THERMAL FOLD-BACK AND OVP | | | | | | | | Reference current for direct connection of an NTC (Note 6) | | I <sub>OTP(REF)</sub> | 80 | 85 | 90 | | | SD pin voltage at which thermal fold-back starts | | V <sub>TF(start)</sub> | 0.9 | 1 | 1.1 | V | | SD pin voltage at which thermal fold–back stops $(I_{out} = 50\% \ I_{out(nom)})$ | | V <sub>TF(stop)</sub> | 0.64 | 0.68 | 0.72 | V | | SD pin voltage at which thermal fold–back stops NCL30082D ( $I_{out} = 25\% I_{out(nom)}$ ) | | V <sub>TF(stop)D</sub> | 0.86 | 0.90 | 0.94 | V | | Reference current for direct connection of an NTC | | I <sub>OTP(REF)</sub> | 80 | 85 | 90 | μΑ | | Fault detection level for OTP | V <sub>SD</sub> decreasing | V <sub>OTP(off)</sub> | 0.47 | 0.5 | 0.53 | V | | Fault detection level for OTP NCL30082D | | V <sub>OTP(off)D</sub> | 0.81 | 0.85 | 0.89 | V | | SD pin level at which controller re-start switching after OTP detection | V <sub>SD</sub> increasing | V <sub>OTP(on)</sub> | 0.64 | 0.68 | 0.72 | V | | SD pin level at which controller re-start switching after OTP detection NCL30082D | | V <sub>OTP(on)D</sub> | 0.86 | 0.9 | 0.94 | ٧ | | SD pin Over temperature Protection Hysteresis NCL30082D | | V <sub>OTP(hys)D</sub> | 15 | 50 | 100 | mV | | V <sub>TF(start)</sub> over I <sub>OTP(REF)</sub> ratio (Note 5) | $T_{J} = +25^{\circ}\text{C to } +125^{\circ}\text{C}$ | R <sub>TF(start)</sub> | 10.8 | 11.7 | 12.6 | kΩ | | V <sub>TF(stop)</sub> over I <sub>OTP(REF)</sub> ratio (Note 5) | $T_{J} = +25^{\circ}C \text{ to } +125^{\circ}C$ | R <sub>TF(stop)</sub> | 7.4 | 8.0 | 8.6 | kΩ | | V <sub>OTP(off)</sub> over I <sub>OTP(REF)</sub> ratio (Note 5) | $T_{J} = +25^{\circ}C \text{ to } +125^{\circ}C$ | R <sub>OTP(off)</sub> | 5.4 | 5.9 | 6.4 | kΩ | | V <sub>OTP(on)</sub> over I <sub>OTP(REF)</sub> ratio (Note 5) | $T_{J} = +25^{\circ}\text{C to } +125^{\circ}\text{C}$ | R <sub>OTP(on)</sub> | 7.4 | 8.0 | 8.6 | kΩ | | V <sub>TF(stop)</sub> over I <sub>OTP(REF)</sub> ratio NCL30082D (Note 5) | $T_{J} = +25^{\circ}\text{C to } +125^{\circ}\text{C}$ | R <sub>TF(stop)D</sub> | 9.9 | 10.5 | 11.1 | kΩ | | V <sub>OTP(off)</sub> over I <sub>OTP(REF)</sub> ratio NCL30082D (Note 5) | $T_{J} = +25^{\circ}\text{C to } +125^{\circ}\text{C}$ | R <sub>OTP(off)D</sub> | 9.4 | 10.0 | 10.6 | kΩ | | V <sub>OTP(on)</sub> over I <sub>OTP(REF)</sub> ratio NCL30082D (Note 5) | $T_{J} = +25^{\circ}\text{C to } +125^{\circ}\text{C}$ | R <sub>OTP(on)D</sub> | 9.9 | 10.5 | 11.1 | kΩ | <sup>5.</sup> A NTC is generally placed between the SD and GND pins. Parameters R<sub>TF(start)</sub>, R<sub>TF(stop)</sub>, R<sub>OTP(off)</sub> and R<sub>OTP(on)</sub> give the resistance the NTC must exhibit to respectively, enter thermal foldback, stop thermal foldback, trigger the OTP limit and allow the circuit recovery after an OTP situation. Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 6. Guaranteed by design. $\textbf{Table 3. ELECTRICAL CHARACTERISTICS} \text{ (Unless otherwise noted: For typical values } T_J = 25^{\circ}\text{C}, \ V_{CC} = 12 \text{ V}; \\ \text{For min/max values } T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}, \ \text{Max } T_J = 150^{\circ}\text{C}, \ V_{CC} = 12 \text{ V})$ | Description | Test Condition | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------|--------------------------------------------------|--------------------------|------|------|------|------| | THERMAL FOLD-BACK AND OVP | | | | | | | | Timer duration after which the controller is allowed to start pulsing | | t <sub>OTP(start)</sub> | 180 | = | 300 | μs | | Clamped voltage (SD pin left open) | SD pin open | V <sub>SD(clamp)</sub> | 1.13 | 1.35 | 1.57 | V | | Clamp series resistor | | R <sub>SD(clamp)</sub> | = | 1.6 | = | kΩ | | SD pin detection level for OVP | V <sub>SD</sub> increasing | V <sub>OVP</sub> | 2.35 | 2.5 | 2.65 | V | | Delay before OVP or OTP confirmation (OVP and OTP) | | T <sub>SD(delay)</sub> | 15 | 30 | 45 | μs | | THERMAL SHUTDOWN | | | | | | | | Thermal Shutdown (Note 6) | Device switching (F <sub>SW</sub> around 65 kHz) | T <sub>SHDN</sub> | 130 | 150 | 170 | °C | | Thermal Shutdown Hysteresis (Note 6) | | T <sub>SHDN(HYS)</sub> | - | 50 | - | °C | | BROWN-OUT | | | | | | | | Brown-Out ON level (IC start pulsing) | V <sub>SD</sub> increasing | V <sub>BO(on)</sub> | 0.90 | 1 | 1.10 | V | | Brown-Out OFF level (IC shuts down) | V <sub>SD</sub> decreasing | V <sub>BO(off)</sub> | 0.85 | 0.9 | 0.95 | V | | BO comparators delay | | t <sub>BO(delay)</sub> | = | 30 | - | μs | | Brown-Out blanking time | | t <sub>BO(blank)</sub> | 35 | 50 | 65 | ms | | Brown-Out blanking time NCL30082D | | t <sub>BO(blank)</sub> D | 10.5 | 15 | 19.5 | ms | | Brown-out pin bias current | | I <sub>BO(bias)</sub> | -250 | - | 250 | nA | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 6. Guaranteed by design. Figure 3. V<sub>CC(on)</sub> vs. Junction Temperature Figure 4. V<sub>CC(off)</sub> vs. Junction Temperature Figure 5. V<sub>CC(OVP)</sub> vs. Junction Temperature Figure 6. I<sub>CC(start)</sub> vs. Junction Temperature Figure 7. I<sub>CC(sFault)</sub> vs. Junction Temperature Figure 8. $I_{CC1}$ vs. Junction Temperature Figure 9. I<sub>CC2</sub> vs. Junction Temperature Figure 10. I<sub>CC3</sub> vs. Junction Temperature Figure 11. V<sub>ILIM</sub> vs. Junction Temperature Figure 12. V<sub>CS(stop)</sub> vs. Junction Temperature Figure 13. $t_{\text{LEB}}$ vs. Junction Temperature Figure 14. V<sub>ZCD(short)</sub> vs. Junction Temperature Figure 15. t<sub>BLANK</sub> vs. Junction Temperature Figure 16. t<sub>TIMO</sub> vs. Junction Temperature Figure 17. V<sub>REF</sub> vs. Junction Temperature Figure 18. $V_{CS(low)}$ vs. Junction Temperature Figure 19. $K_{LFF}$ vs. Junction Temperature Figure 20. V<sub>REF(off)</sub> vs. Junction Temperature Figure 21. V<sub>REF(on)</sub> vs. Junction Temperature Figure 22. V<sub>HL</sub> vs. Junction Temperature Figure 23. V<sub>LL</sub> vs. Junction Temperature Figure 24. t<sub>HL(BLANK)</sub> vs. Junction Temperature Figure 25. V<sub>VLY1-2/2-3</sub> vs. Junction Temperature Figure 26. V<sub>VLY2-1/3-2</sub> vs. Junction Temperature 21.0 20.5 20.0 21.0 20.0 21.0 20.0 21.0 20.0 20.0 19.5 18.5 18.0 17.5 17.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 20.0 Figure 33. V<sub>VLY11-13/12-15</sub> vs. Junction Temperature Figure 34. V<sub>VLY13-11/15-12</sub> vs. Junction Temperature Figure 35. V<sub>DIM(EN)</sub> vs. Junction Temperature Figure 36. V<sub>DIM(100)</sub> vs. Junction Temperature Figure 37. $t_{OVLD}$ vs. Junction Temperature Figure 38. t<sub>recovery</sub> vs. Junction Temperature Figure 39. V<sub>OVP</sub> vs. Junction Temperature Figure 40. I<sub>OTP(ref)</sub> vs. Junction Temperature Figure 41. $V_{OTP(on)}$ , $V_{TF(stop)}$ vs. Junction Temperature Figure 42. V<sub>TF(start)</sub> vs. Junction Temperature Figure 43. V<sub>BO(on)</sub> vs. Junction Temperature Figure 44. $V_{BO(off)}$ vs. Junction Temperature 130 129 128 127 VREF25D (mV) 126 125 124 123 122 121 120 -20 -40 20 40 60 80 100 120 T<sub>J</sub>, JUNCTION TEMPERATURE (°C) Figure 45. V<sub>REFD</sub> vs. Junction Temperature Figure 46. V<sub>REF25D</sub> vs. Junction Temperature Figure 47. V<sub>OTP(off)D</sub> vs. Junction Temperature Figure 48. V<sub>OTP(on)D</sub>, V<sub>TF(stop)D</sub> vs. Junction Temperature Figure 49. V<sub>OTP(HYS)D</sub> vs. Junction Temperature Figure 50. t<sub>BO(BLANK)D</sub> vs. Junction Temperature ### **TYPICAL CHARACTERISTICS** Figure 51. t<sub>BO(BLANK)</sub> vs. Junction Temperature #### **APPLICATION INFORMATION** The NCL30082 implements a current-mode architecture operating in quasi-resonant mode. Thanks to proprietary circuitry, the controller is able to accurately regulate the secondary side current of the flyback converter without using any opto-coupler or measuring directly the secondary side current. - Quasi-Resonance Current-Mode Operation: implementing quasi-resonance operation in peak current-mode control, the NCL30082 optimizes the efficiency by switching in the valley of the MOSFET drain-source voltage. Thanks to a smart control algorithm, the controller locks-out in a selected valley and remains locked until the input voltage or the output current set point significantly changes. - Primary Side Constant Current Control: thanks to a proprietary circuit, the controller is able to compensate for the leakage inductance of the transformer and allow accurate control of the secondary side current. - Line Feed-forward: compensation for possible variation of the output current caused by system slew rate variation. - Open LED protection: if the voltage on the VCC pin exceeds an internal limit, the controller shuts down and waits 4 seconds before restarting switching. - Thermal Fold-back / Over Temperature / Over Voltage Protection: by combining a dual threshold on the SD pin, the controller allows the direct connection of an NTC to ground plus a Zener diode to a monitored voltage. The temperature is monitored and the output current is linearly reduced in the event that the - temperature exceeds a prescribed level. If the temperature continues to increase, the current will be further reduced until the controller is stopped. The control will automatically restart if the temperature is reduced. This pin can implement a programmable OVP shutdown that can also auto-restart the device. - Brown-Out: the controller includes a brown-out circuit which safely stops the controller in case the input voltage is too low. The device will automatically restart if the line recovers. - Cycle-by-cycle peak current limit: when the current sense voltage exceeds the internal threshold V<sub>ILIM</sub>, the MOSFET is turned off for the rest of the switching cycle. - Winding Short-Circuit Protection: an additional comparator with a short LEB filter (t<sub>BCS</sub>) senses the CS signal and stops the controller if V<sub>CS</sub> reaches 1.5 x V<sub>ILIM</sub>. For noise immunity reasons, this comparator is enabled only during the main LEB duration t<sub>LEB</sub>. - Output Short-circuit protection: If a very low voltage is applied on ZCD pin for 90 ms (nominal), the controllers assume that the output or the ZCD pin is shorted to ground and enters shutdown. The auto-restart version (B suffix) waits 4 seconds, then the controller restarts switching. In the latched version (A suffix), the controller is latched as long as V<sub>CC</sub> stays above the V<sub>CC(reset)</sub> threshold. - Linear or PWM dimming: the DIM pin allows implementing both analog and PWM dimming. #### **Constant Current Control** Figure 53 portrays the primary and secondary current of a flyback converter in discontinuous conduction mode (DCM). Figure 52 shows the basic circuit of a flyback converter. Figure 52. Basic Flyback Converter Schematic During the on–time of the MOSFET, the bulk voltage $V_{bulk}$ is applied to the magnetizing and leakage inductors $L_p$ and $L_{leak}$ and the current ramps up. When the MOSFET is turned-off, the inductor current first charges $C_{lump}$ . The output diode is off until the voltage across $L_p$ reverses and reaches: $$N_{sp}(V_{out} + V_f)$$ (eq. 1) The output diode current increase is limited by the leakage inductor. As a consequence, the secondary peak current is reduced: $$I_{D,pk} < \frac{I_{L,pk}}{N_{sp}} \tag{eq. 2}$$ The diode current reaches its peak when the leakage inductor is reset. Thus, in order to accurately regulate the output current, we need to take into account the leakage inductor current. This is accomplished by sensing the clamping network current. Practically, a node of the clamp capacitor is connected to R<sub>sense</sub> instead of the bulk voltage V<sub>bulk</sub>. Then, by reading the voltage on the CS pin, we have an image of the primary current (red curve in Figure 53). When the diode conducts, the secondary current decreases linearly from $I_{D,pk}$ to zero. When the diode current has turned off, the drain voltage begins to oscillate because of the resonating network formed by the inductors $(L_p + L_{leak})$ and the lump capacitor. This voltage is reflected on the auxiliary winding wired in flyback mode. Thus, by looking at the auxiliary winding voltage, we can detect the end of the conduction time of secondary diode. The constant current control block picks up the leakage inductor current, the end of conduction of the output rectifier and controls the drain current to maintain the output current constant. We have: $$I_{out} = \frac{V_{REF}}{2N_{so}R_{sense}} \tag{eq. 3}$$ The output current value is set by choosing the sense resistor: $$R_{sense} = \frac{V_{ref}}{2N_{sp}I_{out}}$$ (eq. 4) From Equation 3, the first key point is that the output current is independent of the inductor value. Moreover, the leakage inductance does not influence the output current value as the reset time is taken into account by the controller. Figure 53. Flyback Currents and Auxiliary Winding Voltage in DCM ### Internal Soft-Start At startup or after recovering from a fault, there is a small internal soft–start of 40 $\mu s. \,$ In addition, during startup, as the output voltage is zero volts, the demagnetization time is long and the constant current control block will slowly increase the peak current towards its nominal value as the output voltage grows. Figure 54 shows a soft–start simulation example for a 9 W LED power supply. Figure 54. Startup Simulation Showing the Natural Soft-start ### Cycle-by-Cycle Current Limit When the current sense voltage exceeds the internal threshold $V_{\rm ILIM}$ , the MOSFET is turned off for the rest of the switching cycle (Figure 55). ### Winding and Output Diode Short-Circuit Protection In parallel with the cycle-by-cycle sensing of the CS pin, another comparator with a reduced LEB ( $t_{BCS}$ ) and a higher threshold (1.5 V typical) is able to sense winding short-circuit and immediately stops the DRV pulses. The controller goes into auto-recovery mode in version B, B1, B2, B3 and D. In version A, the controller is latched. In latch mode, the DRV pulses stop and VCC ramps up and down. The circuit un–latches when VCC pin voltage drops below $V_{CC(reset)}$ threshold. Figure 55. Winding Short Circuit Protection, Max. Peak Current Limit Circuits # Thermal Fold-back and Over Voltage / Over Temperature Protection The thermal fold-back circuit reduces the current in the LED string when the ambient temperature exceeds a set point. The current is gradually reduced to 50% of its nominal value if the temperature continues to rise. (Figure 56). The thermal foldback starting temperature depends of the Negative Coefficient Temperature (NTC) resistor chosen by the power supply designer. Indeed, the SD pin allows the direct connection of an NTC to sense the ambient temperature. When the SD pin voltage $V_{SD}$ drops below $V_{TF(start)}$ , the internal reference for the constant current control $V_{REF}$ is decreased proportionally to $V_{SD}$ . When $V_{SD}$ reaches $V_{TF(stop)}$ , $V_{REF}$ is clamped to $V_{REF50}$ , corresponding to 50% of the nominal output current (versions A, B, B1, B2, B3). For the NCL30082D, the output current is decreased to 25% of the nominal output current. If $V_{SD}$ drops below $V_{OTP}$ , the controller enters into the auto-recovery fault mode for version B, B1, B2, B3 and D meaning that the 4-s timer is activated. The controller will re-start switching after the 4-s timer has elapsed and when $V_{SD} > V_{OTP(on)}$ to provide some temperature hysteresis. For version $\hat{A}$ , this protection is latched: reset occurs when $V_{CC}$ < $V_{CC(reset)}$ . Figure 56. Output Current Reduction vs. SD Pin Voltage for NCL30082 Versions A, B, B1, B2, B3 Figure 57. Output Current Reduction vs. SD Pin Voltage for NCL30082D At startup, when $V_{CC}$ reaches $V_{CC(on)}$ , the controller is not allowed to start pulsing for at least 180 $\mu s$ in order to allow the SD pin voltage to reach its nominal value if a filtering capacitor is connected to the SD pin. This is to avoid flickering of the LED light in case of over temperature. Figure 58. Thermal Fold-back and OVP/OTP Circuitry In the case of excess voltage, the Zener diode starts to conduct and inject current into the internal clamp resistor $R_{clamp}$ thus causing the pin SD voltage to increase. When this voltage reaches the OVP threshold (2.5 V typ.), the controller shuts-down and waits for at least 4 seconds before restarting switching. Figure 59. OVP with SD Pin Chronograms Figure 60. Thermal Fold-back / OTP Chronograms ### **PWM or Linear Dimming Detection** The pin DIM allows implementing either linear dimming or PWM dimming of the LED light. If the power supply designer apply an analog signal varying from $V_{DIM(EN)}$ to $V_{DIM100}$ to the DIM pin, the output current will increase or decrease proportionally to the voltage applied. For $V_{DIM} = V_{DIM100}$ , the power supply delivers the maximum output current. If a voltage lower than $V_{DIM(EN)}$ is applied to the DIM pin, the DRV pulses are disabled. Thus, for PWM dimming, a PWM signal with a low state value < $V_{DIM(EN)}$ and a high state value > $V_{DIM100}$ should be applied. The DIM pin is pulled up internally by a small current source. Thus, if the pin is left open, the controller is able to start. Figure 61. Pin DIM Chronograms #### Note: - If a PWM voltage with a high state value < V<sub>DIM100</sub> is applied to the DIM pin, the product will still be in PWM dimming mode, but the reference voltage will be decreased according to V<sub>DIM</sub>. This allows increased dynamic range on the dimming control pin. - Thermal Foldback and dimming: if the IC is in a dimming state and the thermal foldback (TF) is activated, the output current is further reduced to a value equal to Dimming\*TF. ### **V<sub>CC</sub>** Over Voltage Protection (Open LED Protection) If no output load is connected to the LED power supply, the controller must be able to safely limit the output voltage excursion. In the NCL30082, when the $V_{CC}$ voltage reaches the $V_{CC(OVP)}$ threshold, the controller stops the DRV pulses and the 4-s timer starts counting. The IC re-start pulsing after the 4-s timer has elapsed and when $V_{CC} \ge V_{CC(on)}$ . Figure 62. Open LED Protection Chronograms ### Valley Lockout Quasi-square wave resonant systems have a wide switching frequency excursion. The switching frequency increases when the output load decreases or when the input voltage increases. The switching frequency of such systems must be limited. The NCL30082 changes the valley as the input voltage increases and as the output current set-point is varied (dimming and thermal fold-back). This limits the switching frequency excursion. Once a valley is selected, the controller stays locked in the valley until the input voltage or the output current set-point varies significantly. This avoids valley jumping and the inherent noise caused by this phenomenon. The input voltage is sensed by the VIN pin (line range detection in Figure 63). The internal logic selects the operating valley according to VIN pin voltage, SD pin voltage and DIM pin voltage. By default, when the output current is not dimmed, the controller operates in the first valley at low line and in the second valley at high line. Table 4. VALLEY SELECTION | | | | VIN pin v | voltage for valle | y change | | | |----------------------------|-----------------------------------------------------|--------------------------------------------|------------------|----------------------------|---------------------------------------------------------------------------------------------------|-----|--------------------| | controlle | ue at which the<br>er changes valley<br>decreasing) | V <sub>VIN</sub> decreases<br><del>▼</del> | | | I <sub>out</sub> value at which the<br>controller changes valley<br>(I <sub>out</sub> increasing) | | | | | | 0 | -LL- | 2.3 V | -HL- | 5 V | | | | 100% | | 1 <sup>st</sup> | | 2 <sup>nd</sup> | | 100% | | ses | 75%<br> <br> 50% | | 2 <sup>nd</sup> | | 3 <sup>rd</sup> | | - 78%<br>- 53% | | l <sub>out</sub> decreases | 30% | | 4 <sup>th</sup> | | 5 <sup>th</sup> | | - 53% increase 20% | | lout d | 15% | | 7 <sup>th</sup> | | 8 <sup>th</sup> | | l ' | | , Y | 6%<br>0% | | 13 <sup>th</sup> | | 15 <sup>th</sup> | | - 8%<br>0% | | | | 0 | -LL- | 2.4 V | -HL- | 5 V | | | | | | | V <sub>VIN</sub> increases | | | | | | | | VIN pin v | voltage for valle | y change | | | ### **Zero Crossing Detection Block** The ZCD pin allows detecting when the drain-source voltage of the power MOSFET reaches a valley. A valley is detected when the voltage on pin 1 crosses below the $V_{ZCD(THD)}$ internal threshold. At startup or in case of extremely damped free oscillations, the ZCD comparator may not be able to detect the valleys. To avoid such a situation, the NCL30082 features a Time-Out circuit that generates pulses if the voltage on ZCD pin stays below the $V_{ZCD(THD)}$ threshold for 6.5 $\mu$ s. The time-out also acts as a substitute clock for the valley detection and simulates a missing valley in case of too damped free oscillations. Figure 64. Time-out Chronograms Normally with this type of time-out function, in the event the ZCD pin or the auxiliary winding is shorted, the controller could continue switching leading to improper regulation of the LED current. Moreover during an output short circuit, the controller will strive to maintain constant current operation. To avoid these scenarios, a protection circuit consisting of a comparator and secondary timer starts counting when the ZCD voltage is below the $V_{\rm ZCD(short)}$ threshold. If this timer reaches 90 ms, the controller detects a fault and shutdown. The auto-restart version (B, B1, B2, D suffix) waits 4 seconds, then the controller restarts switching. In the latched version (A suffix), the controller is latched as long as $V_{\rm CC}$ stays above the $V_{\rm CC(reset)}$ threshold. Figure 65. ZCD Block Schematic #### Line Feed-Forward Because of the propagation delays, the MOSFET is not turned-off immediately when the current set-point is reached. As a result, the primary peak current is higher than expected and the output current increases. To compensate the peak current increase brought by the propagation delay, a positive voltage proportional to the line voltage is added on the current sense signal. The amount of offset voltage can be adjusted using the R<sub>CS</sub> resistor as shown in Figure 66. $$V_{CS(offset)} = K_{LFF}V_{pinVIN}R_{CS}$$ (eq. 5) The offset voltage is applied only during the MOSFET on-time. This offset voltage is removed at light load during dimming when the output current drops below 15% of the programmed output current. Figure 66. Line Feed-Forward Schematic #### Brown-out In order to protect the supply against a very low input voltage, the NCL30082 features a brown-out circuit with a fixed ON/OFF threshold. The controller is allowed to start if a voltage higher than 1 V is applied to the VIN pin and shuts-down if the VIN pin voltage decreases and stays below 0.9 V for 50 ms nominal. For the NCL30082D, the blanking time is reduced to 15 ms. Exiting a brown–out condition overrides the hiccup on $V_{CC}$ ( $V_{CC}$ does not wait to reach $V_{CC(off)}$ ) and the IC immediately goes into startup mode ( $I_{CC} = I_{CC(start)}$ ). Figure 68. Brown-Out Chronograms (Valley Fill circuit is used) #### **CS Pin Short Circuit Protection** Normally, if the CS pin or the sense resistor is shorted to ground, the Driver will not be able to turn off, leading to potential damage of the power supply. To avoid this, the versions A, B, B1, B2, B3 and D feature a circuit to protect the power supply against a short circuit of the CS pin. When the MOSFET is on, if the CS voltage stays below VCS(low) after the adaptive blanking timer has elapsed, the controller shuts down and will attempt to restart on the next VCC hiccup. In the NCL30082B1, this protection is disabled. Figure 69. CS Pin Short Circuit Protection Schematic ### **Fault Management** #### **OFF Mode** The circuit turns off whenever a major condition prevents it from operating: - Incorrect feeding of the circuit: "UVLO high". The UVLO signal becomes high when V<sub>CC</sub> drops below V<sub>CC(off)</sub> and remains high until V<sub>CC</sub> exceeds V<sub>CC(on)</sub>. - OTP - V<sub>CC</sub> OVP - OVP2 (additional OVP provided by SD pin) - Output diode short circuit protection: "WOD\_SCP high" - Output / Auxiliary winding Short circuit protection: "Aux SCP high" - Die over temperature (TSD) - Brown-Out: "BO NOK" high - Pin CS short circuited to GND: "CS\_short high" In this mode, the DRV pulses are stopped. The VCC voltage decrease through the controller own consumption (I<sub>CC1</sub>). For the output diode short circuit protection, the CS pin short circuit protection, the output / aux. winding short circuit protection and the OVP2, the controller waits 4 seconds (auto-recovery timer) and then initiates a startup sequence ( $V_{CC} \ge V_{CC(on)}$ ) before re-starting switching. #### Latch Mode This mode is activated by the output diode short-circuit protection (WOD\_SCP), the OTP and the Aux-SCP in version A only. In this mode, the DRV pulses are stopped and the controller is latched. There are hiccups on $V_{CC}$ . The circuit un–latches when $V_{CC} < V_{CC(reset)}$ . $\begin{tabular}{lll} \hline With states: Reset & $\rightarrow$ & Controller is reset, $I_{CC} = I_{CC(start)}$ \\ Stop & $\rightarrow$ & Controller is ON, DRV is not switching, $t_{OTP(start)}$ has elapsed \\ Run & $\rightarrow$ & Normal switching \\ $V_{CC}$ Disch. & $\rightarrow$ & No switching, $I_{CC} = I_{CC1}$, waiting for $V_{CC}$ to decrease to $V_{CC(off)}$ \\ $4-s$ Timer & $\rightarrow$ & the auto-recovery timer is counting, $V_{CC}$ is ramping up and down between $V_{CC(off)}$ and $V_{CC(off)}$ \\ \hline \end{tabular}$ Note: For the NCL30082B1, the CS pin short circuit Protection is disabled Figure 70. State Diagram for B, B1, B2, B3 and D Version Faults Figure 71. State Diagram for A Version Faults ### **OPTIONS** | Controller | Output SCP | Winding/<br>Output<br>Diode SCP | Over<br>Temperature<br>Protection | CS Pin<br>Short<br>Protection | V <sub>REF</sub> | ZCD<br>Blanking | Brown-Out<br>blanking | Thermal<br>Foldback | |------------|---------------|---------------------------------|-----------------------------------|-------------------------------|------------------|-----------------|-----------------------|--------------------------------------| | NCL30082A | Latched | Latched | Latched | Yes | 250 mV | 3 μs | 50 ms | Smooth output<br>current<br>decrease | | NCL30082B | Auto-recovery | Auto-recovery | Auto-recovery | Yes | 250 mV | 3 μs | 50 ms | Smooth output<br>current<br>decrease | | NCL30082B1 | Auto-recovery | Auto-recovery | Auto-recovery | No | 250 mV | 3 μs | 50 ms | Smooth output<br>current<br>decrease | | NCL30082B2 | Auto-recovery | Auto-recovery | Auto-recovery | Yes | 250 mV | 1.5 μs | 50 ms | Smooth output<br>current<br>decrease | | NCL30082B3 | Auto-recovery | Auto-recovery | Auto-recovery | Yes | 333 mV | 1.5 μs | 50 ms | Smooth output<br>current<br>decrease | | NCL30082B4 | Auto-recovery | Auto-recovery | Auto-recovery | No | 250 mV | 1.5 μs | 50 ms | Smooth output<br>current<br>decrease | | NCL30082B5 | Auto-recovery | Auto-recovery | Auto-recovery | No | 333 mV | 1.5 μs | 50 ms | Smooth output<br>current<br>decrease | | NCL30082D | Auto-recovery | Auto-recovery | Auto-recovery | Yes | 500 mV | 3 μs | 15 ms | Steep output<br>current<br>decrease | ### **ORDERING INFORMATION** | Device | Package Marking | Package Type | Shipping <sup>†</sup> | |---------------|-----------------|---------------------|-----------------------| | NCL30082DDR2G | L30082D | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | ### **DISCONTINUED** (Note 7) | NCL30082ADMR2G | AAC | Micro8<br>(Pb-Free, Halide-Free) | 4000 / Tape & Reel | |-----------------|-------------------------|----------------------------------|--------------------| | NCL30082BDMR2G | AAD | Micro8<br>(Pb-Free, Halide-Free) | 4000 / Tape & Reel | | NCL30082B1DMR2G | ААН | Micro8<br>(Pb-Free, Halide-Free) | 4000 / Tape & Reel | | NCL30082BDR2G | L30082B | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | | NCL30082B1DR2G | L30082B1 | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | | NCL30082B2DR2G | NCL30082B2DR2G L30082B2 | | 2500 / Tape & Reel | | NCL30082B3DR2G | L30082B3 | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. DISCONTINUED: These devices are not recommended for new design. Please contact your onsemi representative for information. The most current information on these devices may be available on <a href="https://www.onsemi.com">www.onsemi.com</a>. ### SOIC-8 NB CASE 751-07 **ISSUE AK** **DATE 16 FEB 2011** XS - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. - 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. | | MILLIMETERS | | INCHES | | | |-----|-------------|-------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | C | 1.35 | 1.75 | 0.053 | 0.069 | | | D | 0.33 | 0.51 | 0.013 | 0.020 | | | G | 1.27 | 7 BSC | 0.050 BSC | | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | | J | 0.19 | 0.25 | 0.007 | 0.010 | | | K | 0.40 | 1.27 | 0.016 | 0.050 | | | M | 0 ° | 8 ° | 0 ° | 8 ° | | | N | 0.25 | 0.50 | 0.010 | 0.020 | | | S | 5.80 | 6.20 | 0.228 | 0.244 | | ### **SOLDERING FOOTPRINT\*** 0.25 (0.010) M Z Y S <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location = Wafer Lot = Year = Work Week W = Pb-Free Package XXXXXX XXXXXX AYWW AYWW H $\mathbb{H}$ Discrete **Discrete** (Pb-Free) XXXXXX = Specific Device Code = Assembly Location Α ww = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. ### **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-8 NB | | PAGE 1 OF 2 | onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. ### SOIC-8 NB CASE 751-07 ISSUE AK ### **DATE 16 FEB 2011** | STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE 8. EMITTER | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1 | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1 | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE 8. COMMON CATHODE | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE | 7. BASE, #1 8. EMITTER, #1 STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd | STYLE 8:<br>PIN 1. COLLECTOR, DIE #1<br>2. BASE, #1<br>3. BASE, #2 | | STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1 | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | | STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN | STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 | | STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1 | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | | 5. RXE 6. VEE 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6 | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE | | STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V MON 6. VBULK 7. VBULK 8. VIN | | STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1 | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1 | | | | DOCUMENT NUMBER: | 98ASB42564B | Printed versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-8 NB | | PAGE 2 OF 2 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. ### Micro8 CASE 846A-02 ISSUE K **DATE 16 JUL 2020** ### SIDE VIEW #### NOTES: - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009. - CONTROLLING DIMENSION: MILLIMETERS - DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.10 mm IN EXCESS OF MAXIMUM MATERIAL CONDITION. - DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 mm PER SIDE. DIMENSION E DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 mm PER SIDE. DIMENSIONS D AND E ARE DETERMINED AT DATUM F. - DATUMS A AND B ARE TO BE DETERMINED AT DATUM F. - A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY. MOUNTING FOOTPRINT | DIM | MILLIMETERS | | | |-----|-------------|------|------| | MIM | MIN. | N□M. | MAX. | | Α | | | 1.10 | | A1 | 0.05 | 0.08 | 0.15 | | b | 0.25 | 0.33 | 0.40 | | С | 0.13 | 0.18 | 0.23 | | D | 2.90 | 3.00 | 3.10 | | Е | 2.90 | 3.00 | 3.10 | | е | 0.65 BSC | | | | HE | 4.75 | 4.90 | 5.05 | | L | 0.40 | 0.55 | 0.70 | 8. N-DRAIN ### **GENERIC MARKING DIAGRAM\*** XXXX = Specific Device Code Α = Assembly Location Υ = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. | STYLE 1: | STYLE 2: | STYLE 3: | |--------------------------|----------------------------|----------------------------| | PIN 1. SOURCE | PIN 1. SOURCE 1 | PIN 1. N-SOURCE | | 2. SOURCE | 2. GATE 1 | 2. N-GATE | | <ol><li>SOURCE</li></ol> | <ol><li>SOURCE 2</li></ol> | <ol><li>P-SOURCE</li></ol> | | 4. GATE | 4. GATE 2 | 4. P-GATE | | 5. DRAIN | 5. DRAIN 2 | 5. P-DRAIN | | 6. DRAIN | 6. DRAIN 2 | 6. P-DRAIN | | 7. DRAIN | 7. DRAIN 1 | 7. N-DRAIN | 8. DRAIN 1 | DOCUMENT NUMBER: | 98ASB14087C | Electronic versions are uncontrolled except when accessed directly from the Document Repository Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | MICRO8 | | PAGE 1 OF 1 | onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries, onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales