# 5 V MOSFET Driver Compatible with Single-Phase IMVP8 Controllers ## NCP81253 The NCP81253 is a high performance dual MOSFET gate driver in a small 2 mm x 2 mm package, optimized to drive the gates of both high-side and low-side power MOSFETs in a synchronous buck converter. The driver outputs can be placed into a high-impedance state via the tri-state PWM and EN inputs. The NCP81253 comes packaged with an integrated boost diode to minimize external components. A VCC UVLO function guarantees the outputs are low when the supply voltage is low. #### **Features** - Space-efficient 2 mm x 2 mm DFN8 Thermally-enhanced Package - VCC Range of 4.5 V to 5.5 V - Internal Bootstrap Diode - 5 V 3-stage PWM Input - Diode Braking Capability via EN Mid-state - Adaptive Anti-cross Conduction Circuit Protects against Cross-conduction during FET Turn-on and Turn-off - Output Disable Control Turns Off both MOSFETs via Enable Pin - VCC Undervoltage Lockout - These devices are Pb-free, Halogen-free/BFR-free and are RoHS compliant 1 ## **Typical Applications** Power Solutions for Notebook and Desktop Systems #### PINOUT DIAGRAM (Top View) #### **MARKING DIAGRAM** CG = Specific Device Code M = Date Code ■ = Pb-Free Package (Note: Microdot may be in either location) #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|-------------------|------------------------| | NCP81253MNTBG | DFN8<br>(Pb-Free) | 3,000 /<br>Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. Figure 1. Block Diagram **Table 1. PIN FUNCTION DESCRIPTION** | Pin No. | Pin Name | Description | |---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | BST | Floating bootstrap supply pin for the high-side gate driver. Connect the external bootstrap capacitor between this pin and SW. | | 2 | PWM | Control input: PWM = High → DRVH is high, DRVL is low. PWM = Mid → DRVH and DRVL are low. PWM = Low → DRVH is low, DRVL is high. | | 3 | EN | 3–state input: EN = High → Driver is enabled; normal PWM operation. EN = Mid → Driver is enabled; DRVH and DRVL are low (body diode braking). EN = Low → Driver is disabled. | | 4 | VCC | Power supply input. Connect a bypass capacitor from this pin to ground. | | 5 | DRVL | Low-side gate drive output. Connect to the gate of the low-side MOSFET. | | 6 | GND | Bias and reference ground. All signals are referenced to this node. | | 7 | SW | Switch node. Connect this pin to the source of the high-side MOSFET and drain of the low-side MOSFET. | | 8 | DRVH | High-side gate drive output. Connect to the gate of the high-side MOSFET. | | 9 | FLAG | Thermal flag. There is no electrical connection to the IC. Connect to the ground plane. | **Table 2. ABSOLUTE MAXIMUM RATINGS** | Symbol | Rating | Min | Max | |-----------------|--------------------------------------|-----------------------------------------|--------------------------------------------------------| | V <sub>CC</sub> | Main Supply Voltage (Note 1) | -0.3 V | 6.5 V | | BST | Bootstrap Supply Voltage | -0.3 V wrt/SW | 35 V wrt/GND<br>40 V (≤ 50 ns) wrt/GND<br>6.5 V wrt/SW | | SW | Switch Node Voltage | -5 V<br>-10 V (≤ 200 ns) | 35 V<br>40 V (≤ 50 ns) | | DRVH | High-Side Driver Output | -0.3 V wrt/SW<br>-2 V (≤ 200 ns) wrt/SW | BST + 0.3 V wrt/SW | | DRVL | Low-Side Driver Output | -0.3 V<br>-5 V (≤ 200 ns) | VCC + 0.3 V | | PWM,<br>EN | DRVH/DRVL Control Input, Enable Pin | -0.3 V | 6.5 V | | GND | Ground | 0 V | 0 V | | TSTG | Storage Temperature Range | −55°C | 150°C | | TJ | Operating Junction Temperature Range | -40°C | 150°C | | MSL | Moisture Sensitivity Level | | 1 | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### **Table 3. THERMAL CHARACTERISTICS** | Symbol | Rating | Value | Unit | |-----------------|------------------------------------------------------------------------------------|-------|------| | $R_{\theta JA}$ | Thermal Characteristics, DFN8, 2x2 mm (Note 2) Thermal Resistance, Junction-to-Air | 119 | °C/W | <sup>2.</sup> Values based on copper area of 645 mm<sup>2</sup> (or 1 in<sup>2</sup>) of 1 oz copper thickness and FR4 PCB substrate. #### Table 4. OPERATING RANGES (Note 3) | Symbol | Rating | Min | Max | Unit | |----------------|---------------------|-----|-----|------| | VCC | Input Voltage | 4.5 | 5.5 | ٧ | | T <sub>A</sub> | Ambient Temperature | -40 | 100 | °C | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. **Table 5. ELECTRICAL CHARACTERISTICS** VCC = 4.5 V to 5.5 V, VBST-SWN = 4.5 V to 5.5 V, BST = 4.5 V to 30 V, SW = 0 V to 21 V; for typical values $T_A = 25^{\circ}\text{C}$ , for min/max values $T_A = -40^{\circ}\text{C}$ to $100^{\circ}\text{C}$ ; unless otherwise noted. (Notes 4, 5) | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |-----------------------|-----------------------|-------------------------------------------------------------------|-----|------|-----|------| | SUPPLY VO | DLTAGE | | • | | | | | VCC | VCC Operation Voltage | | 4.5 | - | 5.5 | V | | UNDERVOL | TAGE LOCKOUT | | | | | | | $V_{\text{UVLO}}$ | VCC Start Threshold | VCC rising | 3.8 | 4.35 | 4.5 | V | | V <sub>UVLO_HYS</sub> | VCC UVLO Hysteresis | | 150 | 200 | 250 | mV | | SUPPLY CL | JRRENT | | | | | | | I <sub>shutdown</sub> | Shutdown Mode | ICC + IBST, EN = GND | - | 1 | 20 | μΑ | | I <sub>normal</sub> | Normal Mode | ICC + IBST, EN = 5 V, PWM = 400 kHz<br>No load on driver outputs. | - | 1.6 | - | mA | | I <sub>standby</sub> | Standby Current 1 | ICC + IBST, EN = 5 V, PWM = 0 V | _ | 0.9 | - | mA | | BOOTSTRA | AP DIODE | | | | | | | | Forward Voltage | VCC = 5 V, Forward bias current = 2 mA | 0.1 | 0.4 | 0.6 | V | Refer to ELECTRICAL CHARACTERISTIS and APPLICATION INFORMATION for Safe Operating Area. <sup>3.</sup> Refer to ELECTRICAL CHARACTERISTIS and APPLICATION INFORMATION for Safe Operating Area. **Table 5. ELECTRICAL CHARACTERISTICS** VCC = 4.5 V to 5.5 V, VBST-SWN = 4.5 V to 5.5 V, BST = 4.5 V to 5.5 V, SW = 0 V to 21 V; for typical values $T_A = 25^{\circ}\text{C}$ , for min/max values $T_A = -40^{\circ}\text{C}$ to $100^{\circ}\text{C}$ ; unless otherwise noted. (Notes 4, 5) (continued) | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |----------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------| | PWM INPU | Г | | | | | | | PWM <sub>HI</sub> | PWM Input High | | 3.4 | - | - | V | | PWM <sub>MID</sub> | PWM Mid-State | | 1.3 | - | 2.7 | V | | PWM <sub>LO</sub> | PWM Input Low | | | - | 0.7 | V | | HIGH-SIDE | DRIVER | | | | | • | | | Output Impedance, Sourcing Current | VBST – VSW = 5 V | _ | 0.9 | 1.7 | Ω | | | Output Impedance, Sinking Current | VBST – VSW = 5 V | - | 0.7 | 1.7 | Ω | | tr <sub>DRVH</sub> | DRVH Rise Time | $\label{eq:VCC} \begin{split} \text{VCC} &= 5 \text{ V, } \text{C}_{\text{load}} = 3 \text{ nF, VBST-VSW} = 5 \text{ V,} \\ \text{DRVH-SW} &= 90\% \text{ to } 10\% \end{split}$ | - | 16 | 25 | ns | | tf <sub>DRVH</sub> | DRVH Fall Time | $\label{eq:VCC} \begin{split} \text{VCC} = 5 \text{ V, } C_{load} = 3 \text{ nF , VBST-VSW} = 5 \text{ V,} \\ \text{DRVH-SW} = 90\% \text{ to } 10\% \end{split}$ | _ | 11 | 18 | ns | | tpdl <sub>DRVH</sub> | DRVH Turn-Off Propagation Delay | C <sub>load</sub> = 3 nF, PWM = PWM <sub>LO</sub> to DRVH = 90% | 10 | 18 | 30 | ns | | tpdh <sub>DRVH</sub> | DRVH Turn-On Propagation Delay | C <sub>load</sub> = 3 nF, DRVL = 1 V to DRVH-SW = 10% | 10 | 15 | 40 | ns | | | SW Pull-down Resistance | SW to GND | - | 45 | - | kΩ | | | DRVH Pull-down Resistance | DRVH to SW | - | 45 | - | kΩ | | LOW-SIDE | DRIVER | | | | • | | | | Output Impedance, Sourcing Current | VCC = 5 V | - | 0.9 | 1.7 | Ω | | | Output Impedance, Sinking Current | VCC = 5 V | - | 0.4 | 0.8 | Ω | | tr <sub>DRVL</sub> | DRVL Rise Time | $VCC = 5 \text{ V}$ , $C_{load} = 3 \text{ nF}$ , $VBST-VSW = 5 \text{ V}$ , $DRVL = 90\%$ to $10\%$ | - | 11 | 25 | ns | | tf <sub>DRVL</sub> | DRVL Fall Time | $VCC = 5 \text{ V}, C_{load} = 3 \text{ nF}, VBST-VSW = 5 \text{ V},$ DRVL = 90% to 10% | - | 8 | 15 | ns | | tpdl <sub>DRVL</sub> | DRVL Turn-Off Propagation Delay | C <sub>load</sub> = 3 nF, PWM = PWM <sub>HI</sub> to DRVL = 90% | 10 | 15 | 30 | ns | | tpdh <sub>DRVL</sub> | DRVL Turn-On Propagation Delay | C <sub>load</sub> = 3 nF, DRVH-SW = 1 V to DRVL = 10% | 5 | 8 | 25 | ns | | | DRVL Pull-down Resistance | DRVL to GND, VCC = GND | - | 45 | - | kΩ | | EN INPUT | | | | | | | | EN <sub>HI</sub> | Enable Voltage High | | 3.3 | - | _ | ٧ | | EN <sub>MID</sub> | Enable Voltage Mid | | 1.35 | - | 1.8 | ٧ | | EN <sub>LO</sub> | Enable Voltage Low | | - | _ | 0.6 | V | | | Input Bias Current | | -1.0 | - | 1.0 | μΑ | | tpd <sub>EN_HI</sub> | EN High Propagation Delay Time | PWM = 0 V, EN going from 0 V to EN <sub>HI</sub> to DRV rising to 10% | | 20 | 40 | ns | | SWITCH NO | DDE | | | | _ | • | | | SW Node Leakage Current | | - | - | 20 | μΑ | | | | | | | | | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. <sup>4.</sup> Refer to ABSOLUTE MAXIMUM RATINGS and APPLICATION INFORMATION for Safe Operating Area. <sup>5.</sup> Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at T<sub>J</sub> = T<sub>A</sub> = 25°C. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible #### **TYPICAL CHARACTERISTICS** Figure 2. Standby Current vs. Temperature $(V_{CC} = 5 \text{ V}, \text{ EN} = 5 \text{ V}, \text{ PWM} = 0 \text{ V})$ Figure 3. Supply Current vs. Switching Frequency (V<sub>CC</sub> = 5 V, C<sub>load</sub> = 3 nF) Figure 4. V<sub>CC</sub> UVLO vs. Temperature (EN = 5 V) Figure 5. PWM Low/Mid Thresholds vs. Temperature (V<sub>CC</sub> = 5 V) Figure 6. PWM Mid/High Thresholds vs. Temperature ( $V_{CC} = 5 \text{ V}$ ) Figure 7. Enable Low/Mid Thresholds vs. Temperature ( $V_{CC} = 5 \text{ V}$ ) ## TYPICAL CHARACTERISTICS (continued) $\label{eq:ambient} \begin{array}{l} \text{AMBIENT TEMPERATURE (°C)} \\ \\ \text{Figure 12. DRVH/DRVL Prop Delays vs.} \\ \\ \text{Temperature (V}_{\text{CC}} = 5 \text{ V, C}_{\text{load}} = 3 \text{ nF)} \end{array}$ 20 40 80 100 -40 -20 Figure 13. Enable Mid Prop Delays vs. Temperature (V<sub>CC</sub> = 5 V, C<sub>load</sub> = 3 nF) AMBIENT TEMPERATURE (°C) 40 100 20 15 10 -40 -20 Figure 14. Application Circuit Figure 15. Gate Timing Diagram Figure 16. PWM/EN Logic Diagram #### APPLICATIONS INFORMATION The NCP81253 gate driver is a single-phase MOSFET driver designed for driving N-channel MOSFETs in a synchronous buck converter topology. The NCP81253 is designed to work with single-phase IMVP8 controllers such as the NCP81206. #### Low-Side Driver The low-side driver is designed to drive a ground-referenced low-R<sub>DS(on)</sub> N-channel MOSFET. The voltage supply for the low-side driver is internally connected to the VCC and GND pins. ## **High-Side Driver** The high-side driver is designed to drive a floating low-R<sub>DS(on)</sub> N-channel MOSFET. The gate voltage for the high-side driver is developed by a bootstrap circuit referenced to the SW pin. The bootstrap circuit is comprised of the integrated diode and an external bootstrap capacitor. When the NCP81253 is starting up, the SW pin is held at ground, allowing the bootstrap capacitor to charge up to VCC through the bootstrap diode. When the PWM input is driven high, the high–side driver will turn on the high–side MOSFET using the stored charge of the bootstrap capacitor. As the high–side MOSFET turns on, the SW pin rises. When the high–side MOSFET is fully turned on, SW will settle to VIN and BST will settle to VIN + VCC (excluding parasitic ringing). #### **Bootstrap Circuit** The bootstrap circuit relies on an external charge storage capacitor ( $C_{BST}$ ) and an integrated diode to provide current to the high-side driver. A multi-layer ceramic capacitor (MLCC) with a value greater than 100 nF should be used for $C_{BST}$ . #### **Power Supply Decoupling** The NCP81253 can source and sink relatively large currents to the gate pins of the MOSFETs. In order to maintain a constant and stable supply voltage, a low–ESR capacitor should be placed near the VCC and GND pins. A MLCC between 1 $\mu F$ and 4.7 $\mu F$ is typically used. #### **Undervoltage Lockout** DRVH and DRVL are low until VCC reaches the VCC UVLO threshold, typically 4.35 V. Once VCC reaches this threshold, the PWM signal will control DRVH and DRVL. There is a 200 mV hysteresis on VCC UVLO. There are pull–down resistors on DRVH, DRVL and SW to prevent the gates of the MOSFETs from accumulating enough charge to turn on when the driver is powered off. ## Three-State EN Input Placing EN into a logic-high and logic-low will turn the driver on and off, respectively, as long as VCC is greater than the UVLO threshold. The EN threshold limits are specified in the electrical characteristics table in this datasheet. Setting the voltage on EN to a mid-state level will pull both DRVH and DRVL low. Refer to Table 6 for the EN/PWM logic table. Setting EN to the mid-state level can be used for body diode braking to quickly reduce the inductor current. By turning the LS FET off and having the current conduct through the LS FET body diode, the voltage at the switch node will be at a greater negative potential compared to having the LS FET on. This greater negative potential on switch node allows there to be a greater voltage across the output inductor, since the opposite terminal of the inductor is connected to the converter output voltage. The larger voltage across the inductor causes there to be a greater inductor current slew rate, allowing the current to decrease at a faster rate. #### Three-State PWM Input Switching PWM between logic-high and logic-low states will allow the driver to operate in continuous conduction mode as long as VCC is greater than the UVLO threshold and EN is high. The threshold limits are specified in the electrical characteristics table in this datasheet. Refer to Figure 15 for the gate timing diagrams and Table 6 for the EN/PWM logic table. When PWM is set above PWM $_{\rm HI}$ , DRVL will first turn off after a propagation delay of tpdl $_{\rm DRVL}$ . To ensure non–overlap between DRVL and DRVH, there is a delay of tpdh $_{\rm DRVH}$ from the time DRVL falls to 1 V, before DRVH is allowed to turn on. When PWM falls below PWM $_{LO}$ , DRVH will first turn off after a propagation delay of tpdl $_{DRVH}$ . To ensure non-overlap between DRVH and DRVL, there is a delay of tpdh $_{DRVL}$ from the time DRVH – SW falls to 1 V, before DRVL is allowed to turn on. When PWM enters the mid-state voltage range (and thereby exiting the logic high or logic low states), both DRVH and DRVL are pulled low for the non-overlap delay (tpdh). If PWM is still in the mid-state at the conclusion of the non-overlap delay, both DRVH and DRVL will remain in the off states. To minimize power consumption when the NCP81253 is in a disabled state, the internal voltage rails that determine the low/mid/high PWM logic states are shut down when EN is low. When EN is brought high (while VCC is above the UVLO threshold), the PWM internal voltage rails are brought up, but require some time to rise to their proper levels. To prevent a PWM signal from being interpreted incorrectly during this time, there is a delay from EN rising to the driver responding to PWM signals, which is set at a typical value of $50 \mu s$ . Table 6. EN/PWM LOGIC TABLE | EN | PWM | DRVH | DRVL | |------|------|------|------| | LOW | Х | LOW | LOW | | HIGH | LOW | LOW | HIGH | | HIGH | MID | LOW | LOW | | HIGH | HIGH | HIGH | LOW | | MID | LOW | LOW | LOW | | MID | MID | LOW | LOW | | MID | HIGH | LOW | LOW | #### **Thermal Considerations** As power in the NCP81253 increases, it might become necessary to provide some thermal relief. The maximum power dissipation supported by the device is dependent upon board design and layout. Mounting pad configuration on the PCB, the board material, and the ambient temperature affect the rate of junction temperature rise for the part. When the NCP81253 has good thermal conductivity through the PCB, the junction temperature will be relatively low with high power applications. The maximum dissipation the NCP81253 can handle is given by: $$P_{D(MAX)} = \frac{\left[T_{J(MAX)} - T_{A}\right]}{R_{\theta, JA}}$$ (eq. 1) Since $T_J$ is not recommended to exceed 150°C, the NCP81253, soldered on to a 645 mm<sup>2</sup> copper area, using 1 oz. copper and FR4, can dissipate up to 1.05 W when the ambient temperature ( $T_A$ ) is 25°C. The power dissipated by the NCP81253 can be calculated from the following equation: $$\begin{aligned} \text{P}_{\text{D}} &\approx \text{VCC} \cdot \left[ \left( \text{n}_{\text{HS}} \cdot \text{Qg}_{\text{HS}} + \text{n}_{\text{LS}} \cdot \text{Qg}_{\text{LS}} \right) \cdot f + \text{I}_{\text{standby}} \right] \end{aligned}$$ Where $n_{\rm HS}$ and $n_{\rm LS}$ are the number of high-side and low-side FETs, respectively, $Qg_{\rm HS}$ and $Qg_{\rm LS}$ are the gate charges of the high-side and low-side FETs, respectively and f is the switching frequency of the converter. 0.10 С 80.0 С **DETAIL A** NOTE 4 #### DFN8 2x2, 0.5P CASE 506AA **ISSUE F** **DATE 04 MAY 2016** DETAIL B (A3) SIDE VIEW ←D2 → SEATING PLANE C #### NOTES - DIMENSIONING AND TOLERANCING PER - ASME Y14.5M, 1994 . CONTROLLING DIMENSION: MILLIMETERS. DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.20 MM FROM TERMINAL TIP. 4. COPLANARITY APPLIES TO THE EXPOSED - PAD AS WELL AS THE TERMINALS. | | MILLIMETERS | | | | | |-----|-------------|-----------|--|--|--| | DIM | MIN | | | | | | Α | 0.80 | 1.00 | | | | | A1 | 0.00 | 0.05 | | | | | А3 | 0.20 | REF | | | | | b | 0.20 | 0.20 0.30 | | | | | D | 2.00 | BSC | | | | | D2 | 1.10 | 1.30 | | | | | Е | 2.00 | BSC | | | | | E2 | 0.70 | 0.90 | | | | | Ф | 0.50 | BSC | | | | | Κ | 0.30 | REF | | | | | Ĺ | 0.25 | 0.35 | | | | | L1 | | 0.10 | | | | #### **RECOMMENDED SOLDERING FOOTPRINT\*** DIMENSIONS: MILLIMETERS 0.10 CAB е С 0.05 NOTE 3 **BOTTOM VIEW** ## **GENERIC MARKING DIAGRAM\*** XX = Specific Device Code = Date Code = Pb-Free Device \*For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. | DOCUMENT NUMBER: | 98AON18658D | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | DFN8, 2.0X2.0, 0.5MM PITCH | | PAGE 1 OF 1 | onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. <sup>\*</sup>This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales