# Self-Protected Low Side Driver with Temperature and Current Limit # NCV8405A, NCV8405B NCV8405A/B is a three terminal protected Low-Side Smart Discrete device. The protection features include overcurrent, overtemperature, ESD and integrated Drain-to-Gate clamping for overvoltage protection. This device is suitable for harsh automotive environments. #### **Features** - Short-Circuit Protection - Thermal Shutdown with Automatic Restart - Overvoltage Protection - Integrated Clamp for Inductive Switching - ESD Protection - dV/dt Robustness - Analog Drive Capability (Logic Level Input) - NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable - These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant #### **Typical Applications** - Switch a Variety of Resistive, Inductive and Capacitive Loads - Can Replace Electromechanical Relays and Discrete Circuits - Automotive / Industrial | V <sub>(BR)DSS</sub><br>(Clamped) | R <sub>DS(ON)</sub> TYP | I <sub>D</sub> MAX | |-----------------------------------|-------------------------|--------------------| | 42 V | 90 mΩ @ 10 V | 6.0 A* | \*Max current limit value is dependent on input condition. #### MARKING DIAGRAM A = Assembly Location Y = Year W, WW = Work Week xxxxx = 8405A or 8405B G or = Pb-Free Package (Note: Microdot may be in either location) #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 11 of this data sheet. NOTE: Some of the devices on this data sheet have been **DISCONTINUED**. Please refer to the table on page 11. 1 #### **MAXIMUM RATINGS** ( $T_J = 25^{\circ}C$ unless otherwise noted) | Rating | | | Value | Unit | |----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------|--------| | Drain-to-Source Voltage Internally Clamped | | | 42 | V | | Drain-to-Gate Voltage Internally Clamped | $(R_G = 1.0 M\Omega)$ | $V_{DGR}$ | 42 | V | | Gate-to-Source Voltage | | V <sub>GS</sub> | ±14 | V | | Continuous Drain Current | | I <sub>D</sub> | Internally L | imited | | Power Dissipation – SOT–223 Version Power Dissipation – DPAK Version | @ T <sub>A</sub> = 25°C (Note 1)<br>@ T <sub>A</sub> = 25°C (Note 2)<br>@ T <sub>S</sub> = 25°C<br>@ T <sub>A</sub> = 25°C (Note 1)<br>@ T <sub>A</sub> = 25°C (Note 2)<br>@ T <sub>S</sub> = 25°C | P <sub>D</sub> | 1.0<br>1.7<br>11.4<br>2.0<br>2.5<br>40 | W | | Junctic Junc Thermal Resistance – DPAK Version Junctic Junctic Junctic | on-to-Ambient Steady State (Note 1)<br>on-to-Ambient Steady State (Note 2)<br>tion-to-Soldering Point Steady State<br>on-to-Ambient Steady State (Note 1)<br>on-to-Ambient Steady State (Note 2)<br>tion-to-Soldering Point Steady State | R <sub>OJA</sub><br>R <sub>OJA</sub><br>R <sub>OJS</sub><br>R <sub>OJA</sub><br>R <sub>OJS</sub> | 130<br>72<br>11<br>60<br>50<br>3.0 | °C/W | | Single Pulse Drain-to-Source Avalanche Energy ( $V_{DD}$ = 40 V, $V_{G}$ = 5.0 V, $I_{PK}$ = 2.8 A, L = 80 mH, $R_{G(ext)}$ = 25 | 5 Ω, TJ = 25°C) | E <sub>AS</sub> | 275 | mJ | | Load Dump Voltage $V_{LD} = V_A + V_S$ ( $V_{GS} = 0$ and 10 V | $^{\prime}$ , R <sub>I</sub> = 2.0 Ω, R <sub>L</sub> = 6.0 Ω, t <sub>d</sub> = 400 ms) | $V_{LD}$ | 53 | V | | Operating Junction Temperature | | TJ | -40 to 150 | °C | | Storage Temperature | | T <sub>stg</sub> | -55 to 150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Surface-mounted onto min pad FR4 PCB, (2 oz. Cu, 0.06" thick). 2. Surface-mounted onto 2" sq. FR4 board (1" sq., 1 oz. Cu, 0.06" thick). Figure 1. Voltage and Current Convention ### **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted) | Parameter | Test Condition | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------|-----|------|-----|--------| | OFF CHARACTERISTICS | | | - | | - | | | Drain-to-Source Breakdown Voltage | $V_{GS} = 0 \text{ V}, I_D = 10 \text{ mA}, T_J = 25^{\circ}\text{C}$ | V <sub>(BR)DSS</sub> | 42 | 46 | 51 | V | | (Note 3) | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 10 mA, T <sub>J</sub> = 150°C<br>(Note 5) | | 42 | 45 | 51 | | | Zero Gate Voltage Drain Current | $V_{GS} = 0 \text{ V}, V_{DS} = 32 \text{ V}, T_{J} = 25^{\circ}\text{C}$ | I <sub>DSS</sub> | | 0.5 | 2.0 | μΑ | | | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 32 V, T <sub>J</sub> = 150°C<br>(Note 5) | | | 2.0 | 10 | | | Gate Input Current | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = 5.0 V | I <sub>GSSF</sub> | | 50 | 100 | μΑ | | ON CHARACTERISTICS (Note 3) | | | | | | | | Gate Threshold Voltage | $V_{GS} = V_{DS}, I_D = 150 \mu A$ | V <sub>GS(th)</sub> | 1.0 | 1.6 | 2.0 | V | | Gate Threshold Temperature Coefficient | | V <sub>GS(th)</sub> /T <sub>J</sub> | | 4.0 | | -mV/°C | | Static Drain-to-Source On-Resistance | $V_{GS} = 10 \text{ V}, I_D = 1.4 \text{ A}, T_J = 25^{\circ}\text{C}$ | R <sub>DS(on)</sub> | | 90 | 100 | mΩ | | | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 1.4 A, T <sub>J</sub> = 150°C<br>(Note 5) | | | 165 | 190 | | | | V <sub>GS</sub> = 5.0 V, I <sub>D</sub> = 1.4 A, T <sub>J</sub> = 25°C | | | 105 | 120 | | | | V <sub>GS</sub> = 5.0 V, I <sub>D</sub> = 1.4 A, T <sub>J</sub> = 150°C (Note 5) | | | 185 | 210 | | | | V <sub>GS</sub> = 5.0 V, I <sub>D</sub> = 0.5 A, T <sub>J</sub> = 25°C | | | 105 | 120 | | | | V <sub>GS</sub> = 5.0 V, I <sub>D</sub> = 0.5 A, T <sub>J</sub> = 150°C<br>(Note 5) | | | 185 | 210 | _ | | Source-Drain Forward On Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 7.0 A | V <sub>SD</sub> | | 1.05 | | V | | SWITCHING CHARACTERISTICS (Note | 5) | | • | | • | | | Turn-ON Time (10% V <sub>IN</sub> to 90% I <sub>D</sub> ) | V <sub>GS</sub> = 10 V, V <sub>DD</sub> = 12 V | t <sub>ON</sub> | | 20 | | μs | | Turn-OFF Time (90% V <sub>IN</sub> to 10% I <sub>D</sub> ) | $I_D = 2.5 \text{ A}, R_L = 4.7 \Omega$ | t <sub>OFF</sub> | | 110 | | | | Slew-Rate ON (70% V <sub>DS</sub> to 50% V <sub>DS</sub> ) | V <sub>GS</sub> = 10 V, V <sub>DD</sub> = 12 V, | -dV <sub>DS</sub> /dt <sub>ON</sub> | | 1.0 | | V/μs | | Slew-Rate OFF (50% V <sub>DS</sub> to 70% V <sub>DS</sub> ) | $V_{GS}$ = 10 V, $V_{DD}$ = 12 V, $R_L$ = 4.7 $\Omega$ | dV <sub>DS</sub> /dt <sub>OFF</sub> | | 0.4 | | | | SELF PROTECTION CHARACTERISTIC | S $(T_J = 25^{\circ}C \text{ unless otherwise noted})$ | Note 4) | | | | | | Current Limit | $V_{DS}$ = 10 V, $V_{GS}$ = 5.0 V, $T_{J}$ = 25°C (Note 6) | I <sub>LIM</sub> | 6.0 | 9.0 | 11 | Α | | | V <sub>DS</sub> = 10 V, V <sub>GS</sub> = 5.0 V, T <sub>J</sub> = 150°C<br>(Notes 5, 6) | | 3.0 | 5.0 | 8.0 | | | | V <sub>DS</sub> = 10 V, V <sub>GS</sub> = 10 V, T <sub>J</sub> = 25°C<br>(Note 6) | | 7.0 | 10.5 | 13 | | | | V <sub>DS</sub> = 10 V, V <sub>GS</sub> = 10 V, T <sub>J</sub> = 150°C<br>(Notes 5, 6) | | 4.0 | 7.5 | 10 | | | Temperature Limit (Turn-off) | V <sub>GS</sub> = 5.0 V (Notes 5, 6) | T <sub>LIM(off)</sub> | 150 | 180 | 200 | °C | | Thermal Hysteresis | V <sub>GS</sub> = 5.0 V | $\Delta T_{LIM(on)}$ | | 15 | | 1 | | Temperature Limit (Turn-off) | V <sub>GS</sub> = 10 V (Notes 5, 6) | T <sub>LIM(off)</sub> | 150 | 165 | 185 | | | Thermal Hysteresis | V <sub>GS</sub> = 10 V | $\Delta T_{LIM(on)}$ | | 15 | | | | GATE INPUT CHARACTERISTICS (Note | 5) | | • | • | • | • | | Device ON Gate Input Current | V <sub>GS</sub> = 5 V I <sub>D</sub> = 1.0 A | I <sub>GON</sub> | | 50 | | μΑ | | | V <sub>GS</sub> = 10 V I <sub>D</sub> = 1.0 A | | | 400 | | | | Current Limit Gate Input Current | V <sub>GS</sub> = 5 V, V <sub>DS</sub> = 10 V | I <sub>GCL</sub> | | 0.05 | | mA | | | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 10 V | | | 0.4 | | 1 | #### **ELECTRICAL CHARACTERISTICS** (T<sub>.I</sub> = 25°C unless otherwise noted) | CEEST HORE STATEMENTOS (TJ = 25 O unicisso difference) | | | | | | | |----------------------------------------------------------------------------------------|------------------------------------------------|------------------|-----|------|-----|------| | Parameter | Test Condition | Symbol | Min | Тур | Max | Unit | | GATE INPUT CHARACTERISTICS (Note 5) | | | | | | | | Thermal Limit Fault Gate Input Current | V <sub>GS</sub> = 5 V, V <sub>DS</sub> = 10 V | I <sub>GTL</sub> | | 0.22 | | mA | | | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 10 V | | | 1.0 | | | | ESD ELECTRICAL CHARACTERISTICS (T <sub>J</sub> = 25°C unless otherwise noted) (Note 5) | | | | | | | | Electro-Static Discharge Capability | Human Body Model (HBM) ESD 4000 | | | | V | | | | Machine Model (MM) | ] | 400 | | | | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. - Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%. Fault conditions are viewed as beyond the normal operating range of the part. - 5. Not subject to production testing.6. Refer to Application Note AND8202/D for dependence of protection features on gate voltage. #### **TYPICAL PERFORMANCE CURVES** Figure 2. Single Pulse Maximum Switch-off Current vs. Load Inductance Figure 3. Single Pulse Maximum Switching Energy vs. Load Inductance Figure 4. Single Pulse Maximum Inductive Switch-off Current vs. Time in Clamp Figure 5. Single Pulse Maximum Inductive Switching Energy vs. Time in Clamp Figure 6. Output Characteristics Figure 7. Transfer Characteristics #### **TYPICAL PERFORMANCE CURVES** I⊔M (A) Figure 8. R<sub>DS(on)</sub> vs. Gate-Source Voltage Figure 9. R<sub>DS(on)</sub> vs. Drain Current Figure 10. Normalized R<sub>DS(on)</sub> vs. Temperature Figure 11. Current Limit vs. Gate-Source Voltage Figure 12. Current Limit vs. Junction Temperature Figure 13. Drain-to-Source Leakage Current #### **TYPICAL PERFORMANCE CURVES** V<sub>SD</sub> (V) Figure 14. Normalized Threshold Voltage vs. Temperature Figure 15. Body-Diode Forward Characteristics Figure 16. Resistive Load Switching Time vs. Gate-Source Voltage Figure 17. Resistive Load Switching Drain-Source Voltage Slope vs. Gate-Source Voltage Figure 18. Resistive Load Switching Time vs. Gate Resistance Figure 19. Drain-Source Voltage Slope during Turn On and Turn Off vs. Gate Resistance #### **TYPICAL PERFORMANCE CURVES** Figure 20. Transient Thermal Resistance Figure 21. $\theta$ JA vs. Copper # **TEST CIRCUITS AND WAVEFORMS** Figure 22. Resistive Load Switching Test Circuit Figure 23. Resistive Load Switching Waveforms # **TEST CIRCUITS AND WAVEFORMS** Figure 24. Inductive Load Switching Test Circuit Figure 25. Inductive Load Switching Waveforms #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|----------------------|-----------------------| | NCV8405ASTT1G | SOT-223<br>(Pb-Free) | 1000 / Tape & Reel | | NCV8405ASTT3G | SOT-223<br>(Pb-Free) | 4000 / Tape & Reel | | NCV8405BDTRKG | DPAK<br>(Pb-Free) | 2500 / Tape & Reel | #### **DISCONTINUED** (Note 7) | NCV8405ADTRKG | DPAK | 2500 / Tape & Reel | |---------------|-----------|--------------------| | | (Pb-Free) | · | <sup>7.</sup> DISCONTINUED: This device is not recommended for new design. Please contact your onsemi representative for information. The most current information on this device may be available on <a href="www.onsemi.com">www.onsemi.com</a>. †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. **SOT-223 (TO-261)** CASE 318E-04 ISSUE R **DATE 02 OCT 2018** SEE DETAIL A #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - 2. CONTROLLING DIMENSION: MILLIMETERS - 3. DIMENSIONS D & E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS, MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.200MM PER SIDE. - 4. DATUMS A AND B ARE DETERMINED AT DATUM H. - 5. A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT OF THE PACKAGE BODY. - 6. POSITIONAL TOLERANCE APPLIES TO DIMENSIONS 6 AND 61. | | MILLIMETERS | | | | | |-----|-------------|----------|------|--|--| | DIM | MIN. | N□M. | MAX. | | | | Α | 1.50 | 1.63 | 1.75 | | | | A1 | 0.02 | 0.06 | 0.10 | | | | Ø | 0.60 | 0.75 | 0.89 | | | | b1 | 2.90 | 3.06 | 3.20 | | | | U | 0.24 | 0.29 | 0.35 | | | | D | 6.30 | 6.50 | 6.70 | | | | E | 3.30 | 3.50 | 3.70 | | | | е | | 2.30 BSC | ; | | | | L | 0.20 | | | | | | L1 | 1.50 | 1.75 | 2.00 | | | | He | 6.70 | 7.00 | 7.30 | | | | θ | 0° | | 10° | | | | RECOMMENDED | MOUNTING | |-------------|----------| | FOOTPRINT | | | DOCUMENT NUMBER: | 98ASB42680B | Electronic versions are uncontrolled except when accessed directly from the Document Report Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOT-223 (TO-261) | | PAGE 1 OF 2 | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. #### **SOT-223 (TO-261)** CASE 318E-04 ISSUE R **DATE 02 OCT 2018** | STYLE 1: PIN 1. BASE 2. COLLECTOR 3. EMITTER 4. COLLECTOR | STYLE 2: PIN 1. ANODE 2. CATHODE 3. NC 4. CATHODE | STYLE 3:<br>PIN 1. GATE<br>2. DRAIN<br>3. SOURCE<br>4. DRAIN | STYLE 4: PIN 1. SOURCE 2. DRAIN 3. GATE 4. DRAIN | STYLE 5: PIN 1. DRAIN 2. GATE 3. SOURCE 4. GATE | |-----------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------------------| | STYLE 6: PIN 1. RETURN 2. INPUT 3. OUTPUT 4. INPUT | STYLE 7: PIN 1. ANODE 1 2. CATHODE 3. ANODE 2 4. CATHODE | STYLE 8: CANCELLED | STYLE 9: PIN 1. INPUT 2. GROUND 3. LOGIC 4. GROUND | STYLE 10:<br>PIN 1. CATHODE<br>2. ANODE<br>3. GATE<br>4. ANODE | | STYLE 11:<br>PIN 1. MT 1<br>2. MT 2<br>3. GATE<br>4. MT 2 | STYLE 12:<br>PIN 1. INPUT<br>2. OUTPUT<br>3. NC<br>4. OUTPUT | STYLE 13:<br>PIN 1. GATE<br>2. COLLECTOR<br>3. EMITTER<br>4. COLLECTOR | | | # GENERIC MARKING DIAGRAM\* A = Assembly Location Y = Year W = Work Week XXXXX = Specific Device Code ■ = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASB42680B | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOT-223 (TO-261) | | PAGE 2 OF 2 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. # **DPAK (SINGLE GAUGE)** CASE 369C **ISSUE G** **DATE 31 MAY 2023** - DIMENSIONING AND TOLERANCING ASME Y14.5M, 1994. CONTROLLING DIMENSION: INCHES - THERMAL PAD CONTOUR OPTIONAL WITHIN DIMENSIONS 63, - L3. AND Z. - L3, AND Z. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE. DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY. DATUMS A AND B ARE DETERMINED AT DATUM PLANE H. DETININAL MOLD ESCALUES. - OPTIONAL MOLD FEATURE. | DIM - | | HES | 1112211 | ETERS | |-------|-------|-------|----------|-------| | 2111 | MIN. | MAX. | MIN. | MAX. | | Α | 0.086 | 0.094 | 2.18 | 2.38 | | A1 | 0.000 | 0.005 | 0.00 | 0.13 | | b | 0.025 | 0.035 | 0.63 | 0.89 | | b2 | 0.028 | 0.045 | 0.72 | 1.14 | | b3 | 0.180 | 0.215 | 4.57 | 5.46 | | С | 0.018 | 0.024 | 0.46 | 0.61 | | c2 | 0.018 | 0.024 | 0.46 | 0.61 | | D | 0.235 | 0.245 | 5.97 | 6.22 | | E | 0.250 | 0.265 | 6.35 | 6.73 | | е | 0.090 | BSC | 5.29 B2C | | | Н | 0.370 | 0.410 | 9.40 | 10.41 | | L | 0.055 | 0.070 | 1.40 | 1.78 | | L1 | 0.114 | REF | 2.90 | REF | | L2 | 0.020 | BSC | 0.51 | BSC | | L3 | 0.035 | 0.050 | 0.89 | 1.27 | | L4 | | 0.040 | | 1.01 | | Z | 0.155 | | 3.93 | | BOTTOM VIEW 5.80 BOTTOM VIEW AL TERNATE CONSTRUCTIONS [0.228] 6.20 -L2 GAUGE PLANE [0.244] С Δ1 3.00 [0.118] DETAIL Δ CW ROTATED 90° # **GENERIC** MARKING DIAGRAM\* | Α | | |---|---| | L | | | Υ | | | W | W | | G | | XXXXXX = Device Code = Assembly Location = Wafer Lot = Year = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. #### [0.243] RECOMMENDED MOUNTING FOOTPRINT\* 6.17 \*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DUWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D. | STYLE 1: | STYLE 2: | |--------------|------------| | PIN 1. BASE | PIN 1. GAT | | 2. COLLECTOR | 2. DR/ | | 3 FMITTER | 3 SOL | 4. COLLECTOR 2.58 [0.102] 1.60 [0.063] TΕ AIN 3 SOURCE 4. DRAIN STYLE 3: PIN 1. ANODE 2. CATHODE 3 ANODE CATHODE STYLE 4: PIN 1. CATHODE 2. ANODE 3 GATE 4. ANODE STYLE 5: PIN 1. GATE 2. ANODE 3 CATHODE ANODE > STYLE 10: PIN 1. CATHODE 2. ANODE STYLE 7: PIN 1. GATE 2. COLLECTOR STYLE 6: STYLE 8: PIN 1. MT1 2. MT2 PIN 1. N/C 2. CATHODE 3. ANODE 3 GATE 3 FMITTER 4. COLLECTOR CATHODE STYLE 9: PIN 1. ANODE 2. CATHODE 3 RESISTOR ADJUST CATHODE 3 CATHODE 4. ANODE **DOCUMENT NUMBER:** 98AON10527D Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. **DESCRIPTION:** **DPAK (SINGLE GAUGE)** **PAGE 1 OF 1** onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales