# Main Switch Power MOSFET and Dual Charging BJT ## –12 V, –6.2 A, Single P–Channel with Dual PNP low $V_{ce(sat)}$ Transistors, 3x3 mm WDFN Package This device integrates one high performance power MOSFET and two low $V_{\text{ce}(\text{sat})}$ transistors, greatly reducing the layout space and optimizing charging performance in the battery–powered portable electronics. #### **Features** - High Performance Power MOSFET - Dual-Low V<sub>ce(sat)</sub> Transistors as Charging Power Mux - 3.0x3.0x0.8 mm WDFN Package - Independent Pin-out Provides Circuit Flexibility - Low Profile (<0.8 mm) for Easy Fit in Thin Environments - This is a Pb-Free Device #### **Applications** - Main Switch and Battery Charging Mux for Portable Electronics - Optimized for Commercial PMUs from Top Suppliers (See Figure 2) DFN8 3x3 Pin Connections (Top View) Figure 1. Simple Schematic #### ON Semiconductor® #### www.onsemi.com #### **MOSFET** | V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> TYP | I <sub>D</sub> MAX | |----------------------|-------------------------|--------------------| | -12 V | 32 mΩ @ –4.5 V | -6.2 A | | -12 V | 44 mΩ @ -2.5 V | -0.2 A | #### Low V<sub>ce(sat)</sub> PNP (Wall) | V <sub>CEO</sub> MAX | V <sub>EBO</sub> MAX | I <sub>C</sub> MAX | |----------------------|----------------------|--------------------| | -30 V | -8.0 V | -2.0 A | #### Low V<sub>ce(sat)</sub> PNP (USB) | V <sub>CEO</sub> MAX | V <sub>EBO</sub> MAX | I <sub>C</sub> MAX | |----------------------|----------------------|--------------------| | -30 V | -8.0 V | -2.0 A | ### MARKING DIAGRAM #### DFN8 CASE 506BC 3116 = Device Code A = Assembly Location Y = Year WW = Work Week • Pb-Free Package (Note: Microdot may be in either location) #### ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |--------------|--------------------|-----------------------| | NUS3116MTR2G | WDFN8<br>(Pb-Free) | 3000/Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. #### P-Channel Power MOSFET Maximum Ratings (T<sub>J</sub> = 25°C unless otherwise stated) | Parameter | Symbol | Value | Units | | | |--------------------------------------------------------|-----------------------------------|-----------------------|----------------|-------|----| | Drain-to-Source Voltage | V <sub>DSS</sub> | -12 | V | | | | Gate-to-Source Voltage | | | | ±8.0 | V | | Continuous Drain Current (Note 1) | Steady State | T <sub>A</sub> = 25°C | I <sub>D</sub> | -5.47 | Α | | | | T <sub>A</sub> = 85°C | | -4.0 | | | | t ≤ 5 s | T <sub>A</sub> = 25°C | | -6.2 | | | Power Dissipation (Note 1) | Steady State | T 0500 | $P_{D}$ | 1.7 | W | | | t ≤ 5 s | T <sub>A</sub> = 25°C | | 2.2 | | | Continuous Drain Current (Note 2, Minimum Pad) | Steady State | T <sub>A</sub> = 25°C | I <sub>D</sub> | -4.4 | Α | | | | T <sub>A</sub> = 85°C | | -3.2 | | | Power Dissipation (Note 2) | | T <sub>A</sub> = 25°C | $P_{D}$ | 1.14 | W | | Pulsed Drain Current | I <sub>DM</sub> | -25 | Α | | | | Operating Junction and Storage Temperature | T <sub>J</sub> , T <sub>STG</sub> | -55 to 150 | °C | | | | Source Current (Body Diode) <sup>2</sup> | IS | -2.8 | Α | | | | Lead Temperature for Soldering Purposes (1/8" from car | se for 10 s) | | TL | 260 | °C | #### THERMAL RESISTANCE RATINGS | Parameter | Symbol | Max | Units | |---------------------------------------------|-----------------|-----|-------| | Junction-to-Ambient - Steady State (Note 2) | $R_{\theta JA}$ | 110 | °C/W | | Junction-to-Ambient – t < 10 s (Note 2) | $R_{\theta JA}$ | 56 | °C/W | | Junction-to-Ambient - Steady State (Note 1) | $R_{\theta JA}$ | 72 | °C/W | | Junction-to-Ambient – t < 10 s (Note 1) | $R_{\theta JA}$ | 40 | °C/W | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Surface-mounted on FR4 board using 1 in sq pad size (Cu area = 1.127 in sq [1 oz] including traces) - 2. Surface-mounted on FR4 board using the minimum recommended pad size of 0.5 in sq, 1 oz. Cu. #### P-Channel MOSFET Electrical Characteristics (T<sub>J</sub> = 25°C unless otherwise specified) | Parameter | Symbol | Test Condition | | Min | Тур | Max | Units | |--------------------------------------------------------------|--------------------------------------|---------------------------------------|----------------------------|-------|-------|------|-------| | OFF CHARACTERISTICS | | | | | | | | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | V <sub>GS</sub> = 0 V, I | <sub>D</sub> = -250 μA | -12.0 | | | V | | Drain-to-Source Breakdown<br>Voltage Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> | I <sub>D</sub> = -250 μA, ref to 25°C | | | -10.1 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | $V_{GS} = 0 V$ , | T <sub>J</sub> = 25°C | | | -1.0 | μΑ | | | | $V_{DS} = -12 V$ | T <sub>J</sub> = 125°C | | | -10 | | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | $V_{DS} = 0 V$ , | $V_{GS} = \pm 8 \text{ V}$ | | | ±200 | nA | | ON CHARACTERISTICS (Note 3) | | | | | | | | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ | I <sub>D</sub> = -250 μA | -0.45 | -0.67 | -1.1 | V | | Negative Threshold Temperature<br>Coefficient | V <sub>GS(TH)</sub> /T <sub>J</sub> | | | | 2.68 | | mV/°C | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | V <sub>GS</sub> = -4.5 \ | V, I <sub>D</sub> = -3.0 A | | 32 | 40 | mΩ | | | | V <sub>GS</sub> = -2.5 \ | V, I <sub>D</sub> = -3.0 A | | 44 | 50 | | | Forward Transconductance | 9FS | V <sub>DS</sub> = -16 \ | /, I <sub>D</sub> = -3.0 A | | 5.9 | | S | <sup>3.</sup> Pulsed Condition: Pulse Width = 300 $\mu sec$ , Duty Cycle $\leq$ 2% #### P-Channel MOSFET Electrical Characteristics (T = 25°C unless otherwise specified) | Parameter | Symbol | Test Co | ondition | Min | Тур | Max | Units | |-------------------------------|---------------------|----------------------------------------------------|-----------------------------------------------------------------------------|-------|-------|------|-------| | CHARGES, CAPACITANCES AND GAT | E RESISTANCE | • | | • | | | | | Input Capacitance | C <sub>ISS</sub> | $V_{GS} = 0 V$ | | 1329 | | pF | | | Output Capacitance | C <sub>OSS</sub> | V <sub>DS</sub> = −12 V | | | 200 | | | | Reverse Transfer Capacitance | C <sub>RSS</sub> | | | | 116 | | | | Total Gate Charge | Q <sub>G(tot)</sub> | V <sub>GS</sub> = -4.5 V | $V_{GS} = -4.5 \text{ V}, V_{DS} = -12 \text{ V},$ $I_{D} = -3.0 \text{ A}$ | | 13 | | nC | | Threshold Gate Charge | Q <sub>G(th)</sub> | I <sub>D</sub> = - | -3.0 A | | 1.5 | | 1 | | Gate-to-Source Charge | $Q_{GS}$ | | | | 2.2 | | | | Gate-to-Drain Charge | $Q_{GD}$ | | | | 2.9 | | | | SWITCHING CHARACTERISTICS | | | | | | | | | Turn-On Delay Time | t <sub>d(on)</sub> | V <sub>GS</sub> = -4.5 V | , V <sub>DD</sub> = -12 V,<br>A, R <sub>G</sub> = 3.0 | | 8 | | ns | | Rise Time | t <sub>r</sub> | $I_{D} = -3.0 I$ | A, H <sub>G</sub> = 3.0 | | 17.5 | | 7 | | Turn-Off Delay Time | t <sub>d(off)</sub> | | | | 80 | | | | Fall Time | t <sub>f</sub> | | | | 56.5 | | | | DRAIN-SOURCE DIODE CHARACTER | RISTICS | | | | | | | | Forward Recovery Voltage | V <sub>SD</sub> | $V_{GS} = 0 V$ , | T <sub>J</sub> = 25°C | | -0.66 | -1.2 | V | | | | $I_S = -1.0 \text{ A}$ $T_J = 125^{\circ}\text{C}$ | | -0.54 | | | | | Reverse Recovery Time | t <sub>rr</sub> | V <sub>GS</sub> | = 0 V, | | 70.8 | | ns | | Charge Time | t <sub>a</sub> | dISD/dt = 100 A/μs,<br>I <sub>S</sub> = -1.0 A | | | 14.3 | | 1 | | Discharge Time | t <sub>b</sub> | | | | 56.4 | | | | Reverse Recovery Charge | Q <sub>RR</sub> | | | | 44 | | nC | <sup>3.</sup> Pulsed Condition: Pulse Width = 300 $\mu sec,$ Duty Cycle $\leq 2\%$ #### **Dual-PNP Transistors Maximum Ratings** (T<sub>J</sub> = 25°C unless otherwise stated) | 3 ( ) | , | | | |--------------------------------------------|------------------|---------------|-------| | Parameter | Symb | ol Value | Units | | Collector-Emitter Voltage | V <sub>CEC</sub> | -30 | V | | Collector-Base Voltage | V <sub>CBC</sub> | -30 | V | | Emitter-Base Voltage | V <sub>EBC</sub> | -8.0 | V | | Collector Current, Continous | I <sub>C</sub> | -2.0 | Α | | Collector Current, Pulsed (Note 4) | I <sub>C</sub> | -6.0 | Α | | Operating Junction and Storage Temperature | $T_J, T_S$ | rg –55 to 150 | °C | | Thermal Resistance Dissipation | P <sub>D</sub> | 1.5 | W | | Thermal Resistance (Note 5) | $R_{ heta JA}$ | 83 | °C/W | | Thermal Resistance Dissipation | $P_{D}$ | 810 | mW | | Thermal Resistance (Note 6) | $R_{ hetaJA}$ | 155 | °C/W | Single Pulse: Pulse Width = 1 ms Surface-mounted on FR4 board using 1 in sq pad size (Cu area = 1.127 in sq [1 oz] including traces) Surface-mounted on FR4 board using the minimum recommended pad size of 100 mm², 1 oz. Cu. $\textbf{Dual-PNP Transistors Electrical Characteristics} \; (T_{J} = 25^{\circ}\text{C unless otherwise stated})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |--------------------------------------|----------------------|---------------------------------------------------|------|-----|------|-------| | OFF CHARACTERISTICS | | • | • | • | • | • | | Collector-Emitter Voltage | $V_{CEO}$ | $I_C = -10 \text{ mA}, I_B = 0$ | -30 | | | V | | Collector-Base Voltage | V <sub>CBO</sub> | $I_C = -0.1 \text{ mA}, I_E = 0$ | -30 | | | V | | Emitter-Base Voltage | V <sub>EBO</sub> | $I_E = -0.1 \text{ mA}, I_C = 0$ | -8.0 | | | V | | Collector-Emitter Cutoff Current | I <sub>CES</sub> | V <sub>CES</sub> = -30 V | | | -0.1 | μΑ | | ON CHARACTERISTICS | | | | | | | | DC Current Gain (Note 7) | h <sub>FE</sub> | $I_C = -1.0 \text{ A}, V_{CE} = -2.0 \text{ V}$ | 100 | 200 | | _ | | DC Current Gain (Note 7) | h <sub>FE</sub> | I <sub>C</sub> = -2.0 A, V <sub>CE</sub> = -2.0 V | 100 | 200 | | _ | | Collector-Emitter Saturation Voltage | V <sub>CE(sat)</sub> | I <sub>C</sub> = -1.0 A, I <sub>B</sub> = -0.01 A | | | 0.22 | V | | Collector-Emitter Saturation Voltage | V <sub>CE(sat)</sub> | $I_C = -1.0 \text{ A}, I_B = -0.1 \text{ A}$ | | | 0.12 | V | | Collector-Emitter Saturation Voltage | V <sub>CE(sat)</sub> | $I_C = -2.0 \text{ A}, I_B = -0.2 \text{ A}$ | | | 0.24 | V | | Input Capacitance | C <sub>ibo</sub> | V <sub>EB</sub> = -0.5 V, f = 1.0 MHz | | 240 | 400 | pF | | Output Capacitance | C <sub>obo</sub> | V <sub>CB</sub> = -3.0 V, f = 1.0 MHz | | 50 | 100 | pF | <sup>7.</sup> Pulsed Condition: Pulse Width = 300 μsec, Duty Cycle ≤ 2% Figure 2. Typical Application Circuit #### **TYPICAL CHARACTERISTICS - MOSFET** Figure 3. On-Region Characteristics Figure 4. Transfer Characteristics Figure 5. On-Resistance vs. Drain Current Figure 6. On-Resistance vs. Drain Current and Gate Voltage Figure 7. On–Resistance Variation with Temperature Figure 8. Drain-to-Source Leakage Current vs. Voltage #### **TYPICAL CHARACTERISTICS - MOSFET** Figure 11. Resistive Switching Time Variation vs. Gate Resistance Figure 12. Diode Forward Voltage vs. Current Figure 13. Maximum Rated Forward Biased Safe Operating Area #### **TYPICAL CHARACTERISTICS - MOSFET** Figure 14. FET Thermal Response #### TYPICAL CHARACTERISTICS - BJT Figure 15. Collector Emitter Saturation Voltage vs. Collector Current Figure 16. Collector Emitter Saturation Voltage vs. Collector Current Figure 17. DC Current Gain vs. Collector Current Figure 18. Base Emitter Saturation Voltage vs. Collector Current Figure 19. Base Emitter Turn-On Voltage vs. Collector Current Figure 20. Saturation Region #### **TYPICAL CHARACTERISTICS - BJT** Figure 22. Output Capacitance **DATE 28 MAY 2008** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND - 0.30mm. 4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | | MILLIM | ETERS | |-----|--------|-------| | DIM | MIN | MAX | | Α | 0.70 | 0.80 | | A1 | 0.00 | 0.05 | | А3 | 0.20 | REF | | b | 0.25 | 0.35 | | ם | 3.00 | BSC | | D2 | 1.00 | 1.20 | | D3 | 0.95 | 1.15 | | Е | 3.00 | BSC | | E2 | 1.70 | 1.90 | | Φ | 0.65 | BSC | | G2 | 0.15 | BSC | | G3 | 0.20 | BSC | | K | 0.20 | | | L | 0.25 | 0.45 | | L1 | | 0.15 | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### G2 G3 ⊕ 0.10 C A B ⊕ 0.10 C A В D2 D3 1 8X L DETAIL A E2 $\oplus$ 0.10 C A B тіт п 8x b 0.10 C A B Ф e/2 0.05 C NOTE 3 **BOTTOM VIEW** #### **GENERIC MARKING DIAGRAM\*** = Specific Device Code XXXX Α = Assembly Location Υ = Year WW = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | DOCUMENT NUMBER: | 98AON23220D | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | WDFN8. 3X3. 0.65P. DUAL | FLAG | PAGE 1 OF 1 | | ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales