# **OPA698 Unity-Gain Stable, Wideband Voltage Limiting Amplifier** ### 1 Features High linearity near limiting Fast recovery from overdrive: 1ns Limiting voltage accuracy: ±5mV -3db bandwidth (g = +1): 650MHz Gain bandwidth product: 300MHz Slew rate: 1800V/µs ±5V and +5V supply operation High-gain version available: OPA699 ## 2 Applications Fast limiting analog-to-digital converter (ADC) input buffers CCD pixel clock stripping Video sync stripping HF mixers IF limiting amplifiers AM signal generation Nonlinear analog signal processing OPA688 upgrade ## 3 Description The OPA698 is a wide-band, unity-gain stable voltage-feedback op amp that offers bipolar output voltage limiting. Two buffered limiting voltages take control of the output when attempting to drive beyond these limits. This new output limiting architecture holds the limiter offset error to ±5mV. The op amp operates linearly to within 20mV of the output limit voltages. The combination of a narrow nonlinear range and the low limiting offset allows the limiting voltages to be set within 100mV of the desired linear output range. A fast 1ns recovery from limiting provides overdrive signals that are transparent to the signal channel. Implementing the limiting function at the output, as opposed to the input, gives the specified limiting accuracy for any gain, and allows the OPA698 to be used in all standard op-amp applications. Nonlinear analog signal processing benefits from the ability of the OPA698 to sharply transition from linear operation to output limiting. The quick recovery time supports high-speed applications. The OPA698 is available in an industry-standard pin-out SOIC-8 package. For higher gain, or transimpedance applications that require output limiting with fast recovery, consider the OPA699. #### **Package Information** | PART NUMBER <sup>(1)</sup> | PACKAGE <sup>(2)</sup> | PACKAGE SIZE <sup>(3)</sup> | | | |----------------------------|------------------------|-----------------------------|--|--| | OPA698 | D (SOIC, 8) | 4.9mm × 6mm | | | - (1) See Section 4. - (2) For more information, see Section 11. - (3) The package size (length × width) is a nominal value and includes pins, where applicable. Single-Supply Limiting ADC Input Driver ## **Table of Contents** | 1 Features | 1 | 8 Application and Implementation | 17 | |-----------------------------------------------------|------|------------------------------------------------------|----| | 2 Applications | | 8.1 Application Information | 17 | | 3 Description | 1 | 8.2 Typical Applications | 23 | | 4 Related Products | 2 | 8.3 Power Supply Recommendations | 31 | | 5 Pin Configuration and Functions | 2 | 8.4 Layout | 31 | | 6 Specifications | 3 | 9 Device and Documentation Support | 33 | | 6.1 Absolute Maximum Ratings | 3 | 9.1 Device Support | 33 | | 6.2 ESD Ratings | 3 | 9.2 Receiving Notification of Documentation Updates. | 33 | | 6.3 Recommended Operating Conditions | 3 | 9.3 Support Resources | 33 | | 6.4 Thermal Information | 3 | 9.4 Trademarks | 33 | | 6.5 Electrical Characteristics V <sub>S</sub> = ±5V | 4 | 9.5 Electrostatic Discharge Caution | 33 | | 6.6 Electrical Characteristics V <sub>S</sub> = 5V | 6 | 9.6 Glossary | 33 | | 6.7 Typical Characteristics: V <sub>S</sub> = ±5V | 8 | 10 Revision History | 33 | | 6.8 Typical Characteristics: V <sub>S</sub> = 5V | . 14 | 11 Mechanical, Packaging, and Orderable | | | 7 Detailed Description | .17 | Information | 35 | | 7.1 Overview | . 17 | | | ## **4 Related Products** | DEVICE | V <sub>S</sub> (V) | GBW (MHz) | SLEW RATE (V/µs) | VOLTAGE NOISE (nV/ $\sqrt{\text{Hz}}$ ) | ARCHITECTURE | |--------|--------------------|-----------|------------------|-----------------------------------------|---------------------------------| | OPA817 | ±6.3 | 400 | 1000 | 4.5 | FET-input, voltage-feedback | | OPA818 | ±6.5 | 2700 | 1400 | 2.2 | FET-input, voltage-feedback | | OPA690 | ±6 | 300 | 1900 | 4.6 | Bipolar-input, voltage-feedback | | OPA695 | ±6 | N/A | 5000 | 2 | Bipolar-input, current-feedback | | OPA698 | ±6.5 | 300 | 1800 | 4 | Bipolar-input, voltage-feedback | | OPA699 | ±6.5 | 1000 | 1400 | 4.1 | Bipolar-input, voltage-feedback | # **5 Pin Configuration and Functions** Figure 5-1. D Package, 8-Pin SOIC (Top View) ## **Table 5-1. Pin Functions** | PIN | | TYPE | DESCRIPTION | | |--------------------|-----|--------|-----------------------------------------|--| | NAME | NO. | ITPE | DESCRIPTION | | | Inverting Input | 2 | Input | Inverting input | | | Noninverting Input | 3 | Input | Noninverting input | | | NC | 1 | _ | No internal connection (float this pin) | | | Output | 6 | Output | Output | | | -V <sub>S</sub> | 4 | Supply | Negative (lowest) supply | | | +V <sub>S</sub> | 7 | Supply | Positive (highest) supply | | | V <sub>L</sub> | 5 | Supply | Limiter input low | | | V <sub>H</sub> | 8 | Supply | Limiter input high | | Product Folder Links: *OPA698* ## **6 Specifications** ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN MAX | UNIT | |------------------|-------------------------------------------------------|-------------------------|-----------------| | Vs | Total supply voltage | 13 | V <sub>DC</sub> | | | Internal power dissipation | See Thermal Analysis | | | V <sub>ID</sub> | Differential input voltage | ±V <sub>S</sub> | V | | | dVS/dT for supply turn-on and turn-off <sup>(2)</sup> | ±0.4 | V/µs | | | Limiter voltage range | ±(V <sub>S</sub> - 0.7) | V | | I <sub>IN</sub> | Continuous input current <sup>(3)</sup> | 10 | mA | | | Input voltage | ±V <sub>S</sub> | V | | TJ | Junction temperature | 150 | °C | | T <sub>stg</sub> | Storage temperature | <b>-65</b> 125 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings can cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device can not be fully functional, and this can affect device reliability, functionality, performance, and shorten the device lifetime. - 2) Staying less than this specification keeps the edge-triggered ESD absorption devices across the supply pins off. - (3) Continuous input current limit for the ESD diodes to supply pins. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |-----------------|--------------------------------------------|--------------------------------------------------------------------------------|-------|-------| | \/ | V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(E</sub> | SD) Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | \ \ \ | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. ## **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |----------------|-----------------------|------|-----|-----|------| | Vs | Total supply voltage | ±2.5 | ±5 | ±6 | V | | T <sub>A</sub> | Operating temperature | -40 | | 85 | °C | #### 6.4 Thermal Information | | | OPA698 | | |------------------------|----------------------------------------------|----------|------| | | THERMAL METRIC(1) | D (SOIC) | UNIT | | | | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 118 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 63.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 64.9 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 14.8 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 64.2 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 6.5 Electrical Characteristics $V_S = \pm 5V$ at $T_A \cong 25^{\circ}C$ , $R_F = 402\Omega$ , $R_L = 500\Omega$ , G = 2V/V, $V_H = -V_L = 2V$ , and input and output referenced to midsupply (unless otherwise noted) | | PARAMETER | TES | T CONDITIONS | MIN | TYP | MAX | UNIT | | |-----------------|------------------------------------------|-----------------------------------------------------|-----------------------------------------------|------|-----------|-----|------------|--| | AC PER | FORMANCE | | | | | | | | | | | $G = 1V/V, V_O = 0.2V_{PP}$ | , R <sub>F</sub> = 25Ω | | 650 | | | | | SSBW | Small-signal bandwidth | $G = 2V/V, V_O = 0.2V_{PP}$ | | 215 | | MHz | | | | | | $G = -1V/V, V_O = 0.2V_F$ | $G = -1V/V, V_O = 0.2V_{PP}$ | | 215 | | | | | GBP | Gain bandwidth product | G ≥ 5V/V | | | 300 | | MHz | | | | Bandwidth for 0.1dB gain flatness | $V_O = 0.2V_{PP}$ | | | 30 | | MHz | | | | Peaking at a gain of 1V/V | $R_F = 25\Omega, V_O = 0.2V_{PF}$ | D | | 1.5 | | dB | | | | Large-signal bandwidth | $V_O = 4V_{PP}$ $V_H = -V_L =$ | = 2.5V | | 160 | | MHz | | | | Slew rate | $4V \text{ step}, V_{H} = -V_{L} = 2$ | 2.5V | | 1800 | | V/µs | | | | Rise-and-fall time | V <sub>O</sub> = 0.2V step | | | 1.4 | | ns | | | | Settling time | 0.05%, V <sub>O</sub> = 2V step | | | 25 | | ns | | | | 2nd-order harmonic distortion | $f = 5MHz, V_O = 2V_{PP}, I$ | R <sub>L</sub> = 500Ω | | -94 | | dBc | | | | 3rd-order harmonic distortion | $f = 5MHz, V_O = 2V_{PP}, I$ | R <sub>L</sub> = 500Ω | | -85 | | dBc | | | | Input voltage noise | f≥1MHz | | | 4 | | nV/√Hz | | | | Input current noise | f≥1MHz | f≥1MHz | | 1.5 | | pA/√Hz | | | DC PER | FORMANCE <sup>(1)</sup> | | | | | | | | | ٨ | Open Jeen veltage gain | V <sub>O</sub> = ±0.5V | | 56 | 80 | | dB | | | A <sub>OL</sub> | Open-loop voltage gain | V <sub>O</sub> = ±0.5V | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | 52 | | | uБ | | | V | Input offset voltage | | | | ±2 | ±5 | mV | | | V <sub>OS</sub> | input onset voltage | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | | ±8 | IIIV | | | | Average offset voltage drift | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | | ±20 | μV/°C | | | | Input bias current <sup>(1)</sup> | | | | +0.2 | ±10 | μA | | | | input bias current. | $T_A = -40$ °C to +85°C | | | | ±12 | μА | | | | Average bias current drift | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | | ±20 | nA/°C | | | | Input offset current | | | | ±0.1 | ±2 | μA | | | | input onset current | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | | ±3 | μА | | | | Average offset current drift | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | | ±10 | nA/°C | | | INPUT | | | | | | | | | | CMIR | Common mode input voltage(2) | | | ±3.2 | ±3.3 | | V | | | CIVIIR | Common-mode input voltage <sup>(2)</sup> | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | ±3.1 | | | V | | | CMDD | Common mode rejection ratio | V = ±0.5V | | 55 | 82 | | dB | | | CMRR | Common-mode rejection ratio | $V_{CM} = \pm 0.5V$ | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | 52 | | | uБ | | | | Input impedance | Differential mode | | | 1 0.3 | | MOULE | | | | Input impedance | Common-mode | | | 33 1.4 | | - MΩ pF | | Product Folder Links: OPA698 Submit Document Feedback # 6.5 Electrical Characteristics V<sub>S</sub> = ±5V (continued) at $T_A \cong 25^{\circ}C$ , $R_F = 402\Omega$ , $R_L = 500\Omega$ , G = 2V/V, $V_H = -V_L = 2V$ , and input and output referenced to midsupply (unless otherwise noted) | | PARAMETER | TEST | CONDITIONS | MIN | TYP | MAX | UNIT | |--------|--------------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------|------|------------|------|----------| | OUTPUT | Г | | | | | | | | | Voltage cutnut eving | $R_L = 500\Omega, V_H = -V_L =$ | | ±3.9 | ±4.0 | | V | | | Voltage output swing | 4.3V | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ±3.8 | | | V | | | | 0 : 1/ 01/ | | 90 | 190 | | | | | | Sourcing, V <sub>O</sub> = 0V | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 80 | | | | | | Current output | 0: 1: 1/ 01/ | | -90 | -190 | | mA | | | | Sinking, V <sub>O</sub> = 0V | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | -80 | | | | | | Closed-loop output impedance | $G = 1V/V, R_F = 25Ω, f < 1$ | 00kHz | | 0.01 | | Ω | | OUTPUT | VOLTAGE LIMITER | | | | | | | | | | | | | ±3.8 | | | | | Output voltage limited range | Pins 5 and 8 | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | | V | | | | | | +3.3 | +3.5 | | | | | Default limit voltage, upper | Limiter pins open | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | +3.1 | | | V | | | | | - A | -3.3 | -3.5 | | | | | Default limit voltage, lower | Limiter pins open | T <sub>A</sub> = -40°C to +85°C | 0.4 | | | V | | | | | | -3.1 | | | | | | Minimum limiter congretion (/ // ) | | | 400 | 400 | | mV | | | Minimum limiter separation (V <sub>H</sub> –V <sub>L</sub> ) | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | 400 | | | IIIV | | | Manifestory Breit and the sec | | | ±4.3 | | | V | | | Maximum limit voltage | T <sub>A</sub> = -40°C to +85°C | | ±4.3 | | | V | | | Limiter input bias current | V <sub>O</sub> = 0V | | 40 | 50 | 60 | | | | magnitude <sup>(3)</sup> | T <sub>A</sub> = -40°C to +85°C | | 36 | | 65 | μA | | | Limiter input bias average drift | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | | 35 | nA/°C | | | Limiter input impedance | | | | 10 0.85 | | MΩ pF | | | Limiter feedthrough <sup>(4)</sup> | f = 5MHz | | | -68 | | dB | | | | V <sub>INI</sub> = ±2V. | | | ±5 | ±30 | | | | Limiter offset | $V_{IN} = \pm 2V$ ,<br>$V_O - V_H$ ) or $(V_O - V_L)$ | T <sub>A</sub> = -40°C to +85°C | | | ±40 | mV | | | Op amp input bias current shift | V <sub>IN</sub> = ±2V, linear to limited | d output | | 0.15 | | μА | | | Limiter small-signal bandwidth | 2V <sub>DC</sub> + 20mV <sub>PP</sub> | | | 700 | | MHz | | | Limiter slew rate <sup>(5)</sup> | 2 × overdrive, V <sub>H</sub> or V <sub>L</sub> | | | 175 | | V/µs | | | Limiter overshoot | 2 × overdrive, V <sub>IN</sub> = V <sub>CM</sub> | to V <sub>CM</sub> ±2V step | | 250 | | mV | | | Recovery time | 2 × overdrive | V <sub>IN</sub> = ±2V to 0V step | | 1 | | ns | | | Linearity guardband <sup>(6)</sup> | f = 5MHz, V <sub>O</sub> = 2V <sub>PP</sub> | $f = 5MHz, V_O = 2V_{PP}$ | | 30 | | mV | | POWER | SUPPLY | | 1 | | | | | | | | | | 13.8 | 15.5 | 17.3 | | | | Quiescent current | $V_S = \pm 5V$ | T <sub>A</sub> = -40°C to +85°C | 13.4 | | 17.7 | mA | | | | | ., | 68 | 90 | | | | PSRR | Power-supply rejection ratio | Input-referred | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 66 | | | dB | - (1) Current is considered positive out of node. - CMIR tested as < 3dB degradation from minimum CMRR at specified limits. (2) - I<sub>VH</sub> (V<sub>H</sub> bias current) is positive, and I<sub>VL</sub> (V<sub>L</sub> bias current) is negative, under these conditions. See Figure 7-8 and Figure 7-15. - Limiter feedthrough is the ratio of the output magnitude to the sine wave added to $V_H$ (or $V_L$ ) when $V_{IN} = 0V$ . $V_H$ slew rate conditions are: $V_{IN} = 2V$ , $V_L = -2V$ =$ # 6.6 Electrical Characteristics $V_S = 5V$ at $T_A \cong 25^{\circ}C$ , $R_F = 402\Omega$ , $R_L = 500\Omega$ , G = 2V/V, $V_L = V_{CM} - 1.2V$ , and $V_H = V_{CM} + 1.2V$ , and input and output referenced to midsupply (unless otherwise noted) | | PARAMETER | TEST C | ONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------|----------------------|-----|----------| | AC PER | FORMANCE | | | | , | | | | | | $G = 1V/V, V_O = 0.2V_{PP}, R$ | = = 25Ω | | 550 | | | | | Small-signal bandwidth | $G = 2V/V, V_O = 0.2V_{PP}$ | | | 200 | | MHz | | | | $G = 1V/V, V_O = 0.2V_{PP}, R_f$ $G = 2V/V, V_O = 0.2V_{PP}$ $G = -1V/V, V_O = 0.2V_{PP}$ $G \ge 5V/V, V_O < 0.2V_{PP}$ $V_O < 0.2V_{PP}$ | | | 210 | | | | | Gain bandwidth product | G ≥ 5V/V, V <sub>O</sub> < 0.2V <sub>PP</sub> | | | 300 | | MHz | | | Bandwidth for 0.1dB gain flatness | V <sub>O</sub> < 0.2V <sub>PP</sub> | | | 26 | | MHz | | | Peaking at a gain of 1V/V | $G = 1V/V, R_F = 25Ω, V_O =$ | $G = 1V/V, R_F = 25\Omega, V_O = 0.2V_{PP}$ | | | | dB | | | Large-signal bandwidth | V <sub>O</sub> = 2V <sub>PP</sub> | | | 200 | | MHz | | | Slew rate | 2V step | | | 820 | | V/µs | | | Rise-and-fall time | V <sub>O</sub> = 0.2V step | | | 1.4 | | ns | | | Settling time | 0.05%, G = 2V/V, V <sub>O</sub> = 1V | ' step | | 28 | | ns | | | 2nd-order harmonic distortion | f = 5MHz, V <sub>O</sub> = 2V <sub>PP</sub> , R <sub>L</sub> = | = 500Ω | | -95 | | dBc | | | 3rd-order harmonic distortion | f = 5MHz, V <sub>O</sub> = 2V <sub>PP</sub> , R <sub>L</sub> = | = 500Ω | | -81 | | dBc | | | Input voltage noise | f > 1MHz | | | 4 | | nV/√Hz | | | Input current noise | f > 1MHz | | | 1.43 | | pA/√Hz | | DC PER | FORMANCE <sup>(1)</sup> | | | | | | | | | Open-loop voltage gain | V <sub>O</sub> = ±0.5V, V <sub>CM</sub> = 2.5V | | 54 | 77 | | ID. | | A <sub>OL</sub> | | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | 51 | | | dB | | | land offer to altern | \\ 0.5\\ | | | ±1 | ±6 | \/ | | | Input offset voltage | V <sub>CM</sub> = 2.5V | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | ±8 | mV | | | Average offset voltage drift | V <sub>CM</sub> = 2.5V | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | ±15 | μV/°C | | | In a set bit a command | \\ 0.5\\ | | | ±0.5 | ±10 | | | | Input bias current | V <sub>CM</sub> = 2.5V | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | ±12 | μA | | | Average bias current drift | V <sub>CM</sub> = 2.5V | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | ±25 | nA/°C | | | Import offeet ourment | \/ - 2.5\/ | | | ±0.1 | ±2 | | | | Input offset current | V <sub>CM</sub> = 2.5V | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | ±3 | μA | | | Average offset current drift | V <sub>CM</sub> = 2.5V | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | ±15 | nA/°C | | CMIR | Common-mode input voltage | | T <sub>A</sub> = 25°C | V <sub>CM</sub> ±0.7 | V <sub>CM</sub> ±0.8 | | V | | CMIR | Common-mode input voltage <sup>(2)</sup> | | T <sub>A</sub> = -40°C to +85°C | V <sub>CM</sub> ±0.6 | | | V | | INPUT | · | • | • | | | | | | CMDD | Common modo rejection retie | \/ = ±0.5\/ | | 54 | 82 | | 40 | | CMRR | Common-mode rejection ratio | $V_{CM} = \pm 0.5V$ | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 52 | | | - dB | | | Innut immedence | Differential mode, V <sub>CM</sub> = 2 | Differential mode, V <sub>CM</sub> = 2.5V | | 0.77 0.3 | | MOURE | | | Input impedance | Common-mode, V <sub>CM</sub> = 2.5 | Common-mode, V <sub>CM</sub> = 2.5V | | 24 1.5 | | MΩ pF | Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated # 6.6 Electrical Characteristics V<sub>S</sub> = 5V (continued) at $T_A \cong 25^{\circ}C$ , $R_F = 402\Omega$ , $R_L = 500\Omega$ , G = 2V/V, $V_L = V_{CM} - 1.2V$ , and $V_H = V_{CM} + 1.2V$ , and input and output referenced to midsupply (unless otherwise noted) | | PARAMETER | TEST | CONDITIONS | MIN | TYP | MAX | UNIT | |--------|---------------------------------------------------------------|--------------------------------------------------|-----------------------------------------------------|----------------------|----------------------|----------------------|----------| | OUTPUT | | ı | | | | | | | | | $R_1 \geq 500\Omega$ , | | 3.9 | 4.1 | | ., | | | Most-positive output voltage | V <sub>H</sub> = V <sub>CM</sub> + 1.8V | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 3.8 | | | V | | | | R <sub>L</sub> ≥ 500Ω, | | 1.1 | 0.9 | | ., | | | Least-positive output voltage | $V_{L} = V_{CM} - 1.8V$ | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 1.2 | | | V | | | | | | 60 | 170 | | | | | Current output | Sourcing, V <sub>O</sub> = 2.5V | T <sub>A</sub> = -40°C to +85°C | 50 | | | mA | | | · | Circlein - 1/ - 0.51/ | | -60 | -170 | | | | | | Sinking,, V <sub>O</sub> = 2.5V | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | -50 | | | | | | Closed-loop output impedance | G = 1V/V, f < 100kHz, R <sub>F</sub> | = = 25Ω | | 0.1 | | Ω | | OUTPUT | VOLTAGE LIMITER | , | | <u>'</u> | | | | | | Limiter voltage high | Pin 8 | | | 3.9 | | V | | | Limiter voltage low | Pin 5 | | | 1.1 | | V | | | D. C. H. F. T. H. | | | V <sub>CM</sub> ±0.8 | V <sub>CM</sub> ±1.1 | | ., | | | Default limiter voltage | Limiter pins open | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | V <sub>CM</sub> ±0.6 | | | V | | | Minimum limitan and addition ()/ | | | 400 | 400 | | >/ | | | Minimum limiter separation (V <sub>H</sub> – V <sub>L</sub> ) | T <sub>A</sub> = -40°C to +85°C | $T_A = -40$ °C to +85°C | | | | mV | | | Maximum limit voltage | | | | | V <sub>CM</sub> ±1.8 | V | | | Limiter input bias current magnitude <sup>(3)</sup> | V <sub>O</sub> = 2.5V | | | 8 | | μА | | | Limiter input impedance | | | | 1 7 | | MΩ pF | | | Limiter feedthrough <sup>(4)</sup> | f = 5MHz | | | -92 | | dB | | | Limiter veltere e course. | $V_{IN} = V_{CM} \pm 1.2V,$ | | | ±15 | ±30 | \ | | | Limiter voltage accuracy | $(V_O - V_H)$ or $(V_O - V_L)$ | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | ±40 | mV | | | Limiter small-signal bandwidth | $V_{IN} = V_{CM} \pm 1.2V, V_O < 0$ | 1.02V <sub>PP</sub> | | 515 | | MHz | | | Limiter slew rate <sup>(5)</sup> | 2 × overdrive, V <sub>H</sub> or V <sub>L</sub> | | | 150 | | V/µs | | | Overshoot | 2 × overdrive, V <sub>IN</sub> = V <sub>CM</sub> | to V <sub>CM</sub> ± 1.2V step | | 40 | | mV | | | Recovery time | 2 × overdrive, V <sub>IN</sub> = V <sub>CM</sub> | ± 1.2V to V <sub>CM</sub> step | | 2.5 | | ns | | | Linearity guardband <sup>(6)</sup> | f = 5MHz, V <sub>O</sub> = 2V <sub>PP</sub> | | | 30 | | mV | | POWER | SUPPLY | | | | | | | | | 0 | V - 5V | | 13.6 | 15.6 | 17.2 | ^ | | | Quiescent current | V <sub>S</sub> = 5V | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 13.2 | | 17.6 | mA | | +PSRR | Power-supply rejection ratio | V <sub>S</sub> = 4.5V to 5.5V | | | 85 | | dB | - (1) Current is considered positive out of node. - (2) CMIR tested as < 3dB degradation from minimum CMRR at specified limits. - I<sub>VH</sub> (V<sub>H</sub> bias current) is positive, and I<sub>VL</sub> (V<sub>L</sub> bias current) is negative, under these conditions. See Figure 7 -9 and Figure 7-15. - Limiter feedthrough is the ratio of the output magnitude to the sine wave added to $V_H$ (or $V_L$ ) when $V_{IN} = 0V$ . $V_H$ slew rate conditions are: $V_{IN} = 2V$ , G = 2V/V, $V_L = -2V$ , $V_H =$ step between 2V and 0V. $V_L$ slew rate conditions are similar. Linearity guardband is defined for an output sinusoid (f = 5MHz, $V_O = 0V_{DC} \pm 1V_{PP}$ ) centered between the limiter levels ( $V_H$ and $V_L$ ). Linearity guardband is the difference between the limiter level and the peak output voltage where SFDR decreases by 3dB. ## 6.7 Typical Characteristics: $V_S = \pm 5V$ at $T_A = 25$ °C, G = 2V/V, $R_F = 402\Omega$ , $R_L = 500\Omega$ , and $V_H = -V_L = 2V$ (unless otherwise noted) # 6.7 Typical Characteristics: V<sub>S</sub> = ±5V (continued) at T<sub>A</sub> = 25°C, G = 2V/V, R<sub>F</sub> = 402 $\Omega$ , R<sub>L</sub> = 500 $\Omega$ , and V<sub>H</sub> = –V<sub>L</sub> = 2V (unless otherwise noted) at $T_A = 25$ °C, G = 2V/V, $R_F = 402\Omega$ , $R_L = 500\Omega$ , and $V_H = -V_L = 2V$ (unless otherwise noted) at $T_A = 25$ °C, G = 2V/V, $R_F = 402\Omega$ , $R_L = 500\Omega$ , and $V_H = -V_L = 2V$ (unless otherwise noted) at $T_A = 25$ °C, G = 2V/V, $R_F = 402\Omega$ , $R_L = 500\Omega$ , and $V_H = -V_L = 2V$ (unless otherwise noted) Submit Document Feedback at $T_A = 25$ °C, G = 2V/V, $R_F = 402\Omega$ , $R_L = 500\Omega$ , and $V_H = -V_L = 2V$ (unless otherwise noted) ## 6.8 Typical Characteristics: V<sub>S</sub> = 5V at $T_A$ = 25°C, G = 2V/V, $R_F$ = 402 $\Omega$ , $R_L$ = 500 $\Omega$ to $V_{CM}$ = 2.5V, $V_L$ = $V_{CM}$ – 1.2V, and $V_H$ = $V_{CM}$ + 1.2V (unless otherwise noted) Submit Document Feedback ## 6.8 Typical Characteristics: V<sub>S</sub> = 5V (continued) at $T_A$ = 25°C, G = 2V/V, $R_F$ = 402 $\Omega$ , $R_L$ = 500 $\Omega$ to $V_{CM}$ = 2.5V, $V_L$ = $V_{CM}$ – 1.2V, and $V_H$ = $V_{CM}$ + 1.2V (unless otherwise noted) ## 6.8 Typical Characteristics: V<sub>S</sub> = 5V (continued) at $T_A$ = 25°C, G = 2V/V, $R_F$ = 402 $\Omega$ , $R_L$ = 500 $\Omega$ to $V_{CM}$ = 2.5V, $V_L$ = $V_{CM}$ – 1.2V, and $V_H$ = $V_{CM}$ + 1.2V (unless otherwise noted) Submit Document Feedback ## 7 Detailed Description #### 7.1 Overview The OPA698 is a voltage-feedback op amp that is unity-gain stable. The output voltage is limited to a range set by the voltage on the limiter pins (5 and 8). When the input tries to overdrive the output, the limiters take control of the output buffer. This action from the limiters avoids saturating any part of the signal path, giving quick overdrive recovery and excellent limiter accuracy at any signal gain. The limiters have a very sharp transition from the linear region of operation to output limiting. This transition allows the limiter voltages to be set very near (< 100mV) the desired signal range. The distortion performance is also very good near the limiter voltages. ## 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 8.1 Application Information #### 8.1.1 Output Limiters The output voltage linearly depends on the input voltage when in between limiter voltages $V_H$ (pin 8) and $V_L$ (pin 5). When the output exceeds $V_H$ or $V_L$ , the corresponding limiter buffer takes control of the output voltage and holds at $V_H$ or $V_L$ . Accuracy does not change with gain because the limiters act on the output. The transition from the linear region of operation to output limiting is very sharp—the desired output signal can safely come to within 30mV of $V_H$ or $V_L$ with no onset of non-linearity. The limiter voltages can be set to within 0.7V of the supplies ( $V_L \ge -V_S + 0.7V$ , $V_H \le +V_S - 0.7V$ ), but must also be at least 400mV apart ( $V_H - V_L \ge 0.4V$ ). When pins 5 and 8 are left open, $V_H$ and $V_L$ go to the default voltage limit; the minimum values are given in the *Electrical Characteristics*. Figure 8-1 shows the typical values of limiter input bias current across limiter headroom. Figure 8-1. Limiter Bias Current vs Bias Voltage When the limiter voltages are greater than 2.5V from the supplies ( $V_L \ge -V_S + 2.5V$ or $V_H \le +V_S - 2.5V$ ), use simple resistor dividers to set $V_H$ and $V_L$ (see Figure 8-8). Include the limiter input bias currents (Figure 8-15) in the calculations (that is, $I_{VL} = -50\mu A$ out of pin 5, and $I_{VH} = +50\mu A$ out of pin 8). For good limiter voltage accuracy, run at least 1mA quiescent bias current through these resistors. When the limiter voltages must be within 2.5V of the supplies ( $V_L \le -V_S + 2.5V$ or $V_H \ge +V_S - 2.5V$ ), consider using low-impedance buffers to set $V_H$ and $V_L$ to minimize errors due to bias current uncertainty. This condition is typically the case for single-supply operation ( $V_S = 5V$ ). Figure 8-9 runs 2.5mA through the resistive divider that sets $V_H$ and $V_L$ . This configuration limits errors due to $I_{VH}$ and $I_{VL} < \pm 1\%$ of the target limit voltages. The limiters dc accuracy depends on attention to detail. The two dominant error sources can be improved as follows: - Power supplies, when used to drive resistive dividers that set V<sub>H</sub> and V<sub>L</sub>, can contribute large errors (for example, ±5%). Use a more accurate source, and bypass pins 5 and 8 with good capacitors, to improve limiter PSRR. - The resistor tolerances in the resistive divider can also dominate. Use 1% resistors. Other error sources also contribute, but the little impact on the limiters dc accuracy. - Reduce offsets caused by the limiter input bias currents. Select the resistors in the resistive dividers so that the quiescent bias current is greater than the limiter input bias current. - Consider the signal path dc errors as contributing to uncertainty in the useable output swing. - The limiter offset voltage only slightly degrades limiter accuracy. Figure 8-2 shows how the limiters affect distortion performance. Virtually no degradation in linearity is observed for output voltage swinging directly up to the limiter voltages. Figure 8-2. Harmonic Distortion Near Limit Voltages #### 8.1.2 Output Drive The OPA698 has been optimized to drive $500\Omega$ loads, such as ADCs. This device still performs very well driving $100\Omega$ loads; however, the specifications are shown for the $500\Omega$ load. The OPA698 is an excellent choice for a wide range of high-frequency applications. Many high-speed applications, such as driving ADCs, require op amps with low output impedance. Typical performance curve *Output Impedance vs Frequency* shows that the OPA698 maintains very low closed-loop output impedance over frequency. Closed-loop output impedance increases with frequency because loop gain decreases with frequency. #### 8.1.3 Thermal Considerations The OPA698 does not require an additional heat sink under most operating conditions. Maximum desired junction temperature sets a maximum allowed internal power dissipation. Do not exceed the maximum junction temperature of 150°C. The total internal power dissipation ( $P_D$ ) is the sum of quiescent power ( $P_{DQ}$ ) and the additional power dissipated in the output stage ( $P_{DL}$ ) while delivering load power. $P_{DQ}$ is simply the specified no-load supply current times the total supply voltage across the device. $P_{DL}$ depends on the required output signals and loads. For a grounded resistive load, and equal bipolar supplies, is at maximum when the output is at 1/2 either supply voltage. In this condition, $P_{DL} = V_S^2 / (4R_L)$ , where $R_L$ includes the feedback network loading. The power in the output stage, and not in the load, determines internal power dissipation. Copyright © 2025 Texas Instruments Incorporated Product Folder Links: *OPA698* The operating junction temperature is $T_J = T_A + P_D \times \theta_{JA}$ , where $T_A$ is the ambient temperature. For example, the maximum $T_J$ for a OPA698ID with G = +2, $R_F = 402\Omega$ , $R_L = 100\Omega$ , and $\pm V_S = \pm 5V$ at the maximum $T_A = +85^{\circ}C$ is calculated as: $$P_{DO} = (10V \times 15.5 \text{mA}) = 155 \text{mW}$$ (1) $$P_{DL} = \frac{(5V)^2}{4 \times (100\Omega \mid |804\Omega)} = 70 \text{mW}$$ (2) $$P_{D} = 155mW + 70mW = 225mW \tag{3}$$ $$T_{\parallel} = 85^{\circ}C + 225 \text{mW} \times 118^{\circ}C/W = 111.6^{\circ}C$$ (4) This result is the maximum $T_J$ from $V_O = \pm 2.5 V_{DC}$ . Most applications can be at a lower output stage power and have a lower $T_J$ . ## 8.1.4 Capacitive Loads Capacitive loads, such as the input to ADCs, decreases the amplifier phase margin, which can cause high-frequency peaking or oscillations. Figure 8-3 shows how capacitive loads ≥ 2pF can be isolated by connecting a small resistor in series with the output. Increasing the gain from 2V/V improves the capacitive drive capabilities as a result of increased phase margin. Figure 8-3. Driving Capacitive Loads In general, minimize capacitive loads for optimized high-frequency performance. The capacitance of coax cable (29pF/ft for RG-58) cannot load the amplifier when the coaxial cable, or transmission line, is terminated in the characteristic impedance. #### 8.1.5 Frequency Response Compensation The OPA698 is internally compensated to be unity-gain stable, and has a nominal phase margin of $60^{\circ}$ at a gain of 2V/V. Phase margin and peaking improve at higher gains. Recall that an inverting gain of -1V/V is equivalent to a gain of 2V/V for bandwidth purposes (that is, noise gain = 2V/V). Standard external compensation techniques work with this device. For example, in the inverting configuration, the bandwidth is limited without modifying the inverting gain by placing a series RC network to ground on the inverting node. This configuration has the effect of increasing the noise gain at high frequencies, which limits the bandwidth. To maintain a wide bandwidth at high gains, cascade several op amps, or use the high-gain optimized OPA699. In applications where a large feedback resistor is required, such as a photodiode transimpedance amplifier, the parasitic capacitance from the inverting input to ground causes peaking or oscillations. To compensate for this effect, connect a small capacitor in parallel with the feedback resistor. The bandwidth is limited by the pole that the feedback resistor and this capacitor create. In other high-gain applications, use a three-resistor *Tee* network to reduce the RC time constants set by the parasitic capacitances. Be careful not to increase the noise generated by this feedback network too much. #### 8.1.6 Pulse Settling Time The OPA698 is capable of an extremely fast settling time in response to a pulse input. Frequency response flatness and phase linearity are needed to obtain the best settling times. For capacitive loads, such as an ADC, use the recommended $R_S$ in the typical performance curve Figure 6-21. Extremely fine-scale settling (0.01%) requires close attention to ground return current in the supply decoupling capacitors. The OPA698 offers excellent pulse settling characteristics when recovering from overdrive. #### 8.1.7 Distortion The OPA698 distortion performance is specified for a $500\Omega$ load, such as an ADC. Figure 8-4 illustrates how driving loads with smaller resistance can increase the distortion. Remember to include the feedback network in the load resistance calculations. Figure 8-4. 5MHz Harmonic Distortion vs Load Resistance #### 8.1.8 Noise Performance High slew rate, unity-gain stable, voltage feedback op amps usually achieve slew rate at the expense of a higher input noise voltage. However, the $4nV/\sqrt{Hz}$ input voltage noise for the OPA698 is much less than comparable amplifiers. The input-referred voltage noise, and the two input-referred current noise terms, combine to give low output noise under a wide variety of operating conditions. Figure 8-5 shows the op amp noise analysis model with all the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either $nV/\sqrt{Hz}$ or $pA/\sqrt{Hz}$ . Figure 8-5. Op Amp Noise Analysis Model Submit Document Feedback The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 5 shows the general form for the output noise voltage using the terms shown in Figure 8-6. $$E_{O} = \sqrt{(E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S})NG^{2} + (I_{BI}R_{F})^{2} + 4kTR_{F}NG}}$$ (5) Dividing this expression by the noise gain (NG = $(1+R_F/R_G)$ ) gives the equivalent input-referred spot noise voltage at the noninverting input: $$E_{N} = \sqrt{E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S} + \left(\frac{I_{BI}R_{F}}{NG}\right)^{2} + \frac{4kTR_{F}}{NG}}$$ (6) Evaluating these two equations for the OPA698 circuit and component values (see Figure 8-8) gives a total output spot noise voltage of $9.5 \text{nV}/\sqrt{\text{Hz}}$ and a total equivalent input spot noise voltage of $4.8 \text{nV}/\sqrt{\text{Hz}}$ . This total input-referred spot noise voltage is only slightly greater than the $4 \text{nV}/\sqrt{\text{Hz}}$ specification for the op amp voltage noise alone. The total noise is dominated by the input-referred spot noise of the OPA698 as long as the impedance appearing at each op amp input is limited to a maximum value of $300\Omega$ . Keep both ( $R_F \parallel R_G$ ) and the noninverting input source impedance less than $300\Omega$ to satisfy both noise and frequency response flatness considerations. The resistor-induced noise is relatively negligible; therefore, additional capacitive decoupling across the bias current cancellation resistor ( $R_T$ ) for the inverting op amp configuration of Figure 8-10 is not required, but is still desirable. #### 8.1.9 DC Accuracy and Offset Control The balanced input stage of a wideband voltage-feedback op amp allows good output dc accuracy in a large variety of applications. The power-supply current trim for the OPA698 gives even tighter control than comparable products. Although the high-speed input stage does require relatively high input bias current (typically $\pm 8\mu$ A) at each input pin, use close impedance matching between the input pins to reduce the output dc error caused by this current. The total output offset voltage can be considerably reduced by matching the dc source resistances appearing at the two inputs. This matching reduces the output dc error due to the input bias currents to the offset current times the feedback resistor. Evaluating the configuration of Figure 8-8 for a noninverting signal gain (NG) of 2V/V, using worst-case +25°C input offset voltage and current specifications, gives a worst-case output offset voltage equal to: $$\pm \left( NG \times V_{OS(max)} \right) \pm \left( R_F \times I_{OS(max)} \right) \tag{7}$$ $$= \pm (2 \times 5 \text{mV}) \pm (402\Omega \times 1.4 \mu\text{A})$$ (8) $$= \pm 10.6 \text{mV}$$ (9) A fine-scale output offset null, or dc operating point adjustment, is often required. Numerous techniques are available for introducing dc offset control into an op-amp circuit. Most of these techniques eventually reduce to adding a dc current through the feedback resistor. In selecting an offset trim method, one key consideration is the impact on the desired signal path frequency response. If the signal path is intended to be noninverting, the offset control is best applied as an inverting summing signal to avoid interaction with the signal source. If the signal path is intended to be inverting, applying the offset control to the noninverting input can be considered. However, the dc offset voltage on the summing junction sets up a dc current back into the source which must be considered. Applying an offset adjustment to the inverting op amp input can change the noise gain and frequency response flatness. For a dc-coupled inverting amplifier, Figure 8-6 shows one example of an offset adjustment technique that has minimal impact on the signal frequency response. In this case, the dc offsetting current is brought into the inverting input node through resistor values that are much larger than the signal path resistors. Using this configuration, the adjustment circuit has minimal effect on the loop gain, as well as the frequency response. Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback Figure 8-6. DC-Coupled, Inverting Gain of -2, With Offset Adjustment #### 8.1.10 Input and ESD Protection #### **CAUTION** ESD damage has been known to damage MOSFET devices, but any semiconductor device is vulnerable to ESD damage. This caution is particularly true for very high-speed, fine-geometry processes. ESD damage can cause subtle changes in amplifier input characteristics without necessarily destroying the device. In precision operational amplifiers, this damage can cause a noticeable degradation of offset voltage and drift. Therefore, ESD handling precautions are required when handling the OPA698. Figure 8-7. Internal ESD Protection Submit Document Feedback ## 8.2 Typical Applications #### 8.2.1 Wideband Voltage-Limiting Operation The OPA698 is a voltage-feedback amplifier that combines features of a wideband, high-slew-rate amplifier with output-voltage limiters. The output swings up to 1V from each rail and delivers up to 190mA. These capabilities makes this device an excellent choice to drive ADCs while adding overdrive protection for the ADC inputs. Figure 8-8 shows the dc-coupled, gain of 2V/V, dual power-supply circuit configuration used as the basis of the $\pm 5$ V electrical characteristics and typical characteristics. For test purposes, the input impedance is set to $50\Omega$ with a resistor to ground and the output impedance is set to $500\Omega$ . Voltage swings reported in the specifications are taken directly at the input and output pins. For the circuit of Figure 8-8, the total output load is $500\Omega$ || $804\Omega = 308\Omega$ . The voltage limiting pins are set to $\pm 2$ V through a voltage divider network between the $\pm 1$ V and ground for V<sub>H</sub>, and between $\pm 1$ V and ground for V<sub>L</sub>. These limiter voltages are adequately bypassed with a $\pm 1$ V and the respective bias currents ( $\pm 1$ V and $\pm 1$ V and the respective bias currents ( $\pm 1$ V and $\pm 1$ V and the polarities shown. One additional component is included in Figure 8-8. An additional resistor (174 $\pm 1$ Q) is included in series with the noninverting input. Combined with the 25 $\pm 1$ Q dc source resistance directed back towards the signal generator, an input bias current-canceling resistance is obtained that matches the 200 $\pm 1$ Q source resistance seen at the inverting input; see also Section 8.1.9. The power-supply bypass for each supply in Figure 8-8 consists of two capacitors: one electrolytic 2.2 $\pm 1$ P and one ceramic 0.1 $\pm 1$ P. Figure 8-8 and Figure 8-9 explicitly show the power-supply bypass capacitors, but is assumed in the other figures. An additional 0.01 $\pm 1$ P power-supply decoupling capacitor (not shown here) can be included between the two power-supply pins. Figure 8-8. DC-Coupled, Dual-Supply Amplifier #### 8.2.2 Single-Supply, Noninverting Amplifier Figure 8-9 shows an ac-coupled, noninverting gain amplifier for single 5V supply operation. This circuit was used for ac characterization of the OPA698, with a $50\Omega$ source (that matches) and a $500\Omega$ load. The midpoint reference on the noninverting input is set by two $806\Omega$ resistors. This configuration gives an input bias current-canceling resistance that matches the $402\Omega$ DC source resistance seen at the inverting input (see Section 8.1.9). The power-supply bypass for the supply consists of two capacitors: one electrolytic 2.2μF and one ceramic 0.1μF. The power-supply bypass capacitors are shown explicitly in Figure 8-8 and Figure 8-9, but is assumed in the other figures. The limiter voltages ( $V_H$ and $V_L$ ) and the respective bias currents ( $I_{VH}$ and $I_{VL}$ ) have the polarities shown. These limiter voltages are adequately bypassed with a $0.1\mu F$ ceramic capacitor to ground. The single-supply circuit can use three resistors to set $V_H$ and $V_L$ , whereas the dual-supply circuit usually uses four resistors to reference the limit voltages to ground. While this circuit shows 5V operation, the same circuit can be used for single supplies up to 12V. Figure 8-9. AC-Coupled, Single-Supply Amplifier Submit Document Feedback #### 8.2.3 Wideband Inverting Operation Operating the OPA698 as an inverting amplifier has several benefits and is particularly useful when a matched $50\Omega$ source and input impedance are required. Figure 8-10 shows the inverting gain of -2 circuit used as the basis of the inverting mode typical characteristics. Figure 8-10. Inverting G = -2V/V Specifications and Test Circuit In the inverting case, only the feedback resistor appears as part of the total output load in parallel with the actual load. Using the $500\Omega$ load used in the typical characteristics gives a total load of $222\Omega$ in this inverting configuration. The gain resistor is set to get the desired gain (in this case, $200\Omega$ for a gain of -2V/V) while an additional input resistor (R<sub>M</sub>) can be used to set the total input impedance equal to the source, if desired. In this case, R<sub>M</sub> = $66.5\Omega$ in parallel with the $200\Omega$ gain setting resistor gives a matched input impedance of $50\Omega$ . This matching is only needed when the input needs to be matched to a source impedance, as in the characterization testing done using the circuit of Figure 8-10. For bias current-cancellation matching, the noninverting input requires a $147\Omega$ resistor to ground. The calculation for this resistor includes a dc-coupled $50\Omega$ source impedance along with $R_G$ and $R_M$ . Although this resistor provides cancellation for the bias current, the circuit must be well-decoupled (0.1 $\mu$ F in Figure 8-10) to filter the noise contribution of the resistor and the input current noise. As the required $R_G$ resistor approaches $50\Omega$ at higher gains, the bandwidth for the circuit in Figure 8-10 exceeds the bandwidth at that same gain magnitude for the noninverting circuit of Figure 8-8. This result occurs because of the lower noise gain for the circuit of Figure 8-10 when the $50\Omega$ source impedance is included in the analysis. For instance, at a signal gain of -10V/V ( $R_G = 50\Omega$ , $R_M = \text{open}$ , $R_F = 500\Omega$ ) the noise gain for the circuit of Figure 8-10 is $1 + 500\Omega/(50\Omega + 50\Omega) = 6$ due to the addition of the $50\Omega$ source in the noise gain equation. This approach gives considerably higher bandwidth than the noninverting gain of 10V/V. Using the 250MHz gain bandwidth product for the OPA698, an inverting gain of -10V/V from a $50\Omega$ source to a $50\Omega$ $R_G$ gives 52MHz bandwidth; whereas, the noninverting gain of 10V/V gives 28MHz, as shown in Figure 8-11. Figure 8-11. G = 10V/V and -10V/V Frequency Response ## 8.2.4 Limited Output, ADC Input Driver Figure 8-12 shows a simple ADC driver that operates on a single supply, and gives excellent distortion performance. The limit voltages track the input range of the converter, completely protecting against input overdrive. The limiting voltages are set 100mV greater than or less than the corresponding reference voltage from the converter. Figure 8-12. Single-Supply, Limiting ADC Input Driver #### 8.2.4.1 Limited-Output, Differential ADC Input Driver Figure 8-13 shows a differential ADC driver that takes advantage of the OPA698 limiters to protect the input of the ADC. Two OPA698s are used. The first OPA698 has an inverting configuration at a gain of –2V/V. The second OPA698 has a noninverting configuration at a gain of 2V/V. Each amplifier swings 2V<sub>PP</sub> providing a 4V<sub>PP</sub> differential signal to drive the input of the ADC. Limiters have been set 100mV away from the magnitude of each amplifier maximum signal to provide input protection for the ADC while maintaining an acceptable distortion level. Figure 8-13. Single-to-Differential, AC-Coupled, Output-Limited ADC Driver Submit Document Feedback #### 8.2.4.2 Precision Half-Wave Rectifier Figure 8-14 shows a half-wave rectifier with outstanding precision and speed. $V_H$ (pin 8) set to a default voltage between 3.1V and 3.8V if left open, while the negative limit is set to ground. Figure 8-14. Precision Half Wave Rectifier. The gain for the circuit in Figure 8-14 is set at 2V/V. Figure 8-15 shows a 100MHz sine-wave amplifier, with a gain of 2V/V and rectified. Figure 8-15. 100MHz Sine Wave Rectified #### 8.2.5 High-Speed Full-Wave Rectifier There are two methods shown here to build a high-speed full wave rectifier with a limiting amplifier. Use the half-wave rectifier described previously with another amplifier to obtain the full-wave rectified output, or use the input to set the limiting voltage. #### 8.2.5.1 High-Speed Full-Wave Rectifier #1 The circuit shown in Figure 8-16 uses only one amplifier, in an inverting gain of -1V/V configuration. The upper limiting voltage is left open, resulting in an upper limiting voltage of 3.5V. The lower limiting voltage is connected to the input signal, resulting in the following behavior. When the input voltage is negative, the amplifier is not limiting, resulting in the inversion of the input sine wave to the output. During the positive excursion of the input signal, the output signal is being driven by the limiting input pin. The output is driven from the limiter input pin from positive inputs, the lower slew rate in the input path restricts the application of this approach to lower amplitude, frequencies, or both. Figure 8-17 shows a 2MHz fully rectified sine wave. 0.6 0.4 0.2 0.2 0.2 -0.4 -0.6 Time (50ns/div) Figure 8-16. High-Speed Full-Wave Rectifier #1 Figure 8-17. Rectified 2MHz Sine Wave To reach higher frequencies, a second method is recommended. #### 8.2.5.2 High-Speed Full-Wave Rectifier #2 The circuit shown in Figure 8-18 combines a half-wave rectifier driving the OPA693 in an inverting configuration, while the input signal drives the noninverting input of the fixed gain amplifier OPA693, resulting in a full wave rectifier function. Figure 8-19 shows the results. Figure 8-19. Rectified 10MHz Sine Wave If the negative excursion of the rectified signal is not desired, can easily be removed by replacing the OPA693 with the OPA698 configured as a difference amplifier with $V_L$ connected to ground and $V_H$ left floating. Submit Document Feedback ## 8.2.6 Soft-Clipping (Compression) Circuit Figure 8-20 shows a soft-clipping circuit. As soon as the input voltage exceeds either $V_{CH}$ or $V_{CL}$ , the limiting voltages are driven by the following equations: $$V_{H} = V_{H} = \frac{R_{2} \times V_{CH} + R_{1} \times V_{IN}}{R_{1} + R_{2}}$$ (10) $$V_{L} = \frac{R_{4} \times V_{CL} + R_{3} \times V_{IN}}{R_{3} + R_{4}}$$ (11) As the amplifier is operating in the limiting mode, the output voltage is compressed with a gain of $R_1+R_2/R_1$ for the positive excursion above $V_{CH}$ , and by a gain of $R_3+R_4/R_3$ for the negative excursion below $V_{CL}$ . Figure 8-21 shows a $5V_{PP}$ on the input being compressed above $\pm 1V$ with a compression gain of one-third. Figure 8-20. Soft-Clipping Circuit Figure 8-21. Soft Clipping With a Gain of 1/3 Above the Clamp Level (±1V) #### 8.2.7 Very High-Speed Schmitt Trigger Figure 8-22 shows a very high-speed Schmitt trigger. The output levels are precisely defined, and the switching time is exceptional. The output voltage swings between $V_H$ and $V_L$ . The circuit operates as follows. When the input voltage is less than $V_{HL}$ , then the output is limiting at $V_H$ . When the input is greater than $V_{HH}$ then the output is limiting at $V_L$ , with $V_{HL}$ and $V_{HH}$ defined as: $$V_{HL, HH} = \frac{R_1 || R_2 || R_3}{R_1} \times V_{REF} + \frac{R_1 || R_2 || R_3}{R_2} \times V_{OUT}$$ (12) Due to the inverting function realized by the Schmitt trigger, $V_{HL}$ corresponds to $V_{OUT} = V_{H}$ , and $V_{HH}$ corresponds to $V_{OUT} = V_{L}$ . Figure 8-23 shows the Schmitt trigger operating with $V_{REF} = 5V$ , and gives $V_{HH} = 2.4V$ and $V_{HL} = 1.6V$ . The OPA698 propagation delay in a Schmitt-trigger configuration is 6ns from high-to-low and 5ns from low-to-high. Figure 8-22. Very High-Speed Schmitt Trigger Figure 8-23. Schmitt-Trigger Time-Domain Response for a 10MHz Sine Wave #### 8.2.8 Unity-Gain Buffer Figure 8-24 shows a unity-gain voltage buffer using the OPA698. The feedback resistor ( $R_F$ ) isolates the output from the input capacitance at the inverting input. $R_F$ = 24.9 $\Omega$ is recommended for unity-gain buffer applications. $R_C$ is an optional compensation resistor that reduces the peaking typically seen at G = 1V/V. Choosing $R_C$ = $R_S$ + $R_F$ gives a unity-gain buffer with approximately the G = 2V/V frequency response. Figure 6-1 shows the frequency response for the circuit of Figure 8-24. Figure 8-24. Unity-Gain Buffer #### 8.2.9 DC Restorer Figure 8-25 shows a dc restore circuit using the OPA698 and OPA660. The buffer element of the OPA660 is used to buffer the input signal while the transconductance element is used to restore the dc level after the decoupling capacitor $C_1$ . The dc level is set using $R_1$ and $R_2$ . The OPA698 is configured at a gain of 2V/V to compensate for the $75\Omega$ series into a $75\Omega$ load. The OPA698 also limits the output to ground. Figure 8-25. DC Restore to Ground Submit Document Feedback #### 8.2.10 Video Sync Stripper Figure 8-26 shows a sync stripper using two OPA698 output-limiting op amps. One OPA698 is configured as a limiting inverting comparator. Referred to the input, the negative excursions lower than -0.2V are clipped to ground, and all excursions greater than -0.2V generate an output voltage set by the default limiting value (-3.5V). The second OPA698 is using this waveform to effectively remove the sync pulse from the video signal. Figure 8-26. Sync Stripper Circuit #### 8.3 Power Supply Recommendations The OPA698 is nominally specified for operation using either ±5V supplies or a single 5V supply. The maximum specified total supply voltage of 12V allows reasonable tolerances on the supplies. Higher supply voltages can break down internal junctions, possibly leading to catastrophic failure. Single-supply operation is possible as long as common mode voltage constraints are observed. The common-mode input and output voltage specifications can be interpreted as a required headroom to the supply voltage. Observing this input and output headroom requirement can allow design of nonstandard or single-supply operation circuits. Figure 8-9 shows one approach to single-supply operation. #### 8.4 Layout #### 8.4.1 Layout Guidelines Achieving optimum performance with the high-frequency OPA698 requires careful attention to layout design and component selection. Recommended PCB layout techniques and component selection criteria are: - 1. **Minimize parasitic capacitance to any ac ground** for all of the signal I/O pins. Open a window in the ground and power planes around the signal I/O pins, and leave the ground and power planes unbroken elsewhere. - 2. **Provide a high quality power supply.** Use linear regulators, ground plane and power planes to provide power. Place high frequency 0.1μF decoupling capacitors < 0.2" away from each power-supply pin. Use wide, short traces to connect to these capacitors to the ground and power planes. Also use larger (2.2μF to 6.8μF) high-frequency decoupling capacitors to bypass lower frequencies, which can be some-what further from the device, and be shared among several adjacent devices. - 3. Place external components close to the OPA698. This placement minimizes inductance, ground loops, transmission line effects, and propagation delay problems. Be extra careful with the feedback ( $R_F$ ), input, and output resistors. - 4. Use high-frequency components to minimize parasitic elements. Resistors can be a very low reactance type. Surface-mount resistors work best and allow a tighter layout. Metal film or carbon composition axially-leaded resistors can also provide good performance when leads are as short as possible. Never use wire-wound resistors for high-frequency applications. Remember that most potentiometers have large parasitic capacitance and inductance. Multilayer ceramic chip capacitors work best and take up little space. Monolithic ceramic capacitors also work very well. Use R<sub>F</sub> type capacitors with low ESR and ESL. The large power pin bypass capacitors (2.2μF to 6.8μF) can be tantalum for better high-frequency and pulse performance. Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback - 5. **Choose low resistor values** to minimize the time constant set by the resistor and the parasitic parallel capacitance. Good metal film or surface mount resistors have approximately 0.2pF parasitic parallel capacitance. For resistors > $1.5k\Omega$ , this capacitance adds a pole, zero less than 500MHz, or both. Ensure that the output loading is not too heavy. The recommended $402\Omega$ feedback resistor is a good starting point in most designs. - 6. **Use short direct traces to other wide-band devices** on the board. Short traces act as a lumped capacitive load. Wide traces (50 to 100 mils) can be used. Estimate the total capacitive load at the output, and use the series isolation resistor recommended in the typical performance curve, *RS vs Capacitive Load*. Parasitic loads < 2pF can not need the isolation resistor. - 7. When long traces are necessary, use transmission line design techniques (consult an ECL design handbook for micro-strip and strip line layout techniques). A 50Ω transmission line is not required on board—a higher characteristic impedance helps reduce output loading. Use a matching series resistor at the output of the op amp to drive a transmission line, and a matched load resistor at the other end to make the line appear as a resistor. If the 6dB of attenuation that the matched load produces is not acceptable, and the line is not too long, use the series resistor at the source only. This configuration isolates the source from the reactive load presented by the line, but the frequency response is degraded. Multiple destination devices are best handled as separate transmission lines, each with a series source and shunt load termination. Any parasitic impedance acting on the terminating resistors alters the transmission line match, and can cause unwanted signal reflections and reactive loading. - 8. **Do not use sockets** for high-speed parts such as the OPA698. The additional lead length and pin-to-pin capacitance introduced by the socket creates an extremely troublesome parasitic network. Best results are obtained by soldering the part onto the board. Copyright © 2025 Texas Instruments Incorporated Product Folder Links: *OPA698* ## 9 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. #### 9.1 Device Support #### 9.1.1 Demonstration Fixture A printed circuit board (PCB) is available to assist in the initial evaluation of circuit performance using the OPA698. The fixture is offered free of charge as an unpopulated PCB, delivered with a user's guide. Table 9-1 shows the summary information for this fixture. **Table 9-1. Demonstration Fixture** | PRODUCT | PACKAGE | ORDERING NUMBER | LITERATURE NUMBER | |----------|---------|-----------------|-------------------| | OPA698ID | SO-8 | DEM-OPA-SO-1A | SBOU009 | This demonstration fixture can be requested at the Texas Instruments web site through the OPA698 product folder. #### 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 9.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.4 Trademarks TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 9.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 9.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. ## Changes from Revision D (December 2008) to Revision E (April 2025) Page | • | Added Supply turn-on and turn-off rate and Continuous input current to Absolute Maximum Ratings | |---|---------------------------------------------------------------------------------------------------------------------------------------| | • | Deleted soldering flow specification from Absolute maximum specifications | | • | Deleted machine model (MM) specification from ESD Ratings | | • | Added Recommended Operating Conditions | | • | Deleted minimum and overtemperature specifications in both <i>Electrical Characteristics AC Performance</i> 4 | | • | Updated test conditions to both <i>Electrical Characteristics</i> for added clarity4 | | • | Updated table format for both <i>Electrical Characteristics</i> | | • | Deleted T <sub>A</sub> = 0°C to +70°C specifications from all <i>Electrical Characteristics</i> | | | Deleted Test Level column from all <i>Electrical Characteristics</i> | | | Changed SSBW at G = 1V/V from 450MHz to 650MHz. | | | Added $T_A = 25^{\circ}$ C to the default test conditions to both <i>Electrical Characteristics</i> 4 | | | Updated AC Performance section with improved typical small signal bandwidth, slew rate, voltage noise, | | | current noise, and distortion values in both <i>Electrical Characteristics</i> | | | Changed Gain bandwidth product from 250MHz to 300MHz. | | • | Changed typical Peaking at a gain of 1V/V from 5dB to 1.5dB | | • | Changed typical Slew rate from 1100V/µs to 1800V/µs | | | | | | Changed Rise and fall time at $V_0$ = 0.2V Step from 1.6ns to 1.4ns | | • | | | • | Changed typical 2nd-order harmonic distortion at $R_L = 500\Omega$ from $-74$ dBc to $-94$ dBc | | • | Deleted Differential gain and Differential phase specifications | | • | Changed typical 3rd-order harmonic distortion at $R_L = 500\Omega$ from $-87$ dBc to $-85$ dBc | | • | Changed typical Open-loop voltage gain from 63dB to 80dB | | • | Changed typical Input bias current from 3μA to ±0.2μA and Input offset current from ±0.3μA to ±0.1μA4 | | • | Changed typical Common-mode rejection ratio from 61dB to 82dB | | • | Changed Input impedance Differential-mode from 0.32 1MΩ pF to 1 0.3MΩ pF | | • | Changed the typical Input impedance common-mode from 3.5 1MΩ pF to 33 1.4MΩ pF | | • | Changed Current output sourcing and sinking from 120mA and –120mA to +190mA and –190mA | | • | Changed maximum Limiter input bias current magnitude, $T_A = -40^{\circ}\text{C}$ to +85°C from 64µA to 65µA | | • | Changed the typical Limiter input impedance from 3.4 1 M $\Omega$ pF to 10 0.85 M $\Omega$ pF | | • | Changed typical Limiter feedthrough from –68dB to –95dB | | • | Changed typical Limiter offset ±5mV from ±10mV | | • | Changed Op amp input bias current shift from 3µA to 0.15µA | | • | Changed Limiter small signal bandwidth from 600MHz to 700MHz | | • | Changed Limiter slew rate from 125V/µs to 175V/µs | | • | Changed maximum and minimum Quiescent current from 15.9mA to 17.3mA and 15.2mA to 13.8mA | | • | Changed minimum and maximum Quiescent current, T <sub>A</sub> = -40°C to +85°C from 16.6mA to 17.7mA | | | and 14.6mA to 13.4mA | | • | Changed typical Power-supply rejection ratio from 75dB to 90dB | | • | Moved Thermal Characteristics to Thermal Information table and Recommended Operating Conditions table | | • | Changed SSBW at G = 1V/V from 375MHz to 550MHz | | • | Changed Gain bandwidth product from 230MHz to 300MHz | | • | Changed typical Bandwidth for 0.1dB gain flatness typical value from 30MHz to 26MHz | | • | Changed typical Peaking at a gain of 1V/V from 7dB to 2.5dB | | • | Changed Rise and fall time at $V_0 = 0.2V$ step from 1.9ns to 1.4ns | | • | Changed Settling time from 12ns to 28ns | | • | Changed typical 2nd-order harmonic distortion at $R_L = 500\Omega$ from 69dBc to $-95dBc$ . | | • | Changed typical 3rd-order harmonic distortion at $R_L = 500\Omega$ from 73dBc to $-81$ dBc | | • | Changed the typical Input voltage noise from 5.7nV/\Hz to 4nV/\Hz | | • | Changed the typical Input current noise from 2.3pA/√Hz to 1.4pA/√Hz | | • | Changed typical Open-loop voltage gain from 60dB to 77dB | | • | Changed typical Input bias current from $\pm 3\mu A$ to $\pm 0.5\mu A$ and Input offset current from $\pm 0.4\mu A$ to $\pm 0.1\mu A$ | | • | Changed typical Common-mode rejection ratio from 58dB to 82dB | | • | Changed Input impedance Differential-mode from 0.32 1 M $\Omega$ pF to 0.77 0.3 M $\Omega$ pF6 | www.ti.com | • | Changed the typical Input impedance common-mode from 3.5 1 MΩ pF to 24 1.5MΩ pF | <mark>6</mark> | |---|---------------------------------------------------------------------------------------------|----------------| | • | Changed Current output Sourcing and sinking from 70mA and -70mA to 170mA and -170mA | 6 | | • | Changed the typical closed-loop output impedance from 0.2Ω to 0.1Ω | <mark>6</mark> | | • | Changed Limiter Input Bias Current Magnitude from 16µA to 8µA | 6 | | • | Changed Limiter input impedance from 3.4 1 MΩ pF to 1 7 MΩ pF | | | • | Changed typical Limiter feedthrough from –60dB to –92dB | | | • | Deleted Bias current shift specification | | | • | Changed Limiter small signal bandwidth from 450MHz to 515MHz | <mark>6</mark> | | • | Changed Limiter slew rate from 100V/µs to 150V/µs | | | • | Changed Limited step response overshoot from 55mV to 40mV | <mark>6</mark> | | • | Changed Limited step response recovery time from 3ns to 2.5ns | | | • | Changed maximum Quiescent current from 14.9mA to 17.2mA | | | • | Changed typical quiescent current from 14.3mA to 15.6mA | | | • | Changed maximum quiescent current, T <sub>A</sub> = -40°C to +85°C from 15.3mA to 17.6mA | | | • | Changed typical Power-supply rejection ratio from 70dB to 85dB | | | • | Updated Typical Characteristics: $V_S = \pm 5V$ with new die characteristics | | | • | Updated <i>Typical Characteristics</i> : $V_S = 5V$ with new die characteristics | | | • | Updated Typical Application with data from Electrical and Typical Characteristics | | | _ | hanges from Povision C (March 2006) to Povision D (December 2009) | Dago | | C | hanges from Revision C (March 2006) to Revision D (December 2008) | Page | | _ | Changed minimum Storage temperature range from −40°C to −65°C | 3<br>——— | | C | hanges from Revision B (September 2003) to Revision C (March 2006) | Page | | _ | , , , , , , , , , , , , , , , , , , , , | | | • | Changed board part number in the <i>Demonstration Fixture</i> section | 33 | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated