# **ICs for Communications**

Two Channel Codec Filter for Terminal Applications SICOFI<sup>®</sup>2-TE PSB 2132 Version 1.2 Four Channel Codec Filter for Terminal Applications SICOFI<sup>®</sup>4-TE PSB 2134 Version 1.2

Data Sheet 09.97

| PSB 2132<br>Revision History:                   |  | Current Version: 09.97                       |
|-------------------------------------------------|--|----------------------------------------------|
| Previous Version:                               |  | Preliminary Data Sheet 02.97                 |
| PagePage(in previous(in currentVersion)Version) |  | Subjects (major changes since last revision) |
|                                                 |  | Feature list updated                         |
|                                                 |  |                                              |

IOM®, IOM®-1, IOM®-2, SICOFI®, SICOFI®-2, SICOFI®-4, SICOFI®-4µC, SLICOFI®, ARCOFI®, ARCOFI®-BA, ARCOFI®-SP, EPIC®-1, EPIC®-S, ELIC®, IPAT®-2, ITAC®, ISAC®-S, ISAC®-S TE, ISAC®-P, ISAC®-P TE, IDEC®, SICAT®, OCTAT®-P, QUAT®-S are registered trademarks of Siemens AG.

MUSAC<sup>™</sup>-A, FALC<sup>™</sup>54, IWE<sup>™</sup>, SARE<sup>™</sup>, UTPT<sup>™</sup>, ASM<sup>™</sup>, ASP<sup>™</sup> are trademarks of Siemens AG.

#### Edition 09.97

This edition was realized using the software system FrameMaker<sup>®</sup>.

#### Published by Siemens AG, HL TS, Balanstraße 73, 81541 München

© Siemens AG 1997. All Rights Reserved.

#### Attention please!

As far as patents or other rights of third parties are concerned, liability is only assumed for components, not for applications, processes and circuits implemented within components or assemblies.

The information describes the type of component and shall not be considered as assured characteristics.

Terms of delivery and rights to change design reserved.

For questions on technology, delivery and prices please contact the Semiconductor Group Offices in Germany or the Siemens Companies and Representatives worldwide (see address list).

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Siemens Office, Semiconductor Group.

Siemens AG is an approved CECC manufacturer.

#### Packing

Please use the recycling operators known to you. We can also help you – get in touch with your nearest sales office. By agreement we will take packing material back, if it is sorted. You must bear the costs of transport.

For packing material that is returned to us unsorted or which we are not obliged to accept, we shall have to invoice you for any costs incurred.

#### Components used in life-support devices or systems must be expressly authorized for such purpose!

Critical components<sup>1</sup> of the Semiconductor Group of Siemens AG, may only be used in life-support devices or systems<sup>2</sup> with the express written approval of the Semiconductor Group of Siemens AG.

- 1 A critical component is a component used in a life-support device or system whose failure can reasonably be expected to cause the failure of that life-support device or system, or to affect its safety or effectiveness of that device or system.
- 2 Life support devices or systems are intended (a) to be implanted in the human body, or (b) to support and/or maintain and sustain human life. If they fail, it is reasonable to assume that the health of the user may be endangered.

PSB 2132 PSB 2134

#### **Table of Contents**

#### Page

| <b>1</b><br>1.1<br>1.2<br>1.3                                                                                                                                                                                                                         | Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | .6<br>.7                                                                                           |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| <b>2</b><br>2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6                                                                                                                                                                                                    | Functional Description         System Integration         SICOFI <sup>®</sup> 2/4-TE Principles         The IOM-2 PCM-interface         The μ-Controller Interface         The Signaling Interface         Ring Generator and Special Purpose Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 13<br>14<br>17<br>19<br>21                                                                         |
| <b>3</b><br>3.1<br>3.2<br>3.3<br>3.3.1<br>3.3.2<br>3.3.3<br>3.3.4<br>3.3.5<br>3.3.6<br>3.5.1<br>3.5.2<br>3.5.1<br>3.5.2<br>3.5.1<br>3.5.2<br>3.5.3<br>3.5.4<br>3.5.5<br>3.5.6<br>3.5.7<br>3.5.8<br>3.5.9<br>3.6.1<br>3.6.2<br>3.6.3<br>3.6.4<br>3.6.5 | Programming the SICOFI®-2/4-TE<br>Types of Command and Data Bytes<br>Examples for SICOFI®2/4-TE Commands<br>SOP Command<br>CR0 Configuration Register 0<br>CR1 Configuration Register 1<br>CR2 Configuration Register 2<br>CR3 Configuration Register 3<br>CR4 Configuration Register 3<br>CR4 Configuration Register 4<br>CR5 Configuration Register 5<br>COP Command<br>XOP Command<br>XOP Command<br>XR0 Extended Register 0<br>XR1 Extended Register 1<br>XR2 Extended Register 3<br>XR4 Extended Register 3<br>XR4 Extended Register 4<br>XR5 Extended Register 4<br>XR5 Extended Register 5<br>XR6 Extended Register 6<br>XR7 Extended Register 7<br>Setting of Slopes in Register XR6<br>Operating Modes<br>RESET (Basic Setting Mode)<br>Standby Mode<br>Active Mode (Power Up)<br>Programmable Filters<br>QSICOS Software | 25<br>32<br>33<br>35<br>37<br>38<br>39<br>42<br>45<br>46<br>49<br>51<br>52<br>53<br>53<br>53<br>53 |
| <b>4</b><br>4.1<br>4.2                                                                                                                                                                                                                                | Transmission Characteristics         Frequency Response         Group Delay                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 60                                                                                                 |

PSB 2132 PSB 2134

#### **Table of Contents**

#### Page

| 4.3<br>4.4<br>4.5<br>4.6<br>4.7<br>4.8<br>4.9<br>4.10                                                                                                                                                  | Out-of-Band Signals at Analog Input.63Out-of-Band Signals at Analog Output.64Out of Band Idle Channel Noise at Analog Output.65Overload Compression.66Gain Tracking (receive or transmit).67Total Distortion.68Single Frequency Distortion.68Transhybrid Loss.68                                                                                                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5                                                                                                                                                                                                      | Proposed Test Circuit                                                                                                                                                                                                                                                                                                                                               |
| <b>6</b><br>6.1<br>6.2<br>6.3                                                                                                                                                                          | Guidelines for Board-Design.71Board Layout Recommendation.71Filter Capacitors.71Example of a SICOFI-2/4-TE-board.72                                                                                                                                                                                                                                                 |
| 7                                                                                                                                                                                                      | Programming the SICOFI2/4-TE Tone Generators                                                                                                                                                                                                                                                                                                                        |
| <ul> <li>8</li> <li>8.1</li> <li>8.2</li> <li>8.3</li> <li>8.4</li> <li>8.5</li> <li>8.6</li> <li>8.7</li> <li>8.8</li> <li>8.9</li> <li>8.10</li> <li>8.10.1</li> <li>8.10.2</li> <li>8.11</li> </ul> | Application Note: Level Metering.74Introduction.74Level Metering Block.74Measuring a Level via the Level Metering Function.75Relative Measuring Precision.76Generating Tests Signals.76Tone Generators.76PCM4.77Analog Test Source.77Loops.78Application Examples.78Supervision the State of a Subscriber Line.78Improvement of Transhybrid Balancing.79Appendix.81 |
| <ul> <li>9</li> <li>9.1</li> <li>9.2</li> <li>9.3</li> <li>9.4</li> <li>9.5</li> <li>9.5.1</li> <li>9.5.2</li> </ul>                                                                                   | Electrical Characteristics.88Coupling Capacitors at the Analog Interface.91Reset Timing.91PCM-Interface Timing.92 $\mu$ -Controller Interface Timing.93Signaling Interface.94From the $\mu$ C-interface to the SO/SB-pins (data downstream).94From the SI/SB-pins to the $\mu$ C-interface (data upstream).94Package Outlines.95                                    |
| 10                                                                                                                                                                                                     | <b>Fachage Outlines</b>                                                                                                                                                                                                                                                                                                                                             |

#### 1 Overview

The Signal Processing Codec Filter for terminal applications PSB 2132/4 SICOFI2/4-TE is a special derivative of the SIEMENS programmable codec-filter-IC family designed for terminal applications featuring two or four POTS interfaces.

It can be directly connected to the IOM-2 interface in terminal mode running at 1.536 MHz clock rate. PCM data is transfered using the bit clock signal at 768 kHz.

Programming of internal registers is done via the serial microcontroller interface.

Only two external capacitors per channel are needed to complete the functionality of the PSB 2132/4. The internal level accuracy is based on a very accurate bandgap reference. The frequency behaviour is mainly determined by digital filters, which do not have any fluctuations. As a result of the new ADC- and DAC- concepts linearity is only limited by second order parasitic effects. Although the device works only from one single 5 V supply there is a very good dynamic range available.

The PSB 2132/4 is a DSP based codec which allows the integration of filters and tone generators besides the regular A- or u-law conversion. In addition it integrates I/O extentions to the microcontroller and provides the necessary I/O pins to control the SLIC or discrete SLIC replacement. Interrupts are generated to the microcontroller if changes (e.g. Off-Hook detection) have been occured. The PSB 2132/4 provides a ring frequency output pin. This pin has a programmable clock frequency to meet the European and US ringing frequency requirements using only one external divider.

The IOM-2 data lines DU and DD can both be used for transmitting or receiving voice data. The position of each receive and transmit timeslot is programmable. Internal communication between analog ports is supported by programming each channel to the same timeslot but reversing the data lines. Thus the transmitted PCM data is transmitted by one port and received by the second port via the same timeslot. An additional IC for switch matrix is eliminated.

The PSB 2132/4 is specially of interest for applications, which need to serve different country specific characteristics on the POTS interface. Since all filters are programmable, adaptation to these country specific requirements may be done only by software parameters using the same hardware.

| Two Channel Codec Filter for Terminal Applications<br>SICOFI <sup>®</sup> 2-TE  | PSB 2132 |
|---------------------------------------------------------------------------------|----------|
| Four Channel Codec Filter for Terminal Applications<br>SICOFI <sup>®</sup> 4-TE | PSB 2134 |

#### **Preliminary Data**

#### 1.1 **Features**

- Single chip programmable CODEC and FILTER to handle two or four POTS interfaces
- IOM-2 compatible interface (1.536 MHz DCL, 768) kHz Bit clock)
- Internal communication between POTS interfaces
- Programmable I/O lines for signaling information per channel
- Programmable ring generator output
- Two programmable tone generators per channel
- Serial microcontroller interface
- Digital signal processing technique
- High analog driving capability (300  $\Omega$ ) for direct driving of transformers
- Programmable digital filters to adapt the transmission behaviour especially for
  - AC impedance matching
  - transhybrid balancing
  - frequency response
  - gain
  - A/µ-law conversion
- Single 5 V power supply
- Low power 0.9 μm analog CMOS technology
- Advanced test capabilities
- P-MQFP-64 package



09.97

**CMOS** 

PSB 2132 PSB 2134

Overview

#### **1.2 Pin Configuration**

(top view)



Figure 1

#### 1.3 Pin Definition and Functions

| Pin No. | Symbol | Input (I)  | Function |
|---------|--------|------------|----------|
|         |        | Output (O) |          |

#### **Common Pins for all Channels**

| 24    | $V_{DDD}$          | 1   | + 5 V supply for the digital circuitry <sup>1)</sup>                                                                                                                |
|-------|--------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21    | GNDD               | 1   | Ground Digital, not internally connected to<br>GNDA1,2,(3,4)<br>All digital signals are referred to this pin                                                        |
| 52    | V <sub>DDA12</sub> | 1   | + 5 V Analog supply voltage for channel 1 and 2 <sup>1)</sup>                                                                                                       |
| 56    | V <sub>REF</sub>   | I/O | Reference voltage, has to be connected to a 220 nF cap. to ground, can also be used as virtual ground for analog inputs and outputs (high-ohmic buffer needed !!!)  |
| 57    | $V_{DDREF}$        | 1   | + 5 V Analog supply voltage (100 nF cap. required)                                                                                                                  |
| 31    | FSC                | I   | Frame synchronization clock, 8 kHz, identifies the beginning of the frame, individual time slots are referenced to this pin, FSC must be synchronous to DCL and BCL |
| 32    | BCL                | I   | IOM-2 bit clock 768 kHz, determines the rate at<br>which PCM data is shifted into or out of the<br>PCM-ports                                                        |
| 26,30 | DU                 | I/O | IOM-2 Data Upstream interface. Transmits or receives PCM data in 8 bit bursts. Both pins must be connected together.                                                |
| 27,29 | DD                 | I/O | IOM-2 Data Downstream interface. Transmits or receives PCM data in 8 bit bursts. Both pins must be connected together.                                              |
| 23    | RESET              | I   | Reset input - forces the device to default mode, active low                                                                                                         |
| 22    | DCL                | I   | Master clock input 1536 kHz, synchronous to FSC, must be available if the SICOFI2/4-TE is operating                                                                 |
| 17    | CS                 | I   | $\mu\text{-Controller}$ interface: chip select enable to read or write data, active low                                                                             |
| 18    | DCLK               | I   | $\mu\text{-Controller}$ interface: data clock, shifts data from or to device, the maximum clock rate is 8192 kHz                                                    |

PSB 2132 PSB 2134

#### Overview

| Pin No.                                      | Symbol        | Input (I)<br>Output (O) | Function                                                                                                                                              |
|----------------------------------------------|---------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19                                           | DIN           | 1                       | $\mu$ -Controller interface: control data input pin, DCLK determines the data rate                                                                    |
| 20                                           | DOUT          | 0                       | $\mu$ -Controller interface: control data output pin, DCLK determines the data rate, DOUT is high 'Z' if no data is transmitted from the SICOFI2/4-TE |
| 33                                           | RGEN          | 0                       | Ring generator output, provides a programmable (2 28 ms) output signal (synchronous to DCL)                                                           |
| 16                                           | CHCLK2        | 0                       | Chopper Clock output, provides a 256, or 512 or 16384 kHz signal, is synchronous to DCL                                                               |
| 34                                           | INT12         | 0                       | Interrupt output pin for channel 1 and 2, active high                                                                                                 |
| Dedicate                                     | ed pins for I | PSB 2132                |                                                                                                                                                       |
| 61                                           | $V_{DDA}$     | 1                       | + 5 V Analog supply voltage <sup>1)</sup>                                                                                                             |
| 59,63                                        | GNDA          | 1                       | Ground analog for unused analog I/O pins                                                                                                              |
| 1,2,13,<br>14                                | N.U.I         | 1                       | None usable input, tie directly to GNDD                                                                                                               |
| 3,4,5,<br>10,11,<br>12                       | N.U.I.O       | I/O                     | None usable input/output, tie via a pull-down-resistor to GNDD.                                                                                       |
| 6,7,8,9,<br>15,25,<br>28,58,<br>60,62,<br>64 | N.U.          |                         | None usable, leave unconnected                                                                                                                        |
| Dedicate                                     | ed pins for I | PSB 2134                |                                                                                                                                                       |
| 61                                           | $V_{DDA34}$   | 1                       | + 5 V Analog supply voltage for channel 3 and 4 <sup>1)</sup>                                                                                         |
| 15                                           | INT34         | 0                       | Interrupt output pin for channel 3 and 4, active high                                                                                                 |

| Pin No. | Symbol | Input (I)  | Function |
|---------|--------|------------|----------|
|         |        | Output (O) |          |

#### **Specific Pins for Channel 1**

| 50 | GNDA1             | 1   | Ground Analog for channel 1, not internally connected to GNDD or GNDA2,3,4                            |
|----|-------------------|-----|-------------------------------------------------------------------------------------------------------|
| 49 | V <sub>IN1</sub>  | 1   | Analog voice (voltage) input for channel 1, has to be connected to the SLIC by a 39 nF cap.           |
| 51 | V <sub>OUT1</sub> | 0   | Analog voice (voltage) output for channel 1, has to be connected to the SLIC via a cap. <sup>2)</sup> |
| 36 | SI1_0             | I   | Signaling input pin 0 for channel 1                                                                   |
| 35 | SI1_1             | I   | Signaling input pin 1 for channel 1                                                                   |
| 41 | SO1_0             | 0   | Signaling output pin 0 for channel 1                                                                  |
| 40 | SO1_1             | 0   | Signaling output pin 1 for channel 1                                                                  |
| 39 | SB1_0             | I/O | Bi-directional signaling pin 0 for channel 1                                                          |
| 38 | SB1_1             | I/O | Bi-directional signaling pin 1 for channel 1                                                          |
| 37 | SB1_2             | I/O | Bi-directional signaling pin 2 for channel 1                                                          |

## **Specific Pins for Channel 2**

| 54 | GNDA2             | I   | Ground Analog for channel 2, not internally connected to GNDD or GNDA 1,3,4                           |
|----|-------------------|-----|-------------------------------------------------------------------------------------------------------|
| 55 | V <sub>IN2</sub>  | I   | Analog voice (voltage) input for channel 2, has to be connected to the SLIC by a 39 nF cap.           |
| 53 | V <sub>OUT2</sub> | 0   | Analog voice (voltage) output for channel 2, has to be connected to the SLIC via a cap. <sup>2)</sup> |
| 47 | SI2_0             | 1   | Signaling input pin 0 for channel 2                                                                   |
| 48 | SI2_1             | 1   | Signaling input pin 1 for channel 2                                                                   |
| 42 | SO2_0             | 0   | Signaling output pin 0 for channel 2                                                                  |
| 43 | SO2_1             | 0   | Signaling output pin 1 for channel 2                                                                  |
| 44 | SB2_0             | I/O | Bi-directional signaling pin 0 for channel 2                                                          |
| 45 | SB2_1             | I/O | Bi-directional signaling pin 1 for channel 2                                                          |
| 46 | SB2_2             | I/O | Bi-directional signaling pin 2 for channel 2                                                          |
|    |                   |     |                                                                                                       |

| Pin No. | Symbol | Input (I)  | Function |
|---------|--------|------------|----------|
|         |        | Output (O) |          |

## Specific Pins for Channel 3 (PSB 2134 only)

| GNDA3             | I                                                                                           | Ground Analog for channel 3, not internally connected to GNDD or GNDA1,2,4                                                                                                             |
|-------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>IN3</sub>  | I                                                                                           | Analog voice (voltage) input for channel 3, has to be connected to the SLIC by a 39 nF cap.                                                                                            |
| V <sub>OUT3</sub> | 0                                                                                           | Analog voice (voltage) output for channel 3, has to be connected to the SLIC via a cap. <sup>2)</sup>                                                                                  |
| SI3_0             | I                                                                                           | Signaling input pin 0 for channel 3                                                                                                                                                    |
| SI3_1             | I                                                                                           | Signaling input pin 1 for channel 3                                                                                                                                                    |
| SO3_0             | 0                                                                                           | Signaling output pin 0 for channel 3                                                                                                                                                   |
| SO3_1             | 0                                                                                           | Signaling output pin 1 for channel 3                                                                                                                                                   |
| SB3_0             | I/O                                                                                         | Bi-directional signaling pin 0 for channel 3                                                                                                                                           |
| SB3_1             | I/O                                                                                         | Bi-directional signaling pin 1 for channel 3                                                                                                                                           |
| SB3_2             | I/O                                                                                         | Bi-directional signaling pin 2 for channel 3                                                                                                                                           |
|                   | V <sub>IN3</sub><br>V <sub>OUT3</sub><br>SI3_0<br>SI3_1<br>SO3_0<br>SO3_1<br>SB3_0<br>SB3_1 | V <sub>IN3</sub> I         V <sub>OUT3</sub> O         SI3_0       I         SI3_1       I         SO3_0       O         SO3_1       O         SB3_0       I/O         SB3_1       I/O |

| Pin No. | Symbol | Input (I)  | Function |
|---------|--------|------------|----------|
|         |        | Output (O) |          |

#### Specific Pins for Channel 4 (PSB 2134 only)

| 63 | GNDA4             | I   | Ground Analog for channel 4, not internally connected to GNDD or GNDA1,2,3                            |
|----|-------------------|-----|-------------------------------------------------------------------------------------------------------|
| 64 | $V_{IN4}$         | I   | Analog voice (voltage) input for channel 4, has to be connected to the SLIC by a 39 nF cap.           |
| 62 | V <sub>OUT4</sub> | 0   | Analog voice (voltage) output for channel 4, has to be connected to the SLIC via a cap. <sup>2)</sup> |
| 13 | SI4_0             | I   | Signaling input pin 0 for channel 4                                                                   |
| 14 | SI4_1             | I   | Signaling input pin 1 for channel 4                                                                   |
| 8  | SO4_0             | 0   | Signaling output pin 0 for channel 4                                                                  |
| 9  | SO4_1             | 0   | Signaling output pin 1 for channel 4                                                                  |
| 10 | SB4_0             | I/O | Bi-directional signaling pin 0 for channel 4                                                          |
| 11 | SB4_1             | I/O | Bi-directional signaling pin 1 for channel 4                                                          |
| 12 | SB4_2             | I/O | Bi-directional signaling pin 2 for channel 4                                                          |
|    |                   |     |                                                                                                       |

<sup>1)</sup> A 100 nF cap. should be used for blocking these pins, see also on page 83

<sup>2)</sup> The value for the capacitor needed, depends on the input impedance of the 'SLIC'-circuitry. For choosing the appropriate values see figure on page 72.

#### 2 Functional Description

#### 2.1 System Integration

The SICOFI2/4-TE is connected to an IOM-2 compatible transceiver such as the PEB 8191 INTC-Q for U-interface or NT-applications or the PSB 2186 ISAC-S TE or PSB 2115 IPAC for S/T-interface applications. The FSC output is connected to the FSC input on the SICOFI2/4-TE. The DCL output of the transceiver is fed to the DCL input of the SICOFI2/4-TE which is used as master clock. For transferring PCM data, the bit clock signal of the transceiver (BCL, 768 kHz) is connected to the SICOFI2/4-TE.



#### Figure 2

Semiconductor Group

The microcontroller interface is connected to a microcontroller. Since the data transfer does not require duplex operation it can be connected both to SPI compatible microcontrollers (Siemens C5xx series, C161 series) as well as to Intel C51 based ones.

The SICOFI2/4-TE provides an high active interrupt output. The interrupts are caused by changes on the input lines of each channel. In order to operate it is necessary to keep DCL running all the time. If DCL is stopped in order to reduce the power consumption of the system, additional hardware is required. This hardware may be used to generate directly an interrupt to the microcontroller which may than request IOM-clocking.

Each channel serves seven I/O lines (2xO, 2xI, 3xI/O) which are used to control the inputs of the SLIC or to fed the outputs of a SLIC to the microcontroller.

The RGEN output can be used to generate the input signal of a ringing SLIC. Its frequency is programmable down to 35,7 Hz.

#### 2.2 SICOFI<sup>®</sup>2/4-TE Principles

The SICOFI2/4-TE is designed for terminal adapters and Intelligent NT (NT1plus) applications.

It is designed to reduce the number of external components required for the integrated or discrete SLIC.

The SICOFI-2/4 TE bridges the gap between analog and digital voice signal transmission in modern telecommunication systems. High performance oversampling Analog-to-Digital Converters (ADC) and Digital-to-Analog Converters (DAC) provide the conversion accuracy required. Analog antialiasing prefilters (PREFI) and smoothing postfilters (POFI) are included. The connection between the ADC and the DAC (with high sampling rate) and the DSP, is done by specific Hardware Filters, for filtering like interpolation and decimation. The dedicated Digital Signal Processor (DSP) handles all the algorithms necessary e.g. for PCM bandpass filtering, sample rate conversion and PCM companding. The PCM-interface handles digital voice transmission, a serial  $\mu$ C-interface handles SICOFI2/4-TE feature control and transparent access to the SICOFI2/4-TE command and indication pins. To program the filters, precalculated sets of coefficients are downloaded from the system to the on-chip Coefficient-RAM (CRAM).



#### Figure 3 SICOFI<sup>®</sup>2/4-TE Signal Flow Graph (for any channel)

#### Transmit Path

The analog input signal has to be DC-free connected by an external capacitor because there is an internal virtual reference ground potential. After passing a simple antialiasing prefilter (PREFI) the voice signal is converted to a 1-bit digital data stream in the Sigma-Delta-converter. The first downsampling steps are done in fast running digital hardware filters. The following steps are implemented in the micro-code which has to be executed by the central Digital Signal Processor. This DSP-machine is able to handle the workload for all four channels. At the end the fully processed signal (flexibly programmed in many parameters) is transferred to the PCM- interface in a PCM-compressed signal representation.

#### **Receive Path**

The digital input signal is received via the PCM interface. Expansion, PCM-Law-pass-filtering, gain correction and frequency response correction are the next steps which are done by the DSP-machine. The upsampling interpolation steps are again processed by fast hardware structures to reduce the DSP-workload. The

upsampled 1-bit data stream is then converted to an analog equivalent which is smoothed by a POST-Filter (POFI). As the signal  $V_{OUT}$  is also referenced to an internal virtual ground potential, an external capacitor is required for DC-decoupling.

#### Loops

There are two loops implemented. The first is to generate the AC-input impedance (IM) and the second is to perform a proper hybrid balancing (TH). A simple extra path IM2 (from the transmit to the receive path) supports the impedance matching function.

#### **Test Features**

There are four analog and five digital test loops implemented in the SICOFI-2/4 TE. For special tests it is possible to cut off the receive and the transmit path at two different points. In addition, external test loops including the subscriber line measurement are possible using the level meatering feature.



Figure 4 SICOFI2/4<sup>®</sup>-TE Block Diagram

#### 2.3 The IOM-2 PCM-interface

One serial PCM-interface is used for transfer of A- or  $\mu$ -law compressed voice data. The PCM-interface consists of 4 pins:

- BCL: IOM-2 bit clock, 768 kHz
- FSC: Frame Synchronization Clock, 8 kHz
- DU: Data transmit or receive in data upstream direction
- DD: Data receive or transmit in data downstream direction

The Frame Sync FSC pulse identifies the beginning of a receive and transmit frame for all of the two / four channels. The BCL clock is the signal to synchronize the data transfer on both lines DU and DD. Bytes in all channels are serialized to 8 bit width and MSB first. As a default setting, the rising edge indicates the start of the bit, while the falling edge is used to latch the contents of the received data.

The data rate of the interface is fixed to 768 kHz. A frame consists of 12 time slots of 8 bits each. In the Time Slot Configuration Registers CR5 and CR6 the user can select an individual time slot, and one of two data lines, for any of the voice channels. Receive and transmit time slots can also be programmed individually. An extra delay of up to 7 clocks, valid for all channels, as well as the sampling slope may be programmed (see XR6).

A typical example is shown below.

#### **Functional Description**



Figure 5 Example for IOM-2 Terminal Mode

#### 2.4 The $\mu$ -Controller Interface

The internal configuration registers, the signaling interface, and the Coefficient-RAM (CRAM) of the SICOFI-2/4-TE are programmable via a serial  $\mu$ -Controller interface.

The  $\mu$ -Controller interface consists of four lines:  $\overline{CS}$ , DCLK, DIN and DOUT:

CS is used to start a serial access to the SICOFI-2/4-TE registers and Coefficient-RAM. Following a falling edge of CS, the first eight bits received on DIN specify the command. Subsequent data bytes (number depends on command) are stored in the selected configuration registers or the selected part of the Coefficient-RAM.



#### Figure 6 Example for a Write Access, with Two Data Bytes Transferred

If the first eight bits received via DIN specify a read-command, the SICOFI-2/4 TE will start a response via DOUT with its specific address byte ( $81_{\rm H}$ ). After transmitting this identification, the specified n data bytes (contents of configuration registers, or contents of the CRAM) will follow on DOUT.

#### **Functional Description**



#### Figure 7 Example for a Read Access, with One Data Byte Transferred via DOUT

The data transfer is synchronized by the DCLK input. The contents of DIN is latched at the rising edge of DCLK, while DOUT changes with the falling edge of DCLK. During execution of commands that are followed by output data (read commands), the device will not accept any new command via DIN. The data transfer sequence is completed by setting  $\overline{CS}$  to high.

To reduce the number of connections to the  $\mu$ P DIN and DOUT may be strapped together, and form a bi-directional data-'pin'.

For special applications a byte by byte transfer is needed. This can be done by prolonging the high time of DCLK for a user defined 'waiting time' after transferring any byte.



#### Figure 8

# Example for a Write/Read Access, with a Byte by Byte Transfer, and DIN and DOUT Strapped Together

The Identification Byte is " $81_{H}$ " for the PSB 2132/34.

#### 2.5 The Signaling Interface

The SICOFI-2/4 TE signaling interface is made up of 2 input pins (SIx\_0, SIx\_1), two output pins (SOx\_0, SOx\_1) and three bi-directional programmable pins (SBx\_0, SBx\_1, SBx\_2) per channel.



#### Figure 9

The purpose of these pins is to control the SLIC functions without additional ports on the host or microcontroller.

#### **Functional Description**



#### Figure 10

The status bits of all SIx\_0 and SIx\_1 inputs are stored in the XR0 register (RD). Similar the control bits of SOx\_0 and SOx\_1 are stored in the XR0 register (WR).

The bidirection status bits are arranged such that all SBx\_1 and SBx\_0 bits are controlled / read via the XR1 register. The correspondig direction register is the XR2 register. The third bidirectional status bit of each channel is accessed via the four most significant bits of the XR3 register while the least significant four bits specify the corresponding direction.



#### Figure 11

Depending on the application, the lines can be group individually to support the best software interface. E.g. if a DTMF receiver is connected to the SICOFI2/4-TE, the pins SB2\_1, SB2\_0,SB1\_1,SB1\_0 may be used for the data bus. This simplifies the software since the value can be read directly from the register.



#### Figure 12

Additional two interrupt pins (INT12, INT34) are provided. If one of the input pins for channel 1 or 2, or one of the bi-directional pins for channel 1 and 2 (if programmed as inputs) changes, and being stable for the debounce time specified in Register XR4, INT12 will go from '0' to '1'. This interrupt is cleared if the appropriate registers (XR0, XR1 and XR3) are read via the serial  $\mu$ C-interface. Pin INT34 provides the same functionality for channel 3 and 4.

#### 2.6 Ring Generator and Special Purpose Pin

For special purposes two additional output signals are provided by the SICOFI-2/4 TE.

RGEN (see also register XR4) will provide a programmable ring generator output of 2 to 28 ms. The output of RGEN diveded by four can be used to drive the ring input of a ringin SLIC. RGEN delivers a square-wave signal (duty cycle 1:1).

CHCLK will provide 3 different frequencies (256 kHz, 512 kHz or 16384 kHz). Both signals are only available if a valid signal is applied to the DCL-pin.

#### 3 Programming the SICOFI<sup>®</sup>-2/4-TE

With the appropriate commands, the SICOFI2/4-TE can be programmed and verified very flexibly via the  $\mu$ -Controller interface.

With the first byte received via DIN, one of 3 different types of commands (SOP, XOP and COP) is selected. Each of those can be used as a write or read command. Due to the extended SICOFI2/4-TE feature control facilities, SOP, COP and XOP commands contain additional information (e.g. number of subsequent bytes) for programming (write) and verifying (read) the SICOFI2/4-TE status.

A write command is followed by up to 8 bytes of data. The SICOFI2/4-TE responds to a read command with its specific identification and the requested information, that is up to 8 bytes of data.

#### 3.1 Types of Command and Data Bytes

The 8-bit bytes have to be interpreted as either commands or status information stored in Configuration Registers or the Coefficient-RAM. There are three different types of SICOFI -2/4-TE commands which are selected by bit 3 and 4 as shown below.

#### SOP STATUS OPERATION:

SICOFI2/4-TE status setting/monitoring

| Bit | 7        |         |         |                 |                         |              |            | 0       |
|-----|----------|---------|---------|-----------------|-------------------------|--------------|------------|---------|
|     | AD2      | AD1     |         | 1               | 0                       |              |            |         |
| ХОР | EXT      | ENDED O | PERATIO | DN: C           | C/I <sup>1)</sup> chanr | nel configu  | ration/eva | luation |
| Bit | 7        |         |         |                 |                         |              |            | 0       |
|     |          | 0       |         | 1               | 1                       |              |            |         |
| СОР | COE      | FFICIEN |         | <b>ΓΙΟΝ:</b> fi | Iter coeffic            | cient settin | g/monitori | ng      |
| Bit | 7        |         |         |                 |                         |              |            | 0       |
|     | AD2      | AD1     |         | 0               |                         |              |            |         |
|     | <u>.</u> |         |         |                 |                         |              |            |         |

Note: <sup>1)</sup> Command/Indication (signaling) channel.

#### Storage of Programming Information

| 6 configuration registers per channel: | CR0, CR1, CR2, CR3, CR4 and CR5 accessed by SOP commands   |
|----------------------------------------|------------------------------------------------------------|
| 8 common configuration registers:      | XR0 XR7 accessed by XOP commands, valid for all 4 channels |
| 1 Coefficient-RAM per channel:         | CRAM accessed by COP commands                              |

#### 3.2 Examples for SICOFI<sup>®</sup>2/4-TE Commands

#### **SOP - Write Commands**

| DIN               | 7 | 6               | 5 | 4  | 3   | 2 | 1 | 0 | Bit | 7    | 6 | 5 | 4  | 3   | 2 | 1 | 0 | DOUT |
|-------------------|---|-----------------|---|----|-----|---|---|---|-----|------|---|---|----|-----|---|---|---|------|
| SOP-Write 1 Byte  |   |                 | 0 | 1  | 0   | 0 | 0 | 0 |     |      |   |   | ld | lle |   |   |   |      |
| CR0               |   |                 |   | Da | ata |   |   |   |     | Idle |   |   |    |     |   |   |   |      |
| DIN               | 7 | 7 6 5 4 3 2 1 0 |   |    |     |   |   |   |     | 7    | 6 | 5 | 4  | 3   | 2 | 1 | 0 | DOUT |
| SOP-Write 2 Bytes |   |                 | 0 | 1  | 0   | 0 | 0 | 1 |     | Idle |   |   |    |     |   |   |   |      |
| CR1               |   |                 |   | Da | ata |   |   |   |     | Idle |   |   |    |     |   |   |   |      |
| CR0               |   |                 |   | Da | ata |   |   |   |     | Idle |   |   |    |     |   |   |   |      |
| DIN               | 7 | 6               | 5 | 4  | 3   | 2 | 1 | 0 | Bit | 7    | 6 | 5 | 4  | 3   | 2 | 1 | 0 | DOUT |
| SOP-Write 3 Bytes |   |                 | 0 | 1  | 0   | 0 | 1 | 0 |     |      |   |   | ld | lle |   |   |   |      |
| CR2               |   |                 |   | Da | ata |   |   |   |     |      |   |   | ld | lle |   |   |   |      |
| CR1               |   |                 |   | Da | ata |   |   |   |     | Idle |   |   |    |     |   |   |   |      |
| CR0               |   |                 |   | Da | ata |   |   |   |     |      |   |   | ld | lle |   |   |   |      |
| DIN               | 7 | 6               | 5 | 4  | 3   | 2 | 1 | 0 | Bit | 7    | 6 | 5 | 4  | 3   | 2 | 1 | 0 | DOUT |
| SOP-Write 4 Bytes |   |                 | 0 | 1  | 0   | 0 | 1 | 1 |     |      |   |   | ld | lle |   |   |   |      |
| CR3               |   | Data            |   |    |     |   |   |   |     |      |   |   | ld | lle |   |   |   |      |
| CR2               |   | Data            |   |    |     |   |   |   |     | Idle |   |   |    |     |   |   |   |      |
| CR1               |   |                 |   | Da | ata |   |   |   |     | Idle |   |   |    |     |   |   |   |      |
| CR0               |   | Data            |   |    |     |   |   |   |     | Idle |   |   |    |     |   |   |   |      |

#### **XOP - Write Commands**

| DIN               | 7 | 6         | 5 | 4  | 3   | 2 | 1 | 0 | Bit | 7    | 6 | 5 | 4  | 3  | 2 | 1 | 0 | DOUT |
|-------------------|---|-----------|---|----|-----|---|---|---|-----|------|---|---|----|----|---|---|---|------|
| XOP-Write 2 Bytes |   |           | 0 | 1  | 1   | 0 | 0 | 1 |     | Idle |   |   |    |    |   |   |   |      |
| XR1               |   |           |   | Da | ata |   |   |   |     |      |   |   |    |    |   |   |   |      |
| XR0               |   | Data Idle |   |    |     |   |   |   |     |      |   |   |    |    |   |   |   |      |
| DIN               | 7 | 6         | 5 | 4  | 3   | 2 | 1 | 0 | Bit | 7    | 6 | 5 | 4  | 3  | 2 | 1 | 0 | DOUT |
| XOP-Write 3 Bytes |   |           | 0 | 1  | 1   | 0 | 1 | 0 |     |      |   |   | ld | le |   |   |   |      |
| XR2               |   | •         | • | Da | ata | • | • | • |     | Idle |   |   |    |    |   |   |   |      |
| XR1               |   | Data      |   |    |     |   |   |   |     | ldle |   |   |    |    |   |   |   |      |
| XR0               |   |           |   | Da | ata |   |   |   |     |      |   |   | ld | le |   |   |   |      |
|                   |   |           |   |    |     |   |   |   |     |      |   |   |    |    |   |   |   |      |

#### **COP - Write Commands**

| DIN               | 7 | 6    | 5 | 4  | 3   | 2 | 1 | 0 | Bit | 7    | 6    | 5 | 4  | 3   | 2 | 1 | 0 | DOUT |
|-------------------|---|------|---|----|-----|---|---|---|-----|------|------|---|----|-----|---|---|---|------|
| COP-Write 4 Bytes |   |      | 0 | 0  |     |   |   |   |     |      |      |   |    |     |   |   |   |      |
| Coeff. 3          |   | •    | • | Da | ata | • |   |   |     |      |      |   |    |     |   |   |   |      |
| Coeff. 2          |   |      |   | Da | ata |   |   |   |     |      |      |   | ld | lle |   |   |   |      |
| Coeff. 1          |   |      |   | Da | ata |   |   |   |     |      |      |   | ld | lle |   |   |   |      |
| Coeff. 0          |   |      |   | Da | ata |   |   |   |     |      |      |   | ld | lle |   |   |   |      |
| DIN               | 7 | 6    | 5 | 4  | 3   | 2 | 1 | 0 | Bit | 7    | 6    | 5 | 4  | 3   | 2 | 1 | 0 | DOUT |
| COP-Write 8 Bytes |   |      | 0 | 0  |     |   |   |   |     |      |      |   |    |     |   |   |   |      |
| Coeff. 7          |   | •    | • | Da | ata | • |   |   |     |      |      |   | ld | lle |   |   |   |      |
| Coeff. 6          |   |      |   | Da | ata |   |   |   |     |      |      |   |    |     |   |   |   |      |
| Coeff. 5          |   |      |   | Da | ata |   |   |   |     |      | Idle |   |    |     |   |   |   |      |
| Coeff. 4          |   |      |   | Da | ata |   |   |   |     | Idle |      |   |    |     |   |   |   |      |
| Coeff. 3          |   |      |   | Da | ata |   |   |   |     | Idle |      |   |    |     |   |   |   |      |
| Coeff. 2          |   | Data |   |    |     |   |   |   |     | Idle |      |   |    |     |   |   |   |      |
| Coeff. 1          |   | Data |   |    |     |   |   |   |     | ldle |      |   |    |     |   |   |   |      |
| Coeff. 0          |   | Data |   |    |     |   |   |   |     |      |      |   | ld | lle |   |   |   |      |

#### **SOP - Read Commands**

| DIN              | 7 6 5 4 3 2 1 0 | Bit 7 6 5 4 3 2 1 | DOUT             |  |
|------------------|-----------------|-------------------|------------------|--|
| SOP-Read 1 Byte  | 1 1 0 0 0 0     | Idle              |                  |  |
|                  | Idle            | 1 0 0 0 0 0 0     | 1 Identification |  |
|                  | Idle            | Data              | CR0              |  |
| DIN              | 7 6 5 4 3 2 1 0 | Bit 7 6 5 4 3 2 1 |                  |  |
| SOP-Read 2 Bytes | 1 1 0 0 1       | Idle              |                  |  |
|                  | Idle            | 1 0 0 0 0 0 0     | 1 Identification |  |
|                  | Idle            | Data              | CR1              |  |
|                  | Idle            | Data              | CR0              |  |
| DIN              | 7 6 5 4 3 2 1 0 | Bit 7 6 5 4 3 2 1 | DOUT             |  |
| SOP-Read 3 Bytes | 1 1 0 0 1 0     | Idle              |                  |  |
|                  | Idle            | 1 0 0 0 0 0 0     | 1 Identification |  |
|                  | Idle            | Data              | CR2              |  |
|                  | Idle            | Data              | CR1              |  |
|                  | Idle            | Data              | CR0              |  |
| DIN              | 7 6 5 4 3 2 1 0 | Bit 7 6 5 4 3 2 1 |                  |  |
| SOP-Read 4 Bytes |                 | Idle              |                  |  |
|                  | Idle            | 1 0 0 0 0 0 0     | 1 Identification |  |
|                  | Idle            | Data              | CR3              |  |
|                  | Idle            | Data              | CR2              |  |
|                  | Idle            | Data              | CR1              |  |
|                  | Idle            | Data              | CR0              |  |

#### **XOP-Read Commands**

| DIN              | 7 | 6    | 5 | 4  | 3   | 2 | 1    | 0 | Bit  | 7               | 6               | 5   | 4  | 3   | 2   | 1 | 0    | DOUT           |
|------------------|---|------|---|----|-----|---|------|---|------|-----------------|-----------------|-----|----|-----|-----|---|------|----------------|
| XOP-Read 1 Byte  |   |      |   |    |     |   |      |   | ldle |                 |                 |     |    |     |     |   |      |                |
|                  |   |      |   | ld | lle |   |      |   |      | 1               | 1 0 0 0 0 0 0 1 |     |    |     |     |   |      | Identification |
|                  |   |      |   | ld | lle |   |      |   |      |                 | Data            |     |    |     |     |   |      | XR0            |
| DIN              | 7 | 6    | 5 | 4  | 3   | 2 | 1    | 0 | Bit  | 7               | 6               | 5   | 4  | 3   | 2   | 1 | 0    | DOUT           |
| XOP-Read 2 Bytes |   |      | 1 | 1  | 1   | 0 | 0    | 1 |      |                 |                 |     | lc | lle |     |   |      |                |
|                  |   |      |   | ld | lle |   |      |   |      | 1               | 1 0 0 0 0 0 0 1 |     |    |     |     |   |      | Identification |
|                  |   |      |   | ld | lle |   |      |   |      | Data            |                 |     |    |     |     |   | XR1  |                |
|                  |   |      |   | ld | lle |   |      |   |      |                 |                 |     | Da | ata |     |   |      | XR0            |
| DIN              | 7 | 6    | 5 | 4  | 3   | 2 | 1    | 0 | Bit  | 7 6 5 4 3 2 1 0 |                 |     |    |     |     | 0 | DOUT |                |
| XOP-Read 3 Bytes |   |      | 1 | 1  | 1   | 0 | 1    | 0 |      | Idle            |                 |     |    |     |     |   |      |                |
|                  |   |      |   | ld | lle |   |      |   |      | 1               | 0               | 0   | 0  | 0   | 0   | 0 | 1    | Identification |
|                  |   |      |   | ld | lle |   |      |   |      | Data            |                 |     |    |     |     |   | XR2  |                |
|                  |   |      |   | ld | lle |   |      |   |      | Data            |                 |     |    |     | XR1 |   |      |                |
|                  |   | Idle |   |    |     |   | Data |   |      |                 |                 | XR0 |    |     |     |   |      |                |

#### **COP-Read Commands**

| DIN                     | 7 6 5 4 3 2 1 0 | Bit 7 6 5 4 3 2 1 0 | DOUT           |
|-------------------------|-----------------|---------------------|----------------|
| COP-Read 4 Bytes        | 1 0 1           | Idle                |                |
|                         | Idle            | 1 0 0 0 0 0 1       | Identification |
|                         | Idle            | Data                | Coeff. 3       |
|                         | Idle            | Data                | Coeff. 2       |
|                         | Idle            | Data                | Coeff. 1       |
|                         | Idle            | Data                | Coeff. 0       |
| DIN<br>COP-Read 8 Bytes | 7 6 5 4 3 2 1 0 | Bit 7 6 5 4 3 2 1 0 | DOUT           |
|                         | Idle            | 1 0 0 0 0 0 0 1     | Identification |
|                         | Idle            | Data                | Coeff. 8       |
|                         | Idle            | Data                | Coeff. 7       |
|                         | Idle            | Data                | Coeff. 6       |
|                         | Idle            | Data                | Coeff. 5       |
|                         | Idle            | Data                | Coeff. 4       |
|                         | Idle            | Data                | Coeff. 3       |
|                         | Idle            | Data                | Coeff. 2       |
|                         | Idle            | Data                | Coeff. 1       |

#### Example of a Mixed Command

| DIN               | 7 6 5 4 3 2 1 0 | Bit | 7 6 5 4 3 2 1 0 | DOUT           |
|-------------------|-----------------|-----|-----------------|----------------|
| SOP-Write 4 Bytes | 0 1 0 0 1 1     | ]   | Idle            |                |
| CR3               | Data            |     | Idle            |                |
| CR2               | Data            |     | ldle            |                |
| CR1               | Data            |     | Idle            |                |
| CR0               | Data            |     | Idle            |                |
| XOP-Write 2 Bytes | 0 1 1 0 0 1     |     | Idle            |                |
| XR1               | Data            | ]   | Idle            |                |
| XR0               | Data            | ]   | Idle            |                |
| COP-Write 4 Bytes | 0 0 1           |     | Idle            |                |
| Coeff. 3          | Data            |     | Idle            |                |
| Coeff. 2          | Data            |     | Idle            |                |
| Coeff. 1          | Data            |     | Idle            |                |
| Coeff. 0          | Data            |     | Idle            |                |
| SOP-Read 3 Bytes  | 1 1 0 0 1 0     | ]   | Idle            |                |
|                   | ldle            |     | 1 0 0 0 0 0 0 1 | Identification |
|                   | Idle            |     | Data            | CR2            |
|                   | Idle            |     | Data            | CR1            |
|                   | Idle            |     | Data            | CR0            |
| COP-Read 4 Bytes  | 1 0 1           | ]   | ldle            |                |
|                   | Idle            | ]   | 1 0 0 0 0 0 0 1 | Identification |
|                   | Idle            | ]   | Data            | Coeff. 3       |
|                   | Idle            |     | Data            | Coeff. 2       |
|                   | Idle            |     | Data            | Coeff. 1       |
|                   | Idle            | ]   | Data            | Coeff. 0       |
| XOP-Read 1 Byte   | 1 1 1 0 0 0     | ]   | Idle            |                |
|                   | Idle            |     | 1 0 0 0 0 0 0 1 | Identification |
|                   | Idle            | ]   | Data            | XR0            |

#### 3.3 SOP Command

To modify or evaluate the SICOFI2/4-TE status, the contents of up to 6 configuration registers CR0 .. CR5 may be transferred to or from the SICOFI2/4-TE. This is started by a SOP-Command (status operation command).

| Bit  | 7                                                                       |                                                                                                          |            |            |              | 0                                      |          |           |         |  |  |  |  |  |  |  |
|------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------------|------------|--------------|----------------------------------------|----------|-----------|---------|--|--|--|--|--|--|--|
|      | A                                                                       | D2                                                                                                       | AD1        | RW         | 1            | 0                                      | LSEL2    | LSEL1     | LSEL0   |  |  |  |  |  |  |  |
| AD   |                                                                         | Addr                                                                                                     | ess Inform | ation      |              |                                        |          |           |         |  |  |  |  |  |  |  |
|      |                                                                         | AD =                                                                                                     | : 00       | SICOFI2/   | /4-TE - cha  | annel 1 is addressed with this command |          |           |         |  |  |  |  |  |  |  |
|      |                                                                         | AD = 01 SICOFI2/4-TE - channel 2 is addressed with this co                                               |            |            |              |                                        |          |           |         |  |  |  |  |  |  |  |
|      |                                                                         | AD = 10 SICOFI2/4-TE - channel 3 is addressed with this comman<br>(PSB 2134 only)                        |            |            |              |                                        |          |           |         |  |  |  |  |  |  |  |
|      |                                                                         | AD = 11 SICOFI2/4-TE - channel 4 is addressed with this command<br>(PSB 2134 only)                       |            |            |              |                                        |          |           |         |  |  |  |  |  |  |  |
| RW   |                                                                         | Read/Write Information: Enables reading from the SICOFI2/4-TE or writing information to the SICOFI2/4-TE |            |            |              |                                        |          |           |         |  |  |  |  |  |  |  |
|      |                                                                         | RW =                                                                                                     | = 0        | Write to S | SICOFI2/4    | -TE                                    |          |           |         |  |  |  |  |  |  |  |
|      |                                                                         | RW =                                                                                                     | = 1        | Read from  | m SICOFI2    | 2/4-TE                                 |          |           |         |  |  |  |  |  |  |  |
| LSEI | L                                                                       | •                                                                                                        |            |            |              | programm<br>Jbsequent                  | 01       | ,         |         |  |  |  |  |  |  |  |
|      |                                                                         | LSEI                                                                                                     | _ = 000    | 1 byte of  | data is foll | owing (CR                              | :0)      |           |         |  |  |  |  |  |  |  |
|      |                                                                         | LSEI                                                                                                     | _ = 001    | 2 bytes o  | f data are   | following (                            | CR1, CR2 | )         |         |  |  |  |  |  |  |  |
|      |                                                                         | LSEL                                                                                                     | _ = 010    | 3 bytes o  | f data are   | following (                            | CR2, CR1 | , CR0)    |         |  |  |  |  |  |  |  |
|      |                                                                         | LSEL = 011 4 bytes of data are following (CR3, CR2, CR1, CR0)                                            |            |            |              |                                        |          |           |         |  |  |  |  |  |  |  |
|      |                                                                         | LSEL                                                                                                     | _ = 100    | 5 bytes o  | f data are   | following (                            | CR4, CR3 | , CR2, CR | 1, CR0) |  |  |  |  |  |  |  |
|      | LSEL = 101 6 bytes of data are following (CR5, CR4, CR3, CR2, CR1, CR0) |                                                                                                          |            |            |              |                                        |          |           |         |  |  |  |  |  |  |  |

All other codes are reserved for future use !

Note: If only one configuration register requires modification, for example CR5, this can be accomplished by setting LSEL = 101 and releasing pin CS after CR5 is written.

#### 3.3.1 CR0 Configuration Register 0

Configuration register CR0 defines the basic SICOFI2/4-TE settings, which are: enabling/disabling the programmable digital filters.

| Bit    | 7                                          |                                                                             | 0      |    |    |             |  |  |
|--------|--------------------------------------------|-----------------------------------------------------------------------------|--------|----|----|-------------|--|--|
|        | TH IM/R                                    | 1 FRX                                                                       | FRR    | AX | AR | TH-SEL      |  |  |
| тн     | Enable TH- (Trans Hybrid Balancing) Filter |                                                                             |        |    |    |             |  |  |
| •••    | TH = 0:                                    |                                                                             |        |    |    |             |  |  |
|        | TH = 1:                                    |                                                                             |        |    |    |             |  |  |
|        |                                            |                                                                             |        |    |    |             |  |  |
| IM/R1  | Enable IM-(In                              | Enable IM-(Impedance Matching) Filter and R1-Filter                         |        |    |    |             |  |  |
|        | IM/R1 = 0:                                 | IM-filter and R1-filter disabled                                            |        |    |    |             |  |  |
|        | IM/R1 = 1:                                 | IM-filter and R1-filter enabled                                             |        |    |    |             |  |  |
| FRX    | Enable FRX (                               | Enable FRX (Frequency Response Transmit)-Filter                             |        |    |    |             |  |  |
|        | FRX = 0:                                   | FRX-filter disabled                                                         |        |    |    |             |  |  |
|        | FRX = 1:                                   | FRX-filter enabled                                                          |        |    |    |             |  |  |
|        |                                            |                                                                             | _      |    |    |             |  |  |
| FRR    |                                            | Enable FRR (Frequency Response Receive)-Filter                              |        |    |    |             |  |  |
|        | FRR = 0:                                   | FRR-filter disabled                                                         |        |    |    |             |  |  |
|        | FRR = 1:                                   | FRR-filter er                                                               | nabled |    |    |             |  |  |
| AX     | Enable AX-(A                               | Enable AX-(Amplification/Attenuation Transmit) Filter                       |        |    |    |             |  |  |
|        | AX = 0:                                    | AX-filter disabled                                                          |        |    |    |             |  |  |
|        | AX = 1:                                    | AX-filter ena                                                               | bled   |    |    |             |  |  |
| AR     | Enable AR-(A                               | Enable AR-(Amplification/Attenuation Receive) Filter                        |        |    |    |             |  |  |
|        | AR = 0:                                    |                                                                             |        |    |    |             |  |  |
|        | AR = 1:                                    | AX-filter ena                                                               | bled   |    |    |             |  |  |
| TH-SEL | 2 hit field to s                           | 2 bit field to select one of two/four programmed TH-filter coefficient sets |        |    |    |             |  |  |
|        | TH-Sel = $0.0$ :                           |                                                                             | •      | 0  |    |             |  |  |
|        | TH-Sel = 0 1:                              |                                                                             |        |    |    |             |  |  |
|        | TH-Sel = 1 0:                              |                                                                             |        |    |    | 32134 only) |  |  |
|        | TH-Sel = 1 1:                              |                                                                             |        |    | ,  | • /         |  |  |
|        |                                            |                                                                             |        |    |    |             |  |  |

#### 3.3.2 CR1 Configuration Register 1

Configuration register CR1 selects tone generator modes and other operation modes.

| Bit  | 7                                                                                           |                                                          |                                                          |           |            |            |    | 0   |  |
|------|---------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------|-----------|------------|------------|----|-----|--|
|      | ETG2                                                                                        | ETG1                                                     | PTG2                                                     | PTG1      | LAW        | 0          | 0  | PU  |  |
|      |                                                                                             |                                                          |                                                          |           |            |            |    |     |  |
| ETG2 | Enab                                                                                        | Enable programmable tone generator 2 <sup>1)</sup>       |                                                          |           |            |            |    |     |  |
|      | ETG2                                                                                        | ETG2 = 0: Programmable tone generator 2 is disabled      |                                                          |           |            |            |    |     |  |
|      | ETG2                                                                                        | 2 = 1: P                                                 | Programmable tone generator 2 is enabled                 |           |            |            |    |     |  |
| ETC4 | Frah                                                                                        | Enable programmable tone generator 1                     |                                                          |           |            |            |    |     |  |
| ETG1 | Enable programmable tone generator 1<br>ETG1 = 0: Programmable tone generator 1 is disabled |                                                          |                                                          |           |            |            |    |     |  |
|      |                                                                                             |                                                          | Programmable tone generator 1 is disabled                |           |            |            |    |     |  |
|      | EIG                                                                                         | 1 = 1: P                                                 | Programmable tone generator 1 is enabled                 |           |            |            |    |     |  |
| PTG2 | User                                                                                        | User programmed frequency or fixed frequency is selected |                                                          |           |            |            |    |     |  |
| -    |                                                                                             |                                                          | Fixed frequency for tone generator 2 is selected (1 kHz) |           |            |            |    |     |  |
|      |                                                                                             |                                                          | Programmed frequency for tone generator 2 is selected    |           |            |            |    |     |  |
|      |                                                                                             |                                                          |                                                          |           |            |            |    |     |  |
| PTG1 | User                                                                                        | User programmed frequency or fixed frequency is selected |                                                          |           |            |            |    |     |  |
|      | PTG                                                                                         | 1 = 0: F                                                 | Fixed frequency for tone generator 1 is selected (1 kHz) |           |            |            |    | Hz) |  |
|      | PTG                                                                                         | 1 = 1: P                                                 | Programmed frequency for tone generator 1 is selected    |           |            |            |    | ted |  |
| LAW  | PCM                                                                                         | PCM - law selection                                      |                                                          |           |            |            |    |     |  |
|      | LAW                                                                                         | = 0: A                                                   | A-Law is selected                                        |           |            |            |    |     |  |
|      |                                                                                             |                                                          |                                                          |           |            |            |    |     |  |
|      |                                                                                             | p                                                        | (µ <b>_</b> 0                                            |           |            |            |    |     |  |
| PU   | Powe                                                                                        | er UP, sets                                              | the addre                                                | ssed chan | nel to Pow | er Up / Do | wn |     |  |
|      | PU =                                                                                        | 0: T                                                     | The addressed channel is set to Power Down (standby)     |           |            |            |    |     |  |
|      | PU =                                                                                        | 1: T                                                     | The addressed channel is set to Power Up (operating)     |           |            |            |    |     |  |
| 1) — | en en terret en elle ble 16 benet Meterice Evention is en eble d                            |                                                          |                                                          |           |            |            |    |     |  |

<sup>1)</sup> Tone generator 2 is not available if Level Metering Function is enabled!

| 3.3.3 | CR2 Configu                                                     | ration Regi                                                                            | ster 2                                                                                           |               |                |               |        |  |  |
|-------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------|----------------|---------------|--------|--|--|
| Bit 7 |                                                                 |                                                                                        |                                                                                                  |               |                |               | 0      |  |  |
|       | COT/                                                            | COT/R                                                                                  |                                                                                                  | IDR           | LM             | LMR           | V+T    |  |  |
| COT/R | Selection of Cut off Transmit/Receive Paths                     |                                                                                        |                                                                                                  |               |                |               |        |  |  |
|       | 000:                                                            | Normal Operation                                                                       |                                                                                                  |               |                |               |        |  |  |
|       | 001:                                                            | COT16                                                                                  | Cut Off Transmit Path at 16 kHz (input of TH-Filter)                                             |               |                |               |        |  |  |
|       | 0 1 0:                                                          | COT8                                                                                   | Cut Off Transmit Path at 8 kHz (input of compression, output is zero for μ-law, 1 LSB for A-law) |               |                |               |        |  |  |
|       | 101:                                                            | COR4M                                                                                  | Cut Off Receive Path at 4 MHz (POFI-output)                                                      |               |                |               |        |  |  |
|       | 1 1 0:                                                          | COR64                                                                                  | Cut Off R                                                                                        | eceive Pat    | h at 64 k⊦     | Iz (IM-filter | input) |  |  |
| IDR   | Initialize Data RAM                                             |                                                                                        |                                                                                                  |               |                |               |        |  |  |
|       | IDR = 0:                                                        | Normal op                                                                              | eration is se                                                                                    | elected       |                |               |        |  |  |
|       | IDR = 1:                                                        | Contents of Data RAM is set to 0<br>(used for production test purposes)                |                                                                                                  |               |                |               |        |  |  |
| LM    | Level Metering function <sup>1)</sup>                           |                                                                                        |                                                                                                  |               |                |               |        |  |  |
|       | LM = 0:                                                         |                                                                                        |                                                                                                  |               |                |               |        |  |  |
|       | LM = 1:                                                         | Level metering function is enabled                                                     |                                                                                                  |               |                |               |        |  |  |
| LMR   | Result of Level Metering function (this bit can not be written) |                                                                                        |                                                                                                  |               |                |               |        |  |  |
|       | LMR = 0:                                                        | Level dete                                                                             | cted was lo                                                                                      | wer than th   | ne referen     | ce            |        |  |  |
|       | LMR = 1:                                                        | Level detected was higher than the reference                                           |                                                                                                  |               |                |               |        |  |  |
| V+T   | Add Voice signal and Tone Generator signal                      |                                                                                        |                                                                                                  |               |                |               |        |  |  |
|       | V+T = 0:                                                        | Voice or T                                                                             | one Genera                                                                                       | tor is fed to | o the DAC      | ;             |        |  |  |
|       | V+T = 1:                                                        | Voice and Tone Generator Signals are added, and fed to the Digital to Analog Converter |                                                                                                  |               |                |               |        |  |  |
|       | ation of the level m                                            |                                                                                        |                                                                                                  | filtors (from | a digital loor | or externell  |        |  |  |

A signal fed to  $A/\mu$ -Law compression via AX- and HPX-filters (from a digital loop, or externally via VIN), is rectified, and the power is measured. If the power exceeds a certain value, loaded to XR7, bit LMR is set to '1'. The power of the incoming signal can be adjusted by AX-filters.

#### Programming the SICOFI<sup>®</sup>-2/4-TE



Figure 13 'CUT OFF's' and Loops

Semiconductor Group
# 3.3.4 CR3 Configuration Register 3

| Bit 7                      |                                                                       |                     |           |                                          |                              |               | 0          |
|----------------------------|-----------------------------------------------------------------------|---------------------|-----------|------------------------------------------|------------------------------|---------------|------------|
|                            | Test-L                                                                | _oops               |           | AGX                                      | AGR                          | D-HPX         | D-HPR      |
| Teetleene                  | Test-Loops 4 bit field for selection of Analog and Digital Loop Backs |                     |           |                                          |                              |               |            |
| Test-Loops                 |                                                                       | selection of Al     | •         | •                                        | •                            |               |            |
|                            | 0000:                                                                 |                     |           | loop back is selected (normal operation) |                              |               | ,          |
|                            | 0001:                                                                 | ALB-PFI             |           | -                                        | ck via PRE                   |               |            |
|                            | 0011:                                                                 | ALB-4M              |           | • •                                      | ck via 4 M                   |               |            |
|                            | 0100:                                                                 | ALB-PCM             |           | •                                        | ck via 8 k⊦<br>sial settings | ( )           |            |
|                            | 0101:                                                                 | ALB-8K              | Analo     | og loop ba                               | ck via 8 kH                  | lz (linear) i | s selected |
|                            | 1000:                                                                 | DLB-ANA             | Digita    | al loop bac                              | k via analo                  | og port is s  | elected    |
|                            | 1001:                                                                 | DLB-4M              | Digita    | al loop bac                              | k via 4 M⊦                   | Iz is select  | ted        |
|                            | 1 1 0 0:                                                              | DLB-128K            | Digita    | al loop bac                              | k via 128 l                  | kHz is sele   | ected      |
|                            | 1 1 0 1:                                                              | DLB-64K             | Digita    | al loop bac                              | k via 64 kl                  | Hz is selec   | ted        |
|                            | 1 1 1 1:                                                              | DLB-PCM             | Digita    | al loop bac                              | k via PCM                    | -registers i  | s selected |
| AGX                        | Analog gain                                                           | in transmit dire    | ection    |                                          |                              |               |            |
|                            | AGX = 0:                                                              | Analog gain i       | s disal   | bled                                     |                              |               |            |
|                            | AGX = 1:                                                              | Analog gain i       | s enat    | oled (6.02                               | dB amplifi                   | cation)       |            |
| AGR                        | Analog gain                                                           | in receive dire     | ction     |                                          |                              |               |            |
|                            | AGR = 0:                                                              | Analog gain i       |           | oled                                     |                              |               |            |
|                            | AGR = 1:                                                              | Analog gain i       |           |                                          | dB attenua                   | ation)        |            |
| D-HPX                      | Disable high                                                          | pass in transm      | nit direa | ction                                    |                              |               |            |
|                            | 0                                                                     | Transmit high       |           |                                          | 4                            |               |            |
|                            |                                                                       | Transmit high       | •         |                                          |                              |               |            |
|                            | D = 1                                                                 | riansmittingi       | r puss    |                                          | u                            |               |            |
| D-HPR                      | Disable high                                                          | pass in receive     | e direc   | tion                                     |                              |               |            |
|                            | D-HPR = 0:                                                            | Receive high        | pass i    | is enabled                               |                              |               |            |
|                            |                                                                       | Receive high        | •         |                                          |                              |               |            |
| <sup>1)</sup> In this case |                                                                       | signal is attenuate |           |                                          |                              |               |            |

<sup>1)</sup> In this case the transmit-path signal is attenuated 0.06 dB

 $^{\rm 2)}$   $\,$  In this case the receive-path signal is attenuated 0.12 dB  $\,$ 

# 3.3.5 CR4 Configuration Register 4

Configuration register CR4, sets the receiving time slot and the receiving PCM-highway.

| Bit 7   |                                                     |                             |                         |                         |            |            | 0      |  |  |
|---------|-----------------------------------------------------|-----------------------------|-------------------------|-------------------------|------------|------------|--------|--|--|
| RLINE   | 0                                                   | 0                           | 0                       | RS3                     | RS2        | RS1        | RS0    |  |  |
| RLINE   | Selects the data line for the receiving of PCM-data |                             |                         |                         |            |            |        |  |  |
|         | RLI                                                 | NE = 0:                     | DD                      | DD is selected          |            |            |        |  |  |
|         | RLI                                                 | NE = 1:                     | DU                      | DU is selected          |            |            |        |  |  |
| RS[3:0] |                                                     | ects the tim<br>he time slo | ,                       | ,                       |            | ing the PC | M-data |  |  |
|         | 0                                                   | 0 0 0:                      | Tin                     | Time slot 0 is selected |            |            |        |  |  |
|         | 0                                                   | 0 0 1:                      | Time slot 1 is selected |                         |            |            |        |  |  |
|         |                                                     |                             |                         |                         |            |            |        |  |  |
|         | 1                                                   | 0 1 0:                      | Tin                     | ne slot 10 i            | s selected |            |        |  |  |
|         | 1                                                   | 0 1 1:                      | Tin                     | ne slot 11 i            | s selected |            |        |  |  |

# 3.3.6 CR5 Configuration Register 5

Configuration register CR5, sets the transmit time slot and the transmit PCM-highway.

| Bit   | 7     |                                                                    |             |                           |                         |            |     | 0   |  |
|-------|-------|--------------------------------------------------------------------|-------------|---------------------------|-------------------------|------------|-----|-----|--|
|       | XLINE | 0                                                                  | 0           | 0                         | XS3                     | XS2        | XS1 | XS0 |  |
|       | _     |                                                                    |             |                           |                         |            |     |     |  |
| XLIN  | XLINE |                                                                    | ts the data | а                         |                         |            |     |     |  |
|       |       | XLINE :                                                            |             |                           | is selected             | t          |     |     |  |
|       |       | XLINE = 1: DD is selected                                          |             |                           |                         | b          |     |     |  |
|       |       |                                                                    |             |                           |                         |            |     |     |  |
| XS[3: | :0]   | Selects the time slot (0 to 11) used for transmitting the PCM-data |             |                           |                         |            |     |     |  |
|       |       | The                                                                | e time slot | t-number is binary coded. |                         |            |     |     |  |
|       |       | 0 0 0 0:                                                           |             |                           | Time slot 0 is selected |            |     |     |  |
|       |       | 0 0                                                                | 0 1:        | Time slot 1 is selected   |                         |            |     |     |  |
|       |       |                                                                    |             |                           |                         |            |     |     |  |
|       |       | 1 01 0:                                                            |             | Tim                       | e slot 10 is            |            |     |     |  |
|       |       | 1 0                                                                | 1 1:        | Tim                       | e slot 11 is            | s selected |     |     |  |
|       |       |                                                                    |             |                           |                         |            |     |     |  |

#### 3.4 COP Command

With a COP command coefficients for the programmable filters can be written to the SICOFI-2/4-TE coefficient-RAM or read from the Coefficient-RAM via the  $\mu$ -Controller interface for verification

| Bit 7       |              |   |   |              |                                            |                                                |            |              |             | 0        |
|-------------|--------------|---|---|--------------|--------------------------------------------|------------------------------------------------|------------|--------------|-------------|----------|
|             | AD           | 2 |   | AD1          | RW                                         | 0                                              | CODE3      | CODE2        | CODE1       | CODE0    |
|             |              |   |   |              |                                            |                                                |            |              |             |          |
| AD2-1       |              |   |   |              | lress                                      |                                                |            |              |             |          |
|             |              |   |   | AD2          | 2-1 = 0 0                                  | SICOFI2/4                                      | -TE- chan  | nel 1 is ad  | dressed     |          |
|             |              |   |   | AD2          | 2-1 = 0 1                                  | SICOFI2/4                                      | -TE- chan  | nel 2 is ad  | dressed     |          |
|             |              |   |   | AD2          |                                            | SICOFI2/4<br>only)                             | -TE- chan  | nel 3 is ade | dressed (P  | SB 2134  |
|             |              |   |   | AD2          |                                            | SICOFI2/4<br>only)                             | -TE- chan  | nel 4 is ade | dressed (P  | SB 2134  |
| RW          |              |   |   | Rea          | ad/Write                                   |                                                |            |              |             |          |
|             |              |   |   | RW           | = 0                                        | Subsequent data is written to the SICOFI2/4-TE |            |              |             |          |
|             |              |   |   | RW           | <sup>′</sup> = 1                           | Read data from SICOFI2/4-TE                    |            |              |             |          |
| CODE<br>3-0 | Includes nun |   |   | ncludes numt | nber of following bytes and filter-address |                                                |            |              |             |          |
|             | 0            | 0 | 0 | 0            | TH-Filter coe                              | efficients (p                                  | art 1)     | (followed b  | y 8 bytes o | of data) |
|             | 0            | 0 | 0 | 1            | TH-Filter coe                              | efficients (p                                  | art 2)     | (followed b  | y 8 bytes o | of data) |
|             | 0            | 0 | 1 | 0            | TH-Filter coe                              | efficients (p                                  | art 3)     | (followed b  | y 8 bytes o | of data) |
|             | 0            | 1 | 0 | 0            | IM/R1-Filter                               | coefficients                                   | s (part 1) | (followed b  | y 8 bytes   | of data) |
|             | 0            | 1 | 0 | 1            | IM/R1-Filter                               | coefficients                                   | s (part 2) | (followed b  | y 8 bytes o | of data) |
|             | 0            | 1 | 1 | 0            | FRX-Filter co                              | pefficients                                    |            | (followed b  | y 8 bytes o | of data) |
|             | 0            | 1 | 1 | 1            | FRR-Filter co                              | oefficients                                    |            | (followed b  | y 8 bytes   | of data) |
|             | 1            | 0 | 0 | 0            | AX-Filter coe                              | efficients                                     |            | (followed b  | y 4 bytes o | of data) |
|             | 1            | 0 | 0 | 1            | AR-Filter coe                              | efficients                                     |            | (followed b  | y 4 bytes o | of data) |
|             | 1            | 1 | 0 | 0            | TG 1- coeffic                              | cients                                         |            | (followed b  | y 4 bytes   | of data) |
|             | 1            | 1 | 0 | 1            | TG 2- coeffic                              | cients                                         |            | (followed b  | y 4 bytes   | of data) |

#### How to Program the Filter Coefficients

TH-Filter: Two (Four) sets of TH-filter coefficients can be loaded to the SICOFI2 (/4)-TE. Each sets can be selected for any of the two / four SICOFI2/4-TE channels, by setting the value of TH-Sel in configuration register CR0. Coefficient set 1 is loaded to the SICOFI2/4-TE via channel 1, set 2 is loaded via channel 2 and so on. For the SICOFI2-TE, only set 1 and 2 are available.

#### AX, AR, IM/R1, FRX, FRR-Filter, Tone-Generators:

An individual coefficient set is available for each of the two / four channels.





## 3.5 XOP Command

With the XOP command the SICOFI2/4-TE digital command/indication interface to a SLIC is configured and evaluated. Also other common functions are assigned with this command.

| Bit  | 7   |                |                            |                |             |             |           | 0         |
|------|-----|----------------|----------------------------|----------------|-------------|-------------|-----------|-----------|
|      | RST | 0              | RW                         | 1              | 1           | LSEL2       | LSEL1     | LSEL0     |
|      | _   |                | •                          |                |             | ·           |           |           |
| RST  | Sof | Software Reset |                            |                |             |             |           |           |
|      | (sa | me as RES      | SET-pin, va                | alid for all 2 | 2/4 channe  | els)        |           |           |
|      | RS  | T = 1:         | Reset                      |                |             |             |           |           |
|      | RS  | T = 0:         | No opera                   | tion           |             |             |           |           |
|      |     |                |                            |                |             |             |           |           |
| RW   |     |                | nformatior<br>ation to the |                | •           | om the SIC  | OFI-2/4-T | E or      |
|      | RW  | / = 0:         | Write to S                 | SICOFI2/4-     | TE          |             |           |           |
|      | RW  | / = 1:         | Read fror                  | n SICOFI2      | /4-TE       |             |           |           |
|      |     |                |                            |                |             |             |           |           |
| LSEL | Ler | igth select    | informatio                 | n, for setti   | ng the nun  | nber of sub | sequent d | ata bytes |
|      | LSE | EL = 000:      | 1 byte of                  | data is foll   | owing (XR   | 0)          |           |           |
|      | LSE | EL = 001:      | 2 bytes of                 | f data are f   | ollowing (2 | XR1, XR0)   |           |           |

: LSEL = 111: 8 bytes of data are following (XR7, XR6, XR5, XR4, XR3, XR2, XR1, XR0)

Note: All other codes are reserved for future use! If only one configuration register requires modification, for example XR5, this can be accomplished by setting LSEL =101 and releasing pin CS after XR5 is written.

#### 3.5.1 XR0 Extended Register 0

The signaling connection between SICOFI2/4-TE and a SLIC is performed by master device the SICOFI2/4-TE signaling input and output pins and Configuration Register XR0... XR4. Data received from the upstream master device are transferred to signaling output pins (SO, SB). Data at the signaling input pins are transferred to the upstream controller.

#### In Connection with XOP-Read Commands

| Bit | 7     |       |       |       |       |       |       | 0     |
|-----|-------|-------|-------|-------|-------|-------|-------|-------|
|     | 0     | 0     | 0     | 0     | SI2_1 | SI2_0 | SI1_1 | SI1_0 |
|     | SI4_1 | SI4_0 | SI3_1 | SI3_0 | SI2_1 | SI2_0 | SI1_1 | SI1_0 |

#### PSB 2134 only

| SI4_1  | Status of pin SI4_1 is transferred to the upstream master device |
|--------|------------------------------------------------------------------|
| SI4_0  | Status of pin SI4_0 is transferred to the upstream master device |
| SI3_1  | Status of pin SI3_1 is transferred to the upstream master device |
| SI3_0  | Status of pin SI3_0 is transferred to the upstream master device |
| Common |                                                                  |
| SI2_1  | Status of pin SI2_1 is transferred to the upstream master device |
| SI2_0  | Status of pin SI2_0 is transferred to the upstream master device |
| SI1_1  | Status of pin SI1_1 is transferred to the upstream master device |
| SI1_0  | Status of pin SI1_0 is transferred to the upstream master device |

#### In Connection with XOP-Write Commands

| Bit | 7     |       |       |       |       |       |       | 0     |
|-----|-------|-------|-------|-------|-------|-------|-------|-------|
|     | 0     | 0     | 0     | 0     | SO2_1 | SO2_0 | SO1_1 | SO1_0 |
|     | SO4_1 | SO4_0 | SO3_1 | SO3_0 | SO2_1 | SO2_0 | SO1_1 | SO1_0 |

#### PSB 2134 only

| SO4_1 | Pin SO4_1 is set to the assigned value |
|-------|----------------------------------------|
| SO4_0 | Pin SO4_0 is set to the assigned value |
| SO3_1 | Pin SO3_1 is set to the assigned value |
| SO3_0 | Pin SO3_0 is set to the assigned value |

#### Common

- **SO2\_1** Pin SO2\_1 is set to the assigned value
- **SO2\_0** Pin SO2\_0 is set to the assigned value
- **SO1\_1** Pin SO1\_1 is set to the assigned value
- **SO1\_0** Pin SO1\_0 is set to the assigned value

## 3.5.2 XR1 Extended Register 1

This register transfers information to or from the programmable signaling pins.

| Bit | 7 |
|-----|---|
|-----|---|

| 7     |       |       |       |       |       |       | 0     |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 0     | 0     | 0     | 0     | SB2_1 | SB2_0 | SB1_1 | SB1_0 |
| SB4_1 | SB4_0 | SB3_1 | SB3_0 | SB2_1 | SB2_0 | SB1_1 | SB1_0 |

#### In Connection with a XOP-Read Command

| PSB 2134 only | ,                                                     |
|---------------|-------------------------------------------------------|
| SB4_1         | If input: status of pin SB4_1 is transferred upstream |
| SB4_0         | If input: status of pin SB4_0 is transferred upstream |
| SB3_1         | If input: status of pin SB3_1 is transferred upstream |
| SB3_0         | If input: status of pin SB3_0 is transferred upstream |
| Common        |                                                       |
| SB2_1         | If input: status of pin SB2_1 is transferred upstream |
| SB2_0         | If input: status of pin SB2_0 is transferred upstream |
| SB1_1         | If input: status of pin SB1_1 is transferred upstream |
| SB1_0         | If input: status of pin SB1_0 is transferred upstream |

# In Connection with a XOP-Write Command

#### PSB 2134 only

| SB4_1  | If output: pin SB4_1 is set to the assigned value |
|--------|---------------------------------------------------|
| SB4_0  | If output: pin SB4_0 is set to the assigned value |
| SB3_1  | If output: pin SB3_1 is set to the assigned value |
| SB3_0  | If output: pin SB3_0 is set to the assigned value |
| Common |                                                   |
| SB2_1  | If output: pin SB2_1 is set to the assigned value |
| SB2_0  | If output: pin SB2_0 is set to the assigned value |
| SB1_1  | If output: pin SB1_1 is set to the assigned value |
| SB1_0  | If output: pin SB1_0 is set to the assigned value |

Note: After a 'Reset' of the device, all programmable pins are input pins!

# 3.5.3 XR2 Extended Register 2

This register controls the direction of the programmable signaling pins.

| Bit | Bit 7  |        |        |        |        |        |        | 0      |
|-----|--------|--------|--------|--------|--------|--------|--------|--------|
|     | 0      | 0      | 0      | 0      | PSB2_1 | PSB2_0 | PSB1_1 | PSB1_0 |
|     | PSB4_1 | PSB4_0 | PSB3_1 | PSB3_0 | PSB2_1 | PSB2_0 | PSB1_1 | PSB1_0 |

| PSB 2134 only                                                                          |                                                                                                                                                                                                                                                                                                                  |
|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PSB4_1                                                                                 | Programmable bi-directional signaling pin SB4_1 is programmed                                                                                                                                                                                                                                                    |
| PSB4_1 = 0:                                                                            | Pin SB4_1 is indication input                                                                                                                                                                                                                                                                                    |
| PSB4_1 = 1:                                                                            | Pin SB4_1 is command output                                                                                                                                                                                                                                                                                      |
| PSB4_0                                                                                 | Programmable bi-directional signaling pin SB4_0 is programmed                                                                                                                                                                                                                                                    |
| PSB4_0 = 0:                                                                            | pin SB4_0 is indication input                                                                                                                                                                                                                                                                                    |
| PSB4_0 = 1:                                                                            | Pin SB4_0 is command output                                                                                                                                                                                                                                                                                      |
| PSB3_1                                                                                 | Programmable bi-directional signaling pin SB3_1 is programmed                                                                                                                                                                                                                                                    |
| PSB3_1 = 0:                                                                            | Pin SB3_1 is indication input                                                                                                                                                                                                                                                                                    |
| PSB3_1 = 1:                                                                            | Pin SB3_1 is command output                                                                                                                                                                                                                                                                                      |
| PSB3_0                                                                                 | Programmable bi-directional signaling pin SB3_0 is programmed                                                                                                                                                                                                                                                    |
| PSB3_0 = 0:                                                                            | Pin SB3_0 is indication input                                                                                                                                                                                                                                                                                    |
| PSB3_0 = 1:                                                                            | Pin SB3_0 is command output                                                                                                                                                                                                                                                                                      |
|                                                                                        |                                                                                                                                                                                                                                                                                                                  |
|                                                                                        |                                                                                                                                                                                                                                                                                                                  |
| Common                                                                                 |                                                                                                                                                                                                                                                                                                                  |
| Common<br>PSB2_1                                                                       | Programmable bi-directional signaling pin SB2_1 is programmed                                                                                                                                                                                                                                                    |
|                                                                                        | Programmable bi-directional signaling pin SB2_1 is programmed<br>Pin SB2_1 is indication input                                                                                                                                                                                                                   |
| PSB2_1                                                                                 |                                                                                                                                                                                                                                                                                                                  |
| PSB2_1<br>PSB2_1 = 0:<br>PSB2_1 = 1:                                                   | Pin SB2_1 is indication input<br>Pin SB2_1 is command output                                                                                                                                                                                                                                                     |
| PSB2_1<br>PSB2_1 = 0:<br>PSB2_1 = 1:<br>PSB2_0                                         | Pin SB2_1 is indication input<br>Pin SB2_1 is command output<br>Programmable bi-directional signaling pin SB2_0 is programmed                                                                                                                                                                                    |
| PSB2_1<br>PSB2_1 = 0:<br>PSB2_1 = 1:<br>PSB2_0<br>PSB2_0 = 0:                          | <ul><li>Pin SB2_1 is indication input</li><li>Pin SB2_1 is command output</li><li>Programmable bi-directional signaling pin SB2_0 is programmed</li><li>Pin SB2_0 is indication input</li></ul>                                                                                                                  |
| PSB2_1<br>PSB2_1 = 0:<br>PSB2_1 = 1:<br>PSB2_0                                         | Pin SB2_1 is indication input<br>Pin SB2_1 is command output<br>Programmable bi-directional signaling pin SB2_0 is programmed                                                                                                                                                                                    |
| PSB2_1<br>PSB2_1 = 0:<br>PSB2_1 = 1:<br>PSB2_0<br>PSB2_0 = 0:                          | <ul><li>Pin SB2_1 is indication input</li><li>Pin SB2_1 is command output</li><li>Programmable bi-directional signaling pin SB2_0 is programmed</li><li>Pin SB2_0 is indication input</li></ul>                                                                                                                  |
| PSB2_1<br>PSB2_1 = 0:<br>PSB2_1 = 1:<br>PSB2_0<br>PSB2_0 = 0:<br>PSB2_0 = 1:           | <ul> <li>Pin SB2_1 is indication input</li> <li>Pin SB2_1 is command output</li> <li>Programmable bi-directional signaling pin SB2_0 is programmed</li> <li>Pin SB2_0 is indication input</li> <li>Pin SB2_0 is command output</li> </ul>                                                                        |
| PSB2_1<br>PSB2_1 = 0:<br>PSB2_1 = 1:<br>PSB2_0<br>PSB2_0 = 0:<br>PSB2_0 = 1:<br>PSB1_1 | <ul> <li>Pin SB2_1 is indication input</li> <li>Pin SB2_1 is command output</li> <li>Programmable bi-directional signaling pin SB2_0 is programmed</li> <li>Pin SB2_0 is indication input</li> <li>Pin SB2_0 is command output</li> <li>Programmable bi-directional signaling pin SB1_1 is programmed</li> </ul> |

| PSB1_0 = 0: | Pin SB1_0 is indication input |
|-------------|-------------------------------|
|             |                               |

**PSB1\_0 = 1:** Pin SB1\_0 is command output

Note: After a 'Reset' of the device, all programmable pins are input pins!

## 3.5.4 XR3 Extended Register 3

This register transfers information to or from the programmable signaling pins and configures these pins.

| Bit | 3it 7 |       |       |       |        |        |        | 0      |
|-----|-------|-------|-------|-------|--------|--------|--------|--------|
|     | 0     | 0     | SB2_2 | SB1_2 | 0      | 0      | PSB2_2 | PSB1_2 |
|     | SB4_2 | SB3_2 | SB2_2 | SB1_2 | PSB4_2 | PSB3_2 | PSB2_2 | PSB1_2 |

#### In Connection with a XOP-Read Command

#### PSB 2134 only

| SB4_2  | If input: status of pin SB4_2 is transferred upstream |
|--------|-------------------------------------------------------|
| SB3_2  | If input: status of pin SB3_2 is transferred upstream |
| Common |                                                       |
| SB2_2  | If input: status of pin SB2_2 is transferred upstream |
| SB1_2  | If input: status of pin SB1_2 is transferred upstream |

#### In Connection with a XOP-Write Command

#### PSB 2134 only

| /             |                                                               |
|---------------|---------------------------------------------------------------|
| SB4_2         | If output: pin SB4_2 is set to the assigned value             |
| SB3_2         | If output: pin SB3_2 is set to the assigned value             |
| Common        |                                                               |
| SB2_2         | If output: pin SB2_2 is set to the assigned value             |
| SB1_2         | If output: pin SB1_2 is set to the assigned value             |
|               |                                                               |
| PSB 2134 only |                                                               |
| PSB4_2        | Programmable bi-directional signaling pin SB4_2 is programmed |
| PSB4_2 = 0:   | Pin SB4_2 is indication input                                 |
| PSB4_2 = 1:   | Pin SB4_2 is command output                                   |
| PSB3_2        | Programmable bi-directional signaling pin SB3_2 is programmed |

# SIEMENS

# Programming the SICOFI<sup>®</sup>-2/4-TE

| PSB3_2 = 0: | Pin SB3_2 is indication input                                 |
|-------------|---------------------------------------------------------------|
| PSB3_2 = 1: | Pin SB3_2 is command output                                   |
| Common      |                                                               |
| PSB2_2      | Programmable bi-directional signaling pin SB2_2 is programmed |
| PSB2_2 = 0: | Pin SB2_2 is indication input                                 |
| PSB2_2 = 1: | Pin SB2_2 is command output                                   |
| PSB1_2      | Programmable bi-directional signaling pin SB1_2 is programmed |
| PSB1_2 = 0: | Pin SB1_2 is indication input                                 |
| PSB1_2 = 1: | Pin SB1_2 is command output                                   |

Note: After a 'Reset' of the device, all programmable pins are input pins!

# 3.5.5 XR4 Extended Register 4

Register XR4 provides two optional functions: debouncing of signaling input changes, and the configuration of the programmable ring generator output pin RGEN.

| Bit 7 |   | ( | C |
|-------|---|---|---|
|       | Ν | Т |   |

# Signaling Debounce Interval N

To restrict the rate of changes on signaling input pins transferred, deglitching of the status information from the SLIC may be applied. New status information will be read into registers XR0, XR1, XR2 and XR3, and an interrupt on pin INT12 (INT34) will be generated, after it has been stable for N milliseconds. N is programmable in the range of 2 to 26ms in steps of 2 ms, with N = 0 the debouncing is disabled. The last two bit combinations are reserved for future use.

|   | Field N |   |   | Debounce Interval Time                        |  |  |
|---|---------|---|---|-----------------------------------------------|--|--|
| 0 | 0       | 0 | 0 | Debounce and interrupt generation is disabled |  |  |
| 0 | 0       | 0 | 1 | Debounce period 2 ms                          |  |  |
| 0 | 0       | 1 | 0 | Debounce period 4 ms                          |  |  |
|   |         |   |   |                                               |  |  |
| 1 | 1       | 0 | 1 | Debounce period 26 ms                         |  |  |
| 1 | 1       | 1 | 0 | reserved                                      |  |  |
| 1 | 1       | 1 | 1 | reserved                                      |  |  |

# **Configuration of RGEN**

|   | Field T |   |   | Frequency applied to Pin RGEN |
|---|---------|---|---|-------------------------------|
| 0 | 0 0 0 0 |   |   | RGEN is set to 1 permanently  |
| 0 | 0       | 0 | 1 | T is 2ms                      |
| 0 | 0       | 1 | 0 | T is 4ms                      |
|   |         |   |   |                               |
|   |         |   | • |                               |
| 1 | 1       | 1 | 0 | T is 28 ms                    |
| 1 | 1       | 1 | 1 | RGEN is set to 0 permanently  |

#### 3.5.6 XR5 Extended Register 5

This register contains additional configuration items valid for all 2/4 channels

| 5       |                                           |                                                                       | 5              |                                             |                |  |
|---------|-------------------------------------------|-----------------------------------------------------------------------|----------------|---------------------------------------------|----------------|--|
| Bit 7   |                                           |                                                                       |                |                                             | 0              |  |
| 0       | 0                                         | CR_DU                                                                 | CR_DD          | CHCLK                                       | Version        |  |
|         |                                           |                                                                       |                |                                             |                |  |
| CR_DU   | Crasł                                     | 1 <sup>1)</sup> on DU (                                               | read only)     |                                             |                |  |
|         | 0:                                        | No cra                                                                | ash detecte    | d                                           |                |  |
|         | 1:                                        | Crash                                                                 | detected (     | bad programming in                          | CR5-registers) |  |
| CR_DD   |                                           |                                                                       |                |                                             |                |  |
|         | Crash                                     | n on DD (re                                                           | ead only)      |                                             |                |  |
|         | 0:                                        | No cra                                                                | ash detecte    | d                                           |                |  |
|         | 1:                                        | Crash detected (bad programming in CR5-registers)                     |                |                                             |                |  |
| CHCLK   | Enables Chopper Clock Output to pin CHCLK |                                                                       |                |                                             |                |  |
|         | 0 0:                                      | pin Cł                                                                | HCLK is set    | to 1                                        |                |  |
|         | 0 1:                                      | A 512                                                                 | kHz signal     | is fed to pin CHCLK                         | <u> </u>       |  |
|         | 1 0:                                      | A 256                                                                 | kHz signal     | is fed to pin CHCLK                         | <u> </u>       |  |
|         | 1 1:                                      | 1 1: A 16384 kHz signal (internal masterclock) is fed to pin<br>CHCLK |                |                                             |                |  |
|         |                                           | •                                                                     |                | ne two / four channe<br>d DCL must be provi |                |  |
| VERSION | This t                                    | wo bit field                                                          | l identifies t | he actual chip version                      | on,            |  |
|         |                                           |                                                                       | 4.0            |                                             |                |  |

is '01' for Version 1.2

<sup>1)</sup> A crash occurs, if 2 or more channels are programed to transmit (talk) in the same time slot on the same line. In this case the crash-bit will be set, and transmission will be disabled for all affected channels.

#### 3.5.7 XR6 Extended Register 6

This register configures the operation of the PCM-interface

| Bit | 7 |     |     |       |   | 0          |
|-----|---|-----|-----|-------|---|------------|
|     | 0 | X-S | R-S | DRV_0 | 0 | PCM-OFFSET |

X-S Transmit Slope

|            | X-S = 0:         | Transmission starts with rising edge of BCL                  |
|------------|------------------|--------------------------------------------------------------|
|            | X-S = 1:         | Transmission starts with falling edge of BCL                 |
| R-S        | Receive Slope    |                                                              |
|            | R-S= 0:          | Data is sampled with falling edge of BCL                     |
|            | R-S= 1:          | Data is sampled with rising edge of BCL                      |
| DRV_0      | Driving Mode for | Bit 0                                                        |
|            | DRV_0 = 0:       | Bit 0 is driven the whole BCL-period                         |
|            | DRV_0 = 1:       | Bit 0 is driven during the first half of the BCL-period only |
| PCM-OFFSET | Offset in number | r of data-clock periods added to Time slot                   |
|            | 0 0 0:           | No offset is added                                           |
|            | 0 0 1:           | One data clock period is added                               |
|            |                  |                                                              |
|            | 111              | Seven data clock periods are added                           |

# 3.5.8 XR7 Extended Register 7

This register contains the 8-bit offset value for the level metering function

| Bit | 7   |     |     |     |     |     |     | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|
|     | OF7 | OF6 | OF5 | OF4 | OF3 | OF2 | OF1 | OF0 |

# Programming the SICOFI®-2/4-TE



## 3.5.9 Setting of Slopes in Register XR6



#### 3.6 Operating Modes



#### Figure 16

#### 3.6.1 RESET (Basic Setting Mode)

Upon initial application of  $V_{DD}$  or resetting pin RESET to '0' during operation, or by software-reset (see XOP command), the SICOFI2/4-TE enters a basic setting mode. Basic setting means, that the SICOFI2/4-TE configuration registers CR0... CR6 and XR0... XR7 are initialized to '0' for all channels.

All programmable filters are disabled, all programmable command/indication pins are inputs. The two tone generators as well as any testmodes are disabled. There is no persistence checking. Receive signaling registers are cleared. DOUT-pin is in high impedance state, the analog outputs and the signaling outputs are forced to ground.

| CR0 CR6         | 00 <sub>H</sub> |
|-----------------|-----------------|
| XR0 XR7         | 00 <sub>H</sub> |
| Coefficient-RAM | Old value       |

| Command Stack      | Cleared            |
|--------------------|--------------------|
| DIN-input          | Ignored            |
| DOUT-output        | High impedance     |
| VOUT1,2 or 1,2,3,4 | GNDA1,2 or 1,2,3,4 |
| SBx_y              | Input              |
| SOx_y              | GNDD               |

If any voltage is applied to any input-pin before initial application of  $V_{DD}$ , the SICOFI2/4-TE may not enter the basic setting mode. In this case it is necessary to reset the SICOFI2/4-TE or to initialize the SICOFI2/4-TE configuration registers to '0'.

The SICOFI2/4-TE leaves this mode automatically after the RESET-pin is released.

#### 3.6.2 Standby Mode

After releasing the RESET-pin, (RESET-state), the SICOFI2/4-TE will enter the Standby mode. The SICOFI2/4-TE is forced to standby mode with the PU-bit set to '0' in the CR1-register (POWERDOWN). All 2/4 channels must be programmed separately. During standby mode the serial SICOFI2/4-TE  $\mu$ -Controller interface is ready to receive and transmit commands and data. Received voice data on DU, DD-pin will be ignored. SICOFI2/4-TE configuration registers and Coefficient-RAM can be loaded and read back in this mode. Data on signaling input pins can be read via the  $\mu$ -Controller interface.

| DU, DD         | High 'Z'       |  |  |
|----------------|----------------|--|--|
| VOUT1, 2, 3, 4 | GNDA1, 2, 3, 4 |  |  |

#### 3.6.3 Active Mode (Power Up)

The operating mode for any of the four channels is entered upon recognition of a PU-bit set to '1' in a CR1-register for the specific channel.

#### 3.6.4 **Programmable Filters**

Based on an advanced digital filter concept, the SICOFI-2/4 TE provides excellent transmission performance and high flexibility. The new filter concept leads to a maximum independence between the different filter blocks.

# Impedance Matching Filter

| Realization by                    | y 3 different loops                                |           |
|-----------------------------------|----------------------------------------------------|-----------|
| – 4 MHz:                          | Multiplication by a constant                       | (12 bit)  |
| – 128 kHz:                        | Wave Digital Filter (IIR)                          | (60 bit)  |
|                                   | Improves low frequency response                    |           |
| – 64 kHz:                         | FIR-Filter                                         | (48 bit)  |
|                                   | For fine-tuning                                    |           |
| <ul> <li>Improved stat</li> </ul> | bility behavior of feedback loops                  |           |
| Real part of te                   | ermination impedance positive under all condition  | IS        |
| <ul> <li>Improved over</li> </ul> | erflow performance for transients                  |           |
| Return loss b                     | etter 30 dB                                        |           |
| Transhybrid Ba                    | alancing (TH) Filter                               |           |
| New concept                       | : 2 loops at 16 kHz                                |           |
| Flexible realize                  | zation allows optimization of wide impedance rang  | ge        |
| Consists of a                     | fixed and a programmable part                      |           |
| – 2nd order V                     | Nave Digital Filter (IIR)                          | (106 bit) |
| Improves lo                       | ow frequency response                              |           |
| – 7-TAP FIR-                      | Filter                                             | (84 bit)  |
| For fine-tur                      | ning                                               |           |
| • Trans-Hybrid                    | -Loss better 30 dB (typically better 40 dB, device | only)     |
| <ul> <li>Adaptation to</li> </ul> | different lines by:                                |           |

- Easy selection between four different downloaded coefficient sets

## **Filters for Frequency Response Correction**

- For line equalization and compensation of attenuation distortion
- Improvement of Group-Delay-Distortion by using minimum phase filters (instead of linear phase filters)
- FRR filter for correction of receive path distortion

  5 TAP programmable FIR filter operating at 8 kHz
  FRX filter for correction of transmit path distortion
- 5 TAP programmable FIR filter operating at 8 kHz
   (60 bit)
- Frequency response better 0.1 dB

#### Amplification/Attenuation -Filters AX1, AX2, AR1, AR2

- Improved level adjustment for transmit and receive
- Two separate filters at each direction for
  - Improved trans-hybrid balancing
  - Optimal adjustment of digital dynamic range
  - Gain adjustments independent of TH-filter

#### Amplification/Attenuation Receive (AR1, AR2)-Filter

| Step size for AR-Filter | range 3 – 14 dB: | step size 0.02 0.05 dB |  |  |
|-------------------------|------------------|------------------------|--|--|
|                         | range – 14 – 24  | step size 0.5 dB       |  |  |

#### Amplification/Attenuation Transmit (AX1, AX2)-Filter

| Step size for AX-Filter | range – 3 14 dB: | step size 0.02 0.05 dB |
|-------------------------|------------------|------------------------|
|                         | range 14 24 dB:  | step size 0.5 dB       |

#### 3.6.5 QSICOS Software

The QSICOS-software has been developed to help to obtain an optimized set of coefficients both quickly and easily. The QSICOS program runs on any PC with at least 575 Kbytes of memory. This also requires MS-DOS Version 5.0 or higher, as well as extended memory.

# Programming the SICOFI®-2/4-TE



# Figure 17

#### **QSICOS Supports:**

## • Calculation of Coefficients for the SICOFI2/4-TE

- Impedance Filter (IM) for return loss calculation (please note that the IM filter coefficients are different for the SICOFI2/4-TE and for the PEB 2465. QSICOS calculates the programming bytes for the SICOFI-4 IOM version PEB 2465. These bytes have to be converted with an additional tool to get the required SICOFI-2/4 TE programming bytes. The conversion tool QSUCCONV.EXE is part of the QSICOS software package.)
- FRR and FRX-filters for frequency response in receive and transmit path
- AR1, AR2 and AX1, AX2-filter for level adjustment in receive and transmit path
- Transhybrid Balancing Filter (TH) and
- Two programmable tone generators (TG 1 and TG 2)
- Simulation of the SICOFI-2/4 TE and SLIC System with fixed filter coefficients allows simulations of tolerances which may be caused e.g. by discrete external components.
- Graphical Output of Transfer Functions to the Screen for
  - Return Loss
  - Frequency responses in receive and transmit path
  - Transhybrid Loss
- Calculation of the SICOFI-2/4 TE and SLIC system Stability. The IM-filter of the SICOFI-2/4 TE adjust the total system impedance by making a feedback loop. Because the line is also a part of the total system, a very robust method has to used to avoid oscillations and to ensure system stability. The input impedance of the

SICOFI-2/4 TE and SLIC combination is calculated. If the real part of the system input impedance is positive, the total system stability can be guaranteed.

In addition to the individual calculation of coefficient sets Siemens will provide ready to use coefficient sets for selected SLICs.

Please contact your Siemens office for available information.

## 4 Transmission Characteristics

The figures in this specification are based on the subscriber-line board requirements. The proper adjustment of the programmable filters (transhybrid balancing, impedance matching, frequency-response correction) requires a complete knowledge of the SICOFI-2/4 TE's analog environment. Unless otherwise stated, the transmission characteristics are guaranteed within the test conditions.

# **Test Conditions**

$$\begin{split} T_{\rm A} &= 0 \ ^{\rm o}{\rm C} \ {\rm to} \ 70 \ ^{\rm o}{\rm C}; \ V_{\rm DD} = 5 \ {\rm V} \pm 5\%; \ {\rm GNDA1..4} = {\rm GNDD} = 0 \ {\rm V} \\ R_{\rm L}^{\ 1)} &> 300 \ \Omega; \ C_{\rm L} < 50 \ {\rm pF}; \ {\rm H}({\rm IM}) = {\rm H}({\rm TH}) = 0; \ {\rm H}({\rm R1}) = {\rm H}({\rm FRX}) = {\rm H}({\rm FRR}) = 1; \\ {\rm HPR} \ {\rm and} \ {\rm HPX} \ {\rm enabled}; \\ {\rm AR}^{2)} &= 0 \ {\rm to} - 8 \ {\rm dB} \\ {\rm AX}^{3)} &= 0 \ {\rm to} \ 8 \ {\rm dB} \ {\rm for} \ {\rm A-Law}, \ 0 \ {\rm to} \ 6 \ {\rm dB} \ {\rm for} \ \mu-{\rm Law} \\ f = 1014 \ {\rm Hz}; \ 0 \ {\rm dBm0}; \ {\rm A-Law} \ {\rm or} \ \mu-{\rm Law}; \\ {\rm AGX} = 0 \ {\rm dB}, \ 6.02 \ {\rm dB}, \ {\rm AGR} = 0 \ {\rm dB}, - 6.02 {\rm dB}; \end{split}$$

#### A-Law

A 0 dBm0 signal is equivalent to 1.095 Vrms. A + 3.14 dBm0 signal is equivalent to 1.57 Vrms which corresponds to the overload point of 2.223 V.

When the gain in the receive path is set at 0 dB, an 1014 Hz PCM sinewave input with a level 0 dBm0 will correspond to a voltage of 1.095 Vrms at the analog output.

When the gain in the transmit path is set at 0 dB, an 1014 Hz sine wave signal with a voltage of 1.095Vrms A-Law will correspond to a level of 0 dBm0 at the PCM output.

#### μ**-Law**

In transmit direction for  $\mu$ -law an additional gain of 1.94 dB is implemented automatically, in the companding block (CMP). This additional gain has to be considered at all gain calculations, and reduces possible AX-gain from 8 dB (with A-Law) to 6 dB (with  $\mu$ -Law)

A 0 dBm0<sup>4)</sup> signal is equivalent to 1.0906 Vrms. A + 3.17 dBm0 signal is equivalent to 1.57 Vrms which corresponds to the overload point of 2.223 V.

When the gain in the receive path is set at 0 dB, an 1014 Hz PCM sinewave input with a level 0 dBm0 will correspond to a voltage of 1.0906 Vrms at the analog output.

When the gain in the transmit path is set at 0 dB, an 1014 Hz sine wave signal with a voltage of 1.0906 Vrms will correspond to a level of 1.94 dBm0 at the PCM output.

<sup>&</sup>lt;sup>1)</sup>  $R_{\rm L}, C_{\rm L}$  forms the load on VOUT

<sup>&</sup>lt;sup>2)</sup> Consider, in a complete system, AR = AR1 + AR2 + FRR + R1

<sup>&</sup>lt;sup>3)</sup> Consider, in a complete system, AX = AX1 + AX2 + FRX

<sup>&</sup>lt;sup>4)</sup> The absolute power level in decibels referred to (a point of zero relative level) the PCM interface levels.

# **Transmission Characteristics**

| Parameter                                                                                                                                                                                                                                   | Symbol                                                                                                                              | Li               | Unit         |                                  |                                    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------|----------------------------------|------------------------------------|
|                                                                                                                                                                                                                                             |                                                                                                                                     | min.             | typ.         | max.                             |                                    |
| Gain absolute (AGX = AGR = 0)<br>$T_A$ = 25 °C; $V_{DD}$ = 5 V<br>$T_A$ = 0 - 70 °C; $V_{DD}$ = 5 V ± 5%                                                                                                                                    | G                                                                                                                                   | - 0.80<br>- 0.90 | ± 0.10       | + 0.80<br>+ 0.90                 | dB<br>dB                           |
| Gain absolute (AGX = 6.02 dB,<br>AGR = $-6.02$ dB)<br>$T_A = 25^{\circ}$ C; $V_{DD} = 5$ V<br>$T_A = 0-70^{\circ}$ C; $V_{DD} = 5$ V $\pm 5\%$                                                                                              | G                                                                                                                                   | - 0.85<br>- 0.95 | ± 0.10       | + 0.85<br>+ 0.95                 | dB<br>dB                           |
| Harmonic distortion, 0 dBm0;<br>$f = 1000 \text{ Hz}; 2^{\text{nd}}, 3^{\text{rd}} \text{ order}$                                                                                                                                           | HD                                                                                                                                  |                  | - 44         |                                  | dB                                 |
| Intermodulation <sup>1)</sup> $R_2$<br>$R_3$                                                                                                                                                                                                | IMD<br>IMD                                                                                                                          |                  | - 46<br>- 56 |                                  | dB<br>dB                           |
| Crosstalk 0 dBm0; $f = 200$ Hz to 3400 Hz any combination of direction and channel                                                                                                                                                          | СТ                                                                                                                                  |                  | - 80         | - 75                             | dB                                 |
| Idle channel noise,<br>Transmit, A-law, psophometric $(V_{IN} = 0 \text{ V})$<br>Transmit, $\mu$ -law, C-message $(V_{IN} = 0 \text{ V})$<br>Receive, A-law, psophometric (idle code + 0)<br>Receive, $\mu$ -law, C-message (idle code + 0) | $egin{array}{c} N_{	ext{tp}} \ N_{	ext{tc}} \ N_{	ext{rp}} \ N_{	ext{rp}} \ N_{	ext{rp}} \ N_{	ext{rp}} \ N_{	ext{rc}} \end{array}$ |                  | - 85<br>5    | - 66.0<br>19.0<br>- 77.0<br>13.0 | dBm0p<br>dBrnc0<br>dBm0p<br>dBrnc0 |

<sup>1)</sup> Using equal-level, 4-tone method (EIA) at a composite level of - 13 dBm0 with frequencies in the range between 300 Hz and 3400 Hz.

# SIEMENS

# **Transmission Characteristics**

# 4.1 Frequency Response



Figure 18 Receive: Reference Frequency 1014 Hz, Input Signal Level 0 dBm0





# 4.2 Group Delay

Maximum delays when the SICOFI2/4-TE is operating with H(TH) = H(IM) = 0 and H(FRR) = H(FRX) = 1 including delay through A/D- and D/A converters. Specific filter programming may cause additional group delays.

Group delay deviations stay within the limits in the figures below.

| Group Delay Absolute Valu | ies: Input signal level 0 dBm0 |
|---------------------------|--------------------------------|
|---------------------------|--------------------------------|

| Parameter      | Symbol                      | Limit Values |      |      | Unit | Reference |  |
|----------------|-----------------------------|--------------|------|------|------|-----------|--|
|                |                             | min.         | typ. | max. |      |           |  |
| Transmit delay | $D_{XA}$                    |              |      | 300. | μs   |           |  |
| Receive delay  | $D_{\scriptscriptstyle RA}$ |              |      | 250  | μs   |           |  |



Figure 20 Group Delay Distortion Transmit: Input Signal Level 0 dBm0



Figure 21 Group Delay Distortion Receive: Input Signal Level 0 dBm0<sup>1)</sup>

<sup>&</sup>lt;sup>1)</sup> HPR is switched on: reference point is at  $t_{Gmin}$ HPR is switched off: reference is at 1.5 kHz

# 4.3 Out-of-Band Signals at Analog Input

With an 0 dBm0 out-of-band sine wave signal with frequency f (<<100 Hz or 3.4 kHz to 100 kHz) applied to the analog input, the level of any resulting frequency component at the digital output will stay at least X dB below a 0 dBm0, 1 kHz sine wave reference signal at the analog input.<sup>1)</sup>



#### Figure 22

 $<sup>^{1)}~</sup>$  Poles at 12 kHz  $\pm$  150 Hz and 16 kHz  $\pm$  150 Hz are provided

# 4.4 Out-of-Band Signals at Analog Output

With a 0 dBm0 sine wave with frequency f (300 Hz to 3.99 kHz) applied to the digital input, the level of any resulting out-of-band signal at the analog output will stay at least X dB below a 0 dBm0, 1 kHz sine wave reference signal at the analog output.



Figure 23

# 4.5 Out of Band Idle Channel Noise at Analog Output

With an idle code applied to the digital input, the level of any resulting out-of-band power spectral density (measured with 3 kHz bandwidth) at the analog output, will be not greater than the limit curve shown in the figure below.



Figure 24



# 4.6 Overload Compression



# 4.7 Gain Tracking (receive or transmit)

The gain deviations stay within the limits in the figures below.



# Figure 26

**Gain Tracking:** (measured with sine wave f = 1014 Hz, reference level is 0 dBm0)

67

# 4.8 Total Distortion

The signal to distortion ratio exceeds the limits in the following figure (measured with sine wave).



# Figure 27

**Receive or Transmit:** measured with sine wave f = 1014 Hz. (C-message weighted for  $\mu$ -law, psophometrically weighted for A-law)

# 4.9 Single Frequency Distortion

An input signal with its frequency swept between 0.3 to 3 kHz for the receive path, or 0 to 12 kHz for the transmit path, any generated output signal with other frequency than the input frequency will stay 28 dB below the maximum input level of 0 dBM0.

| Receive           |                 | Transmit    |                  |  |
|-------------------|-----------------|-------------|------------------|--|
| Frequency         | Max Input Level | Frequency   | Max. Input Level |  |
| 300 Hz to 3.4 kHz | 0 dBm0          | 0 to 12 kHz | 0 dBm0           |  |

# 4.10 Transhybrid Loss

The quality of Transhybrid-Balancing is very sensitive to deviations in gain and group delay - deviations inherent to the SICOFI-2/4 TE A/D- and D/A-converters as well as to all external components used on a line card (SLIC, OP's etc.)

Measurement of SICOFI-2/4 TE Transhybrid-Loss: A 0 dBm0 sine wave signal and a frequency in the range between 300-3400 Hz is applied to the digital input. The resulting analog output signal at pin  $V_{\text{OUT}}$  is directly connected to  $V_{\text{IN}}$ , e.g. with the SICOFI-2/4 TE

testmode "Digital Loop Back via Analog Port". The programmable filters FRR, AR, FRX, AX and IM are disabled, the balancing filter TH is enabled with coefficients optimized for this configuration ( $V_{OUT} = V_{IN}$ ).

The resulting echo measured at the digital output is at least X dB below the level of the digital input signal as shown in the table below. (Filter coefficients will be provided)

| Parameter                   | Symbol              | I Limit Values |      | Unit | Test Condition                                                  |
|-----------------------------|---------------------|----------------|------|------|-----------------------------------------------------------------|
|                             |                     | min.           | typ. |      |                                                                 |
| Transhybrid Loss at 300 Hz  | THL <sub>300</sub>  | 19             | 40   | dB   | $T_{\rm A} = 25 \ ^{\circ}{\rm C}; \ V_{\rm DD} = 5 \ {\rm V};$ |
| Transhybrid Loss at 500 Hz  | THL <sub>500</sub>  | 25             | 45   | dB   | $T_{\rm A} = 25 ^{\circ}\text{C};  V_{\rm DD} = 5 \text{V};$    |
| Transhybrid Loss at 2500 Hz | THL <sub>2500</sub> | 21             | 40   | dB   | $T_{\rm A} = 25 \ ^{\circ}{\rm C}; \ V_{\rm DD} = 5{\rm V};$    |
| Transhybrid Loss at 3000 Hz | THL <sub>3000</sub> | 19             | 35   | dB   | $T_{\rm A} = 25 \ ^{\circ}{\rm C}; \ V_{\rm DD} = 5{\rm V};$    |
| Transhybrid Loss at 3400 Hz | THL <sub>3400</sub> | 19             | 35   | dB   | $T_{\rm A}$ = 25 °C; $V_{\rm DD}$ = 5 V                         |

The listed values for THL correspond to a typical variation of the signal amplitude and delay in the analog blocks.

| ∆amplitude | = typ. ± 0.15 dB |
|------------|------------------|
| ∆delay     | = typ ± 0.5 μs   |

# SIEMENS

PSB 2132 PSB 2134

**Proposed Test Circuit** 

# 5 Proposed Test Circuit



#### Figure 28

## **Guidelines for Board-Design**

## 6 Guidelines for Board-Design

## 6.1 Board Layout Recommendation

Keep in mind that inside the SICOFI-2/4 TE all the different  $V_{\rm DD}$ -supplies are connected via the substrate of the chip, and the areas connected to different grounds are separated on chip.

- a) Separate all digital supply lines from analog supply lines as much as possible.
- b) Use a separate GND-connection for the capacitor which is filtering the reference voltage (220 nF ceramic-capacitor at  $V_{\text{RFF}}$ ).
- c) Don't use a common ground-plane under the SICOFI-2/4-TE.
- d) Use a large ground-plane (distant from the SICOFI-2/4-TE) and use three single ground lines for connecting the SICOFI-2/4-TE: one common analog ground, one digital ground, and a third for the 220 nF capacitor connected to  $V_{\text{REF}}$ .

# 6.2 Filter Capacitors

- a) To achieve a good filtering for the high frequency band, place SMD ceramic-capacitors with 100 nF from  $V_{\text{DDA12}}$ ,  $V_{\text{DDA32}}$  and  $V_{\text{DDREF}}$  to GNDA.
- b) One 100 nF SMD ceramic-capacitor is needed to filter the digital supply  $(V_{\text{DDD}} \text{ to GNDD})$ .
- c) Place all filter capacitors as close as possible to the SICOFI-2/4-TE (most important!!!).
- d) Use one central Tantalum-capacitor with about 1  $\mu$ F to 10  $\mu$ F to block  $V_{DD}$  to GND.

## Programming the SICOFI2/4-TE Tone Generators

## 6.3 Example of a SICOFI-2/4-TE-board



#### Figure 29

# 7 Programming the SICOFI2/4-TE Tone Generators

Two independent tone generators are available per channel. Switching on/off the tone generators is done by a SOP-Command for CR1-register. The frequencies are programmed via a COP-Command, followed by the appropriate byte-sequence.

When one or both tone generators are switched on, the voice signal is switched off, if V+T=0 (CR2) for the selected voice channel. To make the generated signal sufficient for DTMF, a programmable bandpass-filter is included. The default frequency for both tone
### **Programming the SICOFI2/4-TE Tone Generators**

generators is 1000 Hz. The QSICOS-program contains a program for generating coefficients for variable frequencies.

The following table shows sequences for programming both the tone generators and the bandpass-filters to select common used frequencies:

|           |            | 7        | -      |        | -      |        |
|-----------|------------|----------|--------|--------|--------|--------|
| Frequency | Tone Freq. | Command  | Byte 1 | Byte 2 | Byte 3 | Byte 4 |
| 350 Hz    | 343,8 Hz   | 0C/0D 1) | 0C     | 33     | 59     | 23     |
| 400 Hz    | 406,3 Hz   | 0C/0D 1) | 0B     | AB     | 59     | 2B     |
| 425 Hz    | 421,9 Hz   | 0C/0D 1) | 0B     | B6     | 59     | 33     |
| 440 Hz    | 439,5 Hz   | 0C/0D 1) | 0B     | CC     | 59     | 3C     |
| 445 Hz    | 445,3 Hz   | 0C/0D 1) | 0B     | D7     | 59     | 3C     |
| 880 Hz    | 879,9 Hz   | 0C/0D 1) | 14     | 23     | 5B     | D3     |
| 950 Hz    | 949,2      | 0C/0D 1) | 1C     | F0     | 5C     | C0     |
| 1000 Hz   | 984,4 Hz   | 0C/0D 1) | 1B     | 3B     | 50     | 87     |
| 1400 Hz   | 1406,3 Hz  | 0C/0D 1) | BA     | AC     | 51     | AB     |
| 1800 Hz   | 1812,5 Hz  | 0C/0D 1) | 91     | B2     | 50     | AB     |
|           |            |          |        |        |        |        |

Table 1

<sup>1)</sup> 0C is used for programming Tone Generator 1, in channel 1
 0D is used for programming Tone Generator 2, in channel 1

The resulting signal amplitude can be set by transmitting the AR1 and AR2 filters. By switching a 'digital loop' the generated sine-wave signal can be fed to the transmit path.

#### 8 Application Note: Level Metering

#### 8.1 Introduction

The purpose of this application note is to describe the handling of the Level Metering Function and the facts that should be taken into account when using it.

The Level Metering Function is a feature which allows a self test of the chip and also a test of the connected circuitry i.e. SLIC, subscriber line and analog telephone. No external components are needed for this function.

#### 8.2 Level Metering Block

Figure 33 shows the location of the Level Metering Function in the signal flow graph of one channel.



#### Figure 30 Block diagram of one SICOFI2/4-TE channel

The level metering function is always used together with a bandpass filter. The programming of this bandpass filter has to be done by programming the tone generator coefficients of the tone generator TG2. Due to of the bandpass filter only the power of a certain test signal is measured and disturbences originated from other signals are avoided.

After passing the bandpass filter of the Level Metering Function the test signal in the transmit path is rectified and the power of this signal is compared to the programmable offset value of the Level Metering Function. The reading of the CR2-bit LMR shows if the measured level of the test signal was higher or lower than the programmed offset value.

There is a single 8-bit offset register available for all 4 channels. This offset register can be accessed as XR7 with a XOP command. With the QSICOS utility program 'Calculate Level Metering Function' the programming byte for the register XR7 can be calculated. Another way is to use the table of appendix A.

By using the Level Metering Function in channel 2 (or 4) the channel 1 (or 3) has to be in operating mode.

## 8.3 Measuring a Level via the Level Metering Function

To find the value of an unknown level as fast as possible, the offset register should be programmed with the byte in the middle of the measuring range. The reading of the configuration register 2 bit LMR shows if the measured level is higher or lower than the programmed level.

If the measured level is higher than the reference, the offset register should be programmed with the byte in the middle between the highest valid byte and the previous used byte. Otherwise the byte in the middle between the lowest valid byte and the previous used byte should be programmed in the offset register.

Level Metering Result Byte Range to Check Programmed Offset Byte Bit LMR (Meaning) Step n: 13 12 11 10 0F 1 higher 0F 0E 0D 0C 0B Step n+1: 13 12 0 12 lower 11 10 11 1 higher Step n+2: 11 10 The measured Level is between -9.95 dBm0 (byte 12) and -10.45 dBm0 (byte 11).

Figure 2 shows the last three steps of such a procedure.

# Figure 31

# Procedure to find an unknown level with the Level Metering Function

By repeating the interpolation again and again two consecutive bytes will be found where bit LMR is high for the lower and low for the higher byte. The value of the unknown level is between the levels assigned to these two consecutive bytes.

Appendix B shows the programming file LMch1a.SUC with this procedure.

The procedure to find an unknown level is predesigned to be carried out by software.

The first valid LMR-bit is available 4 ms after enabling the level metering via setting bit LM. Then the LMR-bit is updated every 4 ms corresponding to the topical test signal and the stored offset byte. During the measurement time of 4ms the test signal has to be stable. That means for the above mentioned procedure to find an unknown level:

1. After programming the offset register and enabling the Level Metering Function, the software has to wait for at least 4 ms before accessing the first valid LMR-bit.

2. After programming the offset register again the software has to wait for at least 4 ms before accessing bit LMR.

3 After a change of the test level the software has to wait for at least 8 ms before accessing bit LMR.

## 8.4 Relative Measuring Precision

The bytes for the offset register are assigned to voltage values with a distance of about 0,02 Vrms. Since a level is measured by determining the bytes below and above, the distance between two consecutive bytes defines the relative measuring precision.

The maximum relative measuring error is about 0.02 Vrms.

The absolute measuring precision is depending on the gain tracking and described in the SICOFI2/4-TE data sheet.

## 8.5 Generating Tests Signals

In order to perform a measurement, an appropriate test signal is necessary. There are 3 different ways to create a test signal: built-in tone generators, test equipment PCM4 by Wandel and Goltermann or an external analog test source.

## 8.6 Tone Generators

Only tone generator 1 is available for level metering. By setting the LM bit in CR2 tone generator 2 is automatically switched off. But it is necessary to program both bandpass filters with the same coefficients because the coefficients of tone generator 2 determine also the bandpass filter for the Level Metering Function. Only with identically adjusted bandpass filters a precise level metering is possible.

A very simplified block diagram is shown in figure 35.



# Figure 32 Test signal generated by tone generator 1

The attenuation and amplification filters of the SICOFI2/4-TE can be used to amplify or attenuate the level of the tone generator 1. With disabled filters the tone generator 1 sends a level of -4.5 dBm0.

In order to avoid test signal attenuation by the balancing filter TH, it has to be disabled. It is necessary to switch off the voice in the respective channel during level metering with V+T bit of CR2.

No external components are required to use the Level Metering Function with the built-in tone generators. This can be very helpful in digital exchange systems. It is a task of the exchange software to switch from time to time the tone generators on and to measure the level via the Level Metering Function. So the actual state of all SICOFI2/4-TE channels and connected circuitry can be supervised very comfortably.

#### 8.7 PCM4

For development of a new application the PCM4 by Wandel and Goltermann can also be very helpful to send and receive test signals. Please make sure that the configuration of the PCM4 corresponds to the SICOFI2/4-TE configuration, for instance that the same companding law is used.

Figure 36 shows a test configuration with a PCM4 device.



#### Figure 33 Test signal for level metering provided by PCM4

For a digital exchange system it is possible to use a PCM4 as a test signal generator as well as a test signal receiver. To do this, the PCM4 has to be connected to a PCM highway and the exchange has to switch the test information from the PCM4 to the respective SICOFI2/4-TE and back.

By using a PCM4 the expenditure for level metering measurement, level evaluating and preparation for software processing is higher and already done in the level metering block of the SICOFI2/4-TE. That is why the Level Metering Function is more helpful in digital exchange systems than a PCM4.

## 8.8 Analog Test Source

For test purposes an analog test signal can be applied to the SICOFI2/4-TE analog input. Figure 37 shows such a configuration.

To calculate the applied analog level, the gain settings of the SICOFI2/4-TE filters together with the 0 dBm0 reference voltage have to be taken into consideration.



# Figure 34 Measurement of an unknown level

#### 8.9 Loops

If the test signal is fed via tone generator 1 or via PCM4 in the receive path of the SICOFI2/4-TE a loop is necessary to feed the test signal back to the transmit path.

Digital loops are implemented in the SICOFI2/4-TE and can be activated by writing register CR4. After switching an internal loop the measured level is a representation of the internal attenuation and amplification via the filter blocks. Such self tests show whether the SICOFI2/4-TE is working or not and how it is adjusted.

In a line card application a SLIC is connected to each channel of the SICOFI2/4-TE. The SLIC together with a connected analog telephone creates a loop from the receive-path to the transmit path. SLIC, subscriber line and telephone have a special impedance according to their specification. If only one of them changes the value, the returned test signal will be changed und will indicate a change in the corresponding system condition. Therefore, changes of the telephone state, the subscriber line length or the SLIC can be supervised.

## 8.10 Application Examples

## 8.10.1 Supervision the State of a Subscriber Line

The configuration of an application example is shown in figure 38.



## Figure 35 Test configuration

The TAS 2100 emulates subscriber line lengths from 0 to 6 kft in 1 kft increments. 1 kft is equivalent to 0.3 km.

The SICOFI2/4-TE is programmed with the file TEST.SUC for operation with the Harris-SLIC HC 5502 and the specification for Germany. The file TEST.SUC is a component part of the QSICOS software.

After that the SICOFI2/4-TE is programmed with the file LMch1b.SUC of appendix C. The task of this file is to program the bandpass filters at 1516 Hz and to increase the amplification by programming the AR and AX filters. With the second part of the file LMch1b.SUC the Level Metering Function is activated and the offset register is loaded. The read command reads out CR2 with bit LMR. Bit LMR shows if the level detected is higher or lower than the reference stored in the offset register.

By changing the line length with the Loop Emulator the levels of appendix D are measured by using the procedure described in paragraph 2.1. The values of the metered levels are depending on the line lengths.

That means, that it is possible to determine the state of a connected telephone as well as the subscriber line length very comfortably due to the help of the Level Metering Function and the built-in tone generators.

## 8.10.2 Improvement of Transhybrid Balancing

The Level Metering Function can also be used for an improvement of transhybrid balancing. This can be very useful after calculating the filter coefficients via QSICOS software and getting a too low transhybrid loss because of too long (or too short) subscriber lines. With the knowledge of the subscriber line impedance and the telephone impedance an optimization of the transhybrid loss is possible.

For it a configuration like in figure 38 is used. The transhybrid filter is enabled with bit TH=1 of configuration register 0.

The tone generator 1 is programmed for sending a test frequency in the range between 300 and 3400 Hz, e.g. 300 Hz. The via Level Metering Function measured level (dBm0) minus the send level (dBm0), minus the value RLR (dB) and plus the value RLX (dB) is equivalent to the negative transhybrid loss.

Transhybrid loss/dB = send level/dBm0 + RLR/dB + RLX/dB - measured level/dBm0

In order to get information about the transhybrid loss over the whole frequency band measurements at some other frequencies are necessary. In appendix E is a list of some frequencies and assigned tone generator coefficients.

If the transhybrid loss measurement results are to low, another coefficient set has to be used for the respective channel. Either a transhybrid filter set of another channel can be used or a new coefficient set can be written to the coefficient RAM.

For calculating a transhybrid filter coefficient set via QSICOS producing a high transhybrid loss the value of the subscriber line impedance und the telephone

impedance has to be known. Figure 39 shows a simplified model of a subscriber line with an analog telephone set.



# Figure 36 A simplified model of a subscriber line and an analog telephone set

The subscriber line resistance and the subscriber line capacitance are depending on the cable type. Appendix F shows cable parameters of some cable types at 1 kHz. The cable parameters multiplied with the line length form the line resistance (RL) and the line capacitance (CL).

The input impedance of the telephone can be measured with an impedance analyzer. With parallel measuring mode the telephone resistance (RT) and the telephone capacitance (CT) in the off-hook state can be determined.

The sum of the telephone capacitance and the line capacitance forms the capacitance ZLC and is an input for QSICOS. The other inputs for QSICOS are RL (ZLR1) and RT (ZLR2). With these values QSICOS can calculate coefficients for a high transhybrid loss. Often the SICOFI2/4-TE is used with the same type of SLIC on all four channels. Therefore all four coefficient sets can be the same. But for different subscriber line lengths different transhybrid filter coefficients are necessary. For getting a high transhybrid loss it is useful to calculate TH-filter coefficient sets for 4 different subscriber line lengths and to store them in the coefficient RAM. With the help of the Level Metering Function the best coefficient set with the highest transhybrid loss can be selected for each channel.

So an improving of the transhybrid balancing by measuring the transhybrid loss and loading or selecting another coefficient set is possible. No external measuring devices are necessary.

# 8.11 Appendix

Appendix A: Assignment of measured level and byte for offset register XR7

| Level / dBm0 | Hex-Code | Level / dBm0 | Hex-Code |
|--------------|----------|--------------|----------|
| 3.11         | 51       | -3.02        | 28       |
| 3.00         | 50       | -3.24        | 27       |
| 2.89         | 4F       | -3.46        | 26       |
| 2.78         | 4E       | -3.69        | 25       |
| 2.67         | 4D       | -3.93        | 24       |
| 2.56         | 4C       | -4.18        | 23       |
| 2.44         | 4B       | -4.43        | 22       |
| 2.33         | 4A       | -4.69        | 21       |
| 2.21         | 49       | -4.96        | 20       |
| 2.09         | 48       | -5.23        | 1F       |
| 1.97         | 47       | -5.52        | 1E       |
| 1.84         | 46       | -5.81        | 1D       |
| 1.72         | 45       | -6.11        | 1C       |
| 1.59         | 44       | -6.43        | 1B       |
| 1.46         | 43       | -6.76        | 1A       |
| 1.33         | 42       | -7.10        | 19       |
| 1.20         | 41       | -7.45        | 18       |
| 1.07         | 40       | -7.82        | 17       |
| 0.93         | 3F       | -8.21        | 16       |
| 0.79         | 3E       | -8.61        | 15       |
| 0.65         | 3D       | -9.04        | 14       |
| 0.50         | 3C       | -9.48        | 13       |
| 0.36         | 3B       | -9.95        | 12       |
| 0.21         | 3A       | -10.45       | 11       |
| 0.06         | 39       | -10.98       | 10       |
| -0.09        | 38       | -11.54       | 0F       |
| -0.25        | 37       | -12.14       | 0E       |
| -0.41        | 36       | -12.78       | 0D       |
| -0.57        | 35       | -13.47       | 0C       |
| -0.74        | 34       | -14.23       | 0B       |
| -0.91        | 33       | -15.06       | 0A       |
| -1.08        | 32       | -15.97       | 09       |
| -1.25        | 31       | -17.00       | 08       |
| -1.43        | 30       | -18.16       | 07       |
| -1.62        | 2F       | -19.50       | 06       |
| -1.80        | 2E       | -21.08       | 05       |
| -1.99        | 2D       | -23.02       | 04       |
| -2.19        | 2C       | -25.52       | 03       |
| -2.39        | 2B       | -29.04       | 02       |
| -2.59        | 2A       | -35.06       | 01       |

| Level / dBm0 | Hex-Code | Level / dBm0 | Hex-Code |
|--------------|----------|--------------|----------|
| -2.80        | 29       |              |          |

#### Appendix B: File LMch1a.SUC

;SICOFI2/4-TE LEVEL METERING in channel 1, Version 1.0 by R.Kitze, January 1997 ;Configuration: SICOFI4-µC Board V1.1 STUT 2466, EVC50X Board, Harris SLIC-Board STUS :5502 V2.0. ;Please run the file TEST.SUC (QSICOS package) first to configure the SICOFI2/4-TE. :------Programming of the tone generators 1 and 2, bandpass is set to 1516 Hz W 0 0C A5 53 61 56 W 0 0D A5 53 61 56 <u>.....</u> W 0 13 00 04 71 7C ; power up channel 1, TH is disabled and level metering is enabled ;The test level is -10.2 dBm0. ·-----:STEP 1: W 0 1F 28 E0 80 0F FF FF FF FF ; LM offset byte = 28 (middle of the measuring range) R 0 32 (5); Read CR2, CR1, CR0 ;CR2=04 indicates that the measured level is lower than the reference ·-----:STEP 2: W 0 1F 14 E0 80 0F FF FF FF FF ; LM offset byte = 14 (middle of the target range) R 0 32 (5); Read CR2, CR1, CR0 ;CR2=04 indicates that the measured level is lower than the reference \*------;STEP 3: W 0 1F 0A E0 80 0F FF FF FF FF ; LM offset byte = 0A (middle of the target range) R 0 32 (5); Read CR2, CR1, CR0 ;CR2=06 indicates that the measured level is higher than the reference ·-----:STEP n: W 0 1F 0F E0 80 0F FF FF FF FF ; LM offset byte = 0F (middle of the target range) R 0 32 (5); Read CR2, CR1, CR0 :CR2=06 indicates that the measured level is higher than the reference :-----:STEP n+1: W 0 1F 12 E0 80 0F FF FF FF FF ; LM offset byte = 12 (middle of the target range) R 0 32 (5); Read CR2, CR1, CR0 ;CR2=04 indicates that the measured level is lower than the reference ;STEP n+2: W 0 1F 11 E0 80 0F FF FF FF FF ; LM offset byte = 11 R 0 32 (5); Read CR2, CR1, CR0 ;CR2=06 indicates that the measured level is higher than the reference

;-----

;Result: The measured level is between the levels -9.95 dBm0 (byte 12) and -10.45 dBm0 (byte 11).

#### Appendix C: File LMch1b.SUC

;Supervision the state of a subscriber line via LEVEL METERING in channel 1 Version 1.0 by R.Kitze, January 1997 ;Configuration: SICOFI4-µC Board V1.1 STUT 2466, EVC50X Board, Harris SLIC-Board STUS :5502 V2.0. ;Please run the file TEST.SUC (QSICOS package) first to configure the SICOFI4-µC. ·----programming of the tone generators 1 and 2, bandpass is set to 1516 Hz W 0 0C A5 53 61 56 W 0 0D A5 53 61 56 programming the amplification/attenuation filters to 2.3 dBm0 at PCM output (test level) W 0 08 4B 53 2A 56 W 0 09 DD B7 02 3A ------W 0 13 00 04 71 7C; power up channel 1, TH is disabled and level metering is enabled ·-----STEP 1: The Loop Emulator is set to 0 kft. The telephone is in the off-hook state. ------:STEP 1.1: W 0 1F 28 E0 80 0F FF FF FF FF ; LM offset byte = 28 (middle of the measuring range) R 0 32 (5); Read CR2, CR1, CR0 ;CR2=06 indicates that the measured level is higher than the reference ·\_\_\_\_\_ :STEP 1.2: W 0 1F 3C E0 80 0F FF FF FF FF ; LM offset byte = 3C (middle of the target range) R 0 32 (5); Read CR2, CR1, CR0 :CR2=06 indicates that the measured level is higher than the reference ·\_\_\_\_\_ :STEP 1.3: W 0 1F 46 E0 80 0F FF FF FF FF ; LM offset byte = 46 (middle of the target range) R 0 32 (5) ; Read CR2, CR1, CR0 ;CR2=06 indicates that the measured level is higher than the reference ·\_\_\_\_\_ ;STEP 1.4: W 0 1F 4B E0 80 0F FF FF FF FF ; LM offset byte = 4B (middle of the target range) R 0 32 (5) ; Read CR2, CR1, CR0 ;CR2=06 indicates that the measured level is higher than the reference ;------:STEP 1.5: W 0 1F 4E E0 80 0F FF FF FF FF ; LM offset byte = 4E (middle of the target range) R 0 32 (5); Read CR2, CR1, CR0 ;CR2=06 indicates that the measured level is higher than the reference

| :                                                                                                                                                                                                                                                                                |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ;STEP 1.6:<br>W 0 1F 4F E0 80 0F FF FF FF FF ; LM offset byte = 4F<br>R 0 32 (5) ; Read CR2, CR1, CR0<br>;CR2=04 indicates that the measured level is lower than the reference<br>;Result: The measured level is between the levels 2.89 dBm0 (byte 4F) and 2.78 dBm0 (byte 4E). |
| ;STEP 2: The Loop Emulator is set to 1 kft                                                                                                                                                                                                                                       |
| ;STEP 2.1:<br>W 0 1F 28 E0 80 0F FF FF FF FF ; LM offset byte = 28 (middle of the measuring range)<br>R 0 32 (5) ; Read CR2, CR1, CR0<br>;CR2=06 indicates that the measured level is higher than the reference                                                                  |
| ;STEP 2.2:<br>W 0 1F 3C E0 80 0F FF FF FF FF ; LM offset byte = 3C (middle of the target range)<br>R 0 32 (5) ; Read CR2, CR1, CR0<br>;CR2=06 indicates that the measured level is higher than the reference                                                                     |
| ;STEP 2.3:<br>W 0 1F 46 E0 80 0F FF FF FF FF ; LM offset byte = 46 (middle of the target range)<br>R 0 32 (5) ; Read CR2, CR1, CR0<br>;CR2=06 indicates that the measured level is higher than the reference                                                                     |
| ;<br>;STEP 2.4:<br>W 0 1F 4B E0 80 0F FF FF FF FF ; LM offset byte = 4B (middle of the target range)<br>R 0 32 (5) ; Read CR2, CR1, CR0<br>;CR2=04 indicates that the measured level is lower than the reference                                                                 |
| ;<br>;STEP 2.5:<br>W 0 1F 49 E0 80 0F FF FF FF FF ; LM offset byte = 49 (middle of the target range)<br>R 0 32 (5) ; Read CR2, CR1, CR0<br>;CR2=06 indicates that the measured level is higher than the reference                                                                |
| ;<br>;STEP 2.6:<br>W 0 1F 4A E0 80 0F FF FF FF FF ; LM offset byte = 4A<br>R 0 32 (5) ; Read CR2, CR1, CR0<br>;CR2=04 indicates that the measured level is lower than the reference                                                                                              |
| ;Result: The measured level is between the levels 2.33 dBm0 (byte 4A) and 2.21 dBm0 (byte 49).                                                                                                                                                                                   |
| ;;STEP 3: The Loop Emulator is set to 2 kft<br>;                                                                                                                                                                                                                                 |

•

# **Application Note: Level Metering**

Appendix D: Measured levels for different line lengths

Subscriber Line: Cable configuration 0.4 mm = 26 AWG

| Subscriber Line<br>in kft | Measured Level<br>in dBm0, off-hook | Measured Level<br>in dBm0, on-hook |
|---------------------------|-------------------------------------|------------------------------------|
| 0                         | 2.89/2.78                           | - 7.45/ - 7.82                     |
| 1                         | 2.33/2.21                           | - 6.76/ - 7.10                     |
| 2                         | 1.59/1.46                           | - 4.96/ - 5.23                     |
| 3                         | 1.20/1.07                           | - 3.02/ - 3.24                     |
| 4                         | 0.79/0.65                           | - 1.62/ - 1.80                     |
| 5                         | 0.65/0.50                           | - 0.57/ - 0.74                     |
| 6                         | 0.50/0.36                           | 0.21/0.06                          |

The measured level is between the lower/higher level.

Appendix E: Tone generator coefficients (bandpass Q-factor = 2)

| Frequency / Hz | Bytes       |
|----------------|-------------|
| 300            | 0C D3 19 30 |
| 600            | 0A B4 19 C0 |
| 900            | 14 A4 1B C0 |
| 1200           | 2A 27 12 C0 |
| 1500           | AC E3 11 09 |
| 1900           | 8A AC 11 20 |
| 2200           | 82 40 10 40 |
| 2500           | 80 AD 10 98 |
| 2800           | 80 3C 10 20 |
| 3100           | 80 15 10 04 |
| 3400           | 80 0C 10 10 |

Appendix F: Cable parameters at 1 kHz

| Cable type  | Distributed<br>capacitance C' | Resistance per<br>unit length R' |
|-------------|-------------------------------|----------------------------------|
| 0.32 mm PVC | 120 nF/km                     | 420 Ω/km                         |
| 0.40 mm PVC | 120 nF/km                     | 270 Ω/km                         |
| 0.40 mm PE  | 45 nF/km                      | 270 Ω/km                         |
| 0.50 mm PE  | 25 nF/km                      | 172 Ω/km                         |
| 0.60 mm PE  | 56 nF/km                      | 120 Ω/km                         |
| 0.63 mm PVC | 120 nF/km                     | 110 Ω/km                         |
| 0.80 mm PE  | 38 nF/km                      | 68 Ω/km                          |

## 9 Electrical Characteristics

#### **Absolute Maximum Ratings**

| Parameter                                                                                                           | Symbol           | Limit          | Values     | Unit   | <b>Test Condition</b> |
|---------------------------------------------------------------------------------------------------------------------|------------------|----------------|------------|--------|-----------------------|
|                                                                                                                     |                  | min.           | max.       |        |                       |
| $V_{\rm DD}$ referred to GNDD                                                                                       |                  | - 0.3          | 7.0        | V      |                       |
| GNDA to GNDD                                                                                                        |                  | - 0.6          | 0.6        | V      |                       |
| Analog input and output voltage<br>Referred to $V_{DD} = 5 \text{ V}$ ;<br>Referred to GNDA = 0 V                   |                  | - 5.3<br>- 0.3 | 0.3<br>5.3 | V<br>V |                       |
| All digital input voltages<br>Referred to GNDD = 0 V; ( $V_{DD} = 5V$ )<br>Referred to $V_{DD} = 5$ V; (GNDD = 0 V) |                  | - 0.3<br>- 5.3 | 5.3<br>0.3 | V<br>V |                       |
| DC input and output current at any input or output pin (free from latch-up)                                         |                  |                | 10         | mA     |                       |
| Storage temperature                                                                                                 | T <sub>STG</sub> | - 60           | 125        | °C     |                       |
| Ambient temperature under bias                                                                                      | T <sub>A</sub>   | - 10           | 80         | °C     |                       |
| Power dissipation (package)                                                                                         | P <sub>D</sub>   |                | 1          | W      |                       |

Note: Stresses above those listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Operating Range**

 $T_{A} = 0$  to 70 °C;  $V_{DD} = 5 V \pm 5\%$ ; GNDD = 0 V; GNDA = 0 V

| Parameter                                                                                                                                               | Symbol           | Limit Values |                      |          | Unit                 | Test Condition                                                      |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------|----------------------|----------|----------------------|---------------------------------------------------------------------|--|
|                                                                                                                                                         |                  | min.         | typ.                 | max.     |                      |                                                                     |  |
| $V_{\rm DD}$ supply current standby                                                                                                                     | I <sub>DIN</sub> |              | 0.5                  | 1.0      | mA                   | FSC,DCL,BCL active no loads                                         |  |
| $V_{\text{DD}}$ supply current<br>Operating (1 channel)<br>Operating (2 channels)<br>PSB 2134 only:<br>Operating (3 channels)<br>Operating (4 channels) | I <sub>DIN</sub> |              | 14<br>18<br>22<br>26 | 30<br>40 | mA<br>mA<br>mA<br>mA | FSC,DCL,BCL active<br>no loads, PCM idle<br>code.                   |  |
| Power supply rejection<br>Of either supply/direction                                                                                                    | PSRR             | 30           |                      |          | dB                   | Ripple: 0 to 150 kHz,<br>70 mVrms<br>Measured: 300 Hz to<br>3.4 kHz |  |
| Receive $V_{\rm DD}$ target value                                                                                                                       |                  | 14           |                      |          | dB                   | Measured: at $f$ : = 3.4 to 150 kHz                                 |  |

Note: In the operating range the functions given in the circuit description are fulfilled.

# **Digital Interface**

 $T_{\rm A} = 0$  to 70 °C;  $V_{\rm DD} = 5 \text{ V} \pm 5\%$ ; GNDD = 0 V; GNDA = 0 V

| Parameter             | Symbol       | Symbol Limit Values L |      | Unit | <b>Test Condition</b>                |
|-----------------------|--------------|-----------------------|------|------|--------------------------------------|
|                       |              | min.                  | max. |      |                                      |
| Low-input voltage     | $V_{\rm IL}$ | - 0.3                 | 0.8  | V    |                                      |
| High-input voltage    | $V_{ m IH}$  | 2.0                   |      | V    |                                      |
| Low-output voltage    | $V_{\rm OL}$ |                       | 0.45 | V    | $I_{0} = -5 \text{mA}$               |
| High-output voltage   | $V_{ m OH}$  | 4.4                   |      | V    | $I_0 = 5 \text{ mA}$                 |
| Input leakage current | $V_{\rm IL}$ |                       | ± 1  | μA   | $-0.3 \le V_{\rm IN} \le V_{\rm DE}$ |

# Analog Interface

 $T_{\rm A} = 0$  to 70 °C;  $V_{\rm DD} = 5 \text{ V} \pm 5\%$ ; GNDD = 0 V; GNDA = 0 V

| Parameter                | Symbol                          | L    | imit Va | lues    | Unit | <b>Test Condition</b>               |
|--------------------------|---------------------------------|------|---------|---------|------|-------------------------------------|
|                          |                                 | min. | typ.    | max.    |      |                                     |
| Analog input resistance  | R <sub>i</sub>                  | 160  | 270     | 380     | kΩ   |                                     |
| Analog output resistance | R <sub>o</sub>                  |      |         | 0.25    | Ω    |                                     |
| Analog output load       | $R_{\scriptscriptstyle L}$      | 300  |         |         | Ω    |                                     |
| -                        | $C_{\scriptscriptstyle L}$      |      |         | 50      | pF   |                                     |
| Input leakage current    | $I_{\rm IL}$                    |      | ± 0.1   | ± 1.0   | μA   | $0 \leq V_{\rm IN} \leq V_{\rm DD}$ |
| Input offset voltage     | V <sub>IO</sub>                 |      |         | ± 50    | mV   |                                     |
| Output offset voltage    | V <sub>oo</sub>                 |      |         | ± 50    | mV   |                                     |
| Input voltage range (AC) | $V_{\scriptscriptstyle \rm IN}$ |      |         | ± 2.223 | V    |                                     |

# 9.1 Coupling Capacitors at the Analog Interface

In Transmit direction, a 39 nF capacitor has to be connected to  $V_{IN}$ -pins. To fulfil the frequency response requirement in Receive direction, the value of the coupling capacitor ( $C_{ext1}$ ) needed, depends on the input resistance of the SLIC-circuitry (equals the Analog-Output-Load:  $R_{Load}$ ).



## Figure 37

## 9.2 Reset Timing

To reset the SICOFI-2/4 TE to basic setting mode, negative pulses applied to pin RESET have to be lower than 1.2 V (TTL-Schmitt-Trigger Input) and have to be longer than 3  $\mu$ s. Spikes shorter than 1  $\mu$ s will be ignored.

## 9.3 PCM-Interface Timing



# Single Clocking Mode

| Parameter                  | Symbol             |                                                 | Limit Values                        |      | Unit |
|----------------------------|--------------------|-------------------------------------------------|-------------------------------------|------|------|
|                            |                    | min.                                            | typ.                                | max. |      |
| Period of BCL              | t <sub>BCL</sub>   |                                                 | 1/768000                            |      | μs   |
| BCL high time              | t <sub>BCLh</sub>  |                                                 | t <sub>BCL/2</sub>                  |      | μs   |
| Period FSC                 | t <sub>FSC</sub>   |                                                 | 125                                 |      | μs   |
| FSC setup time             | t <sub>FSC_s</sub> | 10                                              | 50                                  |      | ns   |
| FSC hold time              | t <sub>FSC_h</sub> | (t <sub>BCL</sub> - t <sub>BCLh</sub> )<br>+ 10 | $(t_{\rm BCL} - t_{\rm BCLh}) + 50$ |      | ns   |
| DU/DD setup time           | t <sub>DR_s</sub>  | 10                                              | 50                                  |      | ns   |
| DU/DD hold time            | t <sub>DR_h</sub>  | 10                                              | 50                                  |      | ns   |
| DU/DD delay time 1)        | t <sub>dDX</sub>   | 25                                              | 50 (@ 200 pF)                       |      | ns   |
| DU/DD delay time to high Z | t <sub>dDXhz</sub> | 25                                              | 50                                  |      | ns   |

<sup>1)</sup> All delay times are made up by two components: an intrinsic time (min-time), caused by internal processings, and a second component caused by external circuitry (C-load)



# 9.4 µ-Controller Interface Timing

# Figure 39

| Parameter                 | Symbol               | Limit Values |                     |      | Unit |
|---------------------------|----------------------|--------------|---------------------|------|------|
|                           |                      | min.         | typ.                | max. |      |
| Period of DCLK            | t <sub>DCLK</sub>    | 1/8192       |                     |      | ms   |
| DCLK high time            | t <sub>DCLKh</sub>   |              | t <sub>DCLK/2</sub> |      | μs   |
| CS setup time             | t <sub>CS_s</sub>    | 10           | 50                  |      | ns   |
| CS hold time              | t <sub>CS_h</sub>    | 30           | 50                  |      | ns   |
| DIN setup time            | t <sub>DIN_s</sub>   | 10           | 50                  |      | ns   |
| DIN hold time             | t <sub>DIN_h</sub>   | 10           | 50                  |      | ns   |
| DOUT delay time 1)        | t <sub>dDOUT</sub>   | 30           | 100                 |      | ns   |
| DOUT delay time to high Z | t <sub>dDOUThz</sub> | 30           | 100                 |      | ns   |

<sup>1)</sup> All delay times are made up by two components: an intrinsic time (min-time), caused by internal processings, and a second component caused by external circuitry (C-load)

# SIEMENS

#### **Electrical Characteristics**

#### 9.5 Signaling Interface

#### 9.5.1 From the $\mu$ C-interface to the SO/SB-pins (data downstream)



| Parameter                      | Symbol             | Limit Values |      |      | Unit |
|--------------------------------|--------------------|--------------|------|------|------|
|                                |                    | min.         | typ. | max. |      |
| SO/SB delay time <sup>1)</sup> | t <sub>dSout</sub> | 30           | 100  |      | ns   |
| SB to 'Z' - time               | t <sub>dSBZ</sub>  | 40           | 100  |      | ns   |
| SB to 'drive'-time             | t <sub>dSBD</sub>  | 40           | 100  |      | ns   |

<sup>1)</sup> All delay times are made up by two components: an intrinsic time (min-time), caused by internal processings, and a second component caused by external circuitry (C-load)

#### 9.5.2 From the SI/SB-pins to the µC-interface (data upstream)

There is no way specifying the time when data applied to SI-pins (and SB-pins if programmed as signaling input pins) is sampled by the SICOFI2/4-TE.

The time only depends on internal signals (16 MHz masterclock, and status of various counters), and there is no link to a low frequency external signal.

# SIEMENS

#### **Package Outlines**

#### 10 Package Outlines



#### **Sorts of Packing**

Package outlines for tubes, trays etc. are contained in our Data Book "Package Information". SMD = Surface Mounted Device

Dimensions in mm