# Automotive power management IC with LIN and CAN-FD QFN32L Epad (5.0x5.0x1.0 mm) #### **Features** - AEC-Q100 qualified - One 5 V (or 3.3 V for SPSB0813 and SPSB081C3) low drop voltage regulator (V1) for microcontroller and peripheral supply - One configurable 5 V or 3.3 V, selectable via SPI, low drop voltage regulator V2 tracker for V1 and with off-board protection - Minimum current limitation of 450 mA for V1 and 400 mA for V2 - No electrolytic capacitor required on regulator outputs - Very low guiescent current in standby modes (typ. 15 μA) - · Programmable reset generator for power-on and undervoltage - · Configurable window watchdog - LIN transceivers ISO 17987-4/2016 compliant (only for SPSB0815 and SPSB0813) - CAN-FD transceiver (ISO 11898-2/2016, SAE J2284 compliant) with local failure and bus failure diagnosis - Complete 2-channel contact monitoring interface (WU1 and WU2 input pins) with programmable cyclic sense functionality. WU2 also with DIR functionality - · Programmable periodic system wake-up feature - STM standard serial peripheral interface (32Bit/ST-SPI) - 4 HS drivers for 0.14 A ( $R_{ON}$ = 7 $\Omega$ ) suitable to drive external LED modules with high input capacitance value or to also supply external contacts - Internal 10-bit PWM timer for each standalone high-side driver - · Buffered supply for all voltage regulators - DIAGN output pin for fail-safe signalization - Current monitor output for all internal high-side drivers - · Open-load diagnosis for all outputs - Overcurrent protection for all outputs - V1 overvoltage detection and protection - · Device contains temperature warning and protection - Thermal cluster - Limited documentation available for customers that need support when dealing with ASIL requirements as per ISO 26262 ## Product status link SPSB081 | Product summary | | | | | | |-----------------|-------------|----------|--|--|--| | Order code | Package | Packing | | | | | SPSB0815-TR | QFN32L | | | | | | SPSB0813-TR | Epad | Tape | | | | | SPSB081C5-TR | 5.0x50.x1.0 | and reel | | | | | SPSB081C3-TR | mm | | | | | # **Applications** - · Body control modules (BCM) - · Gateway applications - Telematic control unit - · Passive keyless entry and start modules - · Control panel - Heating, ventilation and air conditioning (HVAC) - · Seat control modules - Sunroof modules - Tailgate modules - · Door modules - · Light control modules - · Gear shifters - · Steering column - · Fuel pump # **Description** The SPSB081 is a power management system IC providing electronic control modules with enhanced power management functionality, including various standby modes to minimize the power consumption with programmable local and remote wake-up capability, as well as LIN (only for SPSB0815 and SPSB0813) and CAN FD physical communication layers. The device has one low-drop voltage regulator to supply the system microcontroller and one voltage tracker to supply external peripheral loads such as sensors. V1 is available with a fixed rail (5 V or 3.3 V) and V1 overvoltage detection and protection solution, while V2 is a tracker voltage regulator of V1, programmable by SPI with 5 V or 3.3 V. Moreover, the device features four high-side drivers to supply LEDs and sensors. All outputs are short-circuit (SC) protected and implement open-load diagnosis. The ST standard SPI interface allows control and diagnosis of the device and enables generic software development. DS14048 - Rev 3 page 2/137 # 1 Block diagram and pin description # 1.1 Block diagram Figure 1. Functional block diagram of SPSB0815 and SPSB0813 DS14048 - Rev 3 page 3/137 ٧S **VSREG** VREG 1 V1 & Diagnostic **NRESET** VTRCK2 V2 OUT1(7Ω, 140mA) CAN\_L CAN\_H Driver Interface, Logic OUT2(7Ω, 140mA) TxD\_C RxD\_C **VCANSUP** OUT3(7Ω, 140mA) HSP-Chann OUT4(7Ω, 140mA) WU1 DIR/WU2 **Direct Drive** NINT CM SPI Interface TO Watchdog CSN **DEBUG** CLK DO Thermal Clusters DIAGN **PGND** SGND Figure 2. Functional block diagram of SPSB081C5 and SPSB081C3 DS14048 - Rev 3 page 4/137 # 1.2 Pin description Figure 3. SPSB0815 and SPSB0813 - pin connection (top view) Figure 4. SPSB081C5 and SPSB081C3 - pin connection (top view) DS14048 - Rev 3 page 5/137 Table 1. Pin function | Pin SPSB081x | Pin SPSB081Cx | Pin name | Description | I/O type | |--------------|---------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | 1 | 1 | WU1 | Wake-up inputs 1: input pin for static or cyclic monitoring of external contacts | ı | | | 0 | DIDAMILIO | DIR → direct HS drive | | | 2 | 2 | DIR/WU2 | WU2 → input pin for static or cyclic monitoring of external contacts | | | 3 | 3 | V2 | Voltage regulator 2 or tracker 2 output: 5 V or 3.3 V supply for external loads or CAN FD transceiver | 0 | | 4 | | OUT4 | V2 pin is protected against reverse supply | | | 4 | 4 | OUT4 | High-side-driver output to drive LEDs, sensors or to supply contacts | 0 | | 5 | 5 | OUT3 | High-side-driver output to drive LEDs, sensors or to supply contacts | 0 | | 6 | 6 | OUT2 | High-side-driver output to drive LEDs, sensors or to supply contacts | 0 | | 7 | 7 | OUT1 | High-side-driver output to drive LEDs, sensors or to supply contacts | 0 | | 8 | 8 | VS | Power supply voltage for power stage outputs OUT1, OUT2, OUT3, and OUT4 (external reverse battery protection required). For this input, a ceramic capacitor as close as possible to GND is recommended | Р | | 9 | 9 | NC | Not connected | - | | 10 | 10 | Debug | Debug input to deactivate the window watchdog (high active) | I | | 11 | 11 | SGND | Signal ground | Р | | 12 | 12 | TxD_C | CAN transmit data input | I | | 13 | - | TxD_L | LIN transmit data input | ı | | 14 | 14 | СМ | Current monitor output: depending on the selected multiplexer bits of the control register this output sources an image of the instant current through the corresponding high side driver with a fixed ratio | 0 | | 15 | 15 | DIAGN | Logical error indication output. Active low | 0 | | 16 | 16 | NINT | indicates device errors, warning, and local/remote wake-up events | 0 | | 17 | 17 | RxD_C | CAN receive data output (push pull output stages) | 0 | | 18 | - | RxD_L | RxDL → LIN receive data output (only for SPSB0815 and SPSB0813) | 0 | | 19 | 19 | CLK | SPI: serial clock input | I | | 20 | 20 | DO | SPI: serial data output (push pull output stage) | 0 | | 21 | 21 | DI | SPI: serial data input | I | | 22 | 22 | CSN | SPI: chip select not input | I | | 23 | 23 | NRESET | NReset output to microcontroller; internal pull-up of typical 25 k $\Omega$ (active low output stage) | 0 | | 24 | 24 | V1 | Voltage regulator 1 output: 5 V or 3.3 V supply, for example, microcontroller, CAN FD transceiver | 0 | | 25 | 25 | NC | Not connected | - | | 26 | 26 | VSREG | Power supply voltage to feed the internal voltage regulators; all internal regulated voltages for analog and digital functionality; LIN transceiver; CAN transceiver and the wake-up features (external reverse battery protection required/diode). For this input, a ceramic capacitor as close as possible to GND and an electrolytic backup capacitor are recommended | | | 27 | 27 | NC | Not connected | - | DS14048 - Rev 3 page 6/137 | Pin SPSB081x | Pin SPSB081Cx | Pin name | Description | I/O type | |--------------|---------------|----------|-------------------------------------------------------------------------------------------|----------| | 28 | 28 | VCANSUP | CAN supply input; to allow external CAN supply from V1, V2 or other external power supply | Р | | 29 | 29 | CAN_L | CAN low level voltage I/O | I/O | | 30 | 30 | CAN_H | CAN high level voltage I/O | I/O | | 31 | 31 | PGND | Power ground | Р | | 32 | - | LIN | LIN bus line | I/O | | - | - | TAB | Ground connection | - | Note: Not connected pins must be connected to ground. DS14048 - Rev 3 page 7/137 # 2 Maximum ratings # 2.1 Operating range Within the operating range, the part operates as specified and without parameter deviations. The device may not operate properly if the maximum operating conditions are exceeded. Once taken beyond the operative ratings and returned back within, the part recovers with no damage or degradation. Additional supply voltage and temperature conditions are given separately at the beginning of each electrical specification table. All the voltages are related to the potential at substrate ground. ## 2.1.1 Supply voltage ranges All SPI communication, logic, and oscillator parameters work down to $V_{SREG}$ = 3.5 V and are specified accordingly. - · SPI thresholds - Oscillator frequency (delay times correctly elapsed) - Internal register status correctly kept (reset at default values for V<sub>S</sub> < V<sub>POR</sub>) - · Reset threshold correctly detected # 2.2 Absolute maximum ratings Maximum ratings are absolute ratings; exceeding any one of these values may cause permanent damage to the integrated circuit. All voltages are related to the potential at substrate ground. Table 2. Absolute maximum ratings | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|------------------------------------------|--------------------------------------------------|------|-----|----------|------| | | | Jump start | -0.3 | - | 28 | V | | V <sub>S</sub> | DC supply voltage | Single pulse/tmax < 400 ms "transient load dump" | -0.3 | - | 40 | V | | | | Jump start | -0.3 | - | 28 | V | | V <sub>SREG</sub> | DC supply voltage | Single pulse/tmax < 400 ms "transient load dump" | -0.3 | - | 40 | V | | V1 | Stabilized supply voltage, logic supply | V1 < V <sub>SREG</sub> | -0.3 | - | 6.5 | V | | V2 | Stabilized supply voltage <sup>(1)</sup> | - | -0.3 | - | 28 | V | | $V_{DI}$ | Logic input | - | -0.3 | - | V1 + 0.3 | V | | V <sub>CLK</sub> | Logic input | - | -0.3 | - | V1 + 0.3 | V | | V <sub>CSN</sub> | Logic input | - | -0.3 | - | V1 + 0.3 | V | | $V_{DO}$ | Logic output | - | -0.3 | - | V1 + 0.3 | V | | $V_{RXDL}$ | Logic output | - | -0.3 | - | V1 + 0.3 | V | | V <sub>RXDC</sub> | Logic output | - | -0.3 | - | V1 + 0.3 | V | | V <sub>NRESET</sub> | Logic output | - | -0.3 | - | V1 + 0.3 | V | | V <sub>CM</sub> | Output voltage range | - | -0.3 | - | V1 + 0.3 | V | DS14048 - Rev 3 page 8/137 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------------------|-----------------------------------------------------------------------------|-----------|-------|-----|-------------------------|------| | V <sub>DIAGN</sub> | Logic output | - | -0.3 | - | V1 + 0.3 | ٧ | | V <sub>TXDC</sub> | Logic input | - | -0.3 | - | V1 + 0.3 | ٧ | | V <sub>TXDL</sub> | Logic input | - | -0.3 | - | V1 + 0.3 | V | | V <sub>DEBUG</sub> | Debug input pin voltage range | - | -0.3 | - | V1 + 0.3 | V | | V <sub>WU1</sub> | DC wake-up input voltage | - | -0.3 | - | V <sub>SREG</sub> + 0.3 | ٧ | | V <sub>DIR/WU2</sub> | DC wake-up input voltage | - | -0.3 | - | V <sub>SREG</sub> + 0.3 | ٧ | | V <sub>LIN</sub> | LIN bus I/O voltage range | - | -27 | - | 40 | ٧ | | I <sub>INPUT</sub> | Current injection into Vs related input pins | - | - | 20 | - | mA | | I <sub>OUT_INJ</sub> | Current injection into vs related outputs | - | - | 20 | - | mA | | V <sub>CANSUP</sub> | CAN supply | - | -0.3 | - | 5.25 | V | | V <sub>CANH</sub> | CAN bus I/O voltage range | - | -27 | - | 40 | ٧ | | V <sub>CANL</sub> | CAN bus I/O voltage range | - | -27 | - | 40 | ٧ | | V <sub>CANH</sub> - V <sub>CANL</sub> | Differential CAN-Bus voltage | - | -5 | - | 10 | V | | V <sub>OUT1</sub> | Output voltage | - | -0.3 | - | V <sub>S</sub> + 0.3 | ٧ | | V <sub>OUT2</sub> | Output voltage | - | -0.3 | - | V <sub>S</sub> + 0.3 | ٧ | | V <sub>OUT3</sub> | Output voltage | - | -0.3 | - | V <sub>S</sub> + 0.3 | ٧ | | V <sub>OUT4</sub> | Output voltage | - | -0.3 | - | V <sub>S</sub> + 0.3 | ٧ | | I <sub>VS</sub> | Maximum cumulated current at VS drawn by OUT1; OUT2; OUT3; OUT4 | - | -1.25 | - | 1.25 | Α | | I <sub>VSREG</sub> | Maximum cumulated current at VSREG drawn by LDO1; LDO2; LIN; CAN at wake-up | - | -1.25 | - | 1.25 | Α | | I <sub>OUT1</sub> | Output current <sup>(2)</sup> | - | -1.25 | - | 1.25 | Α | | I <sub>OUT2</sub> | Output current <sup>(2)</sup> | - | -1.25 | - | 1.25 | Α | | I <sub>OUT3</sub> | Output current <sup>(2)</sup> | - | -1.25 | - | 1.25 | Α | | I <sub>OUT4</sub> | Output current <sup>(2)</sup> | - | -1.25 | - | 1.25 | Α | | I <sub>SGND</sub> | Maximum current at SGND <sup>(2)</sup> | - | -1.25 | - | 1.25 | Α | | I <sub>PGND</sub> | Maximum current at PGND <sup>(2)</sup> | - | -1.25 | - | 1.25 | Α | | GND pins | PGND versus SGND | - | -0.3 | - | 0.3 | V | <sup>1.</sup> SPSB081 is protected against V2 shorted to $V_{SREG}$ and V2 reverse biasing when $V_{SREG}$ is higher than 3.5 V. All maximum ratings are absolute ratings. Leaving the limitation of any of these values may cause an irreversible damage of the integrated circuit! Loss of ground or ground shift with externally grounded loads: ESD structures are configured for nominal currents only. If external loads are connected to different grounds, the current load must be limited to this nominal current. **Table 3. ESD protection** | Item | Parameter | Condition | Values | Unit | |------------------|-----------|--------------------|--------|------| | Pins | All pins | HBM <sup>(1)</sup> | ±2 | kV | | Power output pin | OUT1 | HBM <sup>(2)</sup> | ±4 | kV | DS14048 - Rev 3 page 9/137 <sup>2.</sup> Values for the absolute maximum DC current through the bond wires. This value does not consider maximum power dissipation or other limits. | ltem | Parameter | Condition | Values | Unit | |------------------|-------------|------------------------------------------|-------------|------| | Power output pin | OUT2 | HBM <sup>(2)</sup> | ±4 | kV | | Power output pin | OUT3 | HBM <sup>(2)</sup> | ±4 | kV | | Power output pin | OUT4 | HBM <sup>(2)</sup> | ±4 | kV | | | | HBM <sup>(2)</sup> | ±8 | kV | | Transceiver | LIN | Indirect ESD <sup>(3)</sup> | ±8 | kV | | | | Direct ESD <sup>(4)</sup> | ±6 | kV | | Transceiver | CAN H | HBM <sup>(2)</sup> | ±8 | kV | | Transceiver | CAN_H | Direct ESD <sup>(4)</sup> | ±6 | kV | | Transceiver | CAN L | HBM <sup>(2)</sup> | ±8 | kV | | Transcerver | CAN_L | Direct ESD <sup>(4)</sup> | ±6 | kV | | Pins (5) | Corner pins | CDM (values for corner pins in brackets) | ±500/(±750) | V | - 1. HBM (human body model, 100 pF, 1.5 kW) according to AEC-Q100-002. - 2. HBM with all none zapped pins grounded. - 3. Indirect ESD test according to IEC 61000-4-2 (150 pF, 330 Ω) and 'hardware requirements for LIN, CAN and flexray interfaces in automotive applications' (version 1.3, 2012-05-04). - Direct ESD test according to IEC 61000-4-2 (150 pF, 330 Ω) and 'hardware requirements for LIN, CAN and Flexray interfaces in automotive applications' (version 1.3, 2012-05-04). - 5. CDM (charged device model) according to AEC-Q100-011. Table 4. Transient immunity ratings according to ISO 7637-2 | | Parameter | Value | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------|-----------|-------|------| | ISO 7637-2 and IEC 62215-3 transients immunity according to "OEM HW Requirements For CAN LIN FR-Interfaces V1.3 2012" and IBEE EMC test | | -100 | V | | | | +75 | V | | specifications (1) (LIN and CAN) | Pulse3a | -150 | V | | | Pulse3b | +100 | V | 1. ISO 7637 is a system level transient test. Different system level configurations may lead to different results. # 2.3 Temperature ranges and thermal data Table 5. Temperature ranges and thermal data | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |-------------------------------------|--------------------------------------------|----------------|-----|-----|-----|------|-------| | T <sub>AMB</sub> | Operating temperature (ECU environment) | - | -40 | - | 125 | °C | F.019 | | T <sub>J</sub> | Operating junction temperature | - | -40 | - | 175 | °C | F.020 | | T <sub>STG</sub> | Storage temperature | - | -55 | - | 150 | °C | F.021 | | T <sub>W ON</sub> <sup>(1)</sup> | Thermal over temperature warning threshold | - | 140 | - | 160 | °C | F.022 | | T <sub>SD1 OFF</sub> <sup>(1)</sup> | Thermal shut-down junction temperature 1 | - | 165 | - | 185 | °C | F.023 | | T <sub>SD2 OFF</sub> <sup>(1)</sup> | Thermal shut-down temperature | - | 175 | - | 195 | °C | F.024 | | T <sub>SD12HYS</sub> <sup>(1)</sup> | Thermal shut-down temperature hysteresis | - | - | 5 | - | °C | F.025 | | t <sub>fTjTW</sub> | Thermal warning/shut-down filter time | Tested by scan | 24 | 32 | 43 | μs | F.026 | | R <sub>TH JAMB</sub> <sup>(2)</sup> | Thermal resistance junction-to-ambient | - | - | 38 | - | °C/W | F.027 | DS14048 - Rev 3 page 10/137 - 1. Non-overlapping. - 2. The values quoted are for PCB 129 mm x 60 mm x 1.6 mm, FR4, four layers; Cu thickness 0.070 mm (outer layers). Cu thickness 0.035 mm (inner layers), thermal vias separation 1.2 mm, thermal via diameter 0.3 mm ±0.08 mm, Cu thickness on vias 0.025 mm, footprint dimension 3.5 mm x 3.5 mm. All parameters are guaranteed in the temperature range from -40 °C to 150 °C (unless otherwise specified); the device is still operative and functional at higher temperatures (up to 175 °C). Parameters limits at higher temperatures than 150 °C may change with respect to what is specified as per the standard temperature range. Device functionality at high temperature is guaranteed by characterization. SPSB081 embeds a multitude of junctions housed in a relatively small piece of silicon. The devices contain, among all the described features, four high-sides, two voltage regulators (one of which can work as voltage tracker). For this reason, using the thermal impedance of a single junction (that is, voltage regulator or major power dissipation contributor) does not allow to predict thermal behavior of the whole device and therefore it is not possible to assess if a device is thermally suitable for a given activation profile and loads characteristics. Some representative and realistic worst-case thermal profiles are described in the below paragraph. The following measurement methods can be easily implemented, by the final user, for a specific activation profile. Activation profile battery voltage: 16 V, ambient temperature starts at 85 °C. #### DC activation: - V1 (3.3 V) charged with 70 mA; $R_{DSON}$ = 470 $\Omega$ (DC activation) - V2 (3.3 V) charged with 50 mA; R<sub>DSON</sub> = 680 Ω (DC activation) - OUT1: $I_{LOAD}$ = 50 mA; $R_{DSON}$ = 330 $\Omega$ (DC activation) - OUT2: $I_{LOAD}$ = 50 mA; $R_{DSON}$ = 330 $\Omega$ (DC activation) - OUT3: $I_{LOAD}$ = 50 mA; $R_{DSON}$ = 330 $\Omega$ (DC activation) - OUT4: I<sub>LOAD</sub> = 50 mA; R<sub>DSON</sub> = 330 Ω (DC activation) - CAN-LIN not relevant Test execution: once thermal equilibrium is reached with all DC load active, the activation sequence is applied. The device operates always without triggering the thermal warning threshold. QFN32L 5X5 4-Layers Mid layer1 GND Mid layer2 VCC Mid layer2 VCC Mid layer3 Figure 5. QFN32L (5.0x5.0x1.0 mm) 4-layers Note: PCB 129 mm x 60 mm x 1.6 mm, FR4, four layers; Cu thickness 0.070 mm (outer layers). Cu thickness 0.035 mm (inner layers), thermal vias separation 1.2 mm, thermal via diameter 0.3 mm $\pm 0.08$ mm, Cu thickness on vias 0.025 mm, footprint dimension 3.5 mm x 3.5 mm. DS14048 - Rev 3 page 11/137 Note: # 3 Functional description # 3.1 Supply VS and VSREG VSREG supplies voltage regulators V1 and V2, all internal regulated voltages for analog and digital functionality, LIN, CAN and the wake-up features. P-channel high side switches OUT1, OUT2, OUT3, OUT4 and fail-safe block are supplied by VS. In case of VSREG pin disconnected, all power devices connected to VS are automatically switched OFF. After device startup, it is suggested to perform a status registers read and clear command to clean any spurious error flags. # 3.2 Voltage regulators The SPSB081 contains one fully protected low drop voltage regulator (V1) and one low dropout tracking regulator (V2), which are designed for very fast transient response and do not require electrolytic output capacitors for stability. The two low drops out voltage regulators can provide 5 V or 3.3 V; the following table summarizes the possible configurations of the two LDOs: | Configuration | P/N | V1 output voltage (linear case) | V2 output voltage (linear case) | V2 output voltage<br>(tracking case) | V2_TKR | |---------------|-----------|---------------------------------|---------------------------------|--------------------------------------|--------| | 1 | SPSB0813 | 3.3 V | 3.3 V <sup>(1)</sup> | YES | 0 or 1 | | 2 | SPSB081C3 | 3.3 V | 5.0 V | Not available | Only 0 | | 3 | SPSB0815 | 501/ | 3.3 V | Not available | Only 0 | | 4 | SPSB081C5 | 5.0 V | 5.0 V | YES | 0 or 1 | Table 6. Voltage regulators configuration The voltage regulator V2 can be configured by means of the V2\_TKR bit in CR2 as a linear independent LDO (V2\_TKR = 0, default) or as a tracker of the V1 voltage regulator (V2\_TKR = 1). ## 3.2.1 Voltage regulator: V1 The V1 voltage regulator provides 5 V (for SPSB0815 and SPSB081C5) or 3.3 V (for SPSB0813 and SPSB081C3) supply voltage (configurable by OTP) and up to 250 mA continuous load current to supply the system microcontroller and the integrated CAN transceiver. The V1 regulator is embedded in the power management and fail-safe functionality of the device and operates according to the selected operating mode. The V1 voltage regulator is supplied by pin $V_{SREG}$ . In addition, the V1 regulator supplies the device internal loads. The voltage regulator is protected against overload and overtemperature. An external reverse current protection must be provided by the application circuitry to prevent the input capacitor from being discharged by negative transients or low input voltage. Current limitation of the regulator ensures fast charge of external bypass capacitors. The output voltage is stable for ceramic load capacitors ≥ 1 µF. In case the device temperature exceeds the TSD1 threshold, all outputs (OUTx, V2, LIN, CAN) are deactivated except V1 regulator, which remains on. LIN and CAN transceivers are forced in "receive only" mode. Hence, the microcontroller has the possibility for interaction or error logging. If the chip temperature exceeds TSD2 threshold (TSD2 > TSD1), V1 is deactivated and all wake-up sources (CAN, LIN, WU1, WU2, and timer) are disabled. After $t_{TSD}$ , the voltage regulator will restart automatically. If the restart fails seven times within one minute the SPSB081 is forced into VBAT standby mode. The status bit in SR1 Forced Sleep TSD2/V1SC is set. In case of overvoltage an internal pulldown circuit is activated to limit the current accumulated in the external capacitor. DS14048 - Rev 3 page 12/137 In this case, the CAN transceiver embedded inside the SPSB0813 shall be supplied by an external V<sub>REG</sub> at 5 V via the CAN supply pin. #### 3.2.2 Voltage regulator: V2 The SPSB081 embeds one 5 V or 3.3 V (configurable by V2\_RAIL bit in CR2) low dropout tracking regulator designed to provide an output voltage that closely tracks (±20 mV) the V1 reference input while delivering on the V2 output pin up to 100 mA. The voltage regulator V2 can be configured by means of the V2\_TKR bit in CR2 as a linear independent LDO (V2\_TKR = 0, default) or as a tracker of the V1 voltage regulator (V2\_TKR = 1). The V2 can be configured as tracker of the V1 only at the same voltage output level 5 V for SPSB0815 and SPSB081C5 (Conf #4 in Table 6) and 3.3 V for the SPSB0813 and SPSB081C3 (Conf #1 in Table 6). The tracking regulator is protected against: - Overload - Overtemperature - Short-circuit (short to ground and battery supply voltage) - Reverse biasing ### 3.2.3 Voltage regulator failure The V1 and V2 regulators output voltages are monitored. In case of a drop below the $V_{1, V_{2}}$ fail thresholds ( $V_{1, 2} < V_{1, 2FAIL}$ , for $t > t_{V1, 2FAIL}$ ), the failure bits V1FAIL, V2FAIL (SR2) are latched. The fail bits can be cleared by a dedicated SPI command. ### 3.2.4 Short to ground detection At turn-on of the V1 and V2 regulators, a short to GND condition is detected by monitoring the regulator output voltage. If V1 or V2 is below the $V_{1FAIL}$ , $(V_{2FAIL})$ thresholds for t > $t_{V1SHORT}$ (t > $t_{V2SHORT}$ ) after turn-on, the SPSB081 will identify a short-circuit condition at the related regulator output and the regulator will be switched off. In case of V1 short to GND the device enters VBAT\_standby mode automatically. Bits FORCED\_SLEEP\_TSD2/V1SC (SR1) and V1FAIL (SR2) are set. In case of a V2 short to GND failure the V2SC (SR2) and V2FAIL (SR2) bits are set. Once the output voltage of the corresponding regulator exceeds the $V_{1FAIL}$ ( $V_{2FAIL}$ ) thresholds the short-to-ground detection is disabled. In case of a short-to-ground condition, the regulator is switched off due to thermal shutdown. DS14048 - Rev 3 page 13/137 ### 3.2.5 Voltage regulator behavior Figure 6. Voltage regulator behavior and diagnosis during supply voltage ramp-up/ramp-down conditions # 3.3 Operating modes The device can be operated in four different operating modes: - Active mode: normal operating mode - · SW-debug mode: software debugging - V1 standby mode: low power mode - VBAT\_standby mode: ultralow power mode #### 3.3.1 Active mode All functions are available, and the device is controlled by SPI. ### 3.3.2 SW-debug mode To allow software debugging, the watchdog can be deactivated by applying an external voltage to the DEBUG input pin ( $V_{DEBUG} > V_{diH}$ ). In debug mode, all device functionality is available, including CAN, which is enabled by default. The watchdog is deactivated. At exit from debug mode ( $V_{DEBUG} < V_{diL}$ ) the watchdog starts with a long open window. Note: The device includes a test mode that is activated by a dedicated sequence including, among others, a high voltage at the debug pin; debug mode is not intended for normal applicative conditions. DS14048 - Rev 3 page 14/137 #### 3.3.3 V1\_standby mode The transition from active mode to V1\_standby mode is controlled by SPI (STBY\_SEL bit and GO\_STBY bit in CR2). To supply the microcontroller in a low power mode, the V1 voltage regulator remains active. After the V1\_standby command (CSN low to high transition), the device enters V1\_standby mode immediately and the watchdog starts a long open window ( $t_{LW}$ ). The watchdog is deactivated as soon as the V1 load current drops below the $t_{LW}$ threshold ( $t_{LW}$ ). The V1 load current monitoring can be deactivated by setting ICMP = 1. In this configuration, the watchdog is deactivated upon transition into V1 standby mode without monitoring the V1 load current. Writing ICMP (CR 34) = 1 is only possible with the first SPI command after setting ICMP\_CONFIG\_EN (Config Reg) = 1. The ICMP\_CONFIG\_EN bit is reset to '0' automatically with next SPI command. LIN and CAN transmitters are switched off in V1\_standby mode. OUT1, OUT2, OUT3, and OUT4 remain in the configuration programmed before the standby command. V2 voltage regulator remains in the configuration programmed before the standby command. Even though LIN and CAN transceivers are switched off, they can still wake up the micro (see Table 7). In V1\_standby mode various wake-up sources can be individually programmed. Normally a wake-up event puts the device into active mode and forces the NINT pin to a low level indicating the wake-up condition to the microcontroller. Writing IWK (CR 34) = 1 a wake-up event on CAN and wake-up pins forces NINT pin to a low level indicating the wake-up condition to the microcontroller. However, no change in the SBC mode occurs. ### 3.3.4 Interrupt The interrupt signal on NINT pin is generated to communicate a specific event to the microcontroller. NINT is pulled low after a reaction time when one of the following events occurs. In active mode, this event can be related to each one of the status flags latched in the global status byte register (GSBN bit). A bit register is available to mask each one of these flags: - RSTB: MASK RSTB (0x3F) - PLE: MASK\_PLE (0x3F) - FE: MASK\_FE (0x3F) - DE: MASK\_DE (0x3F) - GW: MASK\_GW (0x3F) These masks are common for the generation of GSBN, NINT, and DIAGN (in extended mode). NINT pulse can also be related to the CAN communication timeout event (no CAN communication for $t > t_{Silence}$ ). The CANTO flag is set. This interrupt can be masked by CANTO NINT MASK SPI bit. In V1 standby mode, it can also be related to the following events: - CAN communication timeout (no CAN communication for t > t<sub>SILENCE</sub>). The CANTO flag is set. This interrupt can be masked by CANTO\_NINT\_MASK SPI bit. - Wake-up from V1\_standby mode by any wake-up source (WU1, WU2, LIN, CAN, TIMER1/2, SPI). This interrupt can be masked by WU NINT MASK SPI bit. In case of increasing V1 load current during V1\_standby mode ( $I_{V1} > I_{CMP}$ ), the device remains in standby mode and the watchdog starts with a long open window. No interrupt signal is generated. NINT pin is an open drain structure to allow multiple connections. DS14048 - Rev 3 page 15/137 Figure 7. Interrupt pin ### 3.3.5 VBAT\_standby mode The transition from active mode to VBAT\_standby mode is initiated by an SPI command (STBY\_SEL bit and GO\_STBY bit in CR2). In VBAT\_standby mode, the voltage regulators V1 and V2, the power outputs as well as LIN and CAN transmitters are switched off. An NReset pulse is generated and last asserted low upon wake-up from VBAT\_standby mode and until 2ms after LDO1 is fully operative. # 3.4 Wake-up from standby modes A wake-up from standby mode switches the device to active mode. This can be initiated by one or more of the following events: Table 7. Wake-up source | Wake-up source | Description | | | |------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | LIN bus activity | It can be disabled by SPI | | | | CAN bus activity | It can be disabled by SPI | | | | Level change of WU | It can be configured or disabled by SPI | | | | I <sub>V1</sub> > I <sub>CMP</sub> | The device remains in V1_standby mode but watchdog is enabled (if ICMP = 0). No interrupt is generated | | | | Timer interrupt/<br>wake-up of μC by TIMER | Programmable by SPI: V1_standby mode: device wakes up and interrupt signal is generated at NINT when programmable time-out has elapsed VBAT_standby mode: device wakes up after programmable timer expiration. V1 regulator is turned on and NReset signal is generated when programmable time-out has elapsed | | | | SPI access Always active (except in VBAT_standby mode) Wake-up event: CSN falling edge | | | | DS14048 - Rev 3 page 16/137 To prevent the system from a deadlock condition (no wake-up from standby possible) a configuration where all wake-up is disabled, is not allowed. Accordingly, if the following condition is set by SPI: - CAN WU EN = 0 - LIN WU EN = 0 - WU1 EN = 0 - WU2 EN = 0 The effect is to put all these register bits in their default condition: - CAN WU EN = 1 - LIN WU EN = 1 - WU1 EN = 1 - WU2\_EN = 1 For SPSB081C devices (without LIN), at least one of these WU sources has to be kept (CAN, WU1 or WU2). All wake-up sources are configured to default values in case of such invalid setting. The SPI error bit (SPIE) in the global status register is set. ### 3.4.1 Wake-up inputs The WU1 and WU2 inputs can be configured as wake-up sources. Each wake-up input is sensitive to any level transition (positive and negative edge) and can be configured for static or cyclic monitoring of the input voltage level by suitable setting of CR1 [8..11] bits (WUx\_FILT\_0 and WUx\_FILT\_1) which allows to choose the monitoring among static, cyclic with timer 1 or cyclic with timer 2. When the configuration of a timer is changed, the timer is automatically restarted using the new configuration. For static contact monitoring, a filter time of $t_{WU\_STAT}$ is implemented. The filter is started when the input voltage passes the specified threshold $V_{WUTHP}$ . Wake-up status bit (WUx\_STATE bit in SR5 [18..19]) is set only if this threshold is passed for more than $t_{WU\_STAT}$ . Cyclic contact monitoring, conceived to reduce the quiescent current of the device, allows instead periodical (not threshold dependent) activation of the wake-up input to read the status of the external contact. The periodical activation is driven by timer 1 or timer 2 whose settings (on-time and period) can be configured through CR2 [8..13] and [16..21] bits (Tx\_PER\_y and Tx\_ON\_y bit). The input signal is filtered with a filter time of t<sub>WU\_CYC</sub> after a delay (80% of the configured timer on-time). A wake-up will be processed if the status has changed versus the previous cycle, therefore wake-up status bit (WUx\_STATE bit in SR5 [18..19]) is set only if status during consecutive on-time is different, after the configured delay and t<sub>WU\_CYC</sub>. The buffered outputs OUT1, OUT2, OUT3, and OUT4 can be used to supply the external contacts with the timer setting according to the cyclic monitoring of the wake-up input. DS14048 - Rev 3 page 17/137 No Wake Up Event t < 64μs t = 64μs No Wake Up Event t < 64μs t = 64μs Figure 8. Static monitoring: wake-up occurs if threshold is greater than the filter time O Internal Wake-up requests identified Figure 9. Cyclic monitoring: the external contacts are supplied periodically by the internal timer DS14048 - Rev 3 page 18/137 In standby modes, the inputs are configurable with an internal pull-up or pull-down current source according to the setup of the external contact. Moreover, in case of cyclic sensing, an internal pull-down resistor ( $R_{WU\_ACT}$ ) is periodically activated on each rising edge of the TIMER\_ON. $R_{WU\_ACT}$ is activated also for static wake-up, but in this case it occurs just after WU request (see the figure above), keeping this condition for at least the filter time $t_{WU\_STAT}$ (or more, if the WU is valid and the device enters in active mode). In active mode, the inputs have in fact only the internal pull-down resistor and the input status can be read by SPI. Static sense should be configured before the read operation is started to reflect the actual input level. Being DIR/WU2\_EN enable bit, in config register (0x3F), set to 0 by default, the DIR/WU2 pin is configured as wake-up function. If DIR/WU2\_EN enable bit is set to 1 the DIR/WU2 pin is a low voltage direct driving of OUT1..4. Threshold is set in this case at 1.5 V. # 3.5 Functional overview (truth table) **Operating modes** Version **Function** Comments VBAT\_standby static V1\_standby static Active mode mode (cyclic sense) mode (cyclic sense) VOUT = 5 V/3.3 V 3.4.1 On<sup>(1)</sup> Off Voltage regulator V1 On 3.4.2 VOUT = 5 V/3.3 V On<sup>(2)</sup>/Off On<sup>(2)</sup>/Off Voltage regulator V2 $On/Off^{(2)}$ 3.4.3 On On Off Reset generator Off (On if $I_{V1} > I_{CMP}$ and 3.4.4 Window watchdog V<sub>1</sub> monitor On Off ICMP = 0) 3.4.5 Wake-up Off Active(3) Active(3) 3.4.6 HS-cyclic supply Oscillator time base On/Off On<sup>(2)</sup>/Off On<sup>(2)</sup>/Off 3.4.7 LIN LIN ISO 17987-4/2016 On<sup>(2)</sup> $Off^{(4)}$ $Off^{(4)}$ 3.4.8 CAN FD On/Off<sup>(5)</sup> $Off^{(4)}$ Off<sup>(4)</sup> 3.4.9 Oscillator On/Off<sup>(6)</sup> On/Off<sup>(6)</sup> On 3.4.10 V<sub>S</sub> monitor On<sup>(7)</sup> On/Off<sup>(7)</sup> On/Off<sup>(7)</sup> 3.4.11 OUT1 (P-channel HS) On/Off(2) On/Off<sup>(2)</sup> On/Off(2) On/Off(2) On/Off(2) On/Off(2) On On On/Off(2) On/ Off<sup>(2)</sup> On/ Off<sup>(2)</sup> On On<sup>(8)</sup> On/Off(2) On/Off(2) On/Off(2) Off On/Off(2) **Table 8. Functional overview** 1. Supply the processor in low current mode. OUT2 (P-channel HS) OUT3 (P-channel HS) OUT4 (P-channel HS) Thermal shutdown Thermal shutdown TSD1x (for P-channel 2. According to SPI setting. TSD2 3.4.12 3.4.13 3.4.14 3.4.15 3.4.16 - Unless disabled by SPI. - 4. The bus state is internally stored when going to standby mode. A change of bus state will lead to a wake-up after exceeding of internal filter time (if wake up by LIN or CAN is not disabled by SPI). - 5. After power-on, the CAN FD transceiver is in 'CAN Trx standby' mode. It is activated by SPI command (CAN\_ACT = 1). - 6. ON, if is enabled at least one of the following: cyclic sense, OUT1, OUT2, OUT3, OUT4, V2. - 7. ON when at least one OUTx is enabled and OFF when OUTx are disabled. - 8. V1, V2, OUT1, OUT2, OUT3, and OUT4 are thermal monitored. DS14048 - Rev 3 page 19/137 Figure 10. Main operating modes # 3.6 Configurable window watchdog During normal operation, the watchdog monitors the microcontroller within a programmable trigger cycle. After power-on or standby mode, the watchdog starts with a timeout (long open window t<sub>LW</sub>). The timeout allows the microcontroller to run its own setup and then to start the window watchdog by setting TRIG = 1. Later, the the microcontroller to run its own setup and then to start the window watchdog by setting TRIG = 1. Later, the microcontroller has to serve the watchdog by alternating the watchdog trigger bit within the safe trigger area $T_{SWX}$ . The trigger time is configurable by SPI. A correct watchdog trigger signal will immediately start the next cycle. After eight watchdog failures in sequence, the V1 regulator is switched off for $t_{V1OFF}$ . After seven additional watchdog failures the V1 regulator is turned off permanently and the device is forced into VBAT\_standby mode. The status bit FORCED\_SLEEP\_WD (SR1) is set. A wake-up is possible by any activated wake-up source. In case of a watchdog failure, the power outputs and V2 are switched off and the device enters fail-safe mode. All control registers are set to their fail-safe values. The following diagrams illustrate the watchdog behavior of the device. The diagrams are split into 3 parts. The first diagram shows the functional behavior of the watchdog without any error. The second diagram covers the behavior covering all the error conditions, which can affect the watchdog behavior. The third diagram shows the transition in and out of debug mode. All three diagrams can be overlapped to get all the possible state transitions under all circumstances. For a better readability, they were split in normal operating, operating with errors and debug mode. DS14048 - Rev 3 page 20/137 Figure 11. Watchdog in normal operating mode (no errors) DS14048 - Rev 3 page 21/137 Fail-Safe Event V1 > VRTx long open window Active mode forced Vbat stby \*) or V1 < VRTx Fail-Safe WD TRIG = 1 Event Vbat standby mode **OFF** Window V1 < VRTx Mode proper trigger/in Window mode \*) forced VBAT: 15x WD fail 7x TSD2 Active mode Short V1 Figure 12. Watchdog with error conditions Figure 13. Watchdog in debug mode Note: Whenever the device is operated without servicing the mandatory watchdog trigger events, a sequence of 15 consecutive reset events is performed and the device is forced into Vbat\_Stby mode with bit FORCED\_SLEEP\_WD in SR1 set. If the device is woken up after such a forced Vbat\_Stby condition and the watchdog is still not serviced, the device, after one long open watchdog window is reforced into the same Vbat\_Stby mode until the next wake-up event. In this case, an additional watchdog failure is generated, but the fail counter is not cleared, keeping the maximum number of 15 failures. This sequence is repeated until a valid watchdog trigger event is performed by writing TRIG = 1. DS14048 - Rev 3 page 22/137 ### 3.6.1 Change watchdog timing The watchdog trigger time can be configured by setting the WD\_TIME (CR 2) bit. Writing to these bits is only possible with the first SPI command after setting WD\_CONFIG\_EN = 1 (Config register (0x3F)). The WD\_CONFIG\_EN bit is reset to 0 automatically with next SPI command. When FAIL\_SAFE is active, these SPI registers are not accessible. Therefore, the FAIL\_SAFE status needs to be cleared. In case of a WD\_FAIL, the clear is performed by starting a long open window. When a new configuration has been programmed, the watchdog behaves with the old configuration until the next trig event. The new value of WD\_TIME is loaded in the watchdog module on the next trig event after the SPI configuration. The following watchdog cycle uses the new programmed value. # 3.7 Fail safe mode ### 3.7.1 Temporary failures SPSB081 enters fail-safe mode in case of: - Watchdog failure - V1 failure (V1 < V<sub>RTX</sub> for t > t<sub>V1FS</sub>) - Thermal shutdown TSD2 The fail-safe functionality is also available in V1\_Standby mode. During V1\_Standby mode the fail-safe mode is entered in the following cases: - Watchdog failure (if watchdog still running due to I<sub>V1</sub> > I<sub>CMP</sub>) - V1 failure (V1 < V<sub>RTX</sub> for t > t<sub>V1FS</sub>) - Thermal shutdown TSD2 In fail-safe mode, the device returns to a fail-safe state. The fail-safe condition is indicated to the system in the global status byte. The conditions during the fail-safe mode are: - All outputs and V2 are turned off - All control registers are set to default values - Write operations to control registers are blocked until the fail-safe condition is cleared (see table below). Only the following bits are not write-protected: - CR1 (0x01): - TRIG - CAN ACT - CR2 (0x02): - Timer settings (bits 8...13 and bits 16...21) - CR5 (0x05): - OUT1\_x (bits 0...2) - OUT2\_x (bits 4...6) - OUT3 x (bits 8...10) - OUT4\_x (bits 12...14) - CR9 (0x09) to CR11 (0x0B) - PWM frequency and duty cycles - Config register (0x3F) - 。 V2 0 - 。 V2 1 - · LIN transmitter remains on - CAN FD transceiver remains on - Wake-up is enabled - Corresponding failure bits in status registers are set. - FS bit (bit 0 global status byte) is set DS14048 - Rev 3 page 23/137 If the fail-safe mode was entered, it keeps active until the fail-safe condition is removed and the fail-safe was read by SPI. Depending on the root cause of the fail-safe operation, the actions to exit fail-safe mode are as shown in the following table. Failure condition Failure source **Diagnosis** Exit from fail-safe mode FS (global status byte) = 1 Watchdog Microcontroller TRIG = 1 during long open window read WDFAIL (SR1) = 1 Early write failure or expired (oscillator) and clear SR1 window WDFAIL\_CNT\_x (SR1) = n+1FS (global status byte) = 1 $V1 > V_{RTX}$ V1 V1UV (SR1) = 1(1) Undervoltage Read and clear SR1 V1FAIL (SR2) = 1(2) FS (global status byte) = 1 $T_J < TSD2$ TW (SR2) = 1 $T_J > TSD2$ Temperature TSD1 (SR1) = 1 Read and clear SR1 Table 9. Temporary failures conditions ### 3.7.2 Non recoverable failures - Forced in VBAT\_standby mode If the fail-safe condition persists and all attempts to return to normal system operation fail, the SPSB081 is forced into VBAT\_standby mode to prevent damage to the system. The VBAT\_standby mode can be terminated by any wake-up source. The root cause of the VBAT\_standby is indicated in the SPI status registers. TSD2 (SR1) = 1 In VBAT standby mode, all control registers are set to power on default. The VBAT standby mode is entered in case of: - Multiple watchdog failures: FORCED\_SLEEP\_WD = 1 (15x watchdog failure) - Multiple thermal shutdowns 2: FORCED\_SLEEP\_TSD2/V1SC = 1 (7x TSD2) - V1 short at turn-on (V1 < V<sub>1FAIL</sub> for t > t<sub>V1SHORT</sub>): FORCED\_SLEEP\_TSD2/V1SC (SR 1) = 1 - Loss of ground: SGNDLOSS(SR6) = 1 Table 10. Non recoverable failures conditions | Failure source | Failure condition | Diagnosis | Exit from fail-safe mode | |------------------------------|----------------------------------|-----------------------------------|---------------------------| | | | FS (global status byte) = 1 | Wake-up | | Microcontroller (oscillator) | 15 consecutive watchdog failures | WDFAIL (SR 1) = 1 | TRIG = 1 during long open | | , | | FORCED_SLEEP_WD (SR 1) = 1 | window read and clear SR1 | | | | FS (global status byte) = 1 | Wake-up | | V1 | Short at turn-on | V1FAIL = 1 | Read and clear SR1 | | | | FORCED_SLEEP_TSD2/V1SC (SR 1) = 1 | read and cical orei | | V1 | Overvoltage | FS (global status byte) = 1 | Wake-up | | VI | Overvoitage | FORCED_SLEEP_V1OV (SR2) = 1 | Read and clear SR1 | | | | FS (global status byte) = 1 | | | | 7 times TSD2 | TW (SR 2) = 1 | Wake-up | | Temperature | | TSD1 (SR 1) = 1 | Read and clear SR1 | | | | TSD2 (SR 1) = 1 | redu and olear ofti | | | | FORCED_SLEEP_TSD2/V1SC (SR 1) = 1 | | DS14048 - Rev 3 page 24/137 <sup>1.</sup> bit V1UV in SR1 is set for t > tuv1 (16 $\mu$ s). Fail-Safe bit GSR/FS is set only after $t_{RD}$ (NRESET low pulse). <sup>2.</sup> If V1 < $V_{1FAIL}$ (for t > $t_{V1FAIL}$ ). The fail-safe bit is located in the global status register. | Failure source | Failure condition | Diagnosis | Exit from fail-safe mode | |----------------|----------------------------|-----------------------------|--------------------------| | SGND | Loss of ground at SGND pin | FS (global status byte) = 1 | Wake-up | | | | SGNDLOSS (SR 6) = 1 | Read and clear SR1 | # 3.8 Reset output (NRESET) At power-up, the reset signal is low. When $V_S > V_{POR}$ , the RSTB bit is set and SPI registers are set to default values. If V1 is turned on and the voltage exceeds the V1 reset programmable threshold $V_{RTX}$ by SPI, the reset output "NRESET" is pulled up by internal pull-up resistor to V1 voltage after a reset delay time ( $t_{RD}$ ). This is necessary for a defined start of the microcontroller when the application is switched on. As soon as the NRESET is released, the watchdog timing starts with a long open window. At power down, the device is reset, and control registers are set to default values and RSTB bit is set to "1" (see the following figure). Figure 14. NRESET pin A reset pulse is generated in case of: - V1 drops below V<sub>RTX</sub> (configurable by SPI) for t > t<sub>UV1</sub> - Watchdog failure - Turn-on of the V1 regulator (VSREG power-on or wake-up from VBAT standby mode) # 3.9 DIAGN output Figure 15. DIAGN pin DS14048 - Rev 3 page 25/137 DIAGN pin can be directly connected to the microcontroller and it is pulled up to V1 voltage by internal pull-up resistor. DIAGN pin can be configured by DIAGN EXT bit in normal mode or extended mode. In default DIAGN configuration (DIAGN\_EXT = 0), DIAGN pin is set low if a failure considered in fail safe mode occurs (for example, watchdog failure; V1 failure; thermal shutdown TSD2). As soon as the FS error source is cleared, the signal is pulled up to V1 voltage. In extended DIAGN configuration (DIAGN\_EXT = 1), DIAGN pin reflects one or more errors such as reported in the GLOBAL STATUS BYTE register by global status bit not (GSBN) and it is set to low if at least one error condition occurs. A bit register is available to mask each one of GSBN flags: - RSTB: MASK\_RSTB (0x3F) - PLE: MASK PLE (0x3F) - FE: MASK\_FE (0x3F) - DE: MASK DE (0x3F) - GW: MASK GW (0x3F) Note: DIAGN is automatically configured in normal mode (DIAGN\_EXT = 0) after a reset event. # 3.10 V1 overvoltage detection SPSB081 protects the MCU against voltages over 5 V (or 3.3 V) that could harm its functionalities. For this purpose, to sink the exceeding current accumulated in the external capacitor usually directed to the MCU, the SPSB081 uses an internal pulldown circuit, where output current flows through the pulldown resistor to ground. If the bit V1\_OVP = 1 in CR2 the overvoltage protection circuits is enabled. If V1\_OVP = 0 there is no overvoltage protection anymore. Figure 16. Overvoltage protection on V1 Two thresholds run the overvoltage event. When SPSB081 detects an overvoltage event on the V1 pin: • If $V1_{OV\_TH1} \le V1 < V1_{OV\_TH2} \rightarrow V1\_OV$ status flag is raised after $t_{FILTER1}$ and in the same time NINT is pulled low for 56 $\mu$ s. DS14048 - Rev 3 page 26/137 If V1<sub>OV\_TH2</sub> ≤ V1 < 6.5 V → It causes a non recoverable failure and the device is forced to V<sub>BAT</sub> standby mode (V1 is switched OFF and FORCED\_SLEEP\_V1OV (SR2) is raised after t<sub>OV1FILTER2</sub>). The internal pull-down transistor which will discharge the decoupling capacitor through the R<sub>DISCHARGE</sub> is activated If the $V_{BAT}$ stdby is caused by an output overvoltage on V1, the status flag stays set (V1\_OV = 1). Figure 17. Overvoltage detection V1 = 5 V # 3.11 LIN bus interfaces (only for SPSB0815 and SPSB0813) ## 3.11.1 Features - LIN ISO 17987-4/2016 compliant transceiver - Meet OEM hardware requirements for CAN and LIN FR-Interfaces (version 1.3 2012) - Data rate up to 20 kbit/s - · GND disconnection fail-safe at module level - Off mode: does not disturb network - GND shift operation at system level - Microcontroller interface with CMOS compatible I/O pins - Internal pull-up resistor - Transients immunity and ESD according to ISO 7637-2, ISO 62215-3 and EN/IEC 61000-4-2. - Matched output slopes and propagation delay - Wake up behavior according to LIN2.2a and 'Hardware requirements for LIN, CAN and flexray interfaces (version 1.3) At V<sub>SREG</sub> > V<sub>POR</sub> (that is, V<sub>SREG</sub> power-on reset threshold), the LIN transceiver is enabled. The LIN transmitter is disabled in case of the following errors: - Dominant TxD\_L time out - LIN permanent recessive - Thermal shutdown 1 - with thermal sensor "global" in mode "no cluster" DS14048 - Rev 3 page 27/137 or with thermal sensor "Th\_CL4" in mode "cluster" - V<sub>SREG</sub> overvoltage/undervoltage - V1 undervoltage The LIN receiver is not disabled in case of any failure condition (it is reactivated in case of FS by thermal shutdown). #### 3.11.2 Error handling The device LIN transceiver provides the following three error handling features. #### 3.11.2.1 Dominant TXD\_L time out If TXD\_L is in dominant state (low) for $t > t_{DOM(TXDL)}$ the transmitter is disabled, the related status bit LIN\_TXD\_DOM (SR2) is set. The transmitter remains disabled until the status bit is cleared. The TXD dominant timeout detection can be disabled via SPI (LIN TXD TOUT EN = 0). #### 3.11.2.2 Permanent recessive If TXD\_L changes to dominant (low) state but RXD\_L signal does not follow within $t < t_{LIN}$ the transmitter is disabled, the status bit LIN\_PERM\_REC (SR2) is set. The transmitter remains disabled until the status bit is cleared. #### 3.11.2.3 Permanent dominant If the bus state is dominant (low) for $t > t_{DOM(BUS)}$ a bus permanent dominant failure is detected. The status bit LIN PERM DOM (SR2) is set. The transmitter is not disabled. # 3.11.3 Wake-up from standby modes In low power modes (V1\_standby mode and VBAT\_standby mode) the SPSB081 can receive two types of wake-up signals from the LIN bus (configurable by SPI bit LIN\_WU\_config): Recessive-Dominant-Recessive pattern with t > t<sub>DOM\_LIN</sub> (default, according to LIN ISO 17987-4/2016) A dominant time of at least 150 μs must be identified as a wake-up. Shorter dominant times may wake up the device. State change recessive-to-dominant or dominant-to-recessive (according to LIN ISO 17987-4/2016) Note: Dominant levels having duration less than a glitch filter time (it is defined 28 $\mu$ s minimum, according to OEM requirements version 1.3) have to be filtered and therefore they cannot wake up the device. DS14048 - Rev 3 page 28/137 #### 3.11.3.1 Pattern wake-up (default) Figure 18. Wake-up behavior according to LIN ISO 17987-4/2016 # Voltage at LIN-Pin of LIN Physical Layer device #### 3.11.3.2 Status change wake-up - Recessive-to-dominant Normal wake-up can occur when the LIN transceiver was set in standby mode while LIN was in recessive (high) state. A dominant level at LIN for t<sub>LINBUS</sub> switches the device to active mode. ### 3.11.3.3 Status change wake-up - Dominant-to-recessive If the LIN transceiver was set in standby mode while LIN was in dominant (low) state, recessive level at LIN for $t_{LINBUS}$ , switches the device to active mode. # 3.12 CAN FD bus transceiver ### 3.12.1 Features - ISO 11898-2:2016 compliant - CAN-FD cell has been designed according to "Hardware requirements for transceivers (version 1.3)" - Listen mode (transmitter disabled) - SAE J2284 compliant - Supported bit rates of at least 2 Mb/s for operation (5 Mb/s max bit rate) - Function range from -27 V to +40 V DC at CAN pins. - GND disconnection fail-safe at module level. - GND shift operation at system level. - Microcontroller interface with CMOS compatible I/O pins. - ESD and transient immunity according to ISO7637 and EN/IEC61000-4-2 - · Matched output slopes and propagation delay ### 3.12.2 CAN transceiver supply The two low drops out voltage regulators (V1 and V2) are able to supply the CAN FD transceiver when configured as a 5 V LDO (see Table 6). CAN FD supply is monitored, only in active mode, assuring the properly rail: DS14048 - Rev 3 page 29/137 - If V<sub>CANSUP</sub> < V<sub>CANSUPLOW</sub> then after the filter time t<sub>CANSUPVALID</sub> - CAN SUP LOW flag is set to 1 - CAN bus is biased by internal regulator - The transmitter is disabled - When V<sub>CANSUP</sub> pin > V<sub>CANSUPVALID</sub> then after the filter time t<sub>CANSUPVALID</sub> - CAN\_SUP\_LOW flag can be cleared - CAN bus is biased by VCANSUP pin - The transmitter is enabled. When V<sub>CANSUP</sub> is connected to V2, and V2 is OFF during standby mode, the CAN\_SUP\_LOW flag is triggered when the device wakes up and goes back in ACTIVE mode. When $V_{CANSUP}$ is connected to V1, and the device is put in VBAT\_standby mode, the CAN\_SUP\_LOW flag is triggered when the device wakes up and goes back in ACTIVE mode. Figure 19. CANFD transceiver supply DS14048 - Rev 3 page 30/137 ### 3.12.3 CAN transceiver operating modes **ACTIVE** SPI cmdgoV1stby RX = ON TX = OFF RX = OFF RX = ONTX = OFF TX = ON WUP decod .= OFF V1 Standby WUP decod . = OFF WUP decod . = ON CANACT= 0 and CAN AUTO BIAS=1 RX CANREC Only= 0 RX = OFF Receive CAN AUTOBIAS=1 CAN AUTOBIAS=1 and CAN bus activity CAN TRX and CAN bus activity TX = OFF only Mode CANACT= 0 CAN TRX WUP decod . = ON CAN TRX CAN TRX and CAN TRX STBY STBY STBY STBY Normal UTO BIAS=0 Bias off Bias off Bias on Bias on CANREC Only= 1 AN AUTO BIAS=0 CAN AUTOBIAS=0 or CAN communication timeout CANACT= 1 CAN communication timeout FlagCANTO CANACT= 0 (if CAN WU\_ENA=1) (if CAN\_WU\_ENA=1) Wakeup pattem(WUP) or SPI Wakeup pattern(WUP) Flag WAKE CAN NRESE generated Flag WAKE CAN Interrupt INT SPI cmdgoVBATstby => back to original state => back to original sta CAN AUTOBIAS=1 and CAN bus activity WUP decod = WUP by decoding a dominant -recessive -dominant pattern CAN TRX CAN TRX RX = OFF Bit "CAN REC Only" Bit "CAN ACT" Results STBY STRY TX = OFFBias off Bias on WUP decod .= ON 0 0 CAN Transceiver disabled CAN AUTO BIAS=0 o 0 RX and TX are functional CAN communication timeout 0 CAN Transceiver disabled VBAT Standby RX only is functional 1 Figure 20. Transceiver state diagram ## TRX normal mode Full functionality of the CAN-FD transceiver is available (transmitter and receiver) and the automatic voltage biasing is enabled. State transitions from TRX normal mode to VBAT\_Standby mode and V1\_Standby mode are possible. No interrupt is generated in this mode. #### **CAN TRX STBY mode** The CAN-Transmitter is disabled in this mode and the RxD\_C pin is kept at high (recessive) level. CAN-Receiver is capable of detecting a wake-up pattern (WUP). In V1\_standby mode and VBAT\_Standby mode, a WUP is indicated to the microcontroller by an interrupt signal. There is no automatic state transition into TRX normal mode in case of a detected CAN wake up signal (WUP). In active mode, the microcontroller can initiate a state transition into TRX normal mode by setting the SPI bit CAN\_ACT to '1' and can start communication after TBias. Moreover, in this mode two further submodes are possible ("Bias ON" or "Bias OFF"), depending on CAN\_AUTO\_BIAS bit (compliant with ISO 11898-2:2016) or timeout conditions. In any case, when entering CAN TRX STBY mode, transition is always to the state "Bias ON". ### 3.12.4 CAN error handling The devices provide the following four error handling features. After power-on reset ( $V_{SREG} > V_{POR}$ ), the CAN transceiver is disabled. The transceiver is enabled by setting CAN ACT = 1. The CAN transmitter is disabled automatically in case of the following errors: DS14048 - Rev 3 page 31/137 - Dominant TxD\_C time out - CAN permanent recessive - RxD\_C permanent recessive - Thermal shutdown 1 - Can supply low The CAN receiver is not disabled in case of any failure condition. #### 3.12.4.1 Dominant TXDC time out If TXD\_C is in a dominant state (low) for $t > t_{DOM(TXDC)}$ the transmitter is disabled, the status bit is latched and can be read and optionally cleared by SPI (CAN\_TXD\_ DOM in SR2). The transmitter remains disabled until the status register is cleared. #### 3.12.4.2 CAN bus permanent recessive If TXD\_C changes to dominant (low) state but CAN bus does not follow for four times, the transmitter is disabled, the status bit is latched and can be read and optionally cleared by SPI (CAN\_PERM\_REC in SR2). The transmitter remains disabled until the status register is cleared. #### 3.12.4.3 CAN Permanent dominant If the bus state is dominant (low) for $t > t_{CAN}$ a permanent dominant status will be detected. The status bit will be latched and can be read and optionally cleared by SPI (CAN\_PERM\_DOM in SR2). The transmitter will not be disabled. ### 3.12.4.4 RXDC permanent recessive If RXD\_C pin is clamped to a recessive (high) state, the controller is not able to recognize a bus dominant state and could start messages at any time, which results in disturbing the overall bus communication. Therefore, if RXD\_C does not follow TXD\_C for four times the transmitter is disabled. The status bit is latched and can be read and optionally cleared by SPI (CAN\_RXD\_REC in SR2). The transmitter remains disabled until the status register is cleared. ### 3.12.5 Wake-up by CAN The default setting for the wake-up behavior after power-on reset is the wake-up by regular communication on the CAN bus. When the CAN transceiver is in a standby mode (CAN TRX STBY), the device can be woken-up by sending two consecutive dominant bits separated by a recessive bit. For any activity on the CAN, CAN pattern wake-up option is enabled and the CAN transceiver was set in standby mode (CAN TRX STBY) while CAN bus was in recessive state or dominant state. In order to wake up the device, the following criteria must be fulfilled: - The CAN interface wake-up receiver must receive a series of two consecutive valid dominant pulses, each of which must be longer than t<sub>filter</sub>. - The distance between two pulses must be longer than t<sub>FILTER</sub>. - The two pulses must occur within a time frame of t<sub>WAKE</sub>. - Wake-up occurs when the duration of a second pulse becomes longer than t<sub>FILTER</sub>. Note: A wake-up caused by a message on the bus starts the voltage regulator and the microcontroller to switch the application back to normal operation mode. DS14048 - Rev 3 page 32/137 Figure 21. CAN wake up capabilities CAN pattern wake-up with dominant state before Standby Note: The figure above illustrates the wake-up behavior from V1\_standby mode. For wake-up from VBAT\_standby mode the NRESET signal (with 2 ms timing) is generated instead of the RXD\_L (interrupt) signal. #### 3.12.6 CAN receive only mode During TRX normal mode, with the CAN \_REC\_ONLY bit in CR1 it is possible to disable the CAN transmitter. In this mode it is possible to listen to the bus but not to send to it. The receiver termination network is still activated in this mode. #### 3.12.7 CAN looping mode If the CAN\_LOOP\_EN (configuration register) is set, the TxD\_C input is mapped directly to the RxD\_C pin. This mode can be used in combination with the CAN receive-only mode, to run diagnosis for the CAN protocol handler of the microcontroller. Note: To guarantee the correct behavior of the CAN\_FD transceiver and to get its optimized electrical performances, the VCANSUP pin must be connected to V1, V2, or Vext pin (see Table 6). ## 3.13 Power supply fail # 3.13.1 V<sub>S</sub> supply failure #### V<sub>S</sub> overvoltage If the supply voltage $V_S$ reaches the over voltage threshold $V_{SOV}$ : - · LIN remains enabled - · CAN remains enabled - OUT1, OUT2, OUT3, and OUT4 are turned off (default). The shutdown of outputs may be disabled by SPI (VS\_OV\_SD\_EN (CR3) = 0) - Recovery of outputs after over-voltage condition is configurable by SPI: - VS\_LOCK\_EN (CR3) = 1: Outputs are off until read and clear VS\_OV (SR2). - VS\_LOCK\_EN (CR3) = 0: Outputs turned on automatically after V<sub>S</sub> over-voltage condition has recovered. DS14048 - Rev 3 page 33/137 The overvoltage bit VS\_OV (SR2) is set and can be cleared with a 'read and clear' command. The overvoltage bit is reset automatically if VS\_LOCK\_EN (CR3) = 0 and the overvoltage condition has recovered. ### V<sub>S</sub> undervoltage If the supply voltage V<sub>S</sub> drops below the under voltage threshold voltage (V<sub>SUV</sub>): - LIN remains enabled - · CAN remains enabled Note: The functionality is not guaranteed in the range $V_{POR} < V_{SREG} < V_{SREGUV}$ - OUT1, OUT2, OUT3, and OUT4 are turned off (default). The shutdown of outputs may be disabled by SPI (VS\_UV\_SD\_EN (CR3) = 0) - Recovery of outputs after undervoltage condition is configurable by SPI: - VS LOCK EN (CR3) = 1: Outputs are off until read and clear VS UV (SR2) - VS\_LOCK\_EN (CR3) = 0: Outputs turned on automatically after V<sub>S</sub> undervoltage condition has recovered. - The undervoltage bit (VSUV) is set and can be cleared with a 'read and clear' command. The undervoltage bit is removed automatically if VS\_ LOCK\_EN = 0 and the undervoltage condition has recovered. ### 3.13.2 V<sub>SREG</sub> supply failure ### V<sub>SREG</sub> overvoltage If the supply voltage V<sub>SREG</sub> reaches the overvoltage threshold V<sub>SREGOV</sub>: - LIN is switched to high impedance (RX is still on) - · CAN remains enabled - The over voltage bit VSREG\_OV (SR2) is set and can be cleared with a 'read and clear' command. The overvoltage bit is reset automatically if VSREG\_LOCK\_EN (CR3) = 0 and the overvoltage condition has recovered. #### V<sub>SREG</sub> undervoltage If the supply voltage $V_{SREG}$ drops below the under voltage threshold voltage ( $V_{SREG\ UV}$ ): LIN is switched to high impedance (RX is still on). Note: The functionality is not guaranteed in the range V<sub>POR</sub> < V<sub>SREG</sub> < V<sub>SREGUV</sub> - · CAN remains enabled - The undervoltage bit (VSREG\_UV (SR2) is set and can be cleared with a 'read and clear' command. The undervoltage bit is removed automatically if VSREG\_LOCK\_EN (CR3) = 0 and the undervoltage condition has recovered. DS14048 - Rev 3 page 34/137 # 3.14 Thermal state machine Figure 22. Thermal shutdown protection and diagnosis related to thermal cluster 1 DS14048 - Rev 3 page 35/137 TSD1 All outputs and V2: off V1 remains on Diagnosis: TSD1 = 1 Tj > TSD1 Read and Clear and Tj < TSD1 Read and Clear (TW + TSD1) Temperature and Tj < TW Warning Diagnosis: TW = 1 Read and Clear and Tj < TW Active Power-on reset event Mode Standby Modes Figure 23. Thermal shutdown protection and diagnosis related to thermal cluster 2, 3 and 4 Note: The thermal state machine recovers the same state where it was before entering standby mode. In case of a TSD2 it enters TSD1 state. Vs > Vpor Power On Reset All outputs included V1: off (during cyclic sense) DS14048 - Rev 3 page 36/137 ## 3.15 Power outputs OUT1..4 The component provides a total of four standalone high side outputs OUT1, OUT2, OUT3, and OUT4 to drive, for example, LED's or to supply contacts. OUT1, OUT2, OUT3, and OUT4 are supplied by VS. OUT1, OUT2, OUT 3 and OUT4 are intended to be used as contact supply and can be activated in standby modes. #### All high side outputs switch off in case of: - VS overvoltage and undervoltage (depending on configuration, see Section 3.13 Power supply fail) - Overcurrent (only the impacted high-side) - Overtemperature (TSD1) - Fail-safe event - Loss of ground at SGND pin In the case of overcurrent or overtemperature (TSD1 (SR1)) condition, the drivers will switch off. The related status bit is latched and can be read and optionally cleared by SPI. The drivers remain off until the status is cleared. In case of overvoltage and undervoltage conditions, the drivers are switched off. The relative status bit is latched and can be read and optionally cleared by SPI. If the VS\_LOCK\_EN bit is set to '1', the drivers remain off until the status is cleared. If the VS\_LOCK\_EN bit is set to '0', the drivers switch on automatically if the error condition disappears. Under-voltage and over-voltage shutdown can be disabled by setting < VS\_UV\_SD\_EN > respectively < VS\_OV\_SD\_EN > to '0'. In case of open load condition, the appropriate status register (in SR4) is set. The status can be read and optionally cleared by SPI. The high side outputs are not switched off in case of open load condition. Note: The maximum voltage and current applied to the high-side outputs are specified in the 'absolute maximum ratings'. Appropriate external protection may be required in order to respect these limits under application conditions. Each of the standalone high-side driver outputs OUT1..4 can be also driven either with an internal generated PWM signal or with an internal timer. OUT1..4 can be also directly driven with DIR/WU2 pin. ## 3.16 Open-load detection The open-load detection monitors the load current in each activated output stage. If the load current is below the open-load detection threshold (IOLDx) for at least $t_{FOL}$ the corresponding open-load bit is set in the status register. ### 3.17 Overcurrent detection In the case of an overcurrent condition, a status flag is set in the corresponding status register. If the overcurrent signal is valid for at least $t_{BLK}$ , the overcurrent flag is set and the corresponding driver switches off to reduce the power dissipation and to protect the integrated circuit. If the overcurrent recovery bit of the output is cleared, the microcontroller has to clear the status bits to reactivate the corresponding driver. ## 3.18 Current monitor The current monitor sources a current image of the power stage output current at the current monitor pin, which has fixed ratio (I<sub>CMR</sub> refer to Table 34) of the instantaneous current of the selected high-side driver. The signal at output CM is blanked after switching on the driver until correct settlement of the circuitry. The bits CM\_SEL\_x (CR6) define which of the outputs is multiplexed to the current monitor output CM. The current monitor output allows a more precise analysis of the actual state of the load rather than the detection of an open or overload condition. The current monitor output is enabled after the current-monitor blanking time, when the selected output is switched on. If this output is off, the current monitor output is in high-impedance mode. The current monitor can be turned on or off by selecting the corresponding setting for the CM on/off bit. DS14048 - Rev 3 page 37/137 ### 3.19 Constant current mode For the OUT1, OUT2, OUT3, and OUT4 high-side drivers, it is available the CCM (constant current mode) feature, which is conceived to provide a constant current to the related output. The CCM feature is configurable via SPI, by setting the OUTx\_CCM\_EN bit (x = 1, 2, 3, 4) in CR20; these bits can be set only if the related driver is in OFF state and when the CCM is enabled, the overcurrent and short circuit detection of the related output is switched OFF while its open load detection is always ON. The CCM is automatically disabled after an expiration time t<sub>CCMTIMEOUT</sub>. The allowed sequences are: - Set OUTx\_CCM\_EN bit, then turn ON the related driver by SPI (the other configurations of the OUTx\_y in CR5 are ignored): driver starts in CCM for t<sub>CCMTIMEOUT</sub>, then it switches to ON mode and the OUTx\_CCM\_EN bit is automatically cleared; - If OUTx\_CCM\_EN = 1, after driver has been started in ON, PWM, timer modes then CCM bit is ignored; - If OUTx\_CCM\_EN bit is cleared by the microcontroller before timeout, then the driver is switched to ON mode. The short-circuit and overcurrent detection are enabled in ON, PWM, timer and DIR modes, but not in constant current mode. The default value for the $OUTx\_CCM\_EN$ bit is 0, that is, the CCM is disabled by default. Figure 24. Constant current mode DS14048 - Rev 3 page 38/137 ## 3.20 Temperature warning and shutdown If any of the cluster junction temperatures rises above the temperature warning threshold ( $T_{W\,ON}$ ), a temperature warning flag is set after the temperature warning filter time ( $t_{FTJTW}$ ) and can be read via SPI. If the junction temperature increases above the temperature shutdown threshold ( $T_{SD1\,OFF}$ ), the thermal shutdown bit is set and the power transistors of all output stages are switched off to protect the device after the thermal shutdown filter time. The temperature warning and thermal shutdown flags are latched and must be cleared by the microcontroller. This is done by a read and clear command on the relevant status register (TSD1 is bit 4 in status register 1 while TW is bit 8 in status register 2). After these bits have been cleared, the output stages are reactivated. If the temperature is still above the thermal warning threshold, the thermal warning bit is set after $t_{\text{FTJTW}}$ . Once this bit is set and the temperature is above the temperature shutdown threshold, temperature shutdown is detected after $t_{\text{FTJTW}}$ and the outputs are switched off. Therefore, the minimum time after which the outputs are switched off after the bits have been cleared in case the temperature is still above the thermo shutdown threshold is twice the thermo warning/shutdown filter time $t_{\text{FTJTW}}$ . #### 3.21 Thermal clusters To provide an advanced on-chip temperature control, the power outputs are grouped in four clusters with dedicated thermal sensors. The sensors are suitably located on the device. In case the temperature of a cluster reaches the thermal shutdown threshold, the outputs assigned to this cluster are shut down (all other outputs remain active). Each output cluster has a dedicated temperature warning and shutdown flag (SR7 and SR8). Hence, the thermal cluster concept identifies a group of outputs in which one or more channels are in overload condition. If thermal shutdown has occurred within an output cluster, or if temperature is rising within a cluster, it may be desired to identify which of the output(s) is (are) determining the temperature increase. Thermal clusters can be configured using bit TSD\_CLUSTER\_EN (CR20): - Standard mode (default): as soon as any cluster reaches thermal threshold the device is switched off. V1 regulator remains on and is switched off reaching TSD2. All the thermal sensors are put in "OR". In fact, if one of these sensors reaches TSD1: - All outputs drivers and V2 are turned OFF. - V1 remains on until TSD2. - LIN and CAN transmitter are turned OFF (but they are forced in "receive only" mode). - Cluster mode: only the cluster, which reached shutdown temperature is switched off. In case cluster Th CL1 reaches TSD1: - V1 remains ON until TSD2 In case cluster Th CL4 reaches TSD1. - All outputs drivers and V2 are turned OFF. - V1 remains on until TSD2. - LIN and CAN transmitter are turned OFF (but they are forced in "receive only" mode). DS14048 - Rev 3 page 39/137 Figure 25. Thermal clusters identification Table 11. Thermal cluster definition | Th_CL1 | Th_CL2 | Th_CL3 | Th_CL4 | |-------------------|-------------|------------------------|-------------| | V1 | V2 | OUT1, OUT2, OUT3, OUT4 | Global | | TW and TSD1, TSD2 | TW and TSD1 | TW and TSD1 | TW and TSD1 | ## 3.22 Functional safety management Even if not designed as safety HW element, the device contains some features that can be used to support application that needs to fulfill functional safety requirements. Analysis of the IC's capability to reach the required safety level, should be made at system level under user responsibility. The following device safety requirements have been considered for a typical application: Table 12. Safety requirement | ID | Description | |------|------------------------------------------------------------------------------------------------------| | TSR1 | SPSB081 shall guarantee the correct operation of the voltage regulator V1 as specified in datasheet. | | TSR2 | SPSB081 shall guarantee the correct operation of the voltage regulator V2 as specified in datasheet. | DS14048 - Rev 3 page 40/137 | ID | Description | | | | | | | | |------|-------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | TSR3 | SPSB081 shall assert the NRESET signal in case of WD failure. | | | | | | | | | TSR4 | The SPI interface embedded in SPSB081 shall provide to microcontroller device diagnostic info. | | | | | | | | | TSR5 | SPSB081 shall guarantee the correct functionality of HSD(s) as for the datasheet specification. | | | | | | | | | TSR6 | SPSB081 shall ensure LIN physical layer operation as defined in datasheet. | | | | | | | | | TSR7 | SPSB081 shall ensure CAN FD physical layer operation as defined in datasheet. | | | | | | | | More details about functional safety can be found in the device safety manual, provided on customer request. DS14048 - Rev 3 page 41/137 # 4 Serial peripheral interface (SPI) A 32-bit SPI is used for bidirectional communication with the microcontroller. The SPI is driven by a microcontroller with its SPI peripheral running in the following mode: CPOL = 0 and CPHA = 0 For this mode input data is sampled by the low to high transition of the clock CLK, and output data is changed from the high to low transition of CLK. This device is not limited to microcontroller with a built-in SPI. Only three CMOS-compatible output pins and one input pin are needed to communicate with the device. A fault condition can be detected by setting CSN to low. If CSN = 0, the DO-Pin reflects the global error flag (fault condition) of the device. Chip select not (CSN) The input pin is used to select the serial interface of this device. When CSN is high, the output pin (DO) is in high impedance state. A low signal activates the output driver and a serial communication can be started. The state during CSN = 0 is called a communication frame. If CSN = low for $t > t_{CSNFAIL}$ , the DO output is switched to high impedance in order not to block the signal line for other SPI nodes. Serial data in (DI) The input pin is used to transfer data serial into the device. The data applied to the DI will be sampled at the rising edge of the CLK signal and shifted into an internal 32-bit shift register. At the rising edge of the CSN signal the content of the shift register is transferred to data input register. The writing to the selected data input register is only enabled if exactly 32 bits are transmitted within one communication frame (that is, CSN low). If more or less clock pulses are counted within one frame the complete frame is ignored. This safety function is implemented to avoid an activation of the output stages by a wrong communication frame. Note: Due to this safety functionality, a daisy chaining of SPI is not possible. Instead, a parallel operation of the SPI bus by controlling the CSN signal of the connected IC's is recommended. Serial data out (DO) The data output driver is activated by a logical low level at the CSN input and it goes from high impedance to a low or high level depending on the global error flag (fault condition). The first rising edge of the CLK input after a high to low transition of the CSN pin transfers the content of the selected status register into the data out shift register. Each subsequent falling edge of the CLK shifts the next bit out. Serial clock (CLK) The CLK input is used to synchronize the input and output serial bit streams. The data input (DI) is sampled at the rising edge of the CLK and the data output (DO) changes with the falling edge of the CLK signal. The SPI can be driven with a CLK frequency up to 10 MHz. ### 4.1 ST-SPI The ST-SPI is a standard used in ST automotive ASSP devices. This chapter describes the SPI protocol standardization. It defines a common structure of the communication frames and defines specific addresses for product and status information. The ST-SPI allows usage of generic software to operate the devices while maintaining the required flexibility to adapt it to the individual functionality of a particular product. In addition, fail-safe mechanisms are implemented to protect the communication from external influences and wrong or unwanted usage. The device serial peripheral interface is compliant to the ST-SPI standard. DS14048 - Rev 3 page 42/137 #### 4.1.1 Physical layer Figure 26. SPI pin description ## 4.2 Signal description ## Chip select not (CSN) The communication interface is de-selected, when this input signal is logically high. A falling edge on CSN enables and starts the communication while a rising edge finishes the communication and the sent command is executed when a valid frame was sent. During communication starts and stops the serial clock (SCK) has to be logically low. The serial data out (SDO) is in high impedance when CSN is high or a communication timeout has been detected. #### Serial clock (SCK) This SCK provides the clock of the SPI. Data present at serial data input (SDI) is latched on the rising edge of serial clock (SCK) into the internal shift registers while on the falling edge data from the internal shift registers are shifted out to serial data out (SDO). ### Serial data input (SDI) This input is used to transfer data serially into the device. Data is latched on the rising edge of serial clock (SCK). ### Serial data output (SDO) This output signal is used to transfer data serially out of the device. Data is shifted out on the falling edge of serial clock (SCK). ## 4.2.1 Clock and data characteristics The ST-SPI can be driven by a microcontroller with its SPI peripheral running in the following mode: - CPOL = 0 - CPHA = 0 DS14048 - Rev 3 page 43/137 Figure 27. SPI signal description The communication frame starts with the falling edge of the CSN (communication start). SCK has to be low. The SDI data is then full latched following the rising SCK edges into the internal shift registers. After the communication start the SDO leaves the 3-state mode and presents the MSB of the data shifted out to SDO, it is then fully latched following the falling SCK edges data and it is shifted out through the internal shift registers to SDO. The communication frame is finished with the rising edge of CSN. If a valid communication has taken place (for example, correct number of SCK cycles, access to a valid address), the requested operation according to the operating code will be performed (write or clear operation). ### 4.2.2 Communication protocol #### 4.2.2.1 SDI frame The devices data-in frame consists of 32 bits (OpCode (2 bits) + address (6 bits) + data byte 3 + data byte 2 + data byte 1). The first two transmitted bits (MSB, MSB-1) contain the operation code which represents the instruction, which is performed. The following 6 bits (MSB-2 to MSB-7) represent the address on which the operation is performed. The subsequent bytes contain the payload. Figure 28. SDI frame DS14048 - Rev 3 page 44/137 #### 4.2.2.2 Operating code The operating code is used to distinguish between different access modes to the registers of the slave device. Table 13. Operation codes | OC1 | OC0 | Description | |-----|-----|--------------------------| | 0 | 0 | Write operation | | 0 | 1 | Read operation | | 1 | 0 | Read and clear operation | | 1 | 1 | Read device information | A write operation leads to a modification of the addressed data by the payload if a write access is allowed (for example, control register, valid data). Beside this a shift out of the content (data present at communication start) of the registers is performed. A **read operation** shifts out the data present in the addressed register at communication start. The payload data is ignored and internal data are not modified. In addition, a burst read can be performed. A **read and clear** operation leads to a clear of addressed status bits. The bits to be cleared are defined first by address, second by payload bits set to '1'. Beside this a shift out of the content (data present at communication start) of the registers is performed. Note: Status registers, which change status during communication could be cleared by the actual read and clear operation and are not reported in the actual communication or in the following communications. To avoid a loss of any reported status, it is recommended clear status registers, which are already reported in the previous communication (selective bitwise clear). ### 4.2.2.3 Advanced operation codes To provide beside the separate write of all control registers and the bitwise clear of all status registers, two advanced operation codes can be used to set all control registers to the default value and to clear all status registers. A 'set all control registers to default' command is performed when an OpCode '11' at address b'111111 is performed. Note: Please consider that potential device specific write protected registers cannot be cleared with this command as therefore a device power-on-reset is needed. A 'clear all status registers' command is performed when an OpCode '10' at address b'111111 is performed. ## 4.2.2.4 Data-in payload The payload (data byte 1 to data byte 3) is the data transferred to the device with every SPI communication. The payload always follows the OpCode and the address bits. For write access the payload represents the new data written to the addressed register. For read and clear operations the payload defines which bits of the addressed status register is cleared. In case of a '1' at the corresponding bit position the bit will be cleared. For a read operation, the payload is not used. For functional safety reasons it is recommended to set unused payload to '0'. ### 4.2.2.5 SDO frame The data-out frame consists of 32 bits (GSB + data byte 1 to 3). The first eight transmitted bits contain the device related status information and are latched into the shift register at the time of the communication start. These 8 bits are transmitted at every SPI transaction. The subsequent bytes contain the payload data and are latched into the shift register with the eighth positive SCK edge. This could lead to an inconsistency of data between the GSB and payload due to different shift register load times. Anyhow, no unwanted status register clear should appear, as status information should just be cleared with a dedicated bit clear after. DS14048 - Rev 3 page 45/137 time Figure 29. SDO frame #### 4.2.2.6 Global status byte (GSB) The bits (Bit0 to Bit4) represent a logical OR combination of bits located in the status registers. Therefore, no direct read & clear can be performed on these bits inside the GSB. Table 14. Global status byte | Bit 31 | Bit 30 | Bit 29 | Bit 28 | Bit 27 | Bit 26 | Bit 25 | Bit 24 | |--------|--------|--------|--------|--------|--------|--------|--------| | GSBN | RSTB | SPIE | PLE | FE | DE | GW | FS | ## Global status bit not (GSBN) The GSBN is a logically NOR combination of bit 24 to bit 30. This bit can also be used as *global status flag* without starting a complete communication frame as it is present directly after pulling CSN low. #### Reset bit (RSTB) The RSTB indicates a device reset. In case this bit is set, specific internal control registers are set to default and kept in that state until the bit is cleared. The RSTB bit is cleared after a read and clear of all the specific bits in the status registers, which caused the reset event. #### SPI error (SPIE) The SPIE is a logical OR combination of errors related to a wrong SPI communication. ### Physical layer error (PLE) The PLE is a logical OR combination of errors related to the LIN and CAN FD transceivers. #### Functional error (FE) The FE is a logical OR combination of errors coming from functional blocks (for example, high-side over current). ### Device error (DE) The DE is a logical OR combination of errors related to device specific blocks (for example, $V_S$ over voltage, over temperature. #### Global warning (GW) The GW is a logical OR combination of warning flags (for example, thermal warning). #### Fail-safe (FS) The FS bit indicates that the device was forced into a safe state due to mistreatment or fundamental internal errors (for example, watchdog failure, voltage regulator failure). DS14048 - Rev 3 page 46/137 ## 4.2.2.7 Data-out payload The payload (data bytes 1 to 3) is the data transferred from the slave device with every SPI communication to the master device. The payload always follows the OpCode and the address bits of the actual shifted in data (in-frame-response). ## 4.3 Address definition Table 15. Device application access | Operating code | | | | | | | | |----------------|-----|--|--|--|--|--|--| | OC1 | OC0 | | | | | | | | 0 | 0 | | | | | | | | 0 | 1 | | | | | | | | 1 | 0 | | | | | | | Table 16. RAM address range | RAM address | Description | Access | |-------------|------------------------|--------| | 3FH | Configuration register | R/W | | 38H | Status register 8 | R/C | | | | - | | 32H | Status register 2 | R/C | | 31H | Status register 1 | R/C | | | | - | | 22H | Control register 34 | R/W | | 18H | Control register 24 | R/W | | | | - | | 02H | Control register 2 | R/W | | 01H | Control register 1 | R/W | | 00H | Reserved | - | Table 17. Device information read access | Operating code | | | | | | | |----------------|-----|--|--|--|--|--| | OC1 | OC0 | | | | | | | 1 | 1 | | | | | | Table 18. ROM address range | ROM address | Description | Access | |-------------|-------------------------------|--------| | 3FH | <advanced op.=""></advanced> | W | | 3EH | <gsb options=""></gsb> | R | | | - | - | | 20H | <spi cpha="" test=""></spi> | R | | 16H | <wd 4="" bit="" pos.=""></wd> | R | DS14048 - Rev 3 page 47/137 | ROM address | Description | Access | |-------------|-------------------------------|--------| | 15H | <wd 3="" bit="" pos.=""></wd> | R | | 14H | <wd 2="" bit="" pos.=""></wd> | R | | 13H | <wd 1="" bit="" pos.=""></wd> | R | | 12H | <wd 2="" type=""></wd> | R | | 11H | <wd 1="" type=""></wd> | R | | 10H | <spi mode=""></spi> | R | | | - | - | | 0AH | <silicon ver.=""></silicon> | R | | | - | - | | 05H | <device no.4=""></device> | R | | 04H | <device no.3=""></device> | R | | 03H | <device no.2=""></device> | R | | 02H | <device no.1=""></device> | R | | 01H | <device family=""></device> | R | | 00H | <company code=""></company> | R | ## 4.3.1 Information registers The device information registers can be read by using OpCode '11'. After shifting out the GSB the 8-bit wide payload is transmitted. By reading the device information registers a communication width, which is minimum 16 bits plus a multiple by 8 can be used. After shifting out the GSB followed by the 8-bit wide payload a series of '0' is shifted out at the SDO. Table 19. SPSB081 information registers map | ROM address | Description | Access | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------|-------------------------------|--------|---------------|-------|---------|---------|-------|-------|---------|---------|-------| | 3FH | <advanced op.=""></advanced> | | | | | | | ~ | | | | | 3EH | <gsb options=""></gsb> | R | $\rightarrow$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | - | | | | | | | | | | | | 20H | <spi cpha="" test=""></spi> | R | $\rightarrow$ | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | 16H | <wd 4="" bit="" pos.=""></wd> | R | $\rightarrow$ | | | | C | ЭН | | | | | 15H | <wd 3="" bit="" pos.=""></wd> | R | $\rightarrow$ | | | | 71 | =H | | | | | 14H | <wd 2="" bit="" pos.=""></wd> | R | $\rightarrow$ | | | | C | ЭН | | | | | 13H | <wd 1="" bit="" pos.=""></wd> | R | $\rightarrow$ | 41H | | | | | | | | | 12H | <wd 2="" type=""></wd> | R | $\rightarrow$ | | | | 9 | 1H | | | | | 11H | <wd 1="" type=""></wd> | R | $\rightarrow$ | | | | 30 | CH | | | | | 10H | <spi mode=""></spi> | R | $\rightarrow$ | | | | В | ЭН | | | | | | - | | $\rightarrow$ | | | | | - | | | | | 0AH | <silicon ver.=""></silicon> | R | $\rightarrow$ | | major r | evision | | | minor r | evision | | | | - | | $\rightarrow$ | | | | | _ | | | | | 05H | <device no.4=""></device> | R | $\rightarrow$ | | | | 50 | DΗ | | | | | 04H | <device no.3=""></device> | R | $\rightarrow$ | 37H | | | | | | | | | 03H | <device no.2=""></device> | R | $\rightarrow$ | 52H | | | | | | | | | 02H | <device no.1=""></device> | R | $\rightarrow$ | | | | 5 | 5H | | | | DS14048 - Rev 3 page 48/137 | ROM address | Description | Access | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------|-----------------------------|--------|---------------|-------|-------|-------|-------|-------|-------|-------|-------| | 01H | <device family=""></device> | R | $\rightarrow$ | | 01H | | | | | | | | 00H | <company code=""></company> | R | $\rightarrow$ | | 00H | | | | | | | #### 4.3.1.1 Device identification registers These registers represent a unique signature to identify the device and silicon version. - < Company Code>: 00H (STMicroelectronics) - <Device Family>: 01H (BCD power management) - <Device No. 1>: 55H (ASCII code for U) - <Device No. 2>: 52H (ASCII code for R) - <Device No. 3>: 37H (ASCII code for 7) - <Device No. 4>: 50H (ASCII code for P) #### 4.3.1.2 SPI modes By reading out the <SPI mode> register general information of SPI usage of the device application registers can be read. Table 20. SPI mode register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | BR | DL2 | DL1 | DL0 | 0 | 0 | S1 | S0 | | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | <sup>&</sup>lt;SPI mode>: B0H (burst mode read available, 32 bit, no data consistency check). ### 4.3.1.3 SPI burst read Table 21. Burst read bit | Bit 7 | Description | |-------|------------------| | 0 | BR not available | | 1 | BR available | The SPI burst read bit indicates if a burst read operation is implemented. The intention of a burst read is, for example, used to perform a device internal memory dump to the SPI master. The start of the burst read is like a normal *read operation*. The difference is, that after the SPI data length the CSN is not pulled high and the SCK is continuously clocked. When the normal SCK max count is reached (SPI data length), the consecutive addressed data is latched into the shift register. This procedure is performed every time when the SCK payload length is reached. In case the automatically incremented address is not used by the device, undefined data is shifted out. An automatic address overflow is implemented when address 3FH is reached. The SPI burst read is limited by the CSN low timeout. #### 4.3.1.4 SPI data length The SPI data length value indicates the length of the SCK count monitor, which is running for all accesses to the device application registers. In case a communication frame with an SCK count is not equal to the reported one, it leads to a SPI error and the data are rejected. DS14048 - Rev 3 page 49/137 | Table 22. SPI data | a length | |--------------------|----------| |--------------------|----------| | Bit 6 | Bit 5 | Bit 4 | Description | |-------|-------|-------|-------------| | DL2 | DL1 | DL0 | - | | 0 | 0 | 0 | invalid | | 0 | 0 | 1 | 16-bit SPI | | 0 | 1 | 0 | 24-bit SPI | | 0 | 1 | 1 | 32-bit SPI | | - | - | - | | | 1 | 1 | 1 | 64-bit SPI | ### 4.3.1.4.1 Data consistency check (Parity/CRC) Table 23. Data consistency check | Bit 1 | Bit 0 | Description | |------------|-------|-------------| | <b>S</b> 1 | S0 | | | 0 | 0 | Not used | | 0 | 1 | Parity used | | 1 | 0 | CRC used | | 1 | 1 | Invalid | ### 4.3.1.4.2 Watchdog definition For further information, see also Section 3.6 Configurable window watchdog. In case a watchdog is implemented the default settings can be read out via the device information registers. Table 24. WD Type/Timing | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | |-----------------------------|-------|-------|---------------------------------------------------------|----------------------|----------------|--------------|--------------|-------|--|--| | - | WD1 | WD0 | | | | - | | | | | | <wd 1="" 2="" type=""></wd> | 0 | 0 | | Register is not used | | | | | | | | <wd 1="" type=""></wd> | 0 | 1 | WT5 | WT4 | WT3 | WT2 | WT1 | WT0 | | | | | - | 1 | 1 | 1 | 1 | - | 1 | 0 | | | | - | - | - | | Watchdog t | imeout/Long op | en window WT | [5:0] * 5 ms | | | | | <wd 2="" type=""></wd> | 1 | 0 | OW2 | OW1 | OW0 | CW2 | CW1 | CW0 | | | | <vid 2="" type=""></vid> | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | | | - | - | - | Open window OW[2:0] * 5 ms Closed window CW[2:0] * 5 ms | | | | | | | | | <wd 1="" 2="" type=""></wd> | 1 | 1 | Invalid | | | | | | | | <sup>&</sup>lt;WD type 1>: 3CH (long open window: 300 ms). The binary value of CW[2:0] times 5 ms defines the typical closed window time ( $t_{CW}$ ) and OW[2:0] times 5 ms defines the typical open window time ( $t_{OW}$ ). See figure below where $t_{CW}$ = $T_{EFW}$ and $t_{OW}$ = $T_{LFW}$ - $T_{EFW}$ . DS14048 - Rev 3 page 50/137 <sup>&</sup>lt;WD type 2>: 91H (open window. 10 ms, closed window: 5 ms). <sup>&</sup>lt;WD type 1> indicates the long open window (timeout) which is opened at the start of the watchdog. The binary value of WT[5:0] times 5 ms indicates the typical value of the timeout time. <sup>&</sup>lt;WD type 2> describes the default timing of the window watchdog. Figure 30. Window watchdog operation The watchdog trigger bit location is defined by the <WD bit pos. X> registers. Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 WB1 WB0 <WD bit pos. X> 0 Register is not used 0 <WD bit pos. X> 0 WBA5 WBA4 WBA3 WBA2 WBA1 WBA0 1 <WD bit pos. 1> 0 0 0 0 0 0 1 <WD bit pos. 3> 1 1 1 1 0 1 Defines the register addresses of the WD trigger bits <WD bit pos. X> 1 0 WBA5 WBA4 WBA3 WBA2 WBA1 WBA0 Defines the stop address of the address range (previous <WD bit pos. X> is a WB = '01') The consecutive <WD bitpos. X> has to be a WB = '11' <WD bit pos. X> 0 WBP4 WBP3 WBP2 WBP1 WBP0 1 1 <WD bit pos. 2> 1 1 0 0 0 0 0 0 <WD bit pos. 4> 0 1 1 Defines the binary bit position of the WD trigger bit within the register Table 25. WD bit position #### 4.3.2 Device application registers (RAM) The device application registers are all registers accessible using OpCode '00', '01' and '10'. The functions of these registers are defined in the device specification. ### 4.4 Protocol failure detection To realize a protocol, which covers certain fail-safe requirements a basic set of failure detection mechanisms are implemented. DS14048 - Rev 3 page 51/137 <sup>&</sup>lt;WD bit pos 1>: 41H; watchdog trigger bit located at address 01H (CR1). <sup>&</sup>lt;WD bit pos 2>: C0H; watchdog trigger bit location is bit0. <sup>&</sup>lt; WD bit pos 3>: 7FH; watchdog trigger bit located at address 3FH (config register). <sup>&</sup>lt;WD bit pos 4>: C0H; watchdog trigger bit location is bit0. #### 4.4.1 Clock monitor During communication (CSN low to high phase) a clock monitor counts the valid SCK clock edges. If the SCK edges do not correlate with the SPI data length, an SPIE is reported with the next command and the actual communication is rejected. By accessing the device information registers (OpCode = '11') the clock monitor is set to a minimum of 16 SCK edges plus a multiple by 8 (for example, 16, 24, 32, ...). Providing no SCK edge during a CSN low to high phase is not recognized as an SPIE. For a SPI burst read also the SPI data length plus multiple numbers of payloads SCK edges are assumed as a valid communication. ### 4.4.2 SCK polarity (CPOL) check To detect the wrong polarity access via SCK, the internal clock monitor is used. Providing first a negative edge on SCK during communication (CSN low to high phase) or a positive edge at last will lead to an SPI error reported in the next communication and the actual data is rejected. ## 4.4.3 SCK phase (CPHA) check To verify, that the SCK phase of the SPI master is set correctly a special device information register is implemented. By reading this register the data must be 55H. In case AAH is read the CPHA setting of the SPI master is wrong and a proper communication cannot be guaranteed. #### 4.4.4 CSN timeout By pulling CSN low the SDO is set active and leaves its tristate condition. To ensure communication between other SPI devices within the same bus even in case of CSN stuck at low a CSN timeout is implemented. By pulling CSN low an internal timer is started. After timer end is reached the actual communication is rejected and the SDO is set to tristate condition. ### 4.4.5 SDI stuck at GND As a communication with data all-'0' and OpCode '00' on address b'000000 cannot be distinguished between a valid command and a SDI stuck at GND this communication is not allowed. Nevertheless, in case a stuck at GND is detected the communication will be rejected and the SPIE will be set with the next communication. #### 4.4.6 SDI stuck at HIGH As a communication with data all-'1' and OpCode '11' on address b'111111 cannot be distinguished between a valid command and a SDI stuck at HIGH this communication is not allowed. In case a stuck at HIGH is detected the communication will be rejected and the SPIE will be set with the next communication. #### 4.4.7 SDO stuck at GND and HIGH The SDO stuck at GND and stuck at HIGH has to be detected by the SPI master. As the definition of the GSB guarantees at least one toggle, a GSB with all-'0' or all-'1' reports a stuck at error. DS14048 - Rev 3 page 52/137 ## 5 Electrical characteristics For an efficient and easy tracking, numbering has been added to each electrical parameter. Device features are split into categories (see the following table), and each of them is represented by a letter (A, B, C, etc.); all parameters are completely identified by a letter and a three-digit number (for example, B.125, C.096...) for their whole lifetime. New inserted parameters continue with the numbering of the related category, no matter of where they are placed. To facilitate insertion, the last number inserted for each category is also reported in the second column of the following table. Category Parameters numbering Analog I/O A.xxx Digital I/O B.xxx Voltage regulators C.xxx Outputs D.xxx Transceivers E.xxx Others F.xxx Table 26. Electrical parameters numbering Due to these rules and taking into account that deleted parameter numbers are no more reassigned, numbering inside each category may be not sequential. The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V<sub>S</sub> $\leq$ 28 V; 6 V $\leq$ V<sub>SREG</sub> $\leq$ 28 V, T<sub>J</sub> = from -40 °C to 150 °C, unless otherwise specified. Table 27. Supply | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |------------------------|-----------------------------------------------------------------------|------------------------------|-------|-----|------|------|-------| | V <sub>SUV</sub> | V <sub>S</sub> undervoltage threshold | V <sub>S</sub> decreasing | 4.7 | - | 5.4 | ٧ | A.001 | | V <sub>hyst_UV</sub> | V <sub>S</sub> undervoltage hysteresis | V <sub>S</sub> increasing | 0.04 | 0.1 | 0.2 | V | A.002 | | V <sub>SOV_I</sub> | V <sub>S</sub> overvoltage threshold | V <sub>S</sub> increasing | 19.95 | 21 | 22.5 | ٧ | A.003 | | V <sub>SOV_D</sub> | V <sub>S</sub> overvoltage threshold | V <sub>S</sub> decreasing | 18.5 | 20 | 22.5 | ٧ | A.004 | | V <sub>hyst_OV</sub> | V <sub>S</sub> overvoltage hysteresis | V <sub>S</sub> decreasing | 0.5 | 1.3 | 1.7 | V | A.005 | | V <sub>SREGUV</sub> | V <sub>SREG</sub> undervoltage threshold | V <sub>SREG</sub> decreasing | 4.2 | - | 4.9 | V | A.006 | | V <sub>hyst_UV</sub> | vsreG undervoltage hysteresis | V <sub>SREG</sub> increasing | 0.04 | 0.1 | 0.2 | V | A.007 | | V <sub>SREGOV_I</sub> | V <sub>SREG</sub> overvoltage threshold | V <sub>SREG</sub> increasing | 19.95 | 21 | 22.5 | V | A.008 | | V <sub>SREGOV_D</sub> | V <sub>SREG</sub> overvoltage threshold | V <sub>SREG</sub> decreasing | 18.5 | 20 | 22.5 | V | A.009 | | V <sub>hyst_OV</sub> | V <sub>SREG</sub> overvoltage hysteresis | | 0.5 | 1.3 | 1.7 | V | A.010 | | t <sub>ovuv_filt</sub> | V <sub>S</sub> / V <sub>SREG</sub> over-/<br>undervoltage filter time | Tested by scan | 45 | 64 | 80 | μs | A.011 | | I <sub>V(act)</sub> | Current consumption in active mode | V <sub>S</sub> = 12 V | - | 3 | 6 | mA | A.012 | DS14048 - Rev 3 page 53/137 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------|-----|-----|-----|------|--------| | | | TxD CAN = high | | | | | | | | | TxD LIN = high | | | | | | | | | V1 ON, V2 OFF | | | | | | | | | HS driver OFF | | | | | | | | | CAN OFF | | | | | | | | | V <sub>S</sub> = 12 V, T <sub>J</sub> = 25 °C | | | | | | | h (a (p. a.z. a.z.) | Current consumption in | Both voltage regulators deactivated | | 15 | 25 | | A.055 | | I <sub>V(VBAT,25)</sub> | VBAT_standby mode <sup>(1)(2)</sup> | HS driver OFF | - | 15 | 25 | | A.055 | | | | No CAN communication | | | | | | | | | V <sub>S</sub> = 12 V, T <sub>J</sub> = 85 °C | | | | μA | | | (3) | Current consumption in | Both voltage regulators deactivated | | 0.5 | 00 | | | | I <sub>V(VBAT,85)</sub> <sup>(3)</sup> | VBAT_standby mode <sup>(1)(2)</sup> | HS driver OFF | - | 25 | 30 | | A.013 | | | | No CAN communication | | | | | | | | | V <sub>S</sub> = 12 V, T <sub>J</sub> = 25 °C | | | | | | | | | Both voltage regulators deactivated | _ | 42 | 53 | | A.056 | | | Current consumption in | T = 50 ms, t <sub>on</sub> = 100 μs | | | | | | | $I_{V(BAT)CS}$ | V <sub>BAT</sub> -standby mode with cyclic sense enabled <sup>(1)</sup> | V <sub>S</sub> = 12 V, T <sub>J</sub> = 85 °C | | | | μA | | | | | Both voltage regulators deactivated | _ | 48 | 60 | | A.014 | | | | T = 50 ms, $t_{on}$ = 100 $\mu$ s | | 10 | 00 | | 71.014 | | | | | | | | | | | | Current consumption in | $V_S$ = 12 V, $T_J$ = 25 °C | | | | | | | | | Both voltage regulators deactivated | - | 42 | 55 | | A.057 | | 1 | | In standby phase before wake-up on timer expiration | | | | | | | I <sub>V(BAT)</sub> CW | V <sub>BAT</sub> -standby mode with cyclic wake-up enabled <sup>(1)</sup> | V <sub>S</sub> = 12 V, T <sub>j</sub> = 85 °C | | | | μA | | | | | Both voltage regulators deactivated | _ | 48 | 60 | | A.015 | | | | In standby phase before wake- up on timer expiration <sup>(3)</sup> | | | | | | | | | V <sub>S</sub> = 12 V, T <sub>J</sub> = 25 °C | | | | | | | 1 | | Voltage regulator V1 active, (lv1 = 0) | | 48 | 60 | | A 050 | | I <sub>V(V1stby,25)</sub> | | HS driver OFF | _ | 40 | 60 | | A.058 | | | Current consumption in | Wake-up OFF except for LIN transceiver | | | | | | | | V1_standby mode <sup>(1)(2)</sup> | V <sub>S</sub> = 12 V, T <sub>J</sub> = 85 °C | | | | μA | | | . (2) | | Voltage regulator V1 active, (lv1 = 0) | | | | | | | I <sub>V(V1stby,85)</sub> <sup>(3)</sup> | | HS driver OFF | - | 59 | 70 | | A.016 | | | | Wake-up OFF except for LIN transceiver | | | | | | | | | V1_standby | | | | | | | I <sub>V(V1stby_cc,25)</sub> <sup>(3)(4)</sup> | | WDG = OFF | _ | 40 | 80 | μA | A.059 | | | Current consumption for | T <sub>J</sub> = 25 °C | | | | | | | | cyclic sense enabled | V1_standby | | | | | | | I <sub>V(V1stby_cc,85)</sub> (3)(4) | | WDG = OFF | _ | 48 | 96 | μA | A.060 | | , <u>, , , , , , , , , , , , , , , , , , </u> | | T <sub>J</sub> = 85 °C | | | | | | | | Current consumption for | V <sub>BAT</sub> _standby | | | | | | | I <sub>V(VBAT_WU,25)</sub> <sup>(3)(4)</sup> | wake-up inputs | Voltage regulator V2 disabled | - | 0.5 | 1.5 | μA | A.061 | DS14048 - Rev 3 page 54/137 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |-----------------------------------------------|----------------------------------------------|--------------------------------|-----|-----|-----|------|---------| | | | Wake-up on | | | | | | | | | NO CAN | | | | | | | | | NO LIN | | | | | | | | | No activity on wake-up pins | | | | | | | | | T <sub>J</sub> = 25 °C | | | | | | | | Current consumption for | V <sub>BAT</sub> _standby | | | | | | | | wake-up inputs | Voltage regulator V2 disabled | | | | μA | | | | | Wake-up on | | | | | | | I <sub>V(VBAT_WU,85)</sub> (3)(4) | | NO CAN | _ | 0.7 | 2.5 | | A.062 | | *V(VBA1_WU,85) | | NO LIN | | 0.7 | 2.0 | | 71.002 | | | | No activity on wake-up pins | | | | | | | | | $T_J = 85 ^{\circ}\text{C}$ | | | | | | | | | | | | | | | | | | Standby modes | | | | | | | (2)(4) | | CAN wake-up = ON | | | | _ | | | I <sub>V(CANWU,25)</sub> <sup>(3)(4)</sup> | | WK = OFF | - | 10 | 15 | | A.063 | | | Current consumption for | Voltage regulator V2 disabled | | | | | | | | CAN wake capability | T <sub>J</sub> = 25 °C | | | | μA | | | | (silenced expired) | Standby modes | | | | | | | | , , , | CAN wake-up = ON | | | | | | | I <sub>V(CANWU 85)</sub> (3)(4) | | WK = OFF | - | 10 | 15 | | A.064 | | | | Voltage regulator V2 disabled | | | | | | | | | T <sub>j</sub> = 85 °C | | | | | | | | | Active mode or V1 standby mode | | | | | | | | | CAN = ON | | | | | | | ICAN, rec <sup>(4)</sup> | Current consumption for CAN, recessive state | VCANSUP = 5 V | 4 | 7 | 10 | mA | A.065 | | | 07 ii 1, 100000110 0tato | VTXDC = 5 V | | | | | | | | | No external resistance on CAN | | | | | | | | | Active mode or V1 standby mode | | | | | | | | | CAN = ON | | | | | | | ICAN, dom(4) | Current consumption for CAN, dominant state | VCANSUP = 5 V | 7 | 10 | 13 | mA | A.066 | | | OAIV, dominant state | VTXDC = GND | | | | | | | | | No external resistance on CAN | | | | | | | | | Active mode or V1 standby mode | | | | | | | | | CAN in receive mode | | | | | | | ICAN, rom(4) | Current consumption for | VCANSUP = 5 V | 4 | 6 | 9 | mA | A.067 | | • | CAN, receive only mode | VTXDC = 5 V | | | | | | | | | No external resistance on CAN | | | | | | | | | V <sub>BAT</sub> _standby | | | | | | | I <sub>V(VBAT_LINWU,25)</sub> (3) | | LIN wake-up = ON | | | | | | | | | WK = OFF | _ | 15 | 25 | | A.068 | | ·v(VDAI_LINVVU,25) | Current consumption for LIN wake capability | CAN = OFF | | .0 | | μΑ | 7 1.500 | | | LITY WARE Capability | T <sub>J</sub> = 25 °C | | | | | | | 1 (3) | | | | 00 | | | 4 000 | | I <sub>V</sub> (VBAT_LINWU,85) <sup>(3)</sup> | | V <sub>BAT</sub> _standby | - | 20 | 30 | | A.069 | DS14048 - Rev 3 page 55/137 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |----------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|-------| | | Current consumption for LIN wake capability | LIN wake-up = ON WK = OFF CAN = OFF $T_J = 85 ^{\circ}\text{C}$ | | | | μΑ | | | I <sub>V(VBAT_V2,25)</sub> <sup>(3)</sup> | Current consumption for | $V_{BAT}$ _standby<br>V2 On (Iv2 = 0)<br>CAN = OFF<br>Wake-up = OFF<br>$T_J = 25 ^{\circ}C$ | - | 48 | 84 | | A.070 | | I <sub>V(VBAT_V2,85)</sub> <sup>(3)</sup> | voltage regulator V2 in<br>V <sub>BAT</sub> standby mode | $V_{BAT}$ _standby<br>V2 On (Iv2 = 0)<br>CAN OFF<br>Wake-up = OFF<br>$T_{J}$ = 85 °C | - | 53 | 94 | μA | A.071 | | I <sub>V(V1stby _HS,25)</sub> <sup>(3)</sup> | Current consumption for | V1_standby cyclic sense enabled $^{(5)}$ HSx (x = 3;4) = ON CAN = OFF Wake-up OFF except LIN transceiver $T_J = 25 ^{\circ}\text{C}$ | - | 550 | 950 | | A.072 | | I <sub>V(V1stby _HS,85)</sub> <sup>(3)</sup> | HS drivers | V1_standby cyclic sense enabled $^{(5)}$ HSx (x = 3;4) = ON CAN = OFF Wake-up OFF except LIN transceiver $T_J = 85 ^{\circ}\text{C}$ | _ | 570 | 1000 | μA | A.073 | - 1. Conditions for specified current consumption: - V<sub>LIN</sub> > (V<sub>SREG</sub> 1.5 V) - (CAN\_H CAN\_L) < 0.4 V or (CAN\_H CAN\_L) > 1.2 V - $V_{WU} < 1 \text{ V or } V_{WU} > (V_{SREG} 1.5 \text{ V})$ - LIN wake-up is possible, CAN wake up disabled, WUx\_EN register set to 0 - 2. In SPSB081Cx it is mandatory to keep wake-up source capability (CANFD or wake-up pin) and in that case an additional contribution of $I_{V(VBAT\_WU,x)}$ or $I_{V(CANWU,x)}$ has to be considered. - 3. Guaranteed by design. - Current consumption adders of features defined for SBC V1 stby mode or for SBC VBAT stby mode (unless otherwise specified). - 5. Current consumption adder while only one HS is turned on with no load. ## 5.1 Oscillator The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. $6 \text{ V} \leq \text{V}_S \leq 28 \text{ V}$ ; $6 \text{ V} \leq \text{V}_{SREG} \leq 28 \text{ V}$ ; $7_J = -40 \, ^{\circ}\text{C}$ ... $150 \, ^{\circ}\text{C}$ , unless otherwise specified. Table 28. Oscillator | Symbol | Parameter | Condition | Min | Тур | Max | Unit | ltem | |-------------------------------------|-----------------------|-----------|------|------|------|------|-------| | F <sub>CLK1</sub> <sup>(1)(2)</sup> | Oscillation frequency | - | 0.80 | 1.0 | 1.20 | MHz | A.018 | | F <sub>CLK2</sub> <sup>(1)</sup> | Oscillation frequency | - | 12.8 | 16.0 | 19.2 | MHz | A.019 | DS14048 - Rev 3 page 56/137 - 1. 1 MHz clock is used in standby mode. 16 MHz clock is used in active mode. - 2. The clock frequency is further reduced in standby mode to sustain a very low quiescent current. # 5.2 Power-on reset (V<sub>SREG</sub>) All outputs open: $T_J$ = from -40 °C to 150 °C, unless otherwise specified. Table 29. Power-on reset | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |--------------------|----------------------------|------------------------------------------|-----|------|------|------|-------| | V <sub>POR_R</sub> | V <sub>POR</sub> threshold | V <sub>SREG</sub> rising | - | 3.45 | 4.5 | V | A.020 | | V <sub>POR_F</sub> | V <sub>POR</sub> threshold | V <sub>SREG</sub> falling <sup>(1)</sup> | 2.3 | - | 3.55 | V | A.021 | <sup>1.</sup> This threshold is valid if $V_{SREG}$ has already reached $V_{POR}$ R(max) previously. ## 5.3 Voltage regulator V1 The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. $4.5 \le V_S \le 28 \text{ V}$ ; $4.5 \text{V} \le V_{SREG} \le 28 \text{ V}$ ; $T_j = \text{from -40 °C to 150 °C}$ , unless otherwise specified. The same parameter values in both 5 V and 3.3 V conditions apply unless otherwise specified. Table 30. Voltage regulator V1 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------| | V1 | Output voltage including line and | V <sub>SREG</sub> ≥ 6.5 V | - | 5.0 | - | V | C.001 | | | load regulation | 5.25 | - | 3.3 | - | | C.041 | | V1 <sub>10mA</sub> | Output voltage tolerance (0I <sub>CMP</sub> ) | $I_{LOAD}$ = 100 $\mu$ A to $I_{CMP}$ | -2.5 | _ | +2.5 | % | C.003 | | 101111 | | V <sub>SREG</sub> = 13.5 V | | | | | | | V1 <sub>high_acc</sub> | Output voltage tolerance | I <sub>LOAD</sub> = I <sub>CMP</sub> to 100 mA, (active mode) | -2.5 | _ | +2.5 | % | C.004 | | v inign_acc | High accuracy mode | V <sub>SREG</sub> = 13.5 V | -2.5 | _ | 12.5 | /0 | 0.004 | | V1 <sub>250mA</sub> | Output voltage tolerance (100 | I <sub>LOAD</sub> = 250mA, | -3 | _ | +3 | % | C.005 | | V 1250mA | 250 mA) | V <sub>SREG</sub> = 13.5 V | -3 | _ | +3 | 70 | C.005 | | | | V1 rising | 5.2 | 5.35 | 5.5 | | C.042 | | V | OverVoltage threshold 1 for V1 | V1 falling - V1 13V5/100 μA | 0.1 | - | 0.4 | V | C.042 | | V <sub>1ov_th1</sub> | Overvoitage tilleshold i for vi | V1 rising | 3.5 | 3.65 | 3.8 | V | C.066 | | | | V1 falling - V1 13V5/100 μA | 0.1 | - | 0.4 | | C.000 | | V4 | OverVoltage threshold 2 for V1 | Define the test condition | 5.5 | 5.65 | 5.8 | V | C.043 | | V <sub>1ov_th2</sub> | Overvoitage tilleshold 2 for v i | - | 3.9 | 4.05 | 4.2 | V | C.067 | | D | Resistance to be able to discharge | V1 = 3.3 V | - | 120 | 165 | Ω | C.044 | | R <sub>discharge</sub> | 20 mA | V1 = 5 V | - | 130 | 200 | 12 | C.045 | | | | I <sub>LOAD</sub> = 50 mA, V <sub>SREG</sub> = 5 V (V1 = 5 V) | | 0.2 | 0.25 | | C.006 | | | | I <sub>LOAD</sub> = 50 mA, V <sub>SREG</sub> = 3.55 V <sup>(1)</sup> (V1 = 3.3 V) | | 0.25 | 0.35 | | C.046 | | V <sub>DP1</sub> | Drop-out voltage | $I_{LOAD}$ = 100 mA, $V_{SREG}$ = 5 V (V1 = 5 V)<br>and $V_{SREG}$ = 3.55 V <sup>(1)</sup> below 3.55 V, the<br>POR $V_{SREG}$ can be activated and there is<br>a device reset. (V1 = 3.3 V) | - | 0.35 | 0.5 | V | C.007 | DS14048 - Rev 3 page 57/137 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |-------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------|------|------|-------------------|-------|-------| | V <sub>DP1</sub> | Drop-out voltage | $I_{LOAD}$ = 150 mA, $V_{SREG}$ = 5 V and $V_{SREG}$ = 3.55 $V^{(1)}$ (V1 = 3.3 V); T = 25 °C | - | 0.35 | 0.5 | V | C.008 | | I <sub>CCmax1</sub> | Short circuit output current (to GND) | Current limitation | 450 | 750 | 1100 | mA | C.010 | | Cload1 <sup>(2)</sup> | Load capacitor1 | Ceramic (±20%) | 1(3) | - | 10 <sup>(1)</sup> | μF | C.011 | | t <sub>TSD</sub> | V1 deactivation time after thermal shut-down | Tested by scan | - | 1.5 | - | sec | C.012 | | ICMP_ris <sup>(4)</sup> | Current comp. rising threshold (to | Rising current ICMP_SET = 0 | 1 | 4 | 7 | mA | C.013 | | ICIVIP_HS*** | GND) | Rising current ICMP_SET = 1 | 6 | 12 | 18 | IIIA | C.047 | | ICMD fol(4) | Current comp. falling threshold (to | Falling current ICMP_SET = 0 | 0.4 | 2.8 | 4.2 | mA | C.014 | | ICMP_fal <sup>(4)</sup> | GND) | Falling current ICMP_SET = 1 | 4 | 10 | 15 | IIIA | C.048 | | ICMP hys <sup>(4)</sup> | Current comp. hysteresis | ICMP_SET = 0 | | 1.2 | | mA | C.015 | | ICIVIP_Hys. | Current comp. Hysteresis | ICMP_SET = 1 | 1 | 2 | 4 | IIIA | C.049 | | V1fail | V1 fail threshold | V1 forced (V1 = 5 V) | - | 2 | 3 | V | C.016 | | VIIali | V I fall tilleshold | V1 forced (V1 = 3.3 V) | - | 1.3 | 2 | \ \ \ | C.050 | | t <sub>OV1filter1</sub> | V1 overvoltage filter time1 | Tested by scan | - | 20 | 30 | μs | C.051 | | t <sub>OV1filter2</sub> | V1 overvoltage filter time2 | Tested by scan | - | 20 | 30 | μs | C.052 | | t <sub>V1fail</sub> | V1 fail filter time | Tested by scan | 6 | 13 | 20 | μs | C.017 | | t <sub>V1short</sub> | V1 short filter time | Tested by scan | 2 | 4 | 5 | ms | C.018 | | t <sub>V1FS</sub> | V1 fail-safe filter time | Tested by scan | 1.43 | 2 | 2.06 | ms | C.019 | | t <sub>V1off</sub> | V1 deactivation time after 8 consecutive WD failures | Tested by scan | - | 200 | 270 | ms | C.020 | - 1. Below 3.55 V, the POR VSREG can be activated and there is a device reset. - 2. Guaranteed by design. - 3. Nominal capacitor value required for stability of the regulator. Tested with 1 μF ceramic (±20%). Capacitor must be located close to the regulator output pin. A 2.2 μF capacitor value is recommended to minimize the DPI (Direct power injection) stress in the application. - 4. In active mode, V1 regulator is switched to high accuracy mode. Below the lcmp threshold, regulator switches in any case to nominal accuracy mode (same behavior applies also in case of high current). ## 5.4 Voltage regulator V2 The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. 4.5 V $\leq$ V<sub>S</sub> $\leq$ 28 V; 4.5 V $\leq$ V<sub>SREG</sub> $\leq$ 28 V; T<sub>J</sub> = from -40 °C to 150 °C, unless otherwise specified. The same parameter values in both 5 V and 3.3 V conditions apply unless otherwise specified. Table 31. Voltage regulator V2 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |------------------------|-------------------------------|----------------------------------------------------|------|-----|--------------|------|-------| | V2 | Output voltage including line | V <sub>SREG</sub> ≥ 6.5 V | - | 5.0 | - | V | C.053 | | VZ | and load regulation | VSREG = 0.3 V | - | 3.3 | - | V | C.054 | | \/2 | Output voltage tolerance | I <sub>LOAD</sub> = 100 μA to 50 mA, (active mode) | -2.5 | _ | +2.5 | % | C.055 | | V2 <sub>high_acc</sub> | High accuracy mode | V <sub>SREG</sub> = 13.5 V | -2.5 | - | <b>+2.</b> 5 | 70 | C.055 | | 1/2 | Output voltage tolerance (50 | I <sub>LOAD</sub> = 100 mA, | -3 | | | 0/ | C.056 | | V2 <sub>100mA</sub> | 100 mA) | V <sub>SREG</sub> = 13.5 V | -3 | - | +3 | % | C.056 | DS14048 - Rev 3 page 58/137 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |-------------------------|------------------------------------|---------------------------------------------------------------------|-----|------|------|------|-------| | ΔVo <sup>(1)</sup> | Output voltage tracking | Icc2 = 100 μA to 100 mA, | -20 | _ | 20 | mV | C.057 | | Δνο | accuracy | Icc1 = 30 mA, V <sub>SREG</sub> = 6.5 V to 28 V | -20 | - | 20 | IIIV | C.057 | | | | I <sub>LOAD</sub> = 30 mA; | | | | | | | | | $V_{SREG}$ = 5.25 V (V2 = 5 V) and $V_{SREG}$ = 3.55 V (V2 = 3.3 V) | - | 0.3 | 0.5 | V | C.022 | | VDP2 | Drop-out voltage | I <sub>LOAD</sub> =100 mA AT T= 25°C; | | | | | | | | | VSREG =5.0 V (V2 = 5.0 V) and | - | 0.75 | 0.85 | V | C.058 | | | | VSREG = 3.55 V (V2 = 3.3 V) | | | | | | | ICCmax2 | Output current limitation | - | 400 | 600 | 1200 | mA | C.023 | | Cload <sup>(2)(3)</sup> | Load capacitor | Ceramic (±20%) | 1 | - | 10 | μF | C.024 | | V2fail_5 | V2 short circuit voltage to switch | V2 forced (V2 = 5 V) | - | 2 | 3 | V | C.025 | | V2fail_33 | V2 off and set SPI bit | V2 forced (V2 = 3.3 V) | - | 1.3 | 2 | | C.060 | | t <sub>V2fail</sub> | V2 fail filter time | Tested by scan | 6 | 13 | 20 | μs | C.068 | | tV2short | V2 short filter time | Tested by scan | - | 4 | - | ms | C.026 | - 1. Output voltage tracking accuracy are guaranteed only in DC condition. - 2. Nominal capacitor value required for stability of the regulator. Tested with 1 μF ceramic (±20%). Capacitor must be located close to the regulator output pin. A 2.2 μF capacitor value is recommended to minimize the DPI stress in the application. - 3. Guaranteed by design. ## 5.5 Reset output The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. $4 \text{ V} \le \text{V}_S \le 28 \text{ V}$ ; $4 \text{ V} \le \text{V}_{SREG} \le 28 \text{ V}$ ; $T_J$ = from -40 °C to 150 °C, unless otherwise specified. Table 32. Reset output | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |-----------------------|------------------------------|-----------------------------------------|------|------|------|------|-------| | V <sub>RT1_5</sub> | Reset threshold voltage1 | V <sub>V1</sub> decreasing (V1 = 5 V) | 3.3 | 3.5 | 3.7 | V | C.027 | | V <sub>RT1_33</sub> | Reset tilleshold voltage i | V <sub>V1</sub> decreasing (V1 = 3.3 V) | 2.5 | 2.65 | 2.75 | V | C.061 | | V <sub>RT2_5</sub> | Deset threehold voltage? | V <sub>V1</sub> decreasing (V1 = 5 V) | 3.6 | 3.8 | 4 | V | C.028 | | V <sub>RT2_33</sub> | Reset threshold voltage2 | V <sub>V1</sub> decreasing (V1 = 3.3 V) | 2.6 | 2.75 | 2.85 | V | C.062 | | V <sub>RT3_5</sub> | Deset threehold voltage? | V <sub>V1</sub> decreasing (V1 = 5 V) | 3.8 | 4.0 | 4.2 | V | C.029 | | V <sub>RT3_33</sub> | Reset threshold voltage3 | V <sub>V1</sub> decreasing (V1 = 3.3 V) | 2.7 | 2.85 | 2.95 | V | C.063 | | V <sub>RT4-1_5</sub> | Deset threshold voltage 4 | V <sub>V1</sub> decreasing (V1 = 5 V) | 4.4 | 4.6 | 4.8 | V | C.030 | | V <sub>RT4-1_33</sub> | Reset threshold voltage4 | V <sub>V1</sub> decreasing (V1 = 3.3 V) | 2.8 | 2.9 | 3.05 | V | C.064 | | V <sub>RT4-2_5</sub> | Deset threshold voltage 4 | V <sub>V1</sub> increasing (V1 = 5 V) | 4.65 | 4.8 | 4.9 | V | C.031 | | V <sub>RT4-2_33</sub> | Reset threshold voltage4 | V <sub>V1</sub> increasing (V1 = 3.3 V) | 2.95 | 3.1 | 3.2 | V | C.065 | | V <sub>RESET</sub> | Reset pin low output voltage | V1 > 1 V, I <sub>RESET</sub> = 5 mA | - | 0.2 | 0.4 | V | C.032 | | R <sub>RESET</sub> | Reset pull up int. resistor | - | 10 | 25 | 40 | kΩ | C.033 | | t <sub>RR</sub> | Reset reaction time | Iload = 1 mA; tested by scan | 6 | - | 40 | μs | C.034 | | t <sub>UV1</sub> | V1 under-voltage filter time | Tested by scan | 6 | 12 | 20 | μs | C.035 | | t <sub>RD</sub> | Reset pulse duration | Tested by scan | 1.5 | 2.0 | 2.5 | ms | C.036 | DS14048 - Rev 3 page 59/137 ## 5.6 DIAGN output The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. $4 \text{ V} \le \text{V}_S \le 28 \text{ V}$ ; $4 \text{ V} \le \text{V}_{SREG} \le 28 \text{ V}$ ; $T_J$ = from -40 °C to 150 °C, unless otherwise specified. Table 33. DIAGN output | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |--------------------|------------------------------|------------------------------------|-----|-----|-----|------|-------| | V <sub>DIAGN</sub> | DIAGN pin low output voltage | V1 > 1V, I <sub>DIAGN</sub> = 5 mA | - | 0.2 | 0.4 | V | C.037 | | R <sub>DIAGN</sub> | DIAGN pulls up int. resistor | - | 10 | 25 | 40 | kΩ | C.038 | ## 5.7 Watchdog For further information, see Section 3.6 Configurable window watchdog. 4.5 V $\leq$ V<sub>S</sub> $\leq$ 28 V; 4.5 V $\leq$ V<sub>SREG</sub> $\leq$ 28 V; T<sub>J</sub> = from -40 °C to 150 °C, unless otherwise specified. Table 34. Watchdog | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |-------------------|------------------------|----------------|------|-----|------|------|-------| | t <sub>LW</sub> | Long open window | Tested by scan | 240 | 300 | 360 | ms | A.022 | | T <sub>EFW1</sub> | Early failure window 1 | Tested by scan | - | - | 4.5 | ms | A.023 | | T <sub>LFW1</sub> | Late failure window 1 | Tested by scan | 20 | - | - | ms | A.024 | | T <sub>SW1</sub> | Safe window 1 | Tested by scan | 7.5 | - | 12 | ms | A.025 | | T <sub>EFW2</sub> | Early failure window 2 | Tested by scan | - | - | 22.3 | ms | A.026 | | T <sub>LFW2</sub> | Late failure window 2 | Tested by scan | 100 | - | - | ms | A.027 | | T <sub>SW2</sub> | Safe window 2 | Tested by scan | 37.5 | - | 60 | ms | A.028 | DS14048 - Rev 3 page 60/137 Figure 31. Watchdog timing ## Normal startup operations and timeout failures DS14048 - Rev 3 page 61/137 Figure 32. Watchdog early, late and safe windows ## 5.8 Current monitor output (CM) The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. $6 \text{ V} \leq \text{V}_S \leq 28 \text{ V}$ ; $6 \text{ V} \leq \text{V}_{SREG} \leq 28 \text{ V}$ ; $T_J$ = from -40 °C to 150 °C, unless otherwise specified. | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |---------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------------|-------|--------------------------|------|-------| | V <sub>CM</sub> | Functional voltage range | - | 0 | - | V <sub>1</sub> - 1 V | ٧ | A.029 | | I <sub>CMr</sub> | I <sub>CM</sub> /I <sub>OUT1,2,3,4</sub> | $0 \text{ V} \le \text{V}_{\text{CM}} \le \text{V}_1 - 1 \text{ V}$ | - | 1/990 | - | - | A.030 | | I <sub>CM acc</sub> | Current monitor accuracy | Ranges extracted at the output:<br>I <sub>OUT1,2,3,4</sub><br>I <sub>OUTmin</sub> = 100 mA<br>I <sub>OUTmax</sub> = 130 mA | -8% -4% FS <sup>(1)</sup> | 0 | 8% +4% FS <sup>(1)</sup> | Α | A.031 | | t <sub>cmb</sub> | Current monitor blanking time | Tested by scan | 22 | 32 | 39 | μs | A.032 | Table 35. Current monitor output (CM) DS14048 - Rev 3 page 62/137 <sup>1.</sup> FS (full scale) = IOUTmax \* ICMr\_typ. ## 5.9 Outputs OUT1..OUT4 The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. $6 \text{ V} \le \text{V}_S \le 18 \text{ V}$ , all outputs open: $T_J$ = from -40 °C to 150 °C, unless otherwise specified. Table 36. Outputs OUT1..OUT4 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |----------------------------|-----------------------------------------------|-----------------------------------------------------|-----|-----|-----|------|-------| | rou out oo dot | | V <sub>S</sub> = 13. 5 V, T <sub>amb</sub> = +25 °C | | 7 | 9 | Ω | D.001 | | ron out1,2,3,4_25 | On registered to ournly | I <sub>OUT1,2,3,4</sub> = - 60 mA | - | ' | 9 | 12 | ט.טטו | | r | On-resistance to supply | V <sub>S</sub> = 13.5 V, T <sub>amb</sub> = +125 °C | | 14 | 20 | Ω | D.002 | | FON OUT1,2,3,4_125 | | I <sub>OUT1,2,3,4</sub> = - 60 mA | - | 14 | 20 | 12 | D.002 | | I <sub>QLH_stdby</sub> | Switched-off output current high side drivers | V <sub>OUT</sub> = 0 V, standby mode | -5 | - | - | μΑ | D.003 | | I <sub>QLH_stdby_act</sub> | of OUT14 <sup>(1)</sup> | V <sub>OUT</sub> = 0 V, active mode | -10 | - | - | μΑ | D.004 | Negative value: leakages internally sink from driver output pin to internal IC ground positive value: leakage sourced from internal driver output pin to external ground. ## 5.10 Power outputs switching times Table 37. Power outputs switching times | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |-----------------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|------|-------| | t <sub>d OFF H</sub> | Output delay time high-side driver OFF (OUT1,2,3,4) (delay between CSN 50 % to OUT at 20% of V <sub>S</sub> ) (see Figure 39) | $V_S = 13.5 \text{ V}$ $V1 = 5 \text{ V}$ $R_{load} = 128 \Omega$ | 20 | - | 140 | μs | D.005 | | t <sub>d</sub> on h | Output delay time high-side driver ON (OUT1,2,3,4) (delay between CSN 50% to OUT at 80% of V <sub>S</sub> ) (see Figure 39) | $V_S = 13.5 \text{ V}$ $V1 = 5 \text{ V}$ $R_{load} = 128 \Omega$ | 10 | - | 60 | μs | D.006 | | dV <sub>OUT</sub> /dt | Slew rate for drivers OUT14 | $V_S = 13.5 V^{(1)(2)}$ | 0.1 | 0.2 | 0.5 | V/µs | D.007 | | f <sub>PWM1</sub> | PWM switching frequency | V <sub>S</sub> /V <sub>SREG</sub> = 13.5 V; tested by scan | - | 125 | - | Hz | D.008 | | f <sub>PWM2</sub> | PWM switching frequency | $V_S/V_{SREG}$ = 13.5 V; tested by scan | - | 250 | - | Hz | D.009 | | DC | SPI configurable duty cycle for OUT14 | 0.1% steps; tested by scan | 0.1 | - | 100 | % | D.010 | <sup>1.</sup> $R_{LOAD} = 128 \Omega$ at $OUT_{1,2,3,4}$ in high on-resistance mode. DS14048 - Rev 3 page 63/137 <sup>2.</sup> Slope dV<sub>OUT</sub>/dt is measured between 20% and 80% of the final output voltage value. Figure 33. Slew-rate of the drivers # 5.11 Output current threshold The voltages are referred to power ground and currents are assumed positive, when the current flows into the pin. $6 \text{ V} \leq \text{V}_S \leq 28 \text{ V}$ ; $6 \text{ V} \leq \text{V}_{SREG} \leq 28 \text{ V}$ ; $T_J$ = from -40 °C to 150 °C, unless otherwise specified. | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |-------------------------|----------------------------------------------------|---------------------------------|------|-----|------|------|-------| | I <sub>OC1</sub> | Over-current threshold HS1 | V <sub>S</sub> = 13.5 V, source | 0.14 | - | 0.35 | Α | D.011 | | I <sub>OC2</sub> | Over-current threshold HS2 | V <sub>S</sub> = 13.5 V, source | 0.14 | - | 0.35 | Α | D.022 | | I <sub>OC3</sub> | Over-current threshold HS3 | V <sub>S</sub> = 13.5 V, source | 0.14 | - | 0.35 | Α | D.023 | | I <sub>OC4</sub> | Over-current threshold HS4 | V <sub>S</sub> = 13.5 V, source | 0.14 | - | 0.35 | Α | D.024 | | I <sub>CCM1</sub> | Constant current mode value for | V <sub>S</sub> = 13.5 V | 100 | 142 | 200 | mA | D.012 | | PCCMII | OUT1 (high on resistance mode) | OUT1_CCM_EN = 1 | 100 | 172 | 200 | шА | D.012 | | I <sub>CCM2</sub> | Constant current mode value for | V <sub>S</sub> = 13.5 V | 100 | 145 | 200 | mA | D.025 | | TOOMET | OUT2 (high on resistance mode) | OUT2_CCM_EN = 1 | | | | | 2.020 | | I <sub>CCM3</sub> | Constant current mode value for | V <sub>S</sub> = 13.5 V | 100 | 145 | 200 | mA | D.026 | | | OUT3 (high on resistance mode) | OUT3_CCM_EN = 1 | | | | | | | I <sub>CCM4</sub> | Constant current mode value for | V <sub>S</sub> = 13.5 V | 100 | 145 | 200 | mA | D.027 | | | OUT4 (high on resistance mode) | OUT4_CCM_EN = 1 | | | | | | | t <sub>CCMtimeout</sub> | Constant current mode expiration time; | OUTx_CCM_EN = 1 (x = 1 to 4) | _ | 20 | _ | ms | D.013 | | | , | Tested by scan | | | | | | | t <sub>BLK</sub> | Blanking time of over-current signal in high sides | Tested by scan | 33 | 40 | 56 | μs | D.015 | | t <sub>OCR00</sub> | T <sub>ON</sub> time of over-current signal | xx_OCR_TON[0,1] = 00 | 76 | 88 | 116 | μs | D.016 | | -55100 | (including blanking time t <sub>BLK</sub> ) | Tested by scan | | | | | | Table 38. Output current threshold DS14048 - Rev 3 page 64/137 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----|------|-----|------|-------| | t <sub>OCR01</sub> | | xx_OCR_TON[0,1] = 01 Tested by scan | 70 | 80 | 106 | μs | D.017 | | t <sub>OCR10</sub> | T <sub>ON</sub> time of over-current signal (including blanking time t <sub>BLK</sub> ) | xx_OCR_TON[0,1] = 10 Tested by scan | 64 | 72 | 96 | μs | D.018 | | t <sub>OCR11</sub> | | xx_OCR_ TON[0,1] = 11 Tested by scan | 57 | 64 | 87 | μs | D.019 | | $ I_{OLD1} ^{(1)}$ | Under-current threshold HS1 | V <sub>S</sub> /V <sub>SREG</sub> = 13.5 V, source | 0.2 | 0.65 | 1.5 | mA | D.020 | | I <sub>OLD2</sub> <sup>(1)</sup> | Under-current threshold HS2 | V <sub>S</sub> /V <sub>SREG</sub> = 13.5 V, source | 0.2 | 0.65 | 1.5 | mA | D.028 | | I <sub>OLD3</sub> <sup>(1)</sup> | Under-current threshold HS3 | V <sub>S</sub> /V <sub>SREG</sub> = 13.5 V, source | 0.2 | 0.65 | 1.5 | mA | D.029 | | I <sub>OLD4 </sub> <sup>(1)</sup> | Under-current threshold HS4 | V <sub>S</sub> /V <sub>SREG</sub> = 13.5 V, source | 0.2 | 0.65 | 1.5 | mA | D.030 | | t <sub>FOL</sub> | Filter time of open-load signal | Duration of open-load condition to set the status bit Tested by scan | 155 | 200 | 270 | μs | D.021 | <sup>1.</sup> I<sub>OLD</sub> parameters, in the range 8 V to 16 V, are guaranteed by design and characterization. Production testing is done at 13.5 V. # 5.12 Wake-up inputs (WU1, DIR/WU2) The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. $6 \text{ V} \le \text{V}_{\text{SREG}} \le 28 \text{ V}$ ; $\text{T}_{\text{J}} = \text{from -40 °C}$ to 150 °C, unless otherwise specified. | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |----------------------|---------------------------------------------------------------------------------------|----------------|------------------------|------------------------|------------------------|------|-------| | V <sub>WUthp</sub> | Wake-up positive edge threshold voltage | - | 0.4 V <sub>SREG</sub> | 0.45 V <sub>SREG</sub> | 0.5 V <sub>SREG</sub> | V | A.033 | | V <sub>WUthn</sub> | Wake-up negative edge threshold voltage | - | 0.5 V <sub>SREG</sub> | 0.55 V <sub>SREG</sub> | 0.6 V <sub>SREG</sub> | ٧ | A.034 | | V <sub>DIRth</sub> | DIR threshold voltage | - | 0.5 | 1.5 | 2.5 | ٧ | A.035 | | V <sub>HYST</sub> | Hysteresis <sup>(1)</sup> | - | 0.05 V <sub>SREG</sub> | 0.1 V <sub>SREG</sub> | 0.15 V <sub>SREG</sub> | V | A.036 | | t <sub>WU_stat</sub> | Static wake filter time | Tested by scan | - | 64 <sup>(2)</sup> | - | μs | A.037 | | R <sub>WU_act</sub> | Input resistor to GND in active mode and in standby mode during wake-up input sensing | - | 80 | 160 | 300 | kΩ | A.039 | | t <sub>WU_cyc</sub> | Cyclic wake filter time | Tested by scan | 12 | 16 | 20 | μs | A.040 | Table 39. Wake-up inputs - 1. In DIR configuration, no appreciable hysteresis is observed. - 2. Guaranteed by design. DS14048 - Rev 3 page 65/137 ## 5.13 CAN FD transceiver The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. $6 \text{ V} \le \text{V}_{\text{SREG}} \le 18 \text{ V}$ ; $4.8 \text{ V} \le \text{V}_{\text{cansup}} \le 5.2 \text{ V}$ ; $T_{\text{junction}} = \text{from -40 °C to 150 °C}$ , unless otherwise specified. - $-12 \text{ V} \le (\text{CANH} + \text{CANL})/2 \le 12 \text{ V}$ - ISO 11898-2:2016 compliant - SAE J2284 compliant Table 40. CAN communication operating range | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |-------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|-------| | V <sub>SREG_Transmitter</sub> | Supply voltage operating range for CAN transmitter <sup>(1)</sup> | - | 6.5 | - | 28 | V | E.001 | | V <sub>SREG_Receiver</sub> | Supply voltage operating range for CAN receiver | - | 6.5 | - | 28 | V | E.002 | | V <sub>CANSUPvalid</sub> | CAN supply valid voltage flag | $V_{V1} = V_{CANSUP}$ decreasing or $V_{V2} = V_{CANSUP}$ decreasing or external supply = $V_{CANSUP}$ decreasing | 4.5 | 4.65 | 4.8 | V | E.105 | | V <sub>CANSUPext</sub> | External CAN supply output voltage | - | 4.8 | 5.0 | 5.2 | V | E.106 | | t <sub>CANSUPvalid</sub> | CAN supply UV filter time | Tested by scan | - | 22 | - | μs | E.107 | | VCANSUPIow | CAN supply low voltage flag | $V_{V1} = V_{CANSUP}$ decreasing or $V_{V2} = V_{CANSUP}$ decreasing or External supply = $V_{CANSUP}$ decreasing | 4.1 | 4.3 | 4.5 | V | E.031 | | V <sub>CANHL</sub> , CM | Common mode Bus<br>voltage (V <sub>CANH</sub> +<br>V <sub>CANL</sub> )/2 | Measured with respect to the ground of each CAN transceiver | -12 | - | 12 | V | E.113 | | I <sub>TRCV</sub> | Transceiver current consumption during normal mode | Active mode: RL = $50~\Omega65~\Omega$ $70\%~V_{RXDC}$ (rising) - $30\%~V_{RXDC}$ (falling) CRXD = $15~pF$ TXD rise and fall time = $10~ns$ ( $10\%~-90\%$ , $90\%~-10\%$ ) Test signal to be applied on the TXD input of the implementation is a square wave signal with a positive duty cycle of $1/6$ and a period of six times the nominal recessive bit width Rectangular pulse signal TTXDC = $6*TBIT^{(2)}$ , high pulse $1*TBIT$ , low pulse $5*TBIT$ | - | - | 120 | mA | E.003 | | I <sub>TRCV_short</sub> | Transceiver current consumption during output short | $R_L$ = 50 Ω65 Ω<br>$V_{CANH}$ = -3 V or $V_{CANL}$ = 40 V | - | - | 120 | mA | E.004 | | I <sub>TRCVLPbias</sub> | Transceiver current consumption; biasing active | $R_L = 50 \Omega65 \Omega$<br>$V_{TXDC} = V_{TXDCHIGH}$ | - | 400 | 600 | μΑ | E.005 | | I <sub>TRCVLP</sub> | Transceiver current consumption during low-power mode; biasing inactive | RL = $50 \Omega65 \Omega$<br>V <sub>TXDC</sub> = V <sub>TXDCHIGH</sub> | - | 10 | 50 | μA | E.006 | | BR | Supported bitrates | Supported bitrates at which all requirements are fulfilled | - | - | 5 | Mb/s | E.007 | <sup>1.</sup> $VAt V_{SREG} < V_{SREG}$ Tranmitter(min) the transceiver shall enter high impedance state. DS14048 - Rev 3 page 66/137 2. The bit time $T_{BIT}$ is the nominal bit time at a given bit rate ( $T_{BIT}$ = 1/BR). For example at BR = 2 Mb/s $\rightarrow$ $T_{BIT}$ = 500 ns Table 41. CAN transmit data input: Pin TxDC | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |--------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|-------| | V <sub>TXDCLOW</sub> | Input voltage dominant level | Active mode | 1.0 | 1.45 | 2.0 | V | E.008 | | V <sub>TXDCHIGH</sub> | Input voltage recessive level | Active mode | 1.2 | 1.85 | 2.3 | V | E.009 | | V <sub>TXDCHYS</sub> | V <sub>TXDCHIGH</sub> - V <sub>TXDCLOW</sub> | Active mode | 0.2 | - | 0.7 | V | E.010 | | R <sub>TXDCPU</sub> | TXDC pull up resistor | Active mode | 20 | 50 | 110 | kΩ | E.011 | | t <sub>d</sub> ,TXDC(dom-rec) | TXDC - CAN <sub>H,L</sub> delay time dominant - recessive | R <sub>L</sub> = 50 Ω65 Ω;<br>70 % V <sub>TXD</sub> - 30% V <sub>DIFF</sub><br>$5.5 \text{ V} \le \text{V}_{\text{SREG}} \le 18 \text{ V}$<br>TXDC rise time = 10 ns (10% - 90%) | 0 | 120 | - | ns | E.012 | | t <sub>d</sub> ,TXDC(rec-diff) | TXDC - CANH,L delay time recessive - dominant | $R_L$ = 50 Ω65 Ω<br>30 % $V_{TXD}$ - 70% $V_{DIFF}$<br>5.5 V ≤ $V_{SREG}$ ≤ 18 V<br>TXDC fall time = 10 ns (90% - 10%) | 0 | 120 | - | ns | E.013 | | t <sub>dom(TXDC)</sub> | TXDC dominant time-out | Tested by scan | 8.0 | 2 | 5 | ms | E.014 | Table 42. CAN receive data output: Pin RxDC | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |---------------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------|----------|----------|-----|------|-------| | V <sub>RXDCLOW</sub> | Output voltage dominant level | Active mode, I <sub>RXDC</sub> = 2 mA | 0 | 0.2 | 0.5 | V | E.015 | | V <sub>RXDCHIGH</sub> | Output voltage recessive level | Active mode, I <sub>RXDC</sub> = -2 mA | V1 - 0.5 | V1 - 0.2 | V1 | V | E.016 | | t <sub>r,RXDC</sub> | RxDC rise time | C <sub>L</sub> = 15 pF<br>30% - 70% V <sub>RXDC</sub> <sup>(1)</sup> | 0 | - | 25 | ns | E.017 | | t <sub>f,RXDC</sub> | RxDC fall time | C <sub>L</sub> = 15 pF<br>70% - 30% V <sub>RXDC</sub> <sup>(1)</sup> | 0 | - | 25 | ns | E.018 | | t <sub>d, RXDC(dom-rec)</sub> | CAN <sub>H,L</sub> RxDC delay time dominant - recessive | C <sub>L</sub> = 15 pF<br>30% V <sub>DIFF</sub> - 70% V <sub>RXDC</sub> <sup>(1)</sup> | 0 | 120 | - | ns | E.019 | | t <sub>d, RXDC(rec - dom)</sub> | CAN <sub>H,L</sub> RxDC delay time dominant - recessive | C <sub>L</sub> = 15 pF<br>70% V <sub>DIFF</sub> - 30% V <sub>RXDC</sub> <sup>(1)</sup> | 0 | 120 | - | ns | E.020 | 1. Guaranteed by design. Table 43. CAN transmitter dominant output characteristics | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |-----------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------|------|-----|------|------|-------| | VCANHdom | Single ended CANH voltage level in dominant state | $V_{TXDC} = V_{TXDCLOW}$ $R_L = 50 \Omega65 \Omega$ | 2.75 | 3.5 | 4.5 | V | E.021 | | V <sub>CANLdom</sub> | Single ended CANL voltage level in dominant state | $V_{TXDC} = V_{TXDCLOW}$ $R_L = 50 \Omega65 \Omega$ | 0.5 | 1.5 | 2.25 | V | E.022 | | V <sub>DIFF,dom</sub> | Differential output voltage in dominant state: V <sub>CANHdom</sub> - V <sub>CANLdom</sub> | $V_{TXDC} = V_{TXDCLOW}$<br>$R_L = 50 \Omega65 \Omega$ | 1.5 | 2.0 | 3 | V | E.023 | DS14048 - Rev 3 page 67/137 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------|-----|-----|------|-------| | V <sub>DIFF_Arb</sub> | Differential output voltage in dominant state during arbitration: VCANHdom - VCANLdom | $V_{TXDC} = V_{TXDCLOW}$ $R_L = 2240 \Omega$ | 1.5 | - | 5 | V | E.024 | | V <sub>DIFF,dom_ext</sub> | Differential output voltage in dominant state on extended bus load range: VCANHdom - VCANLdom | $V_{TXDC} = V_{TXDCLOW}$ $R_L = 45 \Omega70 \Omega$ | 1.4 | - | 3.3 | V | E.025 | | V <sub>DIFF,dom</sub> VsLow | Differential output voltage in dominant state: VCANHdom - VCANLdom at low VSREG | $V_{TXDC} = V_{TXDCLOW}$ $R_{L} = 50 \Omega65 \Omega$ $5 V < V_{SREG} < 5.5 V^{(1)}$ | 1.35 | - | 3 | V | E.026 | | V <sub>DIFF,dom_ext_</sub> VsLow | Differential output voltage in dominant state: $V_{CANHdom} - V_{CANLdom} \mbox{ with } 45 \ \Omega 70 \ \Omega \mbox{ load at low } V_{SREG}$ | $VT_{XDC} = V_{TXDCLOW}$ $RL = 45 \Omega70 \Omega$ $5 V < V_{SREG} < 5.5 V (1)$ | 1.25 | - | 3.3 | V | E.027 | | Vsyм | Driver symmetry $V_{SYM} = (V_{CANH} + V_{CANL})/V_{CANSUP}$ $V_{CANSUP} = 5 V^{(2)}$ | $R_{L} = 60 \Omega \pm 1\%$<br>$f_{TXDC} = 1 \text{ MHz}^{(3)}$<br>$C_{SPLIT} = 4.7 \text{ nF } (\pm 5\%)$ | 0.9 | 1 | 1.1 | - | E.028 | | I <sub>OCANH,dom</sub> (-3 V) | CANH output current in dominant state | V <sub>TXDC</sub> = V <sub>TXDCLOW</sub><br>V <sub>CANH</sub> = -3 V18 V | -115 | - | 115 | mA | E.029 | | IOCANL,dom (18 V) | CANL output current in dominant state | $V_{TXDC} = V_{TXDCLOW}$<br>$V_{CANL} = -3 V18 V$ | -115 | - | 115 | mA | E.030 | | I <sub>OCANL,dom</sub> (40 V) | CANL output current in dominant state | $V_{TXDC} = V_{TXDCLOW};$ $V_{CANL} = 40 \text{ V}$ $V_{SREG} = 40 \text{ V}$ | 0 | _ | 115 | mA | E.032 | <sup>1.</sup> V<sub>SREG</sub> at device pin after reverse battery protection, while application is supplied with 6 V. Operating condition has to be adapted, if a higher voltage drop occurs in the application. Table 44. CAN transmitter recessive output characteristics, CAN normal mode | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |--------------------------|------------------------------------------------------------------------------------|------------------------------------------------------|-----|-----|-----|------|-------| | V <sub>CANHrec</sub> | CANH voltage level in recessive state (normal mode) | V <sub>TXDC</sub> = V <sub>TXDCHIGH</sub> No load | 2 | 2.5 | 3 | V | E.033 | | V <sub>CANLrec</sub> | CANL voltage level in recessive state (normal mode) | $V_{TXDC} = V_{TXDCHIGH}$<br>No load | 2 | 2.5 | 3 | V | E.034 | | V <sub>DIFF,recOUT</sub> | Differential output voltage in recessive state (normal mode): VCANHrec - VCANLrec | V <sub>TXDC</sub> = V <sub>TXDCHIGH</sub><br>No load | -50 | - | 50 | mV | E.035 | Note: CAN normal mode: tested in TRX normal state while the device is in active mode. DS14048 - Rev 3 page 68/137 <sup>2.</sup> Put into the datasheet, if it is an internal voltage. If it is an external pin, it should be supplied externally. Measurement equipment input load < 20 pF, > 1 MΩ, guaranteed by E.025, E.026, E.029, E.030, E.053, E.054 measurements. Note: Table 45. CAN receiver input characteristics during CAN normal mode | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----|-----|-----|------|-------| | $V_{THdom}$ | Differential receiver threshold voltage recessive to dominant state | $-12V \le V_{CANH} \le 12 V$ $12 V \le V_{CANL} \le 12 V$ | 0.5 | - | 0.9 | V | E.036 | | | | - | | | | | | | V <sub>dom_range</sub> | Differential dominant input level voltage range | $-12 \text{ V} \le \text{V}_{CANH} \le 12 \text{ V}$ $-12 \text{ V} \le \text{V}_{CANL} \le 12 \text{ V}$ | 0.9 | - | 10 | ٧ | E.037 | | | | | | | | | | | V <sub>THrec</sub> | Differential receiver threshold voltage dominant to recessive state | $12 \text{ V} \le \text{V}_{CANH} \le 12 \text{ V}$ $-12 \text{ V} \le \text{V}_{CANL} \le 12 \text{ V}$ | 0.5 | - | 0.9 | ٧ | E.038 | | | recessive state | | | | | | | | V <sub>rec_range</sub> | Differential recessive input level voltage range | $-12 \text{ V} \le \text{V}_{CANH} \le 12 \text{ V}$ $-12 \text{V} \le \text{V}_{CANL} \le 12 \text{ V}$ | -5 | _ | 0.5 | V | E.039 | | | | -12V ≤ V <sub>CANL</sub> ≤ 12 V | | | | | | Note: CAN normal mode: tested in TRX normal state while the device is in active mode. Table 46. CAN receiver input characteristics during CAN low power mode, biasing inactive | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |----------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|-------| | V <sub>THdomLP</sub> | Differential receiver threshold voltage recessive to dominant state | 12 V ≤ V <sub>CANH</sub> ≤ 12 V<br>-12 V ≤ V <sub>CANL</sub> ≤ 12 V | 0.4 | - | 1.15 | ٧ | E.040 | | V | Differential description of least to the second | -12 V ≤ V <sub>CANH</sub> ≤ 12 V | 4.45 | | 40 | | E 044 | | V <sub>dom_range_LP</sub> | Differential dominant input level voltage range | -12 V ≤ V <sub>CANL</sub> ≤ 12 V | 1.15 | - | 10 | V | E.041 | | V <sub>THrecLP</sub> | Differential receiver threshold voltage dominant to recessive state | 12 V ≤ V <sub>CANH</sub> ≤ 12 V | 0.4 | _ | 1.15 | V | E.042 | | | recessive state | -12 V ≤ V <sub>CANL</sub> ≤ 12 V | | | | | | | V <sub>rec_range_LP</sub> | Differential recessive input level voltage range | $-12 \text{ V} \le \text{V}_{\text{CANH}} \le 12 \text{ V}$ $-12 \text{ V} \le \text{V}_{\text{CANL}} \le 12 \text{ V}$ | -5 | - | 0.4 | V | E.043 | | V <sub>CANHrecLP</sub> | CANH output voltage in recessive state | - | -0.1 | - | 0.1 | V | E.108 | | V <sub>CANLrecLP</sub> | CANL output voltage in recessive state | - | -0.1 | - | 0.1 | V | E.109 | | V <sub>DIFF,recOUTLP</sub> | Differential output voltage in recessive state: VCANHrecLP - VCANLrecLP | - | -0.2 | - | 0.2 | V | E.110 | CAN low power mode, biasing inactive: Tested in CAN TRX STDBY (bias off) state while the device is in active mode, V1\_standby mode and Vbat\_standby mode. Table 47. CAN receiver input resistance | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | | |----------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|-------|--| | $R_{diff}$ | Differential internal resistance | $V_{TXDC} = V_{TXDCHIGH}$ no load $R_{diff} = R_{CANH} + R_{CANL}$ $-2.0 \text{ V} \leq V_{CANH} \leq +7.0 \text{ V}$ $-2.0 \text{ V} \leq V_{CANL} \leq +7.0 \text{ V}^{(1)}$ | 12 | - | 100 | kΩ | E.044 | | | R <sub>CANH,</sub><br>CANL | Single ended internal resistance | $V_{TXDC} = V_{TXDCHIGH}$ No load $-2.0 \text{ V} \le V_{CANH} \le +7.0 \text{ V}$ $-2.0 \text{ V} \le V_{CANL} \le +7.0 \text{ V}^{(1)}$ | 6 | - | 50 | kΩ | E.045 | | DS14048 - Rev 3 page 69/137 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |----------------|-----------------------------------------|------------------------------------------------------------------------------|-------|-----|------|------|-------| | | | Biasing active; V <sub>TXDC</sub> = V <sub>TXDCHIGH</sub> ; | | | | | | | m <sub>R</sub> | Internal Resistance matching RCANH,CANL | No load $m_R = 2 \times (R_{CAN\_H} - R_{CAN\_L})/(R_{CAN\_H} + R_{CAN\_L})$ | -0.03 | - | 0.03 | - | E.046 | | | , | $10~\text{k}\Omega$ resistor between CANH - CANL pin with external 5 V | | | | | | <sup>1.</sup> Voltage range is taken from ISO CD 16845-2 (high-speed medium access unit - in conformance to test plan). Note: CAN normal and low power mode, biasing active: Tested in TRX normal and CAN TRX STDBY (bias on) state while the device is in active and V1\_standby mode. Table 48. CAN transceiver delay | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |-------------------------|----------------------------------------------------------|------------------------------------------------------------------|-----|------|------|------|-------| | | | 5.5 V < V <sub>SREG</sub> < 18 V; | | | | | | | | | R <sub>L</sub> = 60 Ω ±1% | | | | | | | t | Loop delay TXDC to | C <sub>L</sub> = 100 pF | | | 255 | | E 047 | | t <sub>LOOP,hI</sub> | RXDC (high to low) | 30% V <sub>TXDC</sub> - 30% V <sub>RXDC</sub> ; | - | - | 255 | ns | E.047 | | | | TXDC fall time = 10 ns (90% - 10%) | | | | | | | | | C <sub>RXDC</sub> = 15 pF | | | | | | | | | 5.5 V < V <sub>SREG</sub> < 18 V | | | | | | | | Loop delay TXDC to | $R_L = 60 \Omega \pm 1\%$ | | | | | | | ti oonii: | | C <sub>L</sub> = 100 pF | | | 255 | ns | E.048 | | t <sub>LOOP,Ih</sub> | RXDC (low to high) | 70% V <sub>TXD</sub> - 70% V <sub>RXD</sub> | _ | _ | 255 | 115 | L.040 | | | | TXDC rise time = 10 ns (10% - 90%) | | | | | | | | | C <sub>RXDC</sub> = 15 pF | | | | | | | | | 5.5 V < V <sub>SREG</sub> < 18 V | | | | | | | | | R <sub>L</sub> = 150 Ω | | | | | | | ti conveni | Loop delay TXDC to | C <sub>L</sub> = 100 pF | | | 350 | no | E.049 | | t <sub>LOOP150,hl</sub> | RXDC (high to low) with 150Ω bus load | 30% V <sub>TXDC</sub> - 30% V <sub>RXDC</sub> | - | - | 350 | ns | E.049 | | | | TXDC fall time = 10 ns (90% - 10%) | | | | | | | | | C <sub>RXDC</sub> = 15 pF | | | | | | | | | 5.5 V < V <sub>SREG</sub> < 18 V | | | | | | | | | R <sub>L</sub> = 150 Ω | | | | | | | <b>.</b> | Loop delay TXDC to | C <sub>L</sub> = 100 pF; | | | 250 | | E 050 | | t <sub>LOOP150,lh</sub> | RXDC (low to high) with 150Ω bus load | 70% V <sub>TXD</sub> - 70% V <sub>RXD</sub> | - | - | 350 | ns | E.050 | | | | TXDC rise time = 10 ns (10% - 90%) | | | | | | | | | C <sub>RXDC</sub> = 15 pF | | | | | | | | | 5.5 V < V <sub>SREG</sub> < 18 V | | | | | | | | T <sub>Bit(RXD)</sub> ≤ Recessive bit symmetry at RXDC C | R <sub>L</sub> = 60 Ω ±1% | | | | | | | Towns | | 70% V <sub>RXDC</sub> (rising) - 30% V <sub>TXDC</sub> (falling) | | | | | | | · ' | | C <sub>L</sub> = 100 pF | 900 | 1000 | 1050 | ns | E.051 | | | | C <sub>RXD</sub> = 15pF | | | | | | | | | TXD rise and fall time = 10 ns (10% - 90%, 90% - 10%) | | | | | | DS14048 - Rev 3 page 70/137 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |----------------------------------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|------|----------|-------| | | Recessive bit symmetry at RXDC | Test signal to be applied on the TXD input of the implementation is a square wave signal with a positive duty cycle of 1/6 and a period of six times the nominal recessive bit width | | | | | | | | | Rectangular pulse signal T <sub>TXDC</sub> = 6000 ns, high pulse 1000 ns, low pulse 5000 ns | | | | | | | | | R <sub>L</sub> = 150 Ω | | | | | | | T <sub>Bit(RXD)_150 ohm</sub> ≤ 1 Mb/s | | Other conditions as T <sub>Bit(RXD)</sub> ≤ 1 Mb/s | 800 | - | 1050 | ns<br>50 | E.052 | | | | Value may be obtained by characterization only. | | | | | | | T <2 | | Conditions as T <sub>Bit(RXD)</sub> ≤ 1 Mb/s | | | | | | | T <sub>Bit(RXD)</sub> ≤ 2<br>Mb/s | | Rectangular pulse signal T <sub>TXDC</sub> = 3000 ns, high pulse 500 ns, low pulse 2500 ns | 400 | 500 | 550 | | E.053 | | | | R <sub>L</sub> =150 Ω | | | 550 | | | | $T_{Bit(RXD)\_150 \text{ ohm}}$ $\leq 2Mb/s$ | | other conditions as T <sub>Bit(RXD)</sub> ≤ 1 Mb/s | 300 | - | | | E.054 | | | - | Value may be obtained by characterization only | | | | | | | T (DVD) < 5 | | Conditions as T <sub>Bit(RXD)</sub> ≤ 1 Mb/s | | | 220 | | | | T <sub>Bit</sub> (RXD) ≤ 5<br>Mb/s | | Rectangular pulse signal T <sub>TXDC</sub> = 1200 ns, high pulse 200 ns, low pulse 1000 ns | 120 | 200 | | | E.055 | | | Recessive bit symmetry at CAN-Bus | 5.5 V < V <sub>SREG</sub> < 18V | | | | | | | | | $R_L = 60 \Omega \pm 1\%$ | | | | | | | | | V <sub>DIFF</sub> : 0.5 V(falling) - 0.9 V (rising) | | | | | | | | | <sub>L</sub> = 100 pF | | | | | | | <b>-</b> | | C <sub>RXD</sub> = 15 pF | | | 1030 | | | | T <sub>Bit(BUS)</sub> ≤ 1<br>Mb/s | | TXD rise and fall time = 10 ns (10% - 90%, 90% - 10%) | 935 | 1000 | | | E.056 | | | | Test signal to be applied on the TXD input of the implementation is a square wave signal with a positive duty cycle of 1/6 and a period of six times the nominal recessive bit width | | | | ns | | | | | Rectangular pulse signal T <sub>TXDC</sub> = 6000 ns, high pulse 1000 ns, low pulse 5000 ns | | | | | | | T <sub>Bit(BUS)</sub> ≤ 2<br>Mb/s | | Conditions as T <sub>Bit(BUS)</sub> ≤ 1 Mb/s | | | | | | | | | Rectangular pulse signal T <sub>TXDC</sub> = 3000 ns, high pulse 500 ns, low pulse 2500 ns | 435 | 500 | 530 | | E.057 | | T <sub>Bit(BUS)</sub> ≤ 5<br>Mb/s | | Conditions as T <sub>Bit(BUS)</sub> ≤ 1 Mb/s | | | | | | | | | Rectangular pulse signal T <sub>TXDC</sub> = 1200 ns, high pulse 200 ns, low pulse 1000 ns | 155 | 200 | 210 | | E.058 | | Δt <sub>REC</sub> ≤ 2 Mb/s | Receiver timing symmetry (T <sub>Bit(RXD)</sub> - T <sub>Bit(BUS)</sub> ) | 5.5 V < V <sub>SREG</sub> < 18 V | | | 40 | | | | | | R <sub>L</sub> = 60 Ω ±1% | | | | | | | | | C <sub>L</sub> = 100 pF | -65 - | _ | | | E.059 | | | | C <sub>RXD</sub> = 15 pF | | | | | | | | | Rectangular pulse signal T <sub>TXDC</sub> = 3000 ns, high pulse 500 ns, low pulse 2500 ns | | | | ns | | | ∆t <sub>REC</sub> ≤ 5 Mb/s | | 5.5 V < V <sub>SREG</sub> < 18 V | | | 15 | | | | | | R <sub>L</sub> = 60 Ω ±1% | -45 - | - | | | E.060 | | | | C <sub>L</sub> = 100 pF | | | | | | DS14048 - Rev 3 page 71/137 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |----------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|-------| | | Receiver timing symmetry (T <sub>Bit(RXD)</sub> - T <sub>Bit(BUS)</sub> ) | $C_{RXD}$ = 15 pF<br>Rectangular pulse signal $T_{TXDC}$ = 1200 ns, high<br>pulse 200 ns, low pulse 1000 ns | | | | ns | | | t <sub>CAN</sub> (2) | CAN permanent dominant time out | Tested by scan | 600 | 700 | 900 | μs | E.061 | | t <sub>WUP</sub> - V <sub>Cansup</sub> | time between WUP<br>on the CAN bus until<br>V <sub>Cansup</sub> goes active | Wake-up-pattern wake-up 70% V <sub>DIFF</sub> - 90% V <sub>Cansup</sub> (min) | 0 | - | 200 | μs | E.062 | | t <sub>WUP</sub> - RXD | time between WUP (3) on the CAN bus until RXD is active (i.e. the CAN signal is represented at the RXD output) | Wake-up-pattern wake-up RXD output enabled Tested by scan | 0 | - | 1 | ms | E.063 | | tvcansuplow | Filter time needed to display CANSUPlow flag | Tested by scan | - | 5 | - | μs | E.111 | - 1. TBit(RXD) for the highest supported data rate has to be specified (1 Mb/s, 2 Mb/s or 5 Mb/s). - 2. At the expiration of this filter time a flag is set. - 3. Time starts with the end of the last dominant phase of the WUP. Table 49. CAN receiver input resistance | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |------------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|-------| | I <sub>Leakage</sub> ,<br>CANH,105 | Input leakage current<br>CANH | Unpowered device; $V_{CANH} = 5 \text{ V}$ ; $V_{CANL} = 5 \text{ V}$ $V_{SREG} < V_{POR\_F}^{(1)}$ $V_{SREG}, V_{CANSUP}^{(2)} \text{ connected via } 0 \Omega \text{ to GND}$ $V_{SREG}, V_{CANSUP}^{(2)} \text{ connected via } 47 \text{ k}\Omega \text{ to GND}$ $T_{J} = -40 \text{ °C to } 105 \text{ °C}$ | -10 | | 10 | μΑ | E.064 | | I <sub>Leakage</sub> ,<br>CANH,130 | | Unpowered device; $V_{CANH} = 5 \text{ V}$ ; $V_{CANL} = 5 \text{ V}$ $V_{SREG} < V_{POR\_F}^{(1)}$ $V_{SREG}, V_{CANSUP}^{(2)} \text{ connected via } 0 \Omega \text{ to GND}$ $V_{SREG}, V_{CANSUP}^{(2)}$ $T_{J} = 130 \text{ °C}$ | -10 | _ | 10 | μА | E.065 | | I <sub>Leakage</sub> ,<br>CANL,105 | Input leakage current<br>CANL | Unpowered device; $V_{CANH} = 5 \text{ V; } V_{CANL} = 5 \text{ V}$ $V_{SREG} < V_{POR\_F}^{(1)}$ $V_{SREG}, V_{CANSUP}^{(3)} \text{connected via 0 } \Omega \text{ to GND}$ $V_{SREG}, V_{CANSUP}^{(4)}$ $T_{J} = -40 \text{ °C to 105 °C}$ | -10 | - | 10 | μА | E.066 | | I <sub>Leakage</sub> ,<br>CANL,130 | | Unpowered device; $V_{CANH} = 5 \text{ V; } V_{CANL} = 5 \text{ V}$ $V_{SREG} < V_{POR\_F} \stackrel{(1)}{=} V_{SREG}, V_{CANSUP} \stackrel{(3)}{=} connected via 0 \Omega \text{ to GND}$ $V_{SREG}, V_{CANSUP} \text{ connected via 47 k}\Omega \text{ to GND}^{(4)}$ | -10 | | 10 | μА | E.067 | DS14048 - Rev 3 page 72/137 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |--------|----------------------------|-------------------------|-----|-----|-----|------|------| | | Input leakage current CANL | T <sub>J</sub> = 130 °C | | - | | | | - 1. V<sub>SREG</sub> not floating. - 2. Related to the external supply pin of the CAN-transceiver. If the transceiver supply is generated entirely inside of the device the parameter is measured with respect to the supply of the device. - 3. Related to the external supply pin of the CAN-transceiver. If the transceiver supply is generated entirely inside of the device the parameter is measured with respect to the supply of the device; if the transceiver is supplied by its own supply pin, this pin has to fulfill this specification as well as the supply that is used to generate the transceiver voltage in case it is on the same device. - 4. Related to the external supply pin of the CAN-transceiver. If the transceiver supply is generated entirely inside of the device the parameter is measured with respect to the supply of the device; if the transceiver is supplied by its own supply pin, this pin has to fulfill this specification as well as the supply that is used to generate the transceiver voltage in case it is on the same device. It is connected via 47 kΩ to GND. | Table 50. | Biasing | control | timings | |-----------|---------|---------|---------| |-----------|---------|---------|---------| | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |----------------------|--------------------------|----------------|-----|-----|------|------|-------| | t <sub>filter</sub> | CAN activity filter time | Tested by scan | 0.5 | - | 1.8 | μs | E.068 | | t <sub>wake</sub> | Wake-up time out | Tested by scan | 0.8 | 1 | 5 | ms | E.069 | | t <sub>Silence</sub> | CAN timeout | Tested by scan | 600 | 700 | 1200 | ms | E.070 | | T <sub>Bias</sub> | CAN bias reaction time | - | - | - | 250 | μs | E.112 | ## 5.14 LIN transceiver (only for SPSB0815 and SPSB0813) LIN ISO 17987-4:2016 compliant. For data rates up to 20 Kbit/s The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V<sub>SREG</sub> $\leq$ 18 V; T<sub>J</sub> = from -40 °C to 150 °C unless otherwise specified. Table 51. LIN transmit data input: pin TxD | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |----------------------|-------------------------------|-------------|-----|------|-----|------|-------| | $V_{TXDLOW}$ | Input voltage dominant level | Active mode | 1.0 | 1.45 | - | V | E.071 | | V <sub>TXDHIGH</sub> | Input voltage recessive level | Active mode | - | 1.85 | 2.3 | V | E.072 | | V <sub>TXDHYS</sub> | VTXDHIGH - VTXDLOW | Active mode | 0.2 | 0.4 | - | V | E.073 | | R <sub>TXDPU</sub> | TXD pulls up resistor | Active mode | 13 | 29 | 49 | kΩ | E.074 | Table 52. LIN receive data output: pin RxD | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |---------------|--------------------------------|-------------|----------|----------|-----|------|-------| | $V_{RXDLOW}$ | Output voltage dominant level | Active mode | - | 0.2 | 0.5 | V | E.075 | | $V_{RXDHIGH}$ | Output voltage recessive level | Active mode | V1 - 0.5 | V1 - 0.2 | - | V | E.076 | Table 53. LIN transmitter and receiver: pin LIN | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |-------------|--------------------------------------------------------|-----------|-------------------------|--------------------------|-------------------------|------|-------| | $V_{THdom}$ | Receiver threshold voltage recessive to dominant state | - | 0.4 * V <sub>SREG</sub> | 0.45 * V <sub>SREG</sub> | 0.5 * V <sub>SREG</sub> | V | E.077 | DS14048 - Rev 3 page 73/137 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |---------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------|---------------------------|------|-------| | V <sub>Busdom</sub> | Receiver dominant state | - | - | - | 0.4 * V <sub>SREG</sub> | V | E.078 | | V <sub>THrec</sub> | Receiver threshold voltage dominant to recessive state | - | 0.5 * V <sub>SREG</sub> | 0.55 * V <sub>SREG</sub> | 0.6 * V <sub>SREG</sub> | V | E.079 | | V <sub>Busrec</sub> | Receiver recessive state | - | 0.6 * V <sub>SREG</sub> | - | - | V | E.080 | | $V_{THhys}$ | Receiver threshold<br>hysteresis: V <sub>THrec</sub> -<br>V <sub>THdom</sub> | - | 0.07 * V <sub>SREG</sub> | 0.1 * V <sub>SREG</sub> | 0.175 * V <sub>SREG</sub> | V | E.081 | | V <sub>THcnt</sub> | Receiver tolerance<br>center value: (V <sub>THrec</sub> +<br>V <sub>THdom</sub> )/2 | - | 0.475 * V <sub>SREG</sub> | 0.5 * V <sub>SREG</sub> | 0.525 * V <sub>SREG</sub> | V | E.082 | | $V_{THwkup}$ | Receiver wakeup<br>threshold activation<br>voltage (rising edge) | - | 0.5 * V <sub>SREG</sub> | 0.55 * V <sub>SREG</sub> | 0.6 * V <sub>SREG</sub> | V | E.083 | | $V_{THwkdwn}$ | Receiver wakeup<br>threshold activation<br>voltage(falling edge) | - | 0.4 * V <sub>SREG</sub> | 0.45 * V <sub>SREG</sub> | 0.5 * V <sub>SREG</sub> | V | E.084 | | t <sub>linbus</sub> | LIN Bus wake-up dominant filter time | Sleep mode; edge: rec-<br>dom; tested by scan | 40 | 64 | 80 | μs | E.085 | | t <sub>dom_LIN</sub> | LIN Bus wake-up dominant filter time | Sleep mode; edge: rec-<br>dom-rec; tested by scan | 28 | - | - | μs | E.086 | | I <sub>LINDomSC</sub> | Transmitter input current limit in dominant state | $V_{TXD} = V_{TXDLOW}$<br>$V_{LIN} = V_{BAT} = 18 \text{ V}$ | 40 | 100 | 180 | mA | E.087 | | I <sub>bus_PAS_dom</sub> | Input leakage current at the receiver incl. pull-up resistor | $V_{TXD} = V_{TXDHIGH}$ $V_{LIN} = 0 V$ $V_{BAT} = 12 V$ slave mode | -1 | - | - | mA | E.088 | | l <sub>bus_</sub> PAS_rec | Transmitter input current in recessive state | In standby modes $V_{TXD} = V_{TXDHIGH}$ $V_{LIN} > 8 \text{ V}$ $V_{BAT} < 18 \text{ V}$ $V_{LIN} > = V_{BAT}$ | - | - | 20 | μΑ | E.089 | | I <sub>bus_NO_GND</sub> | Input current if loss of GND at device | $GND = V_{SREG}$ $0 \text{ V < V}_{LIN} < 18 \text{ V}$ $V_{BAT} = 12 \text{ V}$ | -1 | - | 1 | mA | E.090 | | I <sub>bus</sub> | Input current if loss of V <sub>BAT</sub> at device | GND = V <sub>SREG</sub><br>0 V < V <sub>LIN</sub> < 18 V | - | - | 30 | μA | E.091 | | $V_{LINdom}$ | LIN voltage level in dominant state | Active mode; $V_{TXD} = V_{TXDLOW}$ $R_{bus} = 500 \Omega$ | - | - | 1.2 | V | E.092 | | V <sub>LINrec</sub> | LIN voltage level in recessive state | Active mode; $V_{TXD} = V_{TXDHIGH}$ $I_{LIN} = 10 \ \mu A$ | 0.8 * V <sub>SREG</sub> | - | - | V | E.093 | DS14048 - Rev 3 page 74/137 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |---------------------------------|------------------------------|------------------------|-----|-----|-----|------|-------| | R <sub>LINup</sub> | LIN output pulls up resistor | V <sub>LIN</sub> = 0 V | 20 | 40 | 60 | kΩ | E.094 | | C <sub>LIN</sub> <sup>(1)</sup> | LIN input capacitance | - | - | - | 30 | pF | E.095 | <sup>1.</sup> Guaranteed by design. Table 54. LIN transceiver timing | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |-----------------------|----------------------------------------|----------------------------------------------------------------------------------------|-------|-----|-------|------|-------| | | | $t_{RXpd} = max (t_{RXpdr}, t_{RXpdf})$ $t_{RXpdf} = t(0.5 V_{RXD}) - t(0.45 V_{LIN})$ | | | | | | | | | $t_{\text{RXpdr}} = t(0.5 \text{ V}_{\text{RXD}}) - t(0.55 \text{ V}_{\text{LIN}})$ | | | | | | | t <sub>RXpd</sub> | Receiver propagation delay time | $V_{SREG} = 12 \text{ V}, C_{RXD} = 20 \text{ pF}$ | _ | _ | 6 | μs | E.096 | | чори | reserver propagation dotaly time | $R_{\text{bus}} = 1 \text{k } \Omega, C_{\text{bus}} = 1 \text{ nF}$ | | | | μο | 2.000 | | | | $R_{bus} = 660 \Omega, C_{bus} = 6.8 \text{ nF}$ | | | | | | | | | $R_{bus}$ = 500 $\Omega$ , $C_{bus}$ = 10 nF | | | | | | | | | $t_{RXpd\_sym} = t_{RXpdr} - t_{RXpdf}$ | | | | | | | | Symmetry of receiver propagation delay | V <sub>SREG</sub> = 12 V | | | | | | | t <sub>RXpd_sym</sub> | time (rising vs. falling edge) | $R_{bus} = 1 k\Omega$ , $C_{bus} = 1 nF$ | -2 | - | 2 | μs | E.097 | | | | C <sub>RXD</sub> = 20 pF | | | | | | | | | TH <sub>Rec</sub> (max) = 0.744 * V <sub>SREG</sub> | | | | | | | | | $TH_{Dom}(max) = 0.581 * V_{SREG}$ | | | | | | | | | V <sub>SREG</sub> = 718 V, t <sub>bit</sub> = 50 μs | | | | | | | D1 | Duty cycle 1 | $D1 = t_{bus\_rec}(min)/(2xt_{bit})$ | 0.396 | - | - | _ | E.098 | | | | $R_{bus} = 1 k\Omega$ , $C_{bus} = 1 nF$ | | | | | | | | | $R_{bus}$ = 660 $\Omega$ , $C_{bus}$ = 6.8 nF | | | | | | | | | $R_{bus}$ = 500 $\Omega$ , $C_{bus}$ = 10 nF | | | | | | | | | TH <sub>Rec</sub> (min) = 0.422 * V <sub>SREG</sub> | | | | | | | | | $TH_{Dom}(min) = 0.284 * V_{SREG}$ | | | | | | | | | $V_{SREG}$ = 7.618 V, $t_{bit}$ = 50 $\mu s$ | | | | | | | D2 | Duty cycle 2 | $D2 = t_{bus\_rec}(max)/(2xt_{bit})$ | _ | - | 0.581 | - | E.099 | | | | $R_{bus} = 1 k\Omega$ , $C_{bus} = 1 nF$ | | | | | | | | | $R_{bus}$ = 660 $\Omega$ , $C_{bus}$ = 6.8 nF | | | | | | | | | $R_{bus}$ = 500 $\Omega$ , $C_{bus}$ = 10 nF | | | | | | | | | TH <sub>Rec</sub> (max) = 0.778 * V <sub>SREG</sub> | | | | | | | | | $TH_{Dom}(max) = 0.616 * V_{SREG}$<br>$V_{SREG} = 718 V, t_{bit} = 96 \mu s$ | | | | | | | D3 | Duty cycle 3 | $D3 = t_{bus\_rec}(min)/(2xt_{bit})$ | 0.417 | _ | _ | _ | E.100 | | | 24, 9,000 | $R_{bus} = 1 k\Omega$ , $C_{bus} = 1 nF$ | | | | | | | | | $R_{bus} = 660 \Omega, C_{bus} = 6.8 \text{ nF}$ | | | | | | | | | $R_{bus}$ = 500 $\Omega$ , $C_{bus}$ = 10 nF | | | | | | | D4 | Duty evolo 4 | TH <sub>Rec</sub> (min) = 0.389 * V <sub>SREG</sub> | | | 0.590 | | E 404 | | D4 | Duty cycle 4 | $TH_{Dom}(min) = 0.251 * V_{SREG}$ | _ | - | 0.590 | _ | E.101 | DS14048 - Rev 3 page 75/137 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |------------------------|-------------------------------------|-------------------------------------------------------|-----|-----|-----|------|-------| | | | V <sub>SREG</sub> = 7.618 V, t <sub>bit</sub> = 96 μs | | | | | | | | | $D4 = t_{bus\_rec}(max)/(2xt_{bit})$ | | | | | | | | | $R_{bus} = 1 k\Omega$ , $C_{bus} = 1 nF$ | | | | | | | | | $R_{bus} = 660 \Omega, C_{bus} = 6.8 \text{ nF}$ | | | | | | | | | $R_{bus}$ = 500 $\Omega$ , $C_{bus}$ = 10 nF | | | | | | | t <sub>dom(TXDL)</sub> | TXDL dominant time-out | Tested by scan | - | 12 | - | ms | E.102 | | t <sub>LIN</sub> | LIN permanent recessive time-out | Tested by scan | - | 40 | - | μs | E.103 | | Tdom(bus) | LIN Bus permanent dominant time-out | Tested by scan | - | 12 | - | ms | E.104 | Figure 34. LIN transmit, receive timing # 5.15 SPI The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. $6 \text{ V} < \text{V}_{\text{SREG}} < 18 \text{ V}$ ; all outputs open; $T_J$ = from -40 °C to 150 °C, unless otherwise specified. Table 55. Input: CSN | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |----------|--------------------------|-----------------------|-----|------|-----|------|-------| | VCSNLOW | Input voltage low level | Normal mode, V1 = 5 V | 1.0 | 1.45 | - | V | B.001 | | VCSNHIGH | Input voltage high level | Normal mode, V1 = 5 V | - | 1.85 | 2.3 | V | B.002 | | VCSNHYS | VCSNHIGH - VCSNLOW | Normal mode, V1 = 5 V | 0.2 | 0.4 | - | V | B.003 | | ICSNPU | CSN pull up resistor | Normal mode, V1 = 5 V | 13 | 29 | 46 | kΩ | B.004 | Table 56. Inputs: CLK, DI | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|-------| | t <sub>set</sub> | Delay time from V1_standby mode to active mode | Switching from V1_standby mode to active mode using SPI wake- up access. Time until output drivers(p-channel) are enabled after CSN going to high | - | 60 | - | μs | B.005 | DS14048 - Rev 3 page 76/137 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |--------------------------------|----------------------------------------------------------------|-----------------------|-----|------|-----|------|-------| | | | Tested by scan | | | | | | | V <sub>in L</sub> | Input low level | V1 = 5 V | 1.0 | 1.45 | - | V | B.007 | | V <sub>in H</sub> | Input low level | V1 = 5 V | - | 1.8 | 2.3 | ٧ | B.008 | | V <sub>in Hyst</sub> | Input hysteresis | V1 = 5 V | 0.2 | 0.4 | - | ٧ | B.009 | | I in | Pull down current at input | V <sub>in</sub> = 1 V | 5 | 30 | 60 | μA | B.010 | | C <sub>in</sub> <sup>(1)</sup> | Input capacitance at input CSN, CLK, DI and PWM <sub>1,2</sub> | 0 V < V1 < 5.3 V | - | 10 | 15 | pF | B.011 | | f <sub>CLK</sub> | SPI input frequency at CLK | Tested by scan | - | - | 10 | MHz | B.012 | <sup>1.</sup> Value of input capacity is not measured in production test. Parameter guaranteed by design. Table 57. DI, CLK and CSN timing | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |----------------------|----------------------------------------------------|--------------------------|-----|-----|-----|------|-------| | t <sub>CLK</sub> | Clock period | V1 = 5 V; tested by scan | 100 | - | - | ns | B.013 | | t <sub>CLKH</sub> | Clock high time | V1 = 5 V | 40 | - | - | ns | B.014 | | t <sub>CLKL</sub> | Clock low time | V1 = 5 V | 40 | - | - | ns | B.015 | | t <sub>set CSN</sub> | CSN setup time, CSN low before rising edge of CLK | V1 = 5 V | 150 | - | - | ns | B.016 | | t <sub>set CLK</sub> | CLK setup time, CLK high before rising edge of CSN | V1 = 5 V | 150 | - | - | ns | B.017 | | t <sub>set DI</sub> | DI setup time | V1 = 5 V | 25 | - | - | ns | B.018 | | t <sub>hold DI</sub> | DI hold time | V1 = 5 V | 25 | - | - | ns | B.019 | | t <sub>r in</sub> | Rise time of input signal DI, CLK, CSN | V1 = 5 V <sup>(1)</sup> | - | - | 25 | ns | B.020 | | t <sub>f in</sub> | Fall time of input signal DI, CLK, CSN | V1 = 5 V <sup>(1)</sup> | - | - | 25 | ns | B.021 | <sup>1.</sup> Guaranteed by design. Table 58. Output: DO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |--------------------------------|----------------------------|--------------------------------------------------|--------|-----|-----|------|-------| | V <sub>DOL</sub> | Output low level | V1 = 5 V, I <sub>DO</sub> = -4 mA | - | - | 0.5 | V | B.022 | | V <sub>DOH</sub> | Output high level | V1 = 5 V, I <sub>DO</sub> = 4 mA | V1-0.5 | - | - | V | B.023 | | I <sub>DOLK</sub> | Tristate leakage current | V <sub>CSN</sub> = V1, 0V < V <sub>DO</sub> < V1 | -10 | - | 10 | μA | B.024 | | C <sub>DO</sub> <sup>(1)</sup> | Tristate input capacitance | V <sub>CSN</sub> = V1, 0 V < V1 < 5.3 V | - | 10 | 15 | pF | B.025 | <sup>1.</sup> Guaranteed by design. Table 59. DO timing | Symbol | Parameter | Condition | Min | Тур | Max | Unit | ltem | |----------------------------------------|-------------------------------------------|----------------------------------------------------------------------|-----|-----|-----|------|-------| | t <sub>r DO</sub> <sup>(1)</sup> | DO rise time | $C_L$ = 50 pF, $I_{load}$ = -1 mA | - | - | 25 | ns | B.026 | | t <sub>f DO</sub> <sup>(1)</sup> | DO fall time | C <sub>L</sub> = 50 pF, I <sub>load</sub> = 1 mA | - | - | 25 | ns | B.027 | | t <sub>en DO tri L<sup>(1)</sup></sub> | DO enable time from tristate to low level | $C_L$ = 50 pF, $I_{load}$ = 1 mA<br>Pull-up load to V1 | - | 50 | 100 | ns | B.028 | | t <sub>dis DO L tri</sub> (1) | DO disable time from low level to 3-state | $C_L = 50 \text{ pF}, I_{load} = 4 \text{ mA}$<br>Pull-up load to V1 | - | 50 | 100 | ns | B.029 | DS14048 - Rev 3 page 77/137 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |-----------------------------------------|--------------------------------------------|------------------------------------------------------------|-----|-----|-----|------|-------| | t <sub>en DO tri H</sub> <sup>(1)</sup> | DO enable time from tristate to high level | $C_L$ = 50 pF, $I_{load}$ = -1 mA<br>Pull-down load to GND | - | 50 | 100 | ns | B.030 | | t <sub>d DO</sub> <sup>(1)</sup> | DO delay time | $V_{DO}$ < 0.3 V1 or $V_{DO}$ > 0.7 V1, $C_L$ = 50 pF | - | 25 | 30 | ns | B.031 | 1. Guaranteed by design. Table 60. CSN timing | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |----------------------------|----------------------------------|-------------------------------------------|-----|-----|-----|------|-------| | tCSN_HI,min <sup>(1)</sup> | Minimum CSN HI time, active mode | Transfer of SPI-command to input register | 0.5 | - | - | μs | B.032 | | tCSNfail <sup>(1)</sup> | CSN low timeout | - | 20 | 35 | 50 | ms | B.033 | 1. Guaranteed by design. Figure 35. SPI transfer timing diagram The SPI can be driven by a microcontroller with its SPI peripheral running in the following mode: CPOL = 0 and CPHA = 0. For this mode input data is sampled by the low to high transition of the clock CLK, and output data is changed from the high to low transition of CLK. DS14048 - Rev 3 page 78/137 Figure 36. SPI input timing DS14048 - Rev 3 page 79/137 Figure 37. SPI output timing DS14048 - Rev 3 page 80/137 Figure 38. SPI CSN - output timing Figure 39. SPI-CSN low to high transition and global status bit access DS14048 - Rev 3 page 81/137 ### 5.16 Debug input The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. $6V \le V_{SREG} \le 18 \text{ V}$ , $T_J = \text{from -40 °C}$ to 150 °C, unless otherwise specified. Table 61. Debug input | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |--------------------|--------------------------|-----------------|-----|------|-----|------|-------| | V <sub>diL</sub> | Input voltage low level | V1 = 3.3 V; 5 V | 1 | 1.45 | - | V | A.043 | | V <sub>diH</sub> | Input voltage high level | V1 = 3.3 V; 5 V | - | 1.8 | 2.3 | V | A.044 | | V <sub>diHYS</sub> | Input hysteresis | V1 = 3.3 V; 5 V | 0.2 | 0.4 | - | V | A.045 | | R <sub>in</sub> | Pull-down resistor | - | 13 | 29 | 45 | kΩ | A.046 | ## 5.17 Interrupt output The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. $6 \text{ V} \leq \text{V}_{\text{SREG}} \leq 18 \text{ V}$ , $\text{T}_{\text{J}}$ = from -40 °C to 150 °C, unless otherwise specified. **Table 62. Interrupt output** | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |------------------------|----------------------------------|-------------------------------|----------|-----------|-----|------|-------| | V | Output law level | V1 = 3.3 V | | 0.2 | 0.5 | V | A.047 | | V <sub>INTL</sub> | Output low level | 5 V, I <sub>INT</sub> = -4 mA | - | 0.2 | 0.5 | V | A.047 | | V | Output high lovel | V1 = 3.3 V | V1 - 0.5 | V1 - 0.2 | | V | A.048 | | V <sub>INTH</sub> | Output high level | 5 V, I <sub>INT</sub> = 4 mA | VI - U.5 | V I - U.Z | - | V | A.046 | | I <sub>INTLK</sub> | Tristate leakage current | 0 V < V <sub>INT</sub> < V1 | -10 | - | 10 | μA | A.049 | | t <sub>Interrupt</sub> | Interrupt pulse duration (RxD_L) | Tested by scan | 42 | 56 | 70 | μs | A.050 | | R <sub>NINT</sub> | NINT pull up int. resistor | - | 10 | 25 | 40 | kΩ | A.074 | ### 5.18 Timer1 and Timer2 6 V $\leq$ V $_{SREG}$ $\leq$ 18 V, $T_{j}$ = from -40 °C to 150 °C, unless otherwise specified. Table 63. Timer1 and Timer2 values | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |------------------|---------------|----------------|-----|-----|-----|------|-------| | t <sub>on1</sub> | Timer on time | Tested by scan | - | 0.1 | - | ms | F.006 | | t <sub>on2</sub> | Timer on time | Tested by scan | - | 0.3 | - | ms | F.007 | | t <sub>on3</sub> | Timer on time | Tested by scan | - | 1 | - | ms | F.008 | | t <sub>on4</sub> | Timer on time | Tested by scan | - | 10 | - | ms | F.009 | | t <sub>on5</sub> | Timer on time | Tested by scan | - | 20 | - | ms | F.010 | | T1 | Timer period | Tested by scan | - | 10 | - | ms | F.011 | | T2 | Timer period | Tested by scan | - | 20 | - | ms | F.012 | | Т3 | Timer period | Tested by scan | - | 50 | - | ms | F.013 | | T4 | Timer period | Tested by scan | - | 100 | - | ms | F.014 | | T5 | Timer period | Tested by scan | - | 200 | - | ms | F.015 | DS14048 - Rev 3 page 82/137 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | Item | |--------|--------------|----------------|-----|------|-----|------|-------| | T6 | Timer period | Tested by scan | - | 500 | - | ms | F.016 | | T7 | Timer period | Tested by scan | - | 1000 | - | ms | F.017 | | Т8 | Timer period | Tested by scan | - | 2000 | - | ms | F.018 | # **5.19 SGND loss comparator** $T_J$ = from -40 °C to 150 °C, unless otherwise specified. Table 64. SGND loss comparator | Symbol | Parameter | Condition | Min | Тур | Max | Unit | ltem | |-----------------------|-------------------------|----------------------------------------------|-----|-----|-----|------|-------| | V <sub>SGNDloss</sub> | Input voltage low level | V <sub>SREG</sub> = 13.5 V | 200 | 400 | 600 | mV | A.052 | | tsGNDloss | Filter time | V <sub>SREG</sub> = 13.5 V<br>Tested by scan | - | 7 | - | μs | A.053 | DS14048 - Rev 3 page 83/137 # **Application** Figure 40. Typical application diagram - 1) ST ESDCAN04-2BWY is needed only for SAE J2962-2 compliance 2) ST ESDLIN1524BJ is needed only for SAE J2962-1 compliance 3) In case a LINICAN conformance test has to be executed on the device, suitable capacitors have to be placed on the Fixed-Function-Unit pins DS14048 - Rev 3 page 84/137 # 7 SPI registers # 7.1 Global status byte (GSB) Table 65. Global status byte (GSB) | | Global status byte (GSB) | | | | | | | | | | | | |----------------------------|--------------------------|-----------|---------------------------------------|---------------------|--------------|-------------------|-----------|--|--|--|--|--| | Bit 31 | Bit 30 | Bit 29 | Bit 28 | Bit 27 | Bit 26 | Bit 25 | Bit 24 | | | | | | | 1 (R) | 0 | | | | | | GSBN | RSTB | SPIE | PLE | FE | DE | GW | FS | | | | | | | Global status bit inverted | Reset | SPI error | Physical layer<br>error<br>(CAN, LIN) | Functional<br>error | Device error | Global<br>warning | Fail safe | | | | | | Table 66. Global status byte (GSB) description | Bit | Name | Description | |-----|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Global status bit inverted | | | | The GSBN is a logically NOR combination of GSB bits 24 to bit 30 <sup>(1)</sup> | | 31 | GSBN | This bit can also be used as global status flag without starting a complete communication frame as it is present at SDO directly after pulling CSN low | | | | 0 = Error detected (1 or several GSB bits from 24 to 30 are set) | | | | 1 = No error detected (default after power on) | | | | Reset | | | | The RSTB indicates a device reset and is set in case of the following events: | | | | SR1 (0x31) | | | | • VPOR | | 30 | RSTB | <ul> <li>WDFAIL</li> <li>V1UV (when UV is more than t<sub>UV1</sub>)</li> </ul> | | | | FORCED SLEEP TSD2/V1SC | | | | | | | | 0 = No reset signal has been generated (default) | | | | 1 = Reset signal has been generated RSTB is cleared by a read and clear command to all bits in status register 1 causing the reset event. | | | | SPI error bit | | | | The SPIE indicates errors related to a wrong SPI communication | | | | SR7 (0x7) | | 29 | SPIE <sup>(2)</sup> | SPI_INV_CMD | | 29 | SFIE | SPI_SCK_CNT | | | | The bit is also set in case of an SPI CSN time-out detection | | | | 0 = No error (default) | | | | 1 = Error detected | | | | Physical layer error | | 28 | PLE <sup>(2)</sup> | The PLE is a logical OR combination of errors related to the LIN and CAN transceivers | | 20 | I-FEC. | SR2 (0x32) and SR6 (0x36) | | | | LIN_PERM_DOM | DS14048 - Rev 3 page 85/137 | Bit | Name | Description | |-----|-------------------|---------------------------------------------------------------------------------------------------------------------------------| | | | • LIN_TXD_DOM | | | | • LIN_PERM_REC | | | | CAN_RXD_REC | | | | CAN_PERM_REC | | | | CAN_PERM_DOM | | | | CAN_TXD_DOM | | | | 0 = No error (default) | | | | 1 = Error detected | | | | PLE is cleared by a read and clear command to all related bits in status registers 2 | | | | Functional error bit | | | | The FE is a logical OR combination of errors coming from functional blocks | | | | SR2 (0x32) | | | | • V2SC | | | | SR3 (0x33) | | 27 | FE | • OUTX OC | | | | SR4 (0x34) <sup>(3)</sup> | | | | • OUTx OL | | | | 0 = No error (default) | | | | 1 = Error detected | | | | FE is cleared by a read and clear command to all related bits in status registers 2, 3, 4 | | | | Device error bit | | | | DE is a logical OR combination of global errors related to the device | | | | SR1 (0x31) | | | | • TSD1 | | | | SR2 (0x32) | | | | • VS_OV | | 26 | DE | • VS_UV | | | | VSREG_OV | | | | VSREG_UV | | | | • V1_OV | | | | 0 = No error (default) | | | | 1 = Error detected | | | | DE is cleared by a read and clear command to all related bits in status registers 2 | | | | Global warning bit | | | | GW is a logical OR combination of warning flags. Warning bits do not lead to any device state change or switch off of functions | | | | SR2 (0x32) | | | | • V1FAIL | | | | • V2FAIL | | | | CAN_RXD_REC | | 25 | GW <sup>(2)</sup> | • TW <sup>(3)</sup> | | | | SPI_INV_CMD | | | | SPI SCK CNT | | | | SR6 (0x36) | | | | CAN_SUP_LOW | | | | 0 = No error (default) | | | | 1 = Error detected | | | | GW is cleared by a read and clear command to all related bits in status register 2 | DS14048 - Rev 3 page 86/137 | Bit | Name | Description | |-----|------|-----------------------------------------------------------------------------------------------------------| | | | Failsafe | | | | The FS bit indicates that the device was forced into a safe state due to the following failure conditions | | | | SR1 (0x31) | | | | • WDFAIL | | | | V1UV (when UV is more than 2ms) TODO | | | | TSD2 FORCED SLEEP TSD/V1SC | | | | | | | | SR2(0x32) • FORCED SLEEP V1OV | | | | | | | | SR6 (0x36) • SGNDLOSS | | | | All control Registers are set to default | | | | Control registers are blocked for WRITE access except the following bits | | | | CR1 (0x01) | | | | • TRIG | | 24 | FS | • CAN_ACT | | | | CR2 (0x02) | | | | Timer settings (bits 813 and bits 1621) | | | | CR5 (0x05) | | | | • OUT1_x (bits 02) | | | | • OUT2_x (bits 46) | | | | • OUT3_x (bits 810) | | | | OUT4_x (bits 1214) CR9 (0x09) to CR11 (0x0B) PWM frequency and duty cycles | | | | | | | | Config register (0x3F) • V2_0 | | | | • V2_1 | | | | 0 = Fail-safe inactive (default) | | | | 1 = Fail-safe active | | | | FS is cleared upon exit from fail-safe mode (refer to Section 3.7 Fail safe mode) | - 1. Individual failure flags may be masked in the CR1 (0x26). - 2. Bit may be masked in the configuration register (0x3F), that is, the bit will not be included in the global status bit (GSB). - 3. Open load status flags may be masked in the Configuration register (0x3F), that is the open load flag will be included in the FE flag, but will not set the GSB. TW failure status flags may be masked in the Configuration register (0x3F), that is the TW flag will be included in the GW flag, but will not set the GSB. DS14048 - Rev 3 page 87/137 SPSB081 Control registers overview #### 7.2 **Control registers overview** ### Table 67. Global control registers | Bit | | | | | | | | | | | | | |------|------|------|-----|----|----|----|----|------|--|--|--|--| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | Mode | | | | | | GSBN | RSTB | SPIE | PLE | FE | DE | GW | FS | R | | | | | ### Table 68. Control registers overview | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |-------|-----|------|-------------------|------------------|---------|---------|-------------|--------------------|--------------|------------|------| | Addr. | CR# | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | Mode | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | MSB | | | | Res | erved | | | | | | 0x00 | | | | | | Res | erved | | | | | | | | LSB | | | | Res | erved | | | | | | | | MSB | RES | RES | WU2_PU | WU1_PU | RES | RES | WU2_EN | WU1_EN | | | 0x01 | CR1 | | RES | RES | RES | RES | WU2_FILT_1 | WU2_FILT_0 | WU1_FILT_1 | WU1_FILT_0 | R/W | | | | LSB | RES | CAN<br>_REC_ONLY | CAN ACT | | CAN_WU_EN | TIME_ NINT<br>_SEL | TIMER_WU_ EN | TRIG | | | | | MSB | RES | RES | T2_ON_2 | T2_ON_1 | T2_ON_0 | T2_PER_2 | T2_PER_1 | T2_PER_0 | | | 0x2 | CR2 | | RES | RES | T1_ON_2 | T1_ON_1 | T1_ON_0 | T1_PER_2 | T1_PER_1 | T1_PER_0 | R/W | | | | | V1_RESET_1 | V1_RESET_0 | V1_OVP | WD_TIME | V2_TKR | V2_RAIL | STBY_SEL | GO_STBY | | | | | MSB | VSREG_LOCK_<br>EN | VS_LOCK_EN | RES | RES | VS_OV_SD_EN | VS_UV_SD_EN | RES | RES | | | 0x3 | CR3 | | RES R/W | | | | LSB | RES | | | | MSB | RES | | 0xa | CR4 | | RES R/W | | | | LSB | RES | | | | MSB | RES | | 0x5 | CR5 | | RES | OUT4_2 | OUT4_1 | OUT4_0 | RES | OUT3_2 | OUT3_1 | OUT3_0 | R/W | | | | LSB | RES | OUT2_2 | OUT2_1 | OUT2_0 | RES | OUT1_2 | OUT1_1 | OUT1_0 | | | 0x6 | CR6 | MSB | RES R/W | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |-------|------|------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|---------| | Addr. | CR# | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | Mode | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 0x6 | CR6 | | RES R/W | | UXU | CINO | LSB | RES | RES | CM | RES | RES | RES | CM_SEL_1 | CM_SEL_0 | - IN/VV | | | | MSB | RES | | 0x7 | CR7 | | RES R/W | | | | LSB | RES | | | | MSB | RES | | 0x8 | CR8 | | RES R/W | | | | LSB | RES | | | | MSB | RES | | 0x9 | CR9 | | RES R/W | | | | LSB | RES | RES | RES | RES | PWM4_FREQ | PWM3_FREQ | PWM2_FREQ | PWM1_FREQ | | | | | MSB | RES | RES | PWM1_DC_9 | PWM1_DC_8 | PWM1_DC_7 | PWM1_DC_6 | PWM1_DC_5 | PWM1_DC_4 | | | 0x0A | CR10 | | PWM1_DC_3 | PWM1_DC_2 | PWM1_DC_1 | PWM1_DC_0 | RES | RES | PWM2_DC_9 | PWM2_DC_8 | R/W | | | | LSB | PWM2_DC_7 | PWM2_DC_6 | PWM2_DC_5 | PWM2_DC_4 | PWM2_DC_3 | PWM2_DC_2 | PWM2_DC_1 | PWM2_DC_0 | | | | | MSB | RES | RES | PWM3_DC_9 | PWM3_DC_8 | PWM3_DC_7 | PWM3_DC_6 | PWM3_DC_5 | PWM3_DC_4 | | | 0x0B | CR11 | | PWM3_DC_3 | PWM3_DC_2 | PWM3_DC_1 | PWM3_DC_0 | RES | RES | PWM4_DC_9 | PWM4_DC_8 | R/W | | | | LSB | PWM4_DC_7 | PWM4_DC_6 | PWM4_DC_5 | PWM4_DC_4 | PWM4_DC_3 | PWM4_DC_2 | PWM4_DC_1 | PWM4_DC_0 | | | | | MSB | RES | | 0x0C | CR12 | | RES R | | | | LSB | RES | | | | MSB | RES | | 0x0D | CR13 | | RES R/W | | | | LSB | RES | | | | MSB | RES | | 0x0E | CR14 | | RES R/W | | | | LSB | RES | | | | MSB | RES | | 0x0F | CR15 | | RES R/W | | | | LSB | RES | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |-------|------|------|-------------|-----|-------------|-------------|-----|-----|-----|-----|------| | Addr. | CR# | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | Mode | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | MSB | RES | | 0x10 | CR16 | | RES R/W | | | | LSB | RES | | | | MSB | RES | | 0x11 | CR17 | | RES R/W | | | | LSB | RES | | | | MSB | RES | | 0x12 | CR18 | | RES R/W | | | | LSB | RES | | | | MSB | RES | | 0x13 | CR19 | | RES R/W | | | | LSB | RES | | | | MSB | TSD CLUSTER | | OUT2_CCM_EN | OUT1_CCM_EN | | | | | | | 0x14 | CR20 | | RES R/W | | | | LSB | RES | | | | MSB | RES | | 0x15 | CR21 | | RES R/W | | | | LSB | RES | | | | MSB | RES | | 0x16 | CR22 | | RES R/W | | | | LSB | RES | | | | MSB | RES | | 0x17 | CR23 | | RES R/W | | | | LSB | RES | | | | MSB | RES | | 0x18 | CR24 | | RES R/W | | | | LSB | RES | | 0x22 | CR34 | MSB | RES R/W | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |-------|-------------|------|-------------|---------------------|---------------|---------------------|------------------|-----------|--------------------|------------------|------| | Addr. | CR# | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | Mode | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 0x22 | CR34 | | RES R/W | | UNLL | CR34 | LSB | RES | RES | RES | RES | RES | IWK | ICMP | ICMP_SET | 1000 | | | | MSB | CAN_LOOP_EN | LIN_TXD_TOUT<br>_EN | LIN_WU_config | CANTO_NINT_<br>MASK | WU_NINT_MAS<br>K | DIAGN_EXT | ICMP_CONFIG_<br>EN | WD_CONFIG_E<br>N | | | 0x3F | Conf<br>Reg | | - | - | MASK_TW | MASK_RSTB | MASK_OL | RES | MASK_PLE | MASK_GW | R/W | | | J | LSB | MASK_FE | MASK_DE | | CAN_AUTO_BIA<br>S | DIR/WU2_EN | V2_1 | V2_0 | RES | | # 7.3 Status register overview SPSB081 Status register overview Table 69. Global status registers | Bit | | | | | | | | | | | |------|------|------|-----|----|----|----|----|------|--|--| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | Mode | | | | GSBN | RSTB | SPIE | PLE | FE | DE | GW | FS | R | | | Table 70. Status registers overview | | | | 22 | 22 | 24 | 20 | 40 | 40 | 47 | 46 | | |-------|-----|------|-----------------------|----------------------|------------------|------------------|----------------------------|---------------------|-----------------|------------------|------| | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | Addr. | CR# | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | Mode | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | MSB | RES | RES | WU2_WAKE | WU1_WAKE | WAKE_CAN | WAKE_LIN | WAKE_TIMER | DEBUG_ACTIV<br>E | | | 0x31 | SR1 | | V1UV | V1_<br>RESTART_2 | V1_<br>RESTART_1 | V1_<br>RESTART_0 | WDFAIL_CNT_3 | WDFAIL_CNT_2 | WDFAIL_CNT_1 | WDFAIL_CNT_0 | R | | | | | DEVICE_<br>STATE_1 | DEVICE_<br>STATE_0 | TSD2 | TSD1 | Forced_Sleep_T<br>SD2/V1SC | FORCED_SLEE<br>P_WD | WDFAIL | VPOR | | | | | MSB | LIN_PERM_DO<br>M | LIN_TXD_DOM | LIN_PERM_REC | CAN_RXD_REC | CAN_PERM_RE<br>C | CAN_PERM<br>_DOM | CAN_TXD_<br>DOM | CANTO | | | 0x32 | SR2 | | FORCED_SLEE<br>P_V1OV | RES | RES | RES | SPI_INV_CMD | SPI_SCK_CNT | V1_OV | TW | R | | | | LSB | V2SC | V2FAIL | V1FAIL | RES | VSREG_OV | VSREG_UV | VS_OV | VS_UV | | | | | MSB | RES | RES | OUT4_OC | OUT3_OC | OUT2_OC | OUT1_OC | RES | RES | | | 0x33 | SR3 | | RES R | | | | LSB | RES | | | | MSB | RES | RES | OUT4_OL | OUT3_OL | OUT2_OL | OUT1_OL | RES | RES | | | 0x34 | SR4 | | RES R | | | | LSB | RES | | | | MSB | WD_TIMER_ST<br>ATE_1 | WD_TIMER_ST<br>ATE_0 | RES | RES | WU2_STATE | WU1_STATE | RES | RES | | | 0x35 | SR5 | | RES R | | | | LSB | RES | | 0x36 | SR6 | MSB | RES R | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |-------|------|------|-----|-----|----------|------------|-------------|----------|----------|----------|------| | Addr. | CR# | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | Mode | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 0x36 | SR6 | | RES R | | 0,00 | Orto | LSB | RES | RES | SGNDLOSS | IP_SUP_LOW | CAN_SUP_LOW | RES | RES | RES | | | | | MSB | RES | RES | RES | RES | TSD1 CL4 | TSD1 CL3 | TSD1 CL2 | TSD1 CL1 | | | 0x37 | SR7 | | RES R | | | | LSB | RES | | | | MSB | RES | RES | RES | RES | TW CL4 | TW CL3 | TW CL2 | TW CL1 | | | 0x38 | SR8 | | RES R | | | | LSB | RES | # 7.4 Control registers Table 71. Control register CR1 (0x01) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|--------|--------|-----|-----|--------|--------|-----|-----|-----|-----|------------|------------|------------|------------|-------|--------------|---------|-----------|-----------|----------------|-------------|------| | Bit<br>name | RES | RES | WU2_PU | WU1_PU | RES | RES | WU2_EN | WU1_EN | RES | RES | RES | RES | WU2_FILT_1 | WU2_FILT_0 | WU1_FILT_1 | WU1_FILT_0 | RES | CAN_REC_ONLY | CAN_ACT | LIN_WU_EN | CAN_WU_EN | TIMER_NINT_SEL | TIMER_WU_EN | TRIG | | Access | 0 ( | R) | 0 (F | R/W) | 0 ( | (R) | 1 (F | R/W) | | 0 ( | R) | | | 0 (R/ | W) | | 0 (R) | 0 (F | R/W) | 1 (F | 2/W) | 0 | (R/V | J) | Table 72. CR1 signals description | Bit | Name | Description | |-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | WU2_PU | Wake-up Input x (WUx): configuration of internal current source | | 20 | WU1_PU | 0 = Pull-down (default)<br>1 = Pull-up | | 19 | RES | Reserved | | 18 | RES | Reserved | | 17 | WU2_EN | Wake-up Input x (WUx) enable | | 16 | WU1_EN | 0 = WUx disabled 1 = WUx enabled (default) Note: For WU2 the setting is only valid if input is configured as wake-up input in configuration register (0x3F). | | 15 | RES | Reserved | | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | WU2_FILT_1 | WUx FILT_1, 0 | | 10 | WU2_FILT_0 | 00 = Wake-up inputs monitored in static mode (filter time t <sub>WU_stat</sub> ) (default) | | 9 | WU1_FILT_1 | 01 = Wake-up inputs monitored in cyclic mode with Timer2 (filter time: t <sub>WU_cyclic</sub> ; blanking time 80% of timer | | 8 | WU1_FILT_0 | ON time) <sup>(1)</sup> 10 = Wake-up inputs monitored in cyclic mode with Timer1 (filter time: t <sub>WU_cyclic</sub> ; blanking time 80% of timer ON time) <sup>(1)</sup> 11 = Invalid setting; command is ignored, and SPI INV CMD is set | | 7 | RES | Reserved | | 6 | CAN_REC_ONLY | CAN Receive only Mode 0 = CAN Receive only mode disabled (default) 1 = CAN Receive only mode enabled (CAN Trx must be activated, see CAN_ACT bit) | | 5 | CAN_ACT | CAN Transceiver activation 0 = CAN Trx low power mode (default) | DS14048 - Rev 3 page 94/137 | Bit | Name | Description | |-----|----------------------------------------------|---------------------------------------------------------------------------------| | | | 1 = CAN Trx active mode | | | | At exit from active mode, this bit is set to '0' automatically | | | | Enable wake-up by LIN | | 4 | LINI \A/LL \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | 0 = Disabled | | 4 | LIN_WU_EN <sup>(2)</sup> | 1 = Enabled (default) | | | | Note: The wake-up behavior is configurable in the configuration register (0x3F) | | | | Enable wake-up by CAN | | | OAN MILEN(2) | 0 = Disabled | | 3 | CAN_WU_EN <sup>(2)</sup> | 1 = Enabled (default) | | | | Note: Wake-up occurs at a wake-up event according to ISO 11898-2. | | | | Select timer for wake-up from standby modes | | 2 | TIMER_NINT _SEL | 0 = Timer2 (default) | | | | 1 = Timer1 | | | | Enable timer wake-up from standby modes | | | | 0 = Timer wake-up disabled (default) | | 1 | TIMER_WU _EN | 1 = Timer wake-up enabled | | | | V1stby mode: device wakes-up after timer expiration and generates NINT pulse | | | | Vbatstby mode: device wakes-up after timer expiration and generates Nreset | | 0 | TRIG | Watchdog trigger bit | - 1. Lower is the timer duration and major is the contribution of output $t_{dON}$ . - 2. For SPSB0815 and SPSB0813 either LIN, CAN or WUx must be enabled as wake-up source. For SPSB081C devices (without LIN), the LIN\_WU\_EN is forced to 0. If DIR\_WU2\_EN is set to 0, setting all bits 3, 4, 16 and 17 to '0' is an invalid setting. If DIR\_WU2\_EN is set to 1, setting all bits 3, 4, 16 to '0' is an invalid setting. In case of invalid setting, all wake-up sources will be configured according to default setting and SPI error bit (SPIE) in global status register will be set. Table 73. Control register CR2 (0x02) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|---------|---------|---------|----------|----------|----------|-----|-----|---------|---------|---------|----------|----------|----------|------------|------------|-------------|---------|--------|---------|----------|---------| | Bit<br>name | RES | RES | T2 ON_2 | T2 ON_1 | T2 ON_0 | T2 PER_2 | T2 PER_1 | T2 PER_0 | RES | RES | T1 ON_2 | T1 ON_1 | T1 ON_0 | T1 PER_2 | T1 PER_1 | T1 PER_0 | V1 RESET_1 | V1 RESET_0 | V1_OVP | WD_TIME | V2_TKR | V2_RAIL | STBY SEL | GO STBY | | Access | 0 ( | (R) | | | 0 (F | 2/W) | | | 0 ( | R) | | | | 0 (R/V | V) | | | | 1 (R/<br>W) | | 0 | (R/V | V) | | Table 74. CR2 signals description | Bit | Name | Description | |-----|---------|------------------------------------------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | T2 ON_2 | Configuration of Timer2 on-time <sup>(1)</sup> | | 20 | T2 ON_1 | 000 = t <sub>on1</sub> (default) | | | | $001 = t_{on2}$ | | 19 | T2 ON_0 | $010 = t_{on3}$ | | | | $011 = t_{on4}$ | DS14048 - Rev 3 page 95/137 | Bit | Name | Description | |------|------------|------------------------------------------------------------------| | Dit | Name | 100 = t <sub>on5</sub> | | | | 101 = invalid setting; command is ignored and SPI INV CMD is set | | 18 | T2 PER_2 | Configuration of Timer2 period (1) | | 17 | T2 PER_1 | 000 = T1 (default) | | - '' | 121 LIC | 001 = T2 | | | | 010 = T3 | | | | 011 = T4 | | 16 | T2 PER_0 | 100 = T5 | | | _ | 101 = T6 | | | | 110 = T7 | | | | 111 = T8 | | 15 | RES | Reserved | | 14 | RES | Reserved | | 13 | T1 ON_2 | Configuration of Timer1 on-time <sup>(1)</sup> | | 12 | T1 ON_1 | 000 = t <sub>on1</sub> (default) | | | | $001 = t_{on2}$ | | | | $010 = t_{on3}$ | | | | $011 = t_{on4}$ | | 11 | T1 ON_0 | 100 = t <sub>on5</sub> | | | | 101 = Invalid setting; command is ignored and SPI INV CMD is set | | | | 110 = Invalid setting; command is ignored and SPI INV CMD is set | | | | 111 = Invalid setting; command is ignored and SPI INV CMD is set | | 10 | T1 PER_2 | Configuration of Timer1 period <sup>(1)</sup> | | 9 | T1 PER_1 | 000 = T1 (default) | | | | 001 = T2 | | | | 010 = T3 | | | | 011 = T4 | | 8 | T1 PER_0 | 100 = T5 | | | | 101 = T6 | | | | 110 = T7 | | | | 111 = T8 | | 7 | V1 RESET_1 | Voltage regulator V1 reset level | | | | $00 = V_{RT4}$ (default) | | 6 | V1 RESET_0 | 01 = V <sub>RT3</sub> | | | | 10 = V <sub>RT2</sub> | | | | 11 = V <sub>RT1</sub> | | _ | | Voltage regulator V1 overvoltage protection set | | 5 | V1_OVP | 0 = Disabled | | | | 1 = Enabled (default) | | | | Window watchdog trigger time | | 4 | WD_TIME | 0 = TSW1 (default)<br>1 = TSW2 | | | | Writing to WD_TIME is blocked unless WD CONFIG EN = 1 | | | | Willing to VVD_THVIL IS DIOCKED DIFFESS VVD CONFIG EN = 1 | DS14048 - Rev 3 page 96/137 | Bit | Name | Description | |-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | The modified WD trigger time is valid only after the next trig event. Before it, old TSW value is kept | | 3 | V2_TKR | Voltage regulator V2 configurable as a linear independent LDO or a tracker of the V1 voltage regulator 0 = Linear independent LDO (default) 1 = Tracker of the V1 voltage regulator | | 2 | V2_RAIL | Voltage regulator V2 rail configuration $0 = V2 = 3.3 \text{ V (default)}$ $1 = V2 = 5 \text{ V}$ | | 1 | STBY SEL | Following are the valid settings: | | 0 | GO STBY | 11 = Go to V1 standby 10 = No transition to standby 01 = Go to VBAT_standby 00 = No transition to standby (default) | <sup>1.</sup> When the configuration of a timer is changed, the timer is automatically restarted using the new configuration. Table 75. Control register CR3 (0x03) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|----------------|-------------|-----|-----|-------------|-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Bit<br>name | VSREG_LOCK_ENA | VS_LOCK_ENA | RES | RES | VS_OV_SD_EN | VS_UV_SD_EN | RES | Access | 1 (F | R/W) | 0 ( | (R) | 1 (F | R/W) | 0 ( | (R) | | | | | | | 0 | (R) | | | | | | | | | DS14048 - Rev 3 page 97/137 Table 76. CR3 signals description | Bit | Name | Description | |-----|---------------|---------------------------------------------------------------------------------------------------------------------------------| | | | Lockout of V <sub>SREG</sub> related outputs after V <sub>SREG</sub> over-/undervoltage shutdown | | | | 0 = V <sub>SREG</sub> related outputs are turned on automatically and status bits (VSREG_UV, VSREG_OV) are cleared | | 23 | VSREG_LOCK_EN | 1 = V <sub>SREG</sub> related outputs remain turned off until status bits (VSREG_UV, VSREG_OV) are cleared (default) | | | | Note: Lockout is always disabled in standby modes in order to ensure supply of external contacts and detect wake-up conditions. | | | | Lockout of V <sub>S</sub> related outputs after V <sub>S</sub> over-/undervoltage shutdown | | | | 0 = V <sub>S</sub> related outputs are turned on automatically and status bits (VS_UV, VS_OV) are cleared | | 22 | VS_LOCK_EN | 1 = V <sub>S</sub> related outputs remain turned off until status bits (VS_UV, VS_OV) are cleared (default) | | | | Note: Lockout is always disabled in standby modes in order to ensure supply of external contacts and detect wake-up conditions. | | 21 | RES | Reserved | | 20 | RES | Reserved | | 19 | RES | Reserved | | 18 | RES | Reserved | | 17 | RES | Decembed | | 16 | RES | Reserved | | 15 | RES | Reserved | | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | | 7 | RES | Reserved | | 6 | RES | Reserved | | 5 | RES | Reserved | | 4 | RES | Reserved | | 3 | RES | Reserved | | 2 | RES | Reserved | | 1 | RES | Reserved | | 0 | RES | Reserved | Table 77. Control register CR4 (0x04) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Bit<br>name | RES | Access | | | | | | | | | | | 0 ( | R) | | | | | | | | | | | | | DS14048 - Rev 3 page 98/137 Table 78. CR4 signals description | Bit | Name | Description | |-----|------|-------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | RES | Reserved | | 20 | RES | Reserved | | 19 | RES | Reserved | | 18 | RES | Reserved | | 17 | RES | Reserved | | 16 | RES | Reserved | | 15 | RES | Reserved | | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | | 7 | RES | Reserved | | 6 | RES | Reserved | | 5 | RES | Reserved | | 4 | RES | Reserved | | 3 | RES | Reserved | | 2 | RES | Reserved | | 1 | RES | Reserved | | 0 | RES | Reserved | Table 79. Control register CR5 (0x05) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|-----|-----|-------|-----|-----|-----|-----|--------|--------|------------|-------|--------|--------|------------|-------|--------|--------|--------|-------|--------|--------|--------| | Bit<br>name | RES OUT4_2 | OUT4_1 | OUT4_0 | RES | OUT3_2 | OUT3_1 | OUT3_0 | RES | OUT2_2 | OUT2_1 | OUT2_0 | RES | OUT1_2 | OUT1_1 | OUT1_0 | | Access | | | | | 0 (R) | | | | | 0 | (R/W | <b>'</b> ) | 0 (R) | 0 | (R/W | <b>'</b> ) | 0 (R) | 0 | (R/V | V) | 0 (R) | 0 | (R/V | V) | Table 80. CR5 signals description | Bit | Name | Description | |-----|------|-------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | RES | Reserved | | 20 | RES | Reserved | | 19 | RES | Reserved | DS14048 - Rev 3 page 99/137 | Bit | Name | Description | |-----|---------|-------------------------------------| | 18 | RES | Reserved | | 17 | RES | Reserved | | 16 | RES | Reserved | | 15 | RES | Reserved | | 14 | OUT4_2 | High side driver OUT4 configuration | | 13 | OUT4_1 | OUT4_2,1,0: | | | _ | 000 = Off (default) | | | | 001 = On | | | | 010 = Timer1 | | 40 | OUT 4 O | 011 = Timer2 | | 12 | OUT4_0 | 100 = PWM4 | | | | 101 = DIR/WU2 | | | | 110 = Off | | | | 111 = Off | | 11 | RES | Reserved | | 10 | OUT3_2 | High side driver OUT3 configuration | | 9 | OUT3_1 | OUT3_2,1,0: | | | | 000 = Off (default) | | | | 001 = On | | | | 010 = Timer1 | | 8 | OUT3_0 | 011 = Timer2 | | | | 100 = PWM3<br>101 = DIR/WU2 | | | | 110 = Off | | | | 111 = Off | | 7 | RES | Reserved | | 6 | OUT2_2 | High side driver OUT2 configuration | | 5 | OUT2_2 | OUT2_2,1,0: | | | 0012_1 | 000 = Off (default) | | | | 001 = On | | | | 010 = Timer1 | | | | 011 = Timer2 | | 4 | OUT2_0 | 100 = PWM2 | | | | 101 = DIR/WU2 | | | | 110 = Off | | | | 111 = Off | | 3 | RES | Reserved | | 2 | OUT1_2 | High side driver OUT1 configuration | | 1 | OUT1_1 | OUT1_2,1,0: | | | | 000 = Off (default) | | | | 001 = On | | 0 | OUT1_0 | 010 = Timer1 | | | | 011 = Timer2 | | | | 100 = PWM1 | DS14048 - Rev 3 page 100/137 | Bit | Name | Description | |-----|------|---------------| | | | 101 = DIR/WU2 | | | | 110 = Off | | | | 111 = Off | # Table 81. Control register CR6 (0x06) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------------|-----|----|------|------------|-----|----------|----------| | Bit<br>name | RES CM | RES | RES | RES | CM SEL_1 | CM SEL_0 | | Access | | 0 (R) | | | | | | | | | | | | | | | 1 (R/<br>W) | | 0 | (R/V | <b>/</b> ) | | | | Table 82. CR6 signals description | Bit | Name | Description. | |-----|----------|-------------------------------------------------------------------------------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | RES | Reserved | | 20 | RES | Reserved | | 19 | RES | Reserved | | 18 | RES | Reserved | | 17 | RES | Reserved | | 16 | RES | Reserved | | 15 | RES | Reserved | | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | | 7 | RES | Reserved | | 6 | RES | Reserved | | | | Current monitor: | | 5 | CM | 0 = Off (tristate) | | | | 1 = On (default) | | 3 | RES | Reserved | | 4 | RES | Reserved | | 2 | RES | Reserved | | 1 | CM SEL_1 | A current image of the selected binary coded output is multiplexed to the CM output | | 0 | CM SEL_0 | CM SEL_1, 0, selected output 00 = OUT1 (default) | DS14048 - Rev 3 page 101/137 | Bit | Name | Description. | |-----|------|--------------| | | | 01 = OUT2 | | | | 10 = OUT3 | | | | 11 = OUT4 | ## Table 83. Control register CR7 (0x07) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Bit<br>name | RES | Access | | | | | | | | | | | 0 ( | R) | | | | | | | | | | | | | ### Table 84. CR7 signals description | Bit | Name | Description | |-----|------|-------------| | | | Description | | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | RES | Reserved | | 20 | RES | Reserved | | 19 | RES | Reserved | | 18 | RES | Reserved | | 17 | RES | Reserved | | 16 | RES | Reserved | | 15 | RES | Reserved | | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | | 7 | RES | Reserved | | 6 | RES | Reserved | | 5 | RES | Reserved | | 4 | RES | Reserved | | 3 | RES | Reserved | | 2 | RES | Reserved | | 1 | RES | Reserved | | 0 | RES | Reserved | DS14048 - Rev 3 page 102/137 ## Table 85. Control register CR8 (0x08) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Bit<br>name | RES | Access | | | | | | | | | | | 0 ( | R) | | | | | | | | | | | | | Table 86. CR8 signals description | Bit | Name | Description | |-----|------|-------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | RES | Reserved | | 20 | RES | Reserved | | 19 | RES | Reserved | | 18 | RES | Reserved | | 17 | RES | Reserved | | 16 | RES | Reserved | | 15 | RES | Reserved | | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | | 7 | RES | Reserved | | 6 | RES | Reserved | | 5 | RES | Reserved | | 4 | RES | Reserved | | 3 | RES | Reserved | | 2 | RES | Reserved | | 1 | RES | Reserved | | 0 | RES | Reserved | Table 87. Control register CR9 (0x09) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|-----|-----------|-----------|-----------|-----------| | Bit<br>name | RES PMW4 FREQ | PMW3 FREQ | PMW2 FREQ | PMW1 FREQ | | Access | | 0 (R) | | | | | | | | | | | | | | | | 0 (F | R/W) | | | | | | DS14048 - Rev 3 page 103/137 Table 88. CR9 signals description | Bit | Name | Description | |-----|-----------|-------------------------------------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | RES | Reserved | | 20 | RES | Reserved | | 19 | RES | Reserved | | 18 | RES | Reserved | | 17 | RES | Reserved | | 16 | RES | Reserved | | 15 | RES | Reserved | | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | | 7 | RES | Reserved | | 6 | RES | Reserved | | 5 | RES | Reserved | | 4 | RES | Reserved | | | | Select PWM4 frequency | | 3 | PWM4_FREQ | $0 = f_{PWM1} = 125 \text{ Hz (default)}$ | | | | 1 = f <sub>PWM2</sub> = 250 Hz | | | | Select PWM3 frequency | | 2 | PWM3_FREQ | $0 = f_{PWM1} = 125 \text{ Hz (default)}$ | | | | 1 = f <sub>PWM2</sub> = 250 Hz | | | | Select PWM2 frequency | | 1 | PWM2_FREQ | $0 = f_{PWM1} = 125 \text{ Hz (default)}$ | | | | 1 = f <sub>PWM2</sub> = 250 Hz | | | | Select PWM1 frequency | | 0 | PWM1_FREQ | $0 = f_{PWM1} = 125 \text{ Hz (default)}$ | | | | $1 = f_{PWM2} = 250 \text{ Hz}$ | Table 89. Control register CR10 (0x0A) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|---------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----|-----|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | Bit<br>name | RES | RES | PWM1 DC_9 | PWM1 DC_8 | PWM1 DC_7 | PWM1 DC_6 | PWM1 DC_5 | PWM1 DC_4 | PWM1 DC_3 | PWM1 DC_2 | PWM1 DC_1 | PWM1 DC_0 | RES | RES | PWM2 DC_9 | PWM2 DC_8 | PWM2 DC_7 | PWM2 DC_6 | PWM2 DC_5 | PWM2 DC_4 | PWM2 DC_3 | PWM2 DC_2 | PWM2 DC_1 | PWM2 DC_0 | | Access | 0 ( | 0 (R) 0 (R/W) | | | | | | | | | | | 0 ( | (R) | | | | | 0 (F | R/W) | | | | | DS14048 - Rev 3 page 104/137 Table 90. CR10 signals description | Bit | Name | Description | |-----|-----------|----------------------------------------------------------------------------------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | PWM1 DC_9 | Binary coded on-dutycycle of PWM channel PWMx <sup>(1)</sup> | | 20 | PWM1 DC_8 | PWM1_DC_9,80 duty cycle | | 19 | PWM1 DC_7 | 000000000 = Off | | 18 | PWM1 DC_6 | 000000001 = 1*100/1024 | | 17 | PWM1 DC_5 | 000000010 = 2*100/1024 | | 16 | PWM1 DC_4 | 1111111101 = 1021*100/1024<br>1111111110 = 1022*100/1024<br>1111111111 = 1023*100/1024 | | 15 | PWM1 DC_3 | | | 14 | PWM1 DC_2 | Dinary coded on district ovels of DWM shapped DWM1 (see shape) | | 13 | PWM1 DC_1 | Binary coded on-duty cycle of PWM channel PWM1 (see above) | | 12 | PWM1 DC_0 | | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | PWM2 DC_9 | Binary coded on-dutycycle of PWM channel PWM2 (see below) | | 8 | PWM2 DC_8 | Binary coded on-dutycycle of Fyvivi channel Fyviviz (see below) | | 7 | PWM2 DC_7 | Binary coded on-dutycycle of PWM channel PWM2 <sup>(1)</sup> | | 6 | PWM2 DC_6 | PWM2_DC_9,80 duty cycle | | 5 | PWM2 DC_5 | 000000000 = Off | | 4 | PWM2 DC_4 | 000000001 = 1*100/1024 | | 3 | PWM2 DC_3 | 000000010 = 2*100/1024 | | 2 | PWM2 DC_2 | | | 1 | PWM2 DC_1 | - 1111111101 = 1021*100/1024<br>- 1111111110 = 1022*100/1024 | | 0 | PWM2 DC_0 | 111111111 = 1022 100/1024 | <sup>1.</sup> To have a duty cycle equal to 100%, the output configuration shall be set in ON mode. Table 91. Control register CR11 (0x0B) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----|-----|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | Bit<br>name | RES | RES | PWM1 DC_9 | PWM1 DC_8 | PWM1 DC_7 | PWM1 DC_6 | PWM1 DC_5 | PWM1 DC_4 | PWM1 DC_3 | PWM1 DC_2 | PWM1 DC_1 | PWM1 DC_0 | RES | RES | PWM2 DC_9 | PWM2 DC_8 | PWM2 DC_7 | PWM2 DC_6 | PWM2 DC_5 | PWM2 DC_4 | PWM2 DC_3 | PWM2 DC_2 | PWM2 DC_1 | PWM2 DC_0 | | Access | 0 ( | R) | | | | | 0 (F | R/W) | | | | | 0 ( | (R) | | | | | 0 (F | R/W) | | | | | DS14048 - Rev 3 page 105/137 Table 92. CR11 signals description | Bit | Name | Description | |-----|-----------|----------------------------------------------------------------------------------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | PWM1 DC_9 | Binary coded on-dutycycle of PWM channel PWMx <sup>(1)</sup> | | 20 | PWM1 DC_8 | PWM1_DC_9,80 duty cycle | | 19 | PWM1 DC_7 | 000000000 = Off | | 18 | PWM1 DC_6 | 000000001 = 1*100/1024 | | 17 | PWM1 DC_5 | 000000010 = 2*100/1024 | | 16 | PWM1 DC_4 | 1111111101 = 1021*100/1024<br>1111111110 = 1022*100/1024<br>1111111111 = 1023*100/1024 | | 15 | PWM1 DC_3 | | | 14 | PWM1 DC_2 | Dispary coded on duty evels of DWM shannel DWM1 (see shave) | | 13 | PWM1 DC_1 | Binary coded on-duty cycle of PWM channel PWM1 (see above) | | 12 | PWM1 DC_0 | | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | PWM2 DC_9 | Binary coded on-dutycycle of PWM channel PWM2 (see below) | | 8 | PWM2 DC_8 | Billary Coded on-dutycycle of F WW Chariffel F WW.2 (See Below) | | 7 | PWM2 DC_7 | Binary coded on-dutycycle of PWM channel PWM2 <sup>(1)</sup> | | 6 | PWM2 DC_6 | PWM2_DC_9,80 duty cycle: | | 5 | PWM2 DC_5 | 000000000 = Off | | 4 | PWM2 DC_4 | 000000001 = 1*100/1024 | | 3 | PWM2 DC_3 | 000000010 = 2*100/1024 | | 2 | PWM2 DC_2 | | | 1 | PWM2 DC_1 | 11111111101 = 1021*100/1024<br>1111111110 = 1022*100/1024 | | 0 | PWM2 DC_0 | 1111111111 = 1023*100/1024 | <sup>1.</sup> To have a duty cycle equal to 100%, the output configuration shall be set in ON mode. Table 93. Control register CR12 (0x0C) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Bit<br>name | RES | Access | | | | | | | | | | | 0 ( | R) | | | | | | | | | | | | | Table 94. CR12 signals description | Bit | Name | Description | |-----|------|-------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | RES | Reserved | DS14048 - Rev 3 page 106/137 | Bit | Name | Description | |-----|------|-------------| | 20 | RES | Reserved | | 19 | RES | Reserved | | 18 | RES | Reserved | | 17 | RES | Reserved | | 16 | RES | Reserved | | 15 | RES | Reserved | | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | | 7 | RES | Reserved | | 6 | RES | Reserved | | 5 | RES | Reserved | | 4 | RES | Reserved | | 3 | RES | Reserved | | 2 | RES | Reserved | | 1 | RES | Reserved | | 0 | RES | Reserved | Table 95. Control register CR13 (0x0D) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Bit<br>name | RES | Access | | | | | | | | | | | 0 ( | R) | | | | | | | | | | | | | Table 96. CR13 signals description | Bit | Name | Description | |-----|------|-------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | RES | Reserved | | 20 | RES | Reserved | | 19 | RES | Reserved | | 18 | RES | Reserved | | 17 | RES | Reserved | | 16 | RES | Reserved | | 15 | RES | Reserved | | 14 | RES | Reserved | DS14048 - Rev 3 page 107/137 | Bit | Name | Description | |-----|------|-------------| | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | | 7 | RES | Reserved | | 6 | RES | Reserved | | 5 | RES | Reserved | | 4 | RES | Reserved | | 3 | RES | Reserved | | 2 | RES | Reserved | | 1 | RES | Reserved | | 0 | RES | Reserved | Table 97. Control register CR14 (0x0E) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Bit<br>name | RES | Access | | | | | | | | | | | 0 ( | R) | | , | | | | | | | | | | | Table 98. CR14 signals description | Bit | Name | Description | |-----|------|-------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | RES | Reserved | | 20 | RES | Reserved | | 19 | RES | Reserved | | 18 | RES | Reserved | | 17 | RES | Reserved | | 16 | RES | Reserved | | 15 | RES | Reserved | | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | | 7 | RES | Reserved | DS14048 - Rev 3 page 108/137 | Bit | Name | Description | |-----|------|-------------| | 6 | RES | Reserved | | 5 | RES | Reserved | | 4 | RES | Reserved | | 3 | RES | Reserved | | 2 | RES | Reserved | | 1 | RES | Reserved | | 0 | RES | Reserved | Table 99. Control register CR15 (0x0F) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Bit<br>name | RES | Access | 0 (R) | | | | | | | | | | | | | | | | | | | | | | | | Table 100. CR15 signals description | Bit | Name | Description | |-----|------|-------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | RES | Reserved | | 20 | RES | Reserved | | 19 | RES | Reserved | | 18 | RES | Reserved | | 17 | RES | Reserved | | 16 | RES | Reserved | | 15 | RES | Reserved | | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | | 7 | RES | Reserved | | 6 | RES | Reserved | | 5 | RES | Reserved | | 4 | RES | Reserved | | 3 | RES | Reserved | | 2 | RES | Reserved | | 1 | RES | Reserved | | 0 | RES | Reserved | DS14048 - Rev 3 page 109/137 # Table 101. Control register CR16 (0x10) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Bit<br>name | RES | Access | | | | | | | | | | | 0 ( | R) | | | | | | | | | | | | | # Table 102. CR16 signals description | Bit | Name | | Description | |-----|------|----------|-------------| | 23 | RES | Reserved | | | 22 | RES | Reserved | | | 21 | RES | Reserved | | | 20 | RES | Reserved | | | 19 | RES | Reserved | | | 18 | RES | Reserved | | | 17 | RES | Reserved | | | 16 | RES | Reserved | | | 15 | RES | Reserved | | | 14 | RES | Reserved | | | 13 | RES | Reserved | | | 12 | RES | Reserved | | | 11 | RES | Reserved | | | 10 | RES | Reserved | | | 9 | RES | Reserved | | | 8 | RES | Reserved | | | 7 | RES | Reserved | | | 6 | RES | Reserved | | | 5 | RES | Reserved | | | 4 | RES | Reserved | | | 3 | RES | Reserved | | | 2 | RES | Reserved | | | 1 | RES | Reserved | | | 0 | RES | Reserved | | Table 103. Control register CR19 (0x13) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Bit<br>name | RES | Access | | | | | | | | | | | 0 ( | R) | | | | | | | | | | | | | DS14048 - Rev 3 page 110/137 Table 104. CR17 to CR19 signals description | Bit | Name | Description | |-----|------|-------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | RES | Reserved | | 20 | RES | Reserved | | 19 | RES | Reserved | | 18 | RES | Reserved | | 17 | RES | Reserved | | 16 | RES | Reserved | | 15 | RES | Reserved | | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | | 7 | RES | Reserved | | 6 | RES | Reserved | | 5 | RES | Reserved | | 4 | RES | Reserved | | 3 | RES | Reserved | | 2 | RES | Reserved | | 1 | RES | Reserved | | 0 | RES | Reserved | Table 105. Control register CR20 (0x14) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------|-----|-----|----------------|-------------|-------------|-------------|-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Bit<br>name | RES | RES | RES | TSD_Cluster EN | OUT4_CCM_EN | OUT3_CCM_EN | OUT2_CCM_EN | OUT1_CCM_EN | RES | Access | 0 (R) | | | 0 (R/<br>W) | | | | | | | | | 0 ( | R) | | | | | | | | | | | Table 106. CR20 signals description | Bit | Name | Description | |-----|------|-------------| | 23 | RES | Reserved | | 22 | RES | Reserved | DS14048 - Rev 3 page 111/137 | Bit | Name | Description | |-----|----------------|------------------------------------------------------------| | 21 | RES | Reserved | | | | Enables thermal warning and shutdown of outputs by cluster | | 20 | TSD_Cluster EN | 0 = TSD and TW by cluster off (default) | | | | 1 = TSD and TW by cluster on | | | | Enable constant current mode for OUT4 <sup>(1)</sup> | | 19 | OUT4_CCM_EN | 0 = Disable (default) | | | | 1 = Enable | | | | Enable constant current mode for OUT3 <sup>(1)</sup> | | 18 | OUT3_CCM_EN | 0 = Disable (default) | | | | 1 = Enable | | | | Enable constant current mode for OUT2 <sup>(1)</sup> | | 17 | OUT2_CCM_EN | 0 = Disable (default) | | | | 1 = Enable | | | | Enable constant current mode for OUT1 <sup>(1)</sup> | | 16 | OUT1_CCM_EN | 0 = Disable (default) | | | | 1 = Enable | | 15 | RES | Reserved | | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | | 7 | RES | Reserved | | 6 | RES | Reserved | | 5 | RES | Reserved | | 4 | RES | Reserved | | 3 | RES | Reserved | | 2 | RES | Reserved | | 1 | RES | Reserved | | 0 | RES | Reserved | <sup>1.</sup> Refer to Section 3.19 Constant current mode for the correct sequence of constant current mode activation. Table 107. CR21(0x15) to CR24 (0x18) | | | | | | | | | | | ` | | | ` | | | | | | | | | | | | |-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit<br>name | RES | Access | | | | | | | | | | | 0 ( | R) | | | | | | | | | | | | | DS14048 - Rev 3 page 112/137 Table 108. CR21(0x15) to CR24 (0x18) signals description | Bit | Name | Description | |-----|------|-------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | RES | Reserved | | 20 | RES | Reserved | | 19 | RES | Reserved | | 18 | RES | Reserved | | 17 | RES | Reserved | | 16 | RES | Reserved | | 15 | RES | Reserved | | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | | 7 | RES | Reserved | | 6 | RES | Reserved | | 5 | RES | Reserved | | 4 | RES | Reserved | | 3 | RES | Reserved | | 2 | RES | Reserved | | 1 | RES | Reserved | | 0 | RES | Reserved | Table 109. Control register CR34 (0x22) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|----------| | Bit<br>name | RES IWK | ICMP | ICMP_SET | | Access | | | | | | | | | | 0 (R/ | W) | | | | | | | | | | | 0 | (R/V | V) | Table 110. CR34 signals description | Bit | Name | Description | |-----|------|-------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | RES | Reserved | | 20 | RES | Reserved | | 19 | RES | Reserved | DS14048 - Rev 3 page 113/137 | Bit | Name | Description | |-----|----------|-----------------------------------------------------------------------------------| | 18 | RES | Reserved | | 17 | RES | Reserved | | 16 | RES | Reserved | | 15 | RES | Reserved | | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | | 7 | RES | Reserved | | 6 | RES | Reserved | | 5 | RES | Reserved | | 4 | RES | Reserved | | 3 | RES | Reserved | | | | Wake-up event on CAN and wake-up pins in V1standby mode | | 2 | IWK | 0 = Device moves in active mode (default) | | | | 1 = Device remains in V1_standby mode. Interrupt generated on NINT pins | | | | V1 load current supervision | | 1 | ICMP | 0 = Enabled: watchdog is disabled in V1_standby when $I_{v1} < I_{CMP}$ (default) | | ' | ICIVIF | 1 = Disabled: watchdog is disabled upon transition into V1_standby mode | | | | Setting ICMP = 1 is only possible when ICMP_config_en = 1 | | | | Set thresholds for ICMP: | | 0 | ICMP_SET | 0 = Low values for rising and falling (default) | | | | 1 = High values for rising and falling | Table 111. Configuration register (0x3F) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------|-----------------|---------------|-----------------|--------------|-----------|----------------|--------------|-----|-----|---------|-----------|---------|-----|----------|---------|---------|---------|-----|---------------|------------|------|------|-------| | Bit<br>name | CAN_LOOP_EN | LIN_TXD_TOUT_EN | LIN_WU_config | CANTO_NINT_MASK | WU_NINT_MASK | DIAGN_EXT | ICMP_CONFIG_EN | WD_CONFIG_EN | RES | RES | MASK_TW | MASK_RSTB | MASK_OL | RES | MASK_PLE | MASK_GW | MASK_FE | MASK_DE | RES | CAN_AUTO_BIAS | DIR/WU2_EN | V2_1 | V2_0 | RES | | Access | 0 (R/<br>W) | 1 (R/<br>W) | | | 0 (F | R/W) | | | 0 ( | R) | | | | | | 0 (R | R/W) | | | | | | | 0 (R) | DS14048 - Rev 3 page 114/137 Table 112. Configuration register signals description | Bit | Name | Description | |-----|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | CAN Looping of TxD_C to RxD_C | | 23 | CAN_LOOP_EN | 0 = CAN looping disabled (default) | | | | 1 = CAN looping enabled | | | | LIN TxD timeout detection | | 22 | LIN_TXD_TOUT_EN | 0 = LIN TxD timeout detection disabled | | | | 1 = LIN TxD timeout detection enabled (default) | | | | Configuration of LIN wake-up behaviour | | 21 | LIN_WU_config | 0 = Wake-up at recessive - dominant - recessive with t_dom > 28 μs (default), (according to LIN ISO 17987-4/2016 and Hardware Requirements for Transceivers version 1.3) | | | | 1 = Wake-up at recessive - dominant or dominant - recessive transition | | 20 | CANTO NINT MACK | 0 = CAN communication timeout is not masked (default) | | 20 | CANTO_NINT_MASK | 1 = CAN communication timeout is masked | | 40 | VALLE NUNITE MARCIZ | 0 = Wake-up is not masked (default) | | 19 | WU_NINT_MASK | 1 = Wake-up is masked | | | | Fail safe output configuration by DIAGN pin | | 18 | DIAGN_EXT | 0 = Only fail safe mode is considered (for example watchdog failure; V1 failure; thermal shutdown TSD2), (default). | | | | 1 = DIAGN pin reflects one or more errors such as reported in the GLOBAL STATUS BYTE register by global status bit not (GSBN) | | | | 0 writing ICMP = 1 is blocked (writing ICMP=0 is possible); (default) | | 17 | ICMP_CONFIG_EN | 1 writing ICMP = 1 is possible with next SPI command | | | | bit is automatically reset to 0 after next SPI command | | | | 0 = Writing to WD configuration (CR2 [0:1] is blocked (default) | | 16 | WD_CONFIG_EN | 1 = Writing to WD configuration bits is possible with next SPI command bit is automatically reset to 0 after next SPI command | | 15 | RES | Reserved | | 14 | RES | Reserved | | | | 0 = Thermal warning is not masked (default) | | 13 | MASK_TW | 1 = Thermal warning is masked | | | | For example it is reported as a global warning (GSB bit 1) but not as a global error (GSB bit 7) | | | | 0 = V1_UV reset condition is not masked (default) | | 12 | MASK_RSTB | 1 = V1_UV reset condition is masked | | | | For example reported as a reset (GSB bit 6) but not as a global error (GSB bit 7) | | | | 0 = Open load condition at all outputs are not masked (default) | | 11 | MASK_OL | 1 = Open load condition at all outputs are masked | | | | For example. it is reported as a functional error (GSB bit 27) but not as a global error (GSB bit 31) | | 10 | RES | Reserved | | | | 0 = Physical layer errors are not masked (default) | | 9 | MASK_PLE | 1 = Physical layer errors are masked | | | | For example reported as a physical layer error (GSB bit 4) but not as a global error (GSB bit 7) | | | | 0 = Global warning conditions are not masked (default) | | 8 | MASK_GW | 1 = Global warning conditions are masked | | | | For example reported as a global warning (GSB bit 1) but not as a global error (GSB bit 7) | DS14048 - Rev 3 page 115/137 | Bit | Name | Description | |-----|---------------------------|------------------------------------------------------------------------------------------------| | | | 0 = Functional error conditions are not masked (default) | | 7 | MASK_FE | 1 = Functional error conditions are masked | | | | For example reported as a functional error (GSB bit 27) but not as a global error (GSB bit 31) | | | | 0 = Device error conditions are not masked (default) | | 6 | MASK_DE | 1 = Device error conditions are masked | | | | For example reported as a device error (GSB bit 2) but not as a global error (GSB bit 7) | | 5 | RES | Reserved | | | | CAN automatic biasing activation | | 4 | CAN_AUTO_BIAS | 0 = Auto biasing disabled (default) | | | | 1 = Auto biasing enabled | | | | Enable DIR input for direct drive of OUT14 | | 3 | DIR/WU2_EN <sup>(1)</sup> | 0 = WU2 configured as wake-up input (default) | | | | 1 = DIR function enabled | | 2 | V2_1 | Voltage regulator V2 configuration: | | | | 00 = V2 OFF in all modes (default) | | 1 | V2 0 | 01 = V2 ON in active mode; OFF in standby modes | | ' | V2_0 | 10 = V2 ON in active and V1 standby mode; OFF in VBAT_standby mode | | | | 11 = V2 ON in all modes | | 0 | RES | Reserved | #### **Status registers** 7.5 Table 113. Status register SR1 (0x31) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|----------|----------|----------|----------|------------|--------------|------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|----------------|----------------|------|------|------------------------|-----------------|--------|------| | Bit<br>name | RES | RES | WU2_WAKE | WU1_WAKE | WAKE_CAN | WAKE_LIN | WAKE_TIMER | DEBUG_ACTIVE | V1UV | V1_RESTART_2 | V1_RESTART_1 | V1_RESTART_0 | WDFAIL_CNT_3 | WDFAIL_CNT_2 | WDFAIL_CNT_1 | WDFAIL_CNT_0 | DEVICE_STATE_1 | DEVICE_STATE_0 | TSD2 | TSD1 | FORCED_SLEEP_TSD2/V1SC | FORCED_SLEEP_WD | WDFAIL | VPOR | | Access | F | ₹ | | | | R/C | | | | | | | R | | | | | | | R | /C | | | | Table 114. SR1 description | Bit | Name | Description | |-----|----------|------------------------------------------------------------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | WU2 WAKE | Shows wake-up source | | 20 | WU1 WAKE | '1' = wake-up Bits are latched until a "read and clear" command | DS14048 - Rev 3 page 116/137 | Bit | Name | Description | |-----|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19 | WAKE CAN | Shows wake-up source | | 18 | WAKE LIN | '1' = wake-up | | 17 | WAKE TIMER | Bits are latched until a "read and clear" command | | 16 | DEBUG_ACTIVE | Indicates device is in debug mode '1' = debug mode Bit is latched until a "read and clear" command | | 15 | V1UV | Indicates undervoltage condition at voltage regulator V1 (V1 < V <sub>RTx</sub> ) '1' = undervoltage Bit is latched until a "read and clear" command | | 14 | V1_RESTART_2 | Indicates that the number of TSD2 events that caused a restart of voltage regulator V1 | | 13 | V1_ RESTART_1 | Bits cannot be cleared; the counter is automatically cleared if no additional TSD2 event occurs within 1 | | 12 | V1_ RESTART_0 | minute. | | 11 | WDFAIL_CNT_3 | | | 10 | WDFAIL_CNT_2 | Indicates number of subsequent watchdog failures | | 9 | WDFAIL_CNT_1 | Bits cannot be cleared; they are cleared with a valid watchdog trigger | | 8 | WDFAIL_CNT_0 | | | 7 | DEVICE_STATE_1 | 00 = Active mode after power-on, or after read and clear command | | 6 | DEVICE_STATE_0 | 01 = Active mode after wake-up from V_standby mode (before read and clear command) 10 = Active mode after wake-up from VBAT_standby mode (before read and clear command) 11 = Not used Bit is latched until a read&clear command After a "read and clear access", the device state is updated | | 5 | TSD2 | Thermal shutdown 2 was reached Bit is latched until a "read and clear" command for Cluster 4 (bit 22 in SR7) | | 4 | TSD1 | Thermal shutdown 1 was reached Bit is latched until a "read and clear" command for all clusters (bit 16-23 in SR7) | | 3 | FORCED_SLEEP_TS<br>D2/V1SC | Device entered forced sleep mode due to: Thermal shutdown or Short circuit on V1 during startup Bit is latched until a read and clear command | | 2 | FORCED_SLEEP_W<br>D | Device entered forced sleep mode due to multiple watchdog failures Bit is latched until a read and clear command | | 1 | WDFAIL | Watchdog failure Bit is latched until a "read and clear" command | | 0 | VPOR | VREG power-on seset threshold (V <sub>POR</sub> ) <sup>(1)</sup> reached Bit is latched until a "read and clear" command | <sup>1.</sup> If $V_{POR}$ is set after a cold startup, the device comes from a power-on reset. DS14048 - Rev 3 page 117/137 Table 115. Status register SR2 (0x32) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|--------------|-------------|--------------|-------------|--------------|--------------|-------------|-------|-------------------|-----|-----|-----|-------------|-------------|-------|----|------|--------|--------|-----|----------|----------|-------|-------| | Bit<br>name | LIN_PERM_DOM | LIN_TXD_DOM | LIN_PERM_REC | CAN_RXD_REC | CAN_PERM_REC | CAN_PERM_DOM | CAN_TXD_DOM | CANTO | FORCED_SLEEP_V10V | RES | RES | RES | SPI_INV_CMD | SPI_SCK_CNT | V1_0V | WT | V2SC | V2FAIL | V1FAIL | RES | VSREG OV | VSREG UV | VS OV | VS UV | | Access | R/C | | | | | | R | | R/C | R | | | R/C | | | R | | R | /C | | | | | | Table 116. SR2 description | Bit | Name | Description | |-----|-----------------|---------------------------------------------------------------------------------| | 00 | LIN BERM BOM | LIN bus signal is dominant for t > T <sub>dom(bus)</sub> | | 23 | LIN_PERM_DOM | Bit is latched until a "read and clear" command | | | | TxD_L pin is dominant for t > t <sub>dom(TXDL)</sub> | | 22 | LIN_TXD_DOM | The LIN transmitter is disabled until the bit is cleared | | | | Bit is latched until a "read and clear" command | | | | LIN bus signal does not follow TxD_L within t <sub>LIN</sub> | | 21 | LIN_PERM_REC | The LIN transmitter is disabled until the bit is cleared | | | | Bit is latched until a "read and clear" command | | | | RxD_C has not followed TxD_C for 4 times | | 20 | CAN_RXD_REC | The CAN transmitter is disabled until the bit is cleared | | | | Bit is latched until a "read and clear" command | | | | CAN bus signal did not follow TxD_C for 4 times | | 19 | CAN_PERM_REC | The CAN transmitter is disabled until the bit is cleared | | | | Bit is latched until a "read and clear" command | | 18 | CAN_PERM_DOM | CAN bus signal is dominant for t > t <sub>CAN</sub> | | | 0/11\ | Bit is latched until a "read and clear" command | | | | TxD_C pin is dominant for $t > t_{dom(TXDC)}$ | | 17 | CAN_TXD_ DOM | The CAN transmitter is disabled until the bit is cleared | | | | Bit is latched until a "read and clear" command | | | | CAN communication timeout | | 16 | CANTO | Bit is set if there is no communication on the bus for t > t <sub>Silence</sub> | | 10 | CANTO | CANTO indicates that there was a transition from BIASON to BIASOFF | | | | Bit is latched until a read and clear access | | 15 | FORCED_SLEEP_V1 | Device entered forced sleep mode due to an overvoltage occurrence on V1 | | | OV | Bit is latched until a "read and clear" command | | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | SPI INV CMD | Invalid SPI command | | | SELINA CIAID | '1' indicates one of the following conditions was detected: | DS14048 - Rev 3 page 118/137 | Bit | Name | Description | |------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | -511 | | access to undefined address | | | | Write operation to status register | | | | DI stuck at '0' or '1' | | | | CSN timeout | | | | <ul><li>Parity failure</li><li>invalid or undefined setting</li></ul> | | | | | | | | The SPI frame is ignored Bit is latched until a "read and clear" command | | | | | | 40 | | SPI clock counter | | 10 | SPI SCK CNT | '1' indicates that an SPI frame with the wrong number of CLK cycles was detected | | | | Bit is latched until a valid SPI frame | | | | V1 overvoltage | | 9 | V1_OV | '1' indicates the voltage at V1 has reached the overvoltage threshold | | | | Bit is latched until a "read and clear" command | | | | Thermal warning | | 8 | TW | '1' indicates that the temperature has reached the thermal warning threshold | | | | Bit is latched until a "read and clear" command | | | | V2 short circuit detection | | 7 | V2SC | '1' indicates that a short circuit to GND condition of V2 at turn-on of the regulator | | | | (V2 < V2_fail for t > tv2_short) | | | | Bit is latched until a "read and clear" command | | | | V2 failure detection | | 6 | V2FAIL | '1' indicates that a V2 fail event occurred since last readout | | | | (V2 < V2_fail for t > tv2_fail) | | | | Bit is latched until a "read and clear" command | | | | V1 failure detection | | 5 | V1FAIL | '1' indicates that a V1 fail event occurred since last readout | | | | (V1 < V1_fail for t > tv1_fail) | | | | Bit is latched until a "read and clear" command | | 4 | RES | Reserved | | | | V <sub>SREG</sub> overvoltage | | 3 | VSREG_OV | '1' indicates that the voltage at V <sub>SREG</sub> has reached the overvoltage threshold | | | | Bit is latched until a "read and clear" command | | | | V <sub>SREG</sub> undervoltage | | 2 | VSREG_UV | '1' indicates that the voltage at V <sub>SREG</sub> has reached the undervoltage threshold | | | | Bit is latched until a "read and clear" command | | | | V <sub>S</sub> overvoltage | | 1 | VS_OV | '1' indicates that the voltage at V <sub>S</sub> has reached the overvoltage threshold | | | | Bit is latched until a "read and clear" command | | | | V <sub>S</sub> undervoltage | | 0 | VS_UV | '1' indicates that the voltage at V <sub>S</sub> has reached the undervoltage threshold | | | _ | Bit is latched until a "read and clear" command | | | | The state of s | DS14048 - Rev 3 page 119/137 # Table 117. Status register SR3 (0x33) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|---------|---------|---------|---------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Bit<br>name | RES | RES | OUT4_OC | OUT3_OC | OUT2_OC | OUT1_OC | RES | Access | F | 7 | | R | /C | | | | | | | | | F | 3 | | | | | | | | | | Table 118. SR3 description | Bit | Name | Description | |-----|---------|-----------------------------------------------------------------------------------------------------------------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | OUT4_OC | | | 20 | OUT3_OC | Overcurrent shutdown | | 19 | OUT2_OC | '1' indicates the output was shut down due to overcurrent condition. Bit is latched until a "read and clear" command | | 18 | OUT1_OC | Bit is lateried until a read and clear command | | 17 | RES | Reserved | | 16 | RES | Reserved | | 15 | RES | Reserved | | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | | 7 | RES | Reserved | | 6 | RES | Reserved | | 5 | RES | Reserved | | 4 | RES | Reserved | | 3 | RES | Reserved | | 2 | RES | Reserved | | 1 | RES | Reserved | | 0 | RES | Reserved | Table 119. Status register SR4 (0x34) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|---------|---------|---------|---------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Bit<br>name | RES | RES | OUT4_OL | OUT3_OL | OUT2_OL | OUT1_OL | RES | Access | F | ₹ | | R | /C | | | | | | | | | F | 2 | | | | | | | | | | DS14048 - Rev 3 page 120/137 Table 120. SR4 description | Bit | Name | Description | |-----|---------|------------------------------------------------------------------------------------------------------------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | OUT4_OL | | | 20 | OUT3_OL | Open-load | | 19 | OUT2_OL | '1' indicates an open-load condition was detected at the output Bit is latched until a "read and clear" command | | 18 | OUT1_OL | Dit is lateried until a Tead and olear command | | 17 | RES | Reserved | | 16 | RES | Reserved | | 15 | RES | Reserved | | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | | 7 | RES | Reserved | | 6 | RES | Reserved | | 5 | RES | Reserved | | 4 | RES | Reserved | | 3 | RES | Reserved | | 2 | RES | Reserved | | 1 | RES | Reserved | | 0 | RES | Reserved | Table 121. Status register SR5 (0x35) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|------------------|------------------|-----|-----|-----------|-----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Bit<br>name | WD_TIMER_STATE_1 | WD_TIMER_STATE_0 | RES | RES | WU2_STATE | WU1_STATE | RES | Access | | | | | | | | | | | F | 3 | | | | | | | | | | | | | DS14048 - Rev 3 page 121/137 Table 122. SR5 description | Bit | Name | Description | |-----|----------------------|------------------------------------------------------------------------------| | 23 | WD_TIMER_STATE_ | Watchdog timer status: | | | 1 | 00 = 0 - 33% | | | WD TIMED STATE | 01 = 33 - 66% | | 22 | WD_TIMER_STATE_<br>0 | 11 = 66 - 100% | | | | 10 = Invalid configuration | | 21 | RES | Reserved | | 20 | RES | Reserved | | 19 | WU2_STATE | State of WUx input | | | | 0 = Input level is low | | 18 | WU1_STATE | 1 = Input level is high | | | | The bit shows the momentary status of WUx and cannot be cleared ("live bit") | | 17 | RES | Reserved | | 16 | RES | Reserved | | 15 | RES | Reserved | | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | | 7 | RES | Reserved | | 6 | RES | Reserved | | 5 | RES | Reserved | | 4 | RES | Reserved | | 3 | RES | Reserved | | 2 | RES | Reserved | | 1 | RES | Reserved | | 0 | RES | Reserved | Table 123. Status register SR6 (0x36) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----------|------------|-------------|-----|-----|-----| | Bit<br>name | RES SGNDLOSS | IP_SUP_LOW | CAN_SUP_LOW | RES | RES | RES | | Access | | | | | | | | | R | | | | | | | | | | | R/C | | | R | | DS14048 - Rev 3 page 122/137 Table 124. SR6 description | Bit | Name | Description | |-----|--------------|----------------------------------------------------------------------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | RES | Reserved | | 20 | RES | Reserved | | 19 | RES | Reserved | | 18 | RES | Reserved | | 17 | RES | Reserved | | 16 | RES | Reserved | | 15 | RES | Reserved | | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | | 7 | RES | Reserved | | 6 | RES | Reserved | | | | Loss of ground status bit | | 5 | SGNDLOSS | '1' indicates that ground at SGND pin has been lost | | | | Bit is not latched | | 4 | IP_SUP_LOW | Internal IP voltage supply (analog and/or digital) is less than 3 V | | | | Bit is latched until a "read and clear" command | | | 0.111 011- 1 | Voltage at the CAN supply pin reached the CAN supply low warning threshold | | 3 | CAN_SUP_LOW | V <sub>CANSUP</sub> < V <sub>CANSUPlow</sub> | | | D=0 | Bit is latched until a "read and clear" command | | 2 | RES | Reserved | | 1 | RES | Reserved | | 0 | RES | Reserved | Table 125. Status register SR7 (0x37) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|-----|-----|----------|----------|----------|----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Bit<br>name | RES | RES | RES | RES | TSD1_CL4 | TSD1_CL3 | TSD1_CL2 | TSD1_CL1 | RES | Access | | F | 3 | | | R | /C | | | | | | | | | R | | | | | | | | | DS14048 - Rev 3 page 123/137 Table 126. SR7 description | Bit | Name | Description | |-----|----------|-----------------------------------------------------------------------------------------------------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | RES | Reserved | | 20 | RES | Reserved | | 19 | TSD1_CL4 | Thermal shutdown of Cluster x | | 18 | TSD1_CL3 | '1' indicates Cluster x has reached the thermal shutdown threshold (TSD1) and the output cluster was shut | | 17 | TSD1_CL2 | down | | 16 | TSD1_CL1 | Bit is latched until a "read and clear" command of this bit only | | 15 | RES | Reserved | | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | | 7 | RES | Reserved | | 6 | RES | Reserved | | 5 | RES | Reserved | | 4 | RES | Reserved | | 3 | RES | Reserved | | 2 | RES | Reserved | | 1 | RES | Reserved | | 0 | RES | Reserved | Table 127. Status register SR8 (0x38) | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|-----|-----|--------|--------|--------|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Bit<br>name | RES | RES | RES | RES | TW_CL4 | TW_CL3 | TW_CL2 | TW_CL1 | RES | Access | | F | 3 | | | R | 'C | | | | | | | | | R | | | | | | | | | Table 128. SR8 description | Bit | Name | Description | |-----|--------|--------------------------------------------------------------------------------------------------| | 23 | RES | Reserved | | 22 | RES | Reserved | | 21 | RES | Reserved | | 20 | RES | Reserved | | 19 | TW_CL4 | Thermal warning for Cluster x '1' indicates Cluster x has reached the thermal warning threshold | DS14048 - Rev 3 page 124/137 | Bit | Name | Description | |-----|--------|------------------------------------------------------------------| | 18 | TW_CL3 | | | 17 | TW_CL2 | Bit is latched until a "read and clear" command of this bit only | | 16 | TW_CL1 | | | 15 | RES | Reserved | | 14 | RES | Reserved | | 13 | RES | Reserved | | 12 | RES | Reserved | | 11 | RES | Reserved | | 10 | RES | Reserved | | 9 | RES | Reserved | | 8 | RES | Reserved | | 7 | RES | Reserved | | 6 | RES | Reserved | | 5 | RES | Reserved | | 4 | RES | Reserved | | 3 | RES | Reserved | | 2 | RES | Reserved | | 1 | RES | Reserved | | 0 | RES | Reserved | DS14048 - Rev 3 page 125/137 # 8 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. # 8.1 QFN32L Epad (5.0x5.0x1.0 mm) package information + fff MCAB bbb M C AB ddd (M) - [e1]/2 + fff M C AB [e1]/2 \_ A3 Æ // ccc C □eeeC A A "C-D" NOT TO SCALE В ЬΒ E/2 (see FIG.2) A 2X 🗀 aaa C 2X 🗀 aaa C Figure 41. QFN32L Epad (5.0x5.0x1.0 mm) package outline DS14048 - Rev 3 page 126/137 Table 129. QFN32L Epad (5.0x5.0x1.0 mm) package mechanical data | Cumbal | Dimension in mm | | | | |--------|-----------------|----------------------|------|--| | Symbol | Min. | Тур. | Max. | | | A | 0.80 | 0.90 | 1.00 | | | A1 | 0 | - | 0.05 | | | A2 | - | 0.2 REF | - | | | A3 | 0.1 | - | - | | | D | | 5.00 BSC | | | | D2 | 3.40 | 3.50 | 3.60 | | | E | | 5.00 BSC | | | | E2 | 3.40 | 3.50 | 3.60 | | | e1 | | 0.5 BSC | | | | k | 0.20 | - | - | | | L1 | - | | 0.05 | | | La | 0.40 | 0.50 | 0.50 | | | bA | 0.20 | 0.25 | 0.30 | | | h | - | 0.19 REF | - | | | h1 | - | 0.19 REF | - | | | LB | 0.45 | 0.5 | 0.55 | | | bB | 0.20 | 0.25 | 0.30 | | | N | | 32 | | | | R1 | - | - | 0.1 | | | | Tolerance of | of form and position | | | | aaa | | 0.15 | | | | bbb | 0.10 | | | | | ccc | 0.10 | | | | | ddd | 0.05 | | | | | eee | 0.08 | | | | | fff | 0.10 | | | | DS14048 - Rev 3 page 127/137 # **Revision history** Table 130. Document revision history | Date | Version | Changes | |-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 05-Oct-2022 | 1 | Initial release. | | 12-Dec-2022 | 2 | Updated: Section Features; Table 3. ESD protection; Table 72. CR1 signals description; Table 106. CR20 signals description. Minor text changes in: Section 3.11.1 Features; Section 3.11.3 Wake-up from standby modes; Section 3.12.1 Features; Table 8. Functional overview. Minor text changes to improve readability. | | 28-Feb-2023 | 3 | Updated: Section 3.11.1 Features Section 2.3 Temperature ranges and thermal data Section 3.10 V1 overvoltage detection Table 40. CAN communication operating range Table 47. CAN receiver input resistance Figure 40. Typical application diagram Minor text changes to improve readability. | DS14048 - Rev 3 page 128/137 # **Contents** | 1 | Bloc | k diagr | am and pin description | 3 | |---|------|---------|--------------------------------------------------------|----| | | 1.1 | Block | diagram | 3 | | | 1.2 | Pin de | escription | 5 | | 2 | Maxi | imum ra | atings | 8 | | | 2.1 | Opera | ting range | 8 | | | | 2.1.1 | Supply voltage ranges | 8 | | | 2.2 | Absolu | ute maximum ratings | 8 | | | 2.3 | Tempe | erature ranges and thermal data | 10 | | 3 | Fund | ctional | description | 12 | | | 3.1 | Supply | y VS and VSREG | 12 | | | 3.2 | Voltag | e regulators | 12 | | | | 3.2.1 | Voltage regulator: V1 | 12 | | | | 3.2.2 | Voltage regulator: V2 | 13 | | | | 3.2.3 | Voltage regulator failure | 13 | | | | 3.2.4 | Short to ground detection | 13 | | | | 3.2.5 | Voltage regulator behavior | 14 | | | 3.3 | Opera | ting modes | 14 | | | | 3.3.1 | Active mode | 14 | | | | 3.3.2 | SW-debug mode | 14 | | | | 3.3.3 | V1_standby mode | 15 | | | | 3.3.4 | Interrupt | 15 | | | | 3.3.5 | VBAT_standby mode | 16 | | | 3.4 | Wake- | -up from standby modes | 16 | | | | 3.4.1 | Wake-up inputs | 17 | | | 3.5 | Functi | onal overview (truth table) | 19 | | | 3.6 | Config | gurable window watchdog | 20 | | | | 3.6.1 | Change watchdog timing | 23 | | | 3.7 | Fail sa | afe mode | 23 | | | | 3.7.1 | Temporary failures | 23 | | | | 3.7.2 | Non recoverable failures - Forced in VBAT_standby mode | 24 | | 3.8 | Reset | output (NRESET) | 25 | |-------|-----------|-----------------------------------------------|----| | 3.9 | DIAGN | output | 25 | | 3.10 | V1 ove | rvoltage detection | 26 | | 3.11 | LIN bus | s interfaces (only for SPSB0815 and SPSB0813) | 27 | | | 3.11.1 | Features | 27 | | | 3.11.2 | Error handling | 28 | | | 3.11.3 | Wake-up from standby modes | 28 | | 3.12 | CAN FI | D bus transceiver | 29 | | | 3.12.1 | Features | 29 | | | 3.12.2 | CAN transceiver supply | 29 | | | 3.12.3 | CAN transceiver operating modes | 31 | | | 3.12.4 | CAN error handling | 31 | | | 3.12.5 | Wake-up by CAN | 32 | | | 3.12.6 | CAN receive only mode | 33 | | | 3.12.7 | CAN looping mode | 33 | | 3.13 | Power | supply fail | 33 | | | 3.13.1 | V <sub>S</sub> supply failure | 33 | | | 3.13.2 | V <sub>SREG</sub> supply failure | 34 | | 3.14 | Therm | al state machine | 35 | | 3.15 | Power | outputs OUT14 | 37 | | 3.16 | Open- | load detection | 37 | | 3.17 | Overcu | rrent detection | 37 | | 3.18 | Curren | t monitor | 37 | | 3.19 | Consta | ant current mode | 38 | | 3.20 | Tempe | rature warning and shutdown | 39 | | 3.21 | Therma | al clusters | 39 | | 3.22 | Functio | nal safety management | 40 | | Seria | ıl periph | neral interface (SPI) | 42 | | 4.1 | ST-SPI | | 42 | | | 4.1.1 | Physical layer | | | 4.2 | Signal | description | 43 | 4 | | | 4.2.1 | Clock and data characteristics | . 43 | |---|-------|-----------|------------------------------------------|------| | | | 4.2.2 | Communication protocol | . 44 | | | 4.3 | Address | s definition | . 47 | | | | 4.3.1 | Information registers | . 48 | | | | 4.3.2 | Device application registers (RAM) | . 51 | | | 4.4 | Protoco | I failure detection | . 51 | | | | 4.4.1 | Clock monitor | . 52 | | | | 4.4.2 | SCK polarity (CPOL) check | . 52 | | | | 4.4.3 | SCK phase (CPHA) check | . 52 | | | | 4.4.4 | CSN timeout | . 52 | | | | 4.4.5 | SDI stuck at GND | . 52 | | | | 4.4.6 | SDI stuck at HIGH | . 52 | | | | 4.4.7 | SDO stuck at GND and HIGH | . 52 | | 5 | Elect | rical cha | aracteristics | .53 | | | 5.1 | Oscillato | or | . 56 | | | 5.2 | Power-c | on reset (V <sub>SREG</sub> ) | . 57 | | | 5.3 | Voltage | regulator V1 | . 57 | | | 5.4 | Voltage | regulator V2 | . 58 | | | 5.5 | Reset o | utput | . 59 | | | 5.6 | DIAGN | output | . 60 | | | 5.7 | Watchd | og | . 60 | | | 5.8 | Current | monitor output (CM) | . 62 | | | 5.9 | Outputs | OUT1OUT4 | . 63 | | | 5.10 | Power o | outputs switching times | . 63 | | | 5.11 | Output | current threshold | . 64 | | | 5.12 | Wake-u | p inputs (WU1, DIR/WU2) | . 65 | | | 5.13 | CAN FE | O transceiver | . 66 | | | 5.14 | LIN tran | sceiver (only for SPSB0815 and SPSB0813) | . 73 | | | 5.15 | | | | | | 5.16 | | nput | | | | 5.17 | | t output | | | | | | | | | | 5.18 | Timer1 and Timer2 | 82 | |-----|---------|--------------------------------------------------|-------| | | 5.19 | SGND loss comparator | 83 | | 6 | Appl | ication | 84 | | 7 | SPI r | egisters | 85 | | | 7.1 | Global status byte (GSB) | 85 | | | 7.2 | Control registers overview | 88 | | | 7.3 | Status register overview | 92 | | | 7.4 | Control registers | 94 | | | 7.5 | Status registers | | | 8 | Pack | age information | 126 | | | 8.1 | QFN32L Epad (5.0x5.0x1.0 mm) package information | . 126 | | Rev | ision I | nistory | 128 | # **List of tables** | Table 1. | Pin function | 6 | |------------------------|-------------------------------------------------------------------|------| | Table 2. | Absolute maximum ratings | 8 | | Table 3. | ESD protection | 9 | | Table 4. | Transient immunity ratings according to ISO 7637-2 | . 10 | | Table 5. | Temperature ranges and thermal data | | | Table 6. | Voltage regulators configuration | | | Table 7. | Wake-up source | | | Table 8. | Functional overview | | | Table 9. | Temporary failures conditions | | | Table 10. | Non recoverable failures conditions | | | Table 11. | Thermal cluster definition | | | Table 12. | Safety requirement | | | Table 13. | Operation codes | | | Table 14. | Global status byte | | | Table 15. | Device application access | | | Table 16. | RAM address range | | | Table 17. | Device information read access | | | Table 18. | ROM address range. | | | Table 19. | SPSB081 information registers map. | | | Table 20. | SPI mode register | | | Table 21. | Burst read bit. | | | Table 22. | SPI data length | | | Table 23. | Data consistency check | | | Table 24. | WD Type/Timing | | | Table 25. | WD bit position | | | Table 26. | Electrical parameters numbering | | | Table 27. | Supply | | | Table 28. | Oscillator | | | Table 29. | Power-on reset | | | Table 30. | Voltage regulator V1 | | | Table 31. | Voltage regulator V2 | | | Table 31. | Reset output | | | Table 33. | DIAGN output | | | Table 34. | Watchdog | | | Table 35. | Current monitor output (CM) | | | Table 36. | Outputs OUT1OUT4 | | | Table 37. | Power outputs switching times. | | | Table 37. | Output current threshold | | | Table 39. | Wake-up inputs | | | Table 40. | CAN communication operating range | | | Table 41. | CAN transmit data input: Pin TxDC | | | Table 41. | CAN receive data output: Pin RxDC | | | Table 42. | CAN transmitter dominant output characteristics | | | | • | | | Table 44. | CAN transmitter recessive output characteristics, CAN normal mode | | | Table 45.<br>Table 46. | CAN receiver input characteristics during CAN normal mode | | | | | | | Table 47. | CAN transceiver delay | | | Table 48. | CAN receiver input registance | | | Table 49. | CAN receiver input resistance | | | Table 50. | Biasing control timings | | | Table 51. | LIN transmit data input: pin TxD | | | Table 52. | LIN receive data output: pin RxD | . /3 | | Table 53. | LIN transmitter and receiver: pin LIN | . 73 | |------------------------|---------------------------------------|-------| | Table 54. | LIN transceiver timing | . 75 | | Table 55. | Input: CSN | . 76 | | Table 56. | Inputs: CLK, DI | | | Table 57. | DI, CLK and CSN timing | | | Table 58. | Output: DO | . 77 | | Table 59. | DO timing | | | Table 60. | CSN timing | | | Table 61. | Debug input | | | Table 62. | Interrupt output | | | Table 63. | Timer1 and Timer2 values | | | Table 64. | SGND loss comparator | | | Table 65. | Global status byte (GSB) | | | Table 66. | Global status byte (GSB) description | | | Table 67. | Global control registers | | | Table 68. | Control registers overview | | | Table 69. | Global status registers | | | Table 70. | Status registers overview | | | Table 71. | Control register CR1 (0x01) | | | Table 72. | CR1 signals description | | | Table 73. | Control register CR2 (0x02) | | | Table 74. | CR2 signals description | | | Table 75. | Control register CR3 (0x03) | | | Table 76. | CR3 signals description | | | Table 77. | Control register CR4 (0x04) | | | Table 78. | CR4 signals description | | | Table 79. | Control register CR5 (0x05) | | | Table 80. | CR5 signals description | | | Table 81. | Control register CR6 (0x06) | | | Table 82. | CR6 signals description | | | Table 83. | Control register CR7 (0x07). | | | Table 84. | CR7 signals description | | | Table 85. | Control register CR8 (0x08) | | | Table 86. | CR8 signals description | | | Table 87. | Control register CR9 (0x09). | | | Table 88. | CR9 signals description | | | Table 89. | Control register CR10 (0x0A) | | | Table 90.<br>Table 91. | CR10 signals description | | | | Control register CR11 (0x0B) | | | Table 92.<br>Table 93. | CR11 signals description | | | | CR12 signals description | | | Table 94.<br>Table 95. | Control register CR13 (0x0D) | | | Table 96. | CR13 signals description | | | Table 96. | Control register CR14 (0x0E). | | | Table 98. | CR14 signals description | | | Table 99. | Control register CR15 (0x0F). | | | | CR15 signals description | | | | Control register CR16 (0x10) | | | | CR16 signals description | | | | Control register CR19 (0x13) | | | | CR17 to CR19 signals description | | | | Control register CR20 (0x14) | | | | CR20 signals description | | | Table 100. | Orze algridia deacription | . 111 | # **SPSB081** #### List of tables | <b>Table 107.</b> | CR21(0x15) to CR24 (0x18) | .112 | |-------------------|------------------------------------------------------|------| | Table 108. | CR21(0x15) to CR24 (0x18) signals description | .113 | | <b>Table 109.</b> | Control register CR34 (0x22) | .113 | | <b>Table 110.</b> | CR34 signals description | .113 | | <b>Table 111.</b> | Configuration register (0x3F) | .114 | | <b>Table 112.</b> | Configuration register signals description | .115 | | <b>Table 113.</b> | Status register SR1 (0x31) | .116 | | <b>Table 114.</b> | SR1 description | .116 | | <b>Table 115.</b> | Status register SR2 (0x32) | .118 | | <b>Table 116.</b> | SR2 description | .118 | | <b>Table 117.</b> | Status register SR3 (0x33) | 120 | | <b>Table 118.</b> | SR3 description | 120 | | <b>Table 119.</b> | Status register SR4 (0x34) | 120 | | <b>Table 120.</b> | SR4 description | 121 | | <b>Table 121.</b> | Status register SR5 (0x35) | 121 | | <b>Table 122.</b> | SR5 description | 122 | | <b>Table 123.</b> | Status register SR6 (0x36) | 122 | | <b>Table 124.</b> | SR6 description | 123 | | <b>Table 125.</b> | Status register SR7 (0x37) | 123 | | <b>Table 126.</b> | SR7 description | 124 | | <b>Table 127.</b> | Status register SR8 (0x38) | 124 | | <b>Table 128.</b> | SR8 description | 124 | | <b>Table 129.</b> | QFN32L Epad (5.0x5.0x1.0 mm) package mechanical data | 127 | | <b>Table 130.</b> | Document revision history | 128 | # **List of figures** | Figure 1. | Functional block diagram of SPSB0815 and SPSB0813 | | |------------|---------------------------------------------------------------------------------------------|-----| | Figure 2. | Functional block diagram of SPSB081C5 and SPSB081C3 | . 4 | | Figure 3. | SPSB0815 and SPSB0813 - pin connection (top view) | . 5 | | Figure 4. | SPSB081C5 and SPSB081C3 - pin connection (top view) | . 5 | | Figure 5. | QFN32L (5.0x5.0x1.0 mm) 4-layers | | | Figure 6. | Voltage regulator behavior and diagnosis during supply voltage ramp-up/ramp-down conditions | | | Figure 7. | Interrupt pin | | | Figure 8. | Static monitoring: wake-up occurs if threshold is greater than the filter time | 18 | | Figure 9. | Cyclic monitoring: the external contacts are supplied periodically by the internal timer | 18 | | Figure 10. | Main operating modes | 20 | | Figure 11. | Watchdog in normal operating mode (no errors) | 21 | | Figure 12. | Watchdog with error conditions | 22 | | Figure 13. | Watchdog in debug mode | 22 | | Figure 14. | NRESET pin | 25 | | Figure 15. | DIAGN pin | 25 | | Figure 16. | Overvoltage protection on V1 | 26 | | Figure 17. | Overvoltage detection V1 = 5 V | 27 | | Figure 18. | Wake-up behavior according to LIN ISO 17987-4/2016 | 29 | | Figure 19. | CANFD transceiver supply | 30 | | Figure 20. | Transceiver state diagram | 31 | | Figure 21. | CAN wake up capabilities | 33 | | Figure 22. | Thermal shutdown protection and diagnosis related to thermal cluster 1 | 35 | | Figure 23. | Thermal shutdown protection and diagnosis related to thermal cluster 2, 3 and 4 | 36 | | Figure 24. | Constant current mode | 38 | | Figure 25. | Thermal clusters identification | 40 | | Figure 26. | SPI pin description | 43 | | Figure 27. | SPI signal description | 44 | | Figure 28. | SDI frame | 44 | | Figure 29. | SDO frame | 46 | | Figure 30. | Window watchdog operation | 51 | | Figure 31. | Watchdog timing | 61 | | Figure 32. | Watchdog early, late and safe windows | 62 | | Figure 33. | Slew-rate of the drivers | 64 | | Figure 34. | LIN transmit, receive timing | 76 | | Figure 35. | SPI transfer timing diagram | 78 | | Figure 36. | SPI input timing | | | Figure 37. | SPI output timing | | | Figure 38. | SPI CSN - output timing | | | Figure 39. | SPI-CSN low to high transition and global status bit access | | | Figure 40. | Typical application diagram | | | Figure 41. | | 126 | DS14048 - Rev 3 page 136/137 #### **IMPORTANT NOTICE - READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2023 STMicroelectronics - All rights reserved DS14048 - Rev 3 page 137/137