







TIOL112, TIOL1123, TIOL1125 SLLSFJ1D - FEBRUARY 2022 - REVISED MARCH 2023

TIOL112 and TIOL112x IO-Link Device Transceivers with Low Residual Voltage and Integrated Surge Protection in Small Packages

## 1 Features

TEXAS

INSTRUMENTS

- 7-V to 36-V supply voltage
- PNP, NPN or IO-Link configurable output
- IEC 61131-9 COM1, COM2 and COM3 Data Rate Support
- Functional safety-capable
  - Documentation available to aid in functional safety system design
- Pin-compatible with TIOL111(x) with improved performance
  - Low residual Voltage of 0.5 V (typical) at 200 mA
  - Active driver current limiting capability
  - Improved thermal performance of the package
  - Slower driver slew rates to reduce overshoots: maximum of 750 ns
- Integrated protection features for robust systems
  - Configurable driver overcurrent limit: 50 mA to 350 mA
  - Active reverse polarity protection of up to 65 V on L+, CQ and L-
  - Fault indicator for overcurrent, overtemperature and UVLO faults
  - Safe and fast demagnetization of inductive loads
  - Extended ambient temperature operation: -40°C to 125°C
- Integrated EMC protection on L+ and CQ
  - ±8 kV IEC 61000-4-2 ESD contact discharge
  - ±4 kV IEC 61000-4-4 electrical fast transient
- ±1.2 kV/500 Ω IEC 61000-4-5 surge
- Large capacitive load driving capability
- < 2-µA CQ leakage current •
- < 1.5-mA quiescent supply current
- Integrated LDO options for up to 20 mA current
  - TIOL1123: 3.3-V LDO
  - TIOL1125: 5-V LDO
  - TIOL1123L (YAH): Selectable 3.3-V/5-V Output
- Remote wake-up indication and wake-up generation
- Small space-saving package options
  - 3 mm x 3 mm 10-pin VSON package: pin-compatible with TIOL111
  - 2.45 mm x 1.7 mm DSBGA package

## 2 Applications

- Field Transmitters and actuators
- Factory automation
- Process automation
- **IO-link PHY in remote IO**

# **3 Description**

The TIOL112(x) family of transceivers implements the IO-Link interface for industrial bidirectional, point-topoint communication. When the device is connected to an IO-Link master through a three-wire interface, the master initiates communication and exchange data with the remote node while the TIOL112(x) acts as a complete physical layer for the communication.

These devices are capable of withstanding up to 1.2 kV (500  $\Omega$ ) of IEC 61000-4-5 surge and feature integrated reverse polarity protection. A simple pinprogrammable interface allows easy interfacing with the controller circuits. The output current limit can be configured using an external resistor. TIOL112(x)can be configured to generate wake-up pulse and be used in IO-link master applications. Fault reporting and internal protection functions are provided for undervoltage, overcurrent and overtemperature conditions.

#### **Device Information**

| PART NUMBER PACKAGE <sup>(1)</sup> BODY SIZE (NOM) |            |                        |  |  |  |
|----------------------------------------------------|------------|------------------------|--|--|--|
| TIOL112                                            |            |                        |  |  |  |
| TIOL1123                                           | VSON (10)  | 3.00 mm x 3.00 mm      |  |  |  |
| TIOL1125                                           |            |                        |  |  |  |
| TIOL112                                            | DSBGA (12) | 2.45 mm x 1.70 mm      |  |  |  |
| TIOL1123                                           | D3D3A (12) | 2.45 1111 X 1.70 11111 |  |  |  |

For all available devices, see the orderable addendum at the (1) end of the data sheet.



**Typical Application Diagram** 





# **Table of Contents**

| 1 Features                           |     |
|--------------------------------------|-----|
| 2 Applications<br>3 Description      |     |
| 4 Revision History                   |     |
| 5 Pin Configuration and Functions    |     |
| 6 Specifications                     |     |
| 6.1 Absolute Maximum Ratings         |     |
| 6.2 ESD Ratings                      | 5   |
| 6.3 ESD Ratings - IEC Specifications |     |
| 6.4 Recommended Operating Conditions | 5   |
| 6.5 Thermal Information              | 6   |
| 6.6 Electrical Characteristics       | 6   |
| 6.7 Switching Characteristics        | 8   |
| 6.8 Typical Characteristics          | 9   |
| 7 Parameter Measurement Information  |     |
| 8 Detailed Description               | .12 |
| 8.1 Overview                         |     |

|    | 8.2 Functional Block Diagrams                         | . 12 |
|----|-------------------------------------------------------|------|
|    | 8.3 Feature Description.                              |      |
|    | 8.4 Device Functional Modes                           | .20  |
| 9  | Application and Implementation                        | .21  |
|    | 9.1 Application Information                           | 21   |
|    | 9.2 Typical Application                               |      |
|    | 9.3 Power Supply Recommendations                      |      |
|    | 9.4 Layout.                                           |      |
|    | ) Device and Documentation Support                    |      |
|    | 10.1 Receiving Notification of Documentation Updates. |      |
|    | 10.2 Support Resources                                | 26   |
|    | 10.3 Trademarks                                       |      |
|    | 10.4 Electrostatic Discharge Caution                  |      |
|    | 10.5 Glossary                                         |      |
| 11 | Mechanical, Packaging, and Orderable                  |      |
|    | Information                                           | 26   |
|    |                                                       |      |

# **4** Revision History

| С | Changes from Revision C (January 2023) to Revision D (March 2023)                    |    |  |
|---|--------------------------------------------------------------------------------------|----|--|
| • | Added the package outline and land pattern images for the YAH (DSBGA) 12-pin package | 26 |  |

| С | Changes from Revision B (December 2022) to Revision C (January 2023)                         |   |  |
|---|----------------------------------------------------------------------------------------------|---|--|
| • | Deleted the Advanced Information note from the DSBGA package in the Device Information table | 1 |  |

| C | hanges from Revision A (April 2022) to Revision B (December 2022)                                                                                              | Page |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Removed the conditional note 2 from the IEC Ratings - ESD Specifications table that specified 4.5kV whe EN=TX=HIGH                                             |      |
| • | Changed the description of I <sub>(VCC_OUT)</sub> from: (TIOL112L only) to: TIOL1123(L), TIOL1125 only in the<br><i>Recommended Operating Conditions</i> table |      |
|   | Changed Figure 6-4 and Figure 6-6<br>Added application curves Figure 9-6 and Figure 9-7 showing inductive load demagnetization                                 | 9    |

| Cł | hanges from Revision * (February 2022) to Revision A (April 2022)                                 | Page   |
|----|---------------------------------------------------------------------------------------------------|--------|
| •  | Deleted the Advanced Information note from the TIOL112 and TIOL1125 for the VSON package in the L | Device |
|    | Information table                                                                                 | 1      |



## **5** Pin Configuration and Functions







|        | PIN NAME    |                      |      |                                                                                                                                                                      |  |
|--------|-------------|----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PIN NO | TIOL112     | TIOL1123<br>TIOL1125 | TYPE | DESCRIPTION                                                                                                                                                          |  |
| 1      | VCC_IN      | VCC_OUT              | Р    | VCC_IN (TIOL112): External 3.3-V or 5-V logic supply input pin. VCC_OUT (TIOL1123, TIOL1125): 3.3-V or 5-V linear regulator output                                   |  |
| 2      | NFAULT      | NFAULT               | 0    | Fault indicator output signal to the microcontroller. A low level indicates either an over- current, an<br>undervoltage supply or an overtemperature condition.      |  |
| 3      | RX          | RX                   | 0    | Receive data output to the local microcontroller                                                                                                                     |  |
| 4      | тх          | тх                   | I    | Transmit data input from the local microcontroller. No effect if EN is low. Logic high sets low-side switch. Logic low sets high-side switch. Weak internal pull-up. |  |
| 5      | EN          | EN                   | I    | Driver enable input signal from the local microcontroller. Logic low sets the CQ output at Hi-Z. Weak internal pull-down.                                            |  |
| 6      | ILIM_ADJ    | ILIM_ADJ             | I    | Input for current limit adjustment. Connect resistor R <sub>SET</sub> between ILIM_ADJ and L                                                                         |  |
| 7      | L-          | L-                   | GND  | IO-Link ground potential                                                                                                                                             |  |
| 8      | CQ          | CQ                   | I/O  | IO-Link data signal (bidirectional)                                                                                                                                  |  |
| 9      | L+          | L+                   | Р    | IO-Link supply voltage (24 V nominal)                                                                                                                                |  |
| 10     | WAKE        | WAKE                 | 0    | Wake-up indicator to the local microcontroller. Open-drain output, connect this pin via pull-up resistor to VCC_IN/OUT.                                              |  |
|        | Thermal Pad | Thermal Pad          | —    | Connect to L- for optimal thermal and electrical performance                                                                                                         |  |

#### Table 5-1. Pin Functions (VSON Package)







(Top View)

 Table 5-2. Pin Functions (DSBGA)

| PIN NO    | PIN NAME | ТҮРЕ      | DESCRIPTION |                                                                                                                                                                                                      |  |
|-----------|----------|-----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| FININO    | TIOL112  | TIOL1123L |             | DESCRIPTION                                                                                                                                                                                          |  |
| В3        | VCC_IN   | VCC_OUT   | Р           | VCC_IN (TIOL112): External 3.3-V or 5-V logic supply input pin. VCC_OUT (TIOL1123): 3.3-V or 5-V linear regulator output                                                                             |  |
| C3        | NFAULT   | NFAULT    | 0           | Fault indicator output signal to the microcontroller. A low level indicates either an over- current, an undervoltage supply or an overtemperature condition.                                         |  |
| D1        | RX       | RX        | 0           | Receive data output to the local controller                                                                                                                                                          |  |
| D2        | ТХ       | тх        | I           | ransmit data input from the local controller. No effect if EN is low. Logic high sets low-side witch. Logic low sets high-side switch. Weak internal pull-up.                                        |  |
| D3        | EN       | EN        | I           | Driver enable input signal from the local controller. Logic low sets the CQ output at Hi-Z. Weak internal pull-down.                                                                                 |  |
| B1        | ILIM_ADJ | ILIM_ADJ  | 0           | Input for current limit adjustment. Connect resistor R <sub>SET</sub> between ILIM_ADJ and L                                                                                                         |  |
| A1,<br>B2 | L-       | L-        | GND         | IO-Link ground potential                                                                                                                                                                             |  |
| A2        | CQ       | CQ        | I/O         | IO-Link data signal (bidirectional)                                                                                                                                                                  |  |
| A3        | L+       | L+        | Р           | IO-Link supply voltage (24 V nominal)                                                                                                                                                                |  |
| C1        | NC       | VSEL      | 1           | TIOL112 (NC): Leave floating. Do not connect.<br>TIOL1123 (VSEL): Connect to GND for 5V LDO output. Please leave this pin floating for 3.3V LDO output. VSEL has an internal pull-up of 1 M $\Omega$ |  |
| C2        | WAKE     | WAKE      | 0           | Wake-up indicator to the local controller. Open-drain output, connect this pin via pull-up resistor to VCC_IN/OUT.                                                                                   |  |



## **6** Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                       |                                                   | MIN  | MAX                    | UNIT |
|---------------------------------------|---------------------------------------------------|------|------------------------|------|
| Supply voltage                        | Steady state voltage for L+ and CQ                | -65  | 65                     | V    |
|                                       | Transient pulse width < 100 $\mu$ s for L+ and CQ | -70  | 70                     | V    |
| Voltage difference                    | V <sub>(L+)</sub> - V <sub>(CQ)</sub>             |      | 65                     | V    |
| Logic supply voltage (TIOL112)        | VCC_IN                                            | -0.3 | 6                      | V    |
| Input logic voltage                   | TX, EN, VSEL                                      | -0.3 | min(VCC_IN+<br>0.3, 6) | V    |
| Output current                        | RX, WAKE, NFAULT                                  | -5   | 5                      | mA   |
| Storage temperature, T <sub>stg</sub> |                                                   | -55  | 170                    | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime. All voltages are with reference to the L- pin, unless otherwise specified.

### 6.2 ESD Ratings

|                    |                         |                                                                       |          | VALUE | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------|----------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC<br>JS-001 <sup>(1)</sup>  | All pins | ±4000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged Device Model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | All pins | ±750  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 ESD Ratings - IEC Specifications

|                    |                         |                                                                                          | VALUE  | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|--------|------|
|                    | Electrostatic discharge | IEC 61000-4-2 ESD (Contact Discharge), L+, CQ and L- <sup>(1)</sup>                      | ±8,000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | IEC 61000-4-5, 1.2 µs/50 µs Surge with 500 $\Omega$ in series, L+, CQ $$ and L- $^{(1)}$ | ±1,200 | V    |
|                    | Electrostatic discharge | IEC 61000-4-4 EFT (Fast transient or burst), L+, CQ and L- $^{(1)}$                      | ±4,000 |      |

(1) Minimum 100-nF capacitor is required between L+ and L-. Minimum 1-µF capacitor is required between VCC\_IN/VCC\_OUT and L-.

## 6.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                       |                                                 |                     | MIN | NOM | MAX | UNIT |
|-----------------------|-------------------------------------------------|---------------------|-----|-----|-----|------|
| V <sub>(L+)</sub>     | Supply voltage                                  |                     | 7   | 24  | 36  | V    |
| V                     | Logic level input voltage (TIOL112 only)        | 3.3 V configuration | 3   | 3.3 | 3.6 | V    |
| V <sub>(VCC_IN)</sub> |                                                 | 5 V configuration   | 4.5 | 5   | 5.5 | V    |
| R <sub>SET</sub>      | External resistor for CQ current limit          |                     | 0   |     | 110 | kΩ   |
| 1/t <sub>BIT</sub>    | Data rate (Communication mode)                  |                     |     |     | 250 | kbps |
| I(VCC_OUT)            | LDO output current (TIOL1123(L), TIOL1125 only) |                     |     |     | 20  | mA   |
| T <sub>A</sub>        | Operating ambient temperature                   |                     | -40 |     | 125 | °C   |
| Tj                    | Junction temperature                            |                     |     |     | 150 | °C   |



### 6.5 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                |               | TIOL112, TIOL1123L | UNIT |
|-----------------------|----------------------------------------------|---------------|--------------------|------|
|                       |                                              | DRC (10 Pins) | YAH (12 Pins)      |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 45.9          | 79.3               | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 45.9          | 0.3                | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 17.9          | 19.5               | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.7           | 0.1                | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 17.8          | 19.4               | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 4.7           | N/A                | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## **6.6 Electrical Characteristics**

Over recommended operating conditions and recommended free-air temperature range (unless otherwise noted). Typical values are at L<sub>+</sub> = 24 V,  $V_{VCC, IN}$  = 3.3 V,  $V_{VCC, OUT}$  = 3.3 V and T<sub>A</sub> = 25 °C unless otherwise specified.

|                                                       | PARAMETER                                                         | TEST CONDITIONS                                                                                                                                                                                       | MIN          | TYP  | MAX                    | UNIT |
|-------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|------------------------|------|
| POWER S                                               | UPPLIES (L+)                                                      | 1                                                                                                                                                                                                     |              |      |                        |      |
|                                                       |                                                                   | EN = LOW, no load                                                                                                                                                                                     |              | 1    | 1.5                    | mA   |
| (L+)                                                  | Quiescent supply current                                          | EN = HIGH, no load                                                                                                                                                                                    |              | 2    | 2.95                   | mA   |
| LOGIC-LE                                              | VEL INPUTS (EN, TX, VSEL)                                         | 1                                                                                                                                                                                                     |              |      |                        |      |
| V <sub>IL</sub>                                       | Input logic low voltage                                           |                                                                                                                                                                                                       |              |      | 0.8                    | V    |
| V <sub>IH</sub>                                       | Input logic high voltage                                          |                                                                                                                                                                                                       | 2            |      |                        | V    |
| R <sub>PD</sub>                                       | Pull-down (EN) resistance                                         |                                                                                                                                                                                                       |              | 100  |                        | kΩ   |
| R <sub>PU</sub>                                       | Pull-up (TX) resistance                                           |                                                                                                                                                                                                       |              | 200  |                        | kΩ   |
| R <sub>PU</sub>                                       | Pull-up (VSEL) resistance                                         |                                                                                                                                                                                                       |              | 1000 |                        | kΩ   |
| CONTROL                                               | OUTPUTS (WAKE, NFAULT)                                            | 1                                                                                                                                                                                                     |              |      | 1                      |      |
| V <sub>OL</sub>                                       | Output logic low voltage                                          | I <sub>O</sub> = 4 mA                                                                                                                                                                                 |              |      | 0.5                    | V    |
| I <sub>OZ</sub>                                       | Output high impedance leakage                                     | Output in Hi-Z, V <sub>O</sub> = 0 V or VCC_IN/OUT                                                                                                                                                    | -1           |      | 1                      | μA   |
| DRIVER O                                              | DUTPUT (CQ)                                                       | 1                                                                                                                                                                                                     |              |      | 1                      |      |
| R <sub>DS(ON)</sub>                                   | High-side driver on-resistance                                    |                                                                                                                                                                                                       |              | 2.5  | 4.5                    | Ω    |
| V <sub>DS(ON)</sub> High-side driver residual voltage | I = 200 mA                                                        |                                                                                                                                                                                                       | 0.5          | 0.9  | V                      |      |
|                                                       | I = 100 mA                                                        |                                                                                                                                                                                                       | 0.25         | 0.5  | V                      |      |
| R <sub>DS(ON)</sub>                                   | Low-side driver on-resistance                                     |                                                                                                                                                                                                       |              | 2.5  | 4.5                    | Ω    |
|                                                       |                                                                   | I = 200 mA                                                                                                                                                                                            |              | 0.5  | 0.9                    | V    |
| V <sub>DS(ON)</sub>                                   | Low-side driver residual voltage                                  | I = 100 mA                                                                                                                                                                                            |              | 0.25 | 0.5                    | V    |
| I <sub>OZ(CQ)</sub>                                   | CQ leakage                                                        | $EN = LOW, 0 \le V_{(CQ)} \le (V_{(L^+)} - 0.1 V)$                                                                                                                                                    | -2           |      | 2                      | μA   |
| I <sub>LLM</sub>                                      | CQ load discharge current                                         | EN = LOW, $R_{SET}$ = 0 to 5 k $\Omega$ <sup>(2)</sup> , $V_{(CQ)}$ >= 5 V                                                                                                                            | 5            |      | 15                     | mA   |
|                                                       |                                                                   | $R_{SET}$ = 110 kΩ; $V_{(CQ)}$ = ( $V_{L+}$ - 3) V or 3 V                                                                                                                                             | 35           | 50   | 70                     | mA   |
|                                                       |                                                                   | R <sub>SET</sub> = 10 kΩ                                                                                                                                                                              | 300          | 350  | 400                    | mA   |
| I <sub>O(LIM)</sub>                                   | Driver output current limit                                       | $\begin{array}{l} R_{SET} = 0 \text{ to } 5 \text{ k} \Omega \ ^{(2)} \\ V_{(CQ)} = (V_{L+} - 3) \text{ V or } 3 \text{ V} \\ T_J < T_{(SDN)} \text{ or } t < 200  \mu \text{s} \ ^{(3)} \end{array}$ | 500          |      |                        | mA   |
|                                                       |                                                                   | (Fast-detect mode) $R_{SET} = OPEN^{(1)}V_{(CQ)} = (V_{L+} - 3) V \text{ or}$<br>3 V                                                                                                                  | 260          | 330  | 400                    | mA   |
| RECEIVER                                              | R INPUT (CQ)                                                      |                                                                                                                                                                                                       |              |      |                        |      |
| V <sub>(THH)</sub>                                    | Input threshold "H"                                               |                                                                                                                                                                                                       | 10.5         |      | 13                     | V    |
| V <sub>(THL)</sub>                                    | Input threshold "L"                                               | V <sub>(L+)</sub> > 18 V, EN= LOW                                                                                                                                                                     | 8            |      | 11.5                   | V    |
| V <sub>(HYS)</sub>                                    | Receiver Hysteresis<br>(V <sub>(THH)</sub> - V <sub>(THL)</sub> ) |                                                                                                                                                                                                       |              | 0.75 |                        | V    |
| V <sub>(THH)</sub>                                    | Input threshold "H"                                               | V <sub>(L+)</sub> < 18 V, EN= LOW                                                                                                                                                                     | See Note (4) | S    | ee Note <sup>(5)</sup> | V    |



## 6.6 Electrical Characteristics (continued)

Over recommended operating conditions and recommended free-air temperature range (unless otherwise noted). Typical values are at L<sub>+</sub> = 24 V, V<sub>VCC IN</sub> = 3.3 V, V<sub>VCC OUT</sub> = 3.3 V and T<sub>A</sub> = 25 °C unless otherwise specified.

| PARAMETER               |                                                                        | TEST CONDITIONS                                                                        |                                               | MIN                     | TYP  | MAX          | UNIT |
|-------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------|-------------------------|------|--------------|------|
| V <sub>(THL)</sub>      | Input threshold "L"                                                    |                                                                                        |                                               | See Note <sup>(6)</sup> |      | See Note (7) | V    |
| V <sub>(HYS)</sub>      | Receiver Hysteresis<br>(V <sub>(THH)</sub> - V <sub>(THL)</sub> )      | V <sub>(L+)</sub> < 18 V, EN= LOW                                                      |                                               |                         | 0.75 |              | V    |
| V <sub>OL</sub>         | RX output low voltage                                                  | I <sub>OL</sub> = 4 mA                                                                 |                                               |                         |      | 0.4          | V    |
| V <sub>OH</sub>         | RX output high voltage                                                 | I <sub>OL</sub> = -4 mA                                                                |                                               | VCC_IN/<br>OUT-0.5      |      |              | V    |
| PROTECTIO               | ON CIRCUITS                                                            |                                                                                        |                                               |                         |      |              |      |
| V                       | L + under veltage leekeut                                              | L+ falling; NFAULT = Hi-Z                                                              |                                               | 6                       | 6.3  |              | V    |
| V <sub>(UVLO)</sub>     | L+ under voltage lockout                                               | L+ rising; NFAULT = LOW                                                                |                                               |                         | 6.5  | 6.8          | V    |
| V <sub>(UVLO,HYS)</sub> | L+ under voltage hysteresis                                            | Rising to falling threshold                                                            |                                               | 200                     |      |              | mV   |
|                         | VCC_IN under voltage lockout                                           | VCC_IN falling; NFAULT =                                                               | Hi-Z                                          |                         | 2.3  |              | V    |
| V <sub>(UVLO_IN)</sub>  | (No LDO option)                                                        | VCC_IN rising; NFAULT = L                                                              | _OW                                           |                         | 2.5  |              | V    |
| V <sub>(UVLO,HYS)</sub> | VCC_IN under voltage hysteresis<br>(No LDO option)                     | Rising to falling threshold                                                            |                                               |                         | 190  |              | mV   |
| T <sub>(WRN)</sub>      | Thermal warning                                                        |                                                                                        | 125                                           |                         |      | °C           |      |
| T <sub>(SDN)</sub>      | Thermal shutdown                                                       | Die temperature T <sub>J</sub>                                                         |                                               | 150                     | 160  |              | °C   |
| T <sub>(HYS)</sub>      | Thermal hysteresis for shutdown                                        |                                                                                        |                                               |                         | 14   |              | °C   |
| T <sub>(WRN)</sub>      | Thermal hysteresis for warning                                         | Die temperature TJ                                                                     |                                               |                         | 14   |              | °C   |
|                         |                                                                        | EN=LOW, TX=x; V <sub>(CQ)</sub> < V <sub>(I</sub><br>V                                 | $L_{-}$ or $V_{(CQ)} > V_{(L^+)}$ , up to  36 |                         |      | 60           | μA   |
| I <sub>REV</sub>        | Leakage current in reverse polarity                                    | EN=LOW, TX=x; $V_{(CQ)} < V_{(I)}$                                                     | $V_{(CQ)} > V_{(L^+)}$ , up to  65            |                         |      | 110          | μA   |
|                         |                                                                        | EN = HIGH, TX = LOW; V <sub>(C</sub>                                                   | <sub>CQ to L+)</sub> = 3 V                    |                         |      | 640          | μA   |
|                         |                                                                        | EN = HIGH, TX = HIGH; V <sub>((</sub>                                                  | <sub>CQ to L-)</sub> = -3 V                   |                         |      | 10           | μA   |
| LINEAR RE               | GULATOR (LDO)                                                          |                                                                                        |                                               |                         |      |              |      |
| V                       | Veltage regulator output                                               | TIOL1125, TIOL1123L (5V)                                                               |                                               | 4.75                    | 5    | 5.25         | V    |
| V <sub>(VCC_OUT)</sub>  | Voltage regulator output                                               | TIOL1123, TIOL1123L (3.3V)                                                             |                                               | 3.13                    | 3.3  | 3.46         | V    |
|                         | Voltage regulator drop-out                                             | TIOL1125, TIOL1123L (5V)                                                               |                                               |                         | 0.75 | 1.9          | V    |
| V <sub>(DROP)</sub>     | $(V_{(L^+)} - V_{(VCC\_OUT)})$                                         | I <sub>CC</sub> = 20 mA load current                                                   | TIOL1123, TIOL1123L<br>(3.3V)                 |                         | 0.75 | 2.3          | V    |
| REG                     | Line regulation (dV <sub>(VCC_OUT)</sub> /<br>dV(L+))                  | I <sub>(VCC_OUT)</sub> = 1 mA                                                          |                                               |                         |      | 1.7          | mV/V |
| L <sub>REG</sub>        | Load regulation (dV <sub>(VCC_OUT)</sub> /<br>V <sub>(VCC_OUT)</sub> ) | $V_{(L+)} = 24 \text{ V}, I_{(VCC_OUT)} = 100 \ \mu\text{A} \text{ to } 20 \text{ mA}$ |                                               |                         |      | 1%           |      |
| PSSR                    | Power Supply Rejection Ratio                                           | 100 kHz, I <sub>(VCC_OUT)</sub> = 20 m/                                                | A                                             |                         | 40   |              | dB   |
|                         |                                                                        | •••····=; ·(voo_001) =•·····                                                           |                                               |                         |      |              |      |

(1) Current fault indication will be active. Current fault auto recovery will be de-activated.

(2) Current fault indication and current fault auto recovery will be de-activated.

(3) If operating continuosly with this current limit, ensure that the current through the device does not cause the T<sub>J</sub> to be greater than T(SDN) for a given ambient temperature and thermal porperty of the system. For pulse durations t < 200 µs, the device can source or sink current of at least 500 mA across the recommended operating conditions. For YAH (DSBGA) package, this parameter is specified by design and characterization.

- (4)
- $\begin{aligned} & \mathsf{V}_{\mathsf{THH}} \,(\mathsf{min}) = 5 \; \mathsf{V} + (11/18) \; [\mathsf{V}_{(\mathsf{L}^+)} 8 \; \mathsf{V}] \\ & \mathsf{V}_{\mathsf{THH}} \,(\mathsf{max}) = 6.5 \; \mathsf{V} + (13/18) \; [\mathsf{V}_{(\mathsf{L}^+)} 8 \; \mathsf{V}] \\ & \mathsf{V}_{\mathsf{THL}} \,(\mathsf{min}) = 4 \; \mathsf{V} + (8/18) \; [\mathsf{V}_{(\mathsf{L}^+)} 8 \; \mathsf{V}] \end{aligned}$ (5)
- (6)
- (7)  $V_{\text{THL}}(\text{max}) = 6 \text{ V} + (11/18) [V_{(L+)} - 8 \text{ V}]$



## 6.7 Switching Characteristics

Over recommended operating conditions and recommended free-air temperature range (unless otherwise noted). Typical values are at L<sub>+</sub> = 24 V,  $V_{VCC\_IN}$  = 3.3 V,  $V_{VCC\_OUT}$  = 3.3 V and  $T_A$  = 25 °C unless otherwise specified.

|                                     | PARAMETER                                                              | TEST CONDITIONS                                               | MIN | TYP | MAX  | UNIT |
|-------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------|-----|-----|------|------|
| DRIVER                              |                                                                        |                                                               |     |     |      |      |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Driver propagation delay                                               |                                                               |     | 600 | 1200 | ns   |
| t <sub>P(skew)</sub>                | Driver propagation delay skew.<br> t <sub>PLH</sub> - t <sub>PHL</sub> | See Figure 7-1<br>See Figure 7-2                              |     | 75  |      | ns   |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Driver enable delay                                                    | See Figure 7-3<br>R <sub>1</sub> = 2 k $\Omega$               |     |     | 4    | μs   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Driver disable delay                                                   | $C_L = 5 \text{ nF}$                                          |     |     | 4    | μs   |
| t <sub>r</sub> , t <sub>f</sub>     | Driver output rise, fall time                                          | R <sub>(SET)</sub> = 10 kΩ                                    | 200 |     | 700  | ns   |
| $ t_r - t_f $                       | Difference in rise and fall time                                       |                                                               |     | 50  |      | ns   |
| t <sub>WU1</sub>                    | Wake-up recognition begin                                              |                                                               | 45  | 60  | 75   | μs   |
| t <sub>WU2</sub>                    | Wake-up recognition end                                                |                                                               | 85  | 100 | 145  | μs   |
| t <sub>pWAKE</sub>                  | Wake-up output delay                                                   | See Figure 7-5                                                |     |     | 150  | μs   |
| t <sub>SC</sub>                     | Current fault blanking time                                            |                                                               | 175 | 200 |      | μs   |
| t <sub>pSC</sub>                    | Current fault indication delay                                         |                                                               |     |     | 280  | μs   |
| t <sub>WUL</sub>                    | Wake output pulse duration on wake detection in EN=L mode              | See Figure 7-6                                                | 175 | 225 | 285  | μs   |
| t <sub>SCEN</sub>                   | Current fault driver re-enable wait time                               |                                                               |     | 15  |      | ms   |
| t <sub>(UVLO)</sub>                 | CQ re-enable delay after UVLO                                          | $V_{(UVLO)}$ rising threshold crossing time to CQ enable time | 10  | 30  | 50   | ms   |
| RECEIVER                            |                                                                        |                                                               |     |     |      |      |
| t <sub>ND</sub>                     | Noise suppression time <sup>(2)</sup>                                  |                                                               |     |     | 250  | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Receiver propagation delay                                             | See Figure 7-4 15-pF load on RX,                              |     | 150 | 300  | ns   |

(1) CQ output remains Hi-Z for this time

(2) Noise suppression time is defined as the permissible duration of a receive signal above/below the detection threshold without detection taking place.



## 6.8 Typical Characteristics





## 7 Parameter Measurement Information



Copyright © 2016, Texas Instruments Incorporated

## Figure 7-1. Test Circuit for Driver Switching



#### Figure 7-2. Waveforms for Driver Output Switching Measurements



Figure 7-3. Waveforms for Driver Enable or Disable Time Measurements



Figure 7-4. Receiver Switching Measurements





a) Over-current due to transient

c) Over-current due to fault condition



b) Valid Wake-up pulse







Figure 7-7. Overcurrent and Wake Conditions for EN = H and ILIM\_ADJ is floating, TX = H (Full Lines); and TX = L (Red Dotted Lines)



## 8 Detailed Description

### 8.1 Overview

Figure 8-1 shows that the TIOL112 or TIOL112x driver output (CQ) can be used in either push-pull, high-side, or low-side configuration using the enable (EN) and transmit data (TX) input pins. The internal receiver converts the 24-V signal on the CQ line to standard logic levels on the receive data (RX) pin. A simple parallel interface is used to receive/transmit data and status information between the device and the local controller.

These devices have integrated IEC 61000-4-4/5 EFT and surge protection. In addition, tolerance to  $\pm$ 70-V transients enables flexibility to choose from a wider range of TVS diodes if an application requires higher levels of protection. These integrated robustness features will simplify the system level design by reducing external protection circuitry.

TIOL112 or TIOL112x transceivers implement protection features for overcurrent, overvoltage and overtemperature conditions. The devices also provide a current-limit setting of the driver output current using an external resistor.

The devices derive the low-voltage supply from the IO-Link L+ voltage (24 V nominal) via an internal linear regulator to provide power to the local controller and sensor circuitry.

#### 8.2 Functional Block Diagrams



Figure 8-1. Block Diagram TIOL112





Figure 8-2. Block Diagram TIOL1123(L), TIOL1125

## 8.3 Feature Description

#### 8.3.1 Wake-Up Detection

The TIOL112(x) may be operated in IO-Link mode or Standard Input / Output (SIO) mode. If the device is in SIO mode and the IO-link master node wants to initiate communication with the device node, the master drives the CQ line to the opposite of its present state, and will either sink or source the current ( $\geq$  500 mA) for the wake-up duration (typically 80 µs) depending on the CQ logic level as per the IO-Link specification. The TIOL112(x) detects this as a wake-up condition and communicates to the local microcontroller via the WAKE pin. The IO-Link communication specification requires the device node to switch to receive mode within 500 µs after receiving the wake-up signal.

For overcurrent conditions shorter or longer than a valid wake-up pulse, the WAKE pin remains in a high-impedance (inactive) state. This is illustrated in Figure 7-5.

If the driver of TIOL112(x) is disabled (EN = L), any change in CQ logic level for duration  $t_{WU1} < t < t_{WU2}$  is detected as a wake-up event and WAKE asserts low for the duration of  $t_{WUL}$ . This is illustrated in Figure 7-6. Please refer to Table 8-4 for the summary of the conditions for Wake-Up detection.

#### 8.3.2 Current Limit Configuration

The output current can be configured with an external resistor on ILIM\_ADJ pin. The highest current limit setting with an external resistor of 10 k $\Omega$  provides a minimum of 300 mA over the operating temperature and voltage range.

Output disable due to current fault and current fault auto recovery features can be disabled by floating ILIM\_ADJ pin. However, the current fault indication is still active in this configuration. This feature is useful when driving large capacitances.

When ILIM\_ADJ pin is shorted to ground, the TIOL112(x) is configured to be in the IO-link master mode. In this mode, the TIOL112(x) can source or sink minimum of 500 mA to generate a wake-up request. In addition, the TIOL112(x) enables a small current sink of 5 mA (minimum). The current fault indication, output disable, and auto recovery features are disabled in this mode.

#### Copyright © 2023 Texas Instruments Incorporated



#### Table 8-1. Current Limit Configuration

| ILIM_ADJ Pin Condition                               | CQ Current Limit<br>(Min.)    | NFAULT Indication During<br>Current Fault | Output Disable and Auto<br>Recovery |
|------------------------------------------------------|-------------------------------|-------------------------------------------|-------------------------------------|
| R <sub>SET</sub> resistor to L-<br>(10 kΩ to 110 kΩ) | Variable<br>(35 mA to 300 mA) | Yes                                       | Yes                                 |
| Connected to L-<br>(R <sub>SET</sub> 0 to 5 kΩ)      | 500 mA                        | No                                        | No                                  |
| OPEN                                                 | 260 mA                        | Yes                                       | No                                  |

#### 8.3.3 Current Fault Detection, Indication and Auto Recovery

If the output current at CQ exceeds the internally-set current limit  $I_{O(LIM)}$  for a duration longer than  $t_{SC}$ , the NFAULT pin is driven logic low to indicate a fault condition. The output is turned off, but the LDO continues to function. The output periodically retries to check if the output is still in the over current condition. In this mode, the output is switched on for  $t_{SC}$  in  $t_{SCEN}$  intervals. Current fault auto recovery mode can be disabled by setting ILIM ADJ = OPEN. See Table 8-5. Toggling EN will clear NFAULT.

#### 8.3.4 Thermal Warning, Thermal Shutdown

If the die temperature exceeds  $T_{(WRN)}$ , the NFAULT flag is held low indicating a potential over temperature problem. When the  $T_J$  exceeds  $T_{(SDN)}$ , The output is disabled but the LDO remains operational. As soon as the temperature drops below the temperature threshold (and after  $T_{(HYS)}$ ), the internal circuit re-enables the driver, subject to the state of the EN and TX pins.

#### 8.3.5 Fault Reporting (NFAULT)

NFAULT is driven low if either a current fault condition is detected, die temperature has exceeded  $T_{(WRN)}$  or supply has dropped below the UVLO threshold. NFAULT returns to high-impedance as soon as all three fault conditions clear.



Note: NFAULT = [CUR\_OK && PWR\_OK && TMP\_OK]

Figure 8-3. Device State Diagram



#### 8.3.6 Transceiver Function Tables

| EN       | тх       | CQ COMMENT                               |                                          |  |  |
|----------|----------|------------------------------------------|------------------------------------------|--|--|
| L / Open | Х        | Hi-Z Device is in ready-to-receive state |                                          |  |  |
| Н        | L        | Н                                        | CQ is sourcing current (high-side drive) |  |  |
| Н        | H / Open | L                                        | CQ is sinking current (low-side drive)   |  |  |

#### Table 8-2. Driver Function

#### Table 8-3. Receiver Function

| CQ VOLTAGE                             | RX | COMMENT                                         |
|----------------------------------------|----|-------------------------------------------------|
| $V_{(CQ)} < V_{(THL)}$                 | Н  | Normal receive mode, input low                  |
| $V_{(THL)} < V_{(CQ)} < V_{(THH)}$     | ?  | Indeterminate output, may be either high or low |
| V <sub>(THH)</sub> < V <sub>(CQ)</sub> | L  | Normal receive mode, input high                 |
| Open                                   | ?  | Indeterminate output, may be either high or low |

#### Table 8-4. Wake-Up Function ( $t_{WU1} < t < t_{WU2}$ )

| EN       | тх       | CQ CURRENT                   | WAKE | COMMENT                                                                                                      |
|----------|----------|------------------------------|------|--------------------------------------------------------------------------------------------------------------|
| L / Open | х        | х                            |      | Device asserts low for $t_{WUL}$ if RX output changes high-to-low or low-to-high for $t_{WU1} < t < t_{WU2}$ |
| н        | H / Open | I <sub>(CQ)</sub>   ≥ 500 mA | L    | Device receives high-level wake-up request over the IO-Link bus                                              |
| н        | L        | I <sub>(CQ)</sub>   ≥ 500 mA | L    | Device receives low-level wake-up request over the IO-Link bus                                               |

#### Table 8-5. Current Limit Indicator Function (t > t<sub>SC</sub>)

| EN       | ТХ       | CQ CURRENT                                | NFAULT | COMMENT                                                                |
|----------|----------|-------------------------------------------|--------|------------------------------------------------------------------------|
| н        | H / Open | $ I_{(CQ)}  > I_{O(LIM)}$                 | L      | CQ current exceeds the set limit for over $\ensuremath{t_{\text{SC}}}$ |
|          | H / Open | $ I_{(CQ)}  < I_{O(LIM)}$                 | Z      | Normal operation                                                       |
| н        |          | $ I_{(CQ)}  > I_{O(LIM)}$                 | L      | CQ current exceeds the set limit for over $\ensuremath{t_{\text{SC}}}$ |
|          | L        | I <sub>(CQ)</sub>   < I <sub>O(LIM)</sub> | Z      | Normal operation                                                       |
| L / Open | Х        | Х                                         | Z      | Driver is disabled, Current limit indicator is inactive                |

#### Note

Current limit indicator function is disabled when ILIM\_ADJ is connected to GND (or R<sub>SET</sub> < 5 k $\Omega$ 



#### 8.3.7 The Integrated Voltage Regulator (LDO)

The TIOL1123 and TIOL1125 each have an integrated linear voltage regulator (LDO) which can supply power to external components. The voltage regulator is specified for L+ voltages in the range of 7 V to 36 V with respect to L-. The LDO is capable of delivering up to 20 mA.

In the DSBGA (YAH) package, TIOL1123L offers pin-configurable LDO output via VSEL pin. When VSEL is connected to GND, VCC\_OUT is configured to provide a 5-V output. When VSEL is left floating, VCC\_OUT provides a 3.3-V output.

| VSEL pin connection | VCC_OUT |  |  |  |
|---------------------|---------|--|--|--|
| Connected to L-     | 5 V     |  |  |  |
| Floating            | 3.3 V   |  |  |  |

#### Table 8-6. LDO Output Configuration via VSEL pin (YAH Package)

The LDO is designed to be stable with standard ceramic capacitors with values of 1  $\mu$ F or larger at the output. X5R- and X7R-type capacitors are best because they have minimal variation in value and ESR over temperature. Maximum ESR should be less than 1  $\Omega$ . With tolerance and dc bias effects, the minimum capacitance for stability is 1  $\mu$ F.

The voltage regulator has an internal 35-mA current limit to protect against initial start-up inrush current due to large decoupling capacitors and accidental short circuit conditions.



### 8.3.8 Reverse Polarity Protection

Reverse polarity protection circuitry protects the devices against accidental reverse polarity connections to the L+, CQ and L- pins. The maximum voltage between any of the pins may not exceed 65 V DC at any time.

Figure 8-4 and Figure 8-5 shows all the possible connection combinations.



Figure 8-4. High-Side Driver Configuration





Figure 8-5. Low-Side Driver Configuration



#### 8.3.9 Integrated Surge Protection and Transient Waveform Tolerance

The L+ and CQ pins of the device are capable of withstanding up to 1.2 kV of 1.2/50 – 8/20  $\mu$ s IEC 61000-4-5 surge with a source impedance of 500  $\Omega$ . The surge testing should be performed with a minimum 100 nF supply decoupling capacitor between L+ and L-, and 1  $\mu$ F between VCC\_IN/OUT and L-.

External TVS diodes may be required for higher transient protection levels. The system designer should make sure the maximum clamping voltage of the external diodes is < 65 V at the desired current level. The device is capable of withstanding up to  $\pm$ 70-V transient pulses < 100 µs.



R = 500 Ω

#### Figure 8-6. Surge Test Setup

#### 8.3.10 Power Up Sequence (TIOL112)

VCC\_IN and L+ domains can be powered up in any sequence. In the event of L+ is powered and VCC\_IN is not, the CQ pin will remain in high impedance.

#### 8.3.11 Undervoltage Lock-Out (UVLO)

The device enters UVLO if the L+ voltage falls below  $V_{(UVLO)}$ . (For the device without the integrated LDO, the device monitors VCC\_IN in addition to L+. UVLO happens if either supply falls below the threshold.)

As soon as the supply falls below  $V_{(UVLO)}$ , NFAULT is pulled low, and the driver (CQ) is disabled (Hi-Z). Receiver performance is not specified in this mode.

When the supply rises above  $V_{(UVLO)}$ , NFAULT returns to Hi-Z (given no other fault conditions present). The CQ output is turned on after  $t_{(UVLO)}$  delay.



#### 8.4 Device Functional Modes

These devices can operate in three different modes.

#### 8.4.1 NPN Configuration (N-Switch SIO Mode)

Set TX pin high (or open) and use EN pin as control for realizing the function of an N-switch (low-side configuration) on CQ.

#### 8.4.2 PNP Configuration (P-Switch SIO Mode)

Set TX pin low and use EN pin as control for realizing the function of a P-switch (high-side configuration) on CQ.

#### 8.4.3 Push-Pull, Communication Mode

Set EN pin high and toggle TX as control for realizing the function of a push-pull output on CQ. Table 8-7, Table 8-8 and Table 8-9 summarize the pin configurations to accomplish the functional modes.

| Table 8-7. NPN Mode |          |          |  |  |  |
|---------------------|----------|----------|--|--|--|
| EN                  | тх       | CQ       |  |  |  |
| L / Open            | H / Open | Hi-Z     |  |  |  |
| Н                   | H / Open | N-Switch |  |  |  |

#### Table 8-8. PNP Mode

| EN       | ТХ | CQ       |  |  |  |  |  |
|----------|----|----------|--|--|--|--|--|
| L / Open | L  | Hi-Z     |  |  |  |  |  |
| Н        | L  | P-Switch |  |  |  |  |  |

#### Table 8-9. Push-Pull, Communication Mode

| EN       | тх | CQ       |
|----------|----|----------|
| L / Open | X  | Hi-Z     |
| н        | Н  | N-Switch |
| Н        | L  | P-Switch |



## 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 9.1 Application Information

When TIOL112(x) is connected to an IO-Link master through a three-wire interface (Figure 9-1), the master can initiate communication and exchange data with a remote node with the TIOL112(x) IO-Link transceiver acting as a complete physical layer for the communication.

#### 9.2 Typical Application



Figure 9-1. Typical Application Schematic

#### 9.2.1 Design Requirements

TIOL112 and TIOL112x IO-Link transceivers can be used to communicate using the IO-Link protocol, or as standard digital outputs to either sense or drive a wide range of sensors and loads. Table 9-1 shows recommended components for a typical system design.

| PARAMETERS                                     | Design Requirement     | TIOL112(x) Specification                                         |  |  |  |  |  |  |
|------------------------------------------------|------------------------|------------------------------------------------------------------|--|--|--|--|--|--|
| Input voltage range (L+)                       | 24 V (typ), 30 V (max) | 7 V to 36 V                                                      |  |  |  |  |  |  |
| Output current (CQ)                            | 200 mA                 | Choose 250 mA limit with $R_{SET}$ = 27 k $\Omega$               |  |  |  |  |  |  |
| LDO Output voltage                             | 5 V                    | Choose TIOL1125; VCC_OUT =<br>5 V                                |  |  |  |  |  |  |
| LDO output current                             | 5 mA                   | I <sub>(VCC_OUT):</sub> Up to 20 mA                              |  |  |  |  |  |  |
| Pull-up resistors for NFAULT and<br>WAKE       | 10 kΩ                  | 10 kΩ                                                            |  |  |  |  |  |  |
| L+ decoupling capacitor                        | 0.1 µF / 100 V         | 0.1 µF / 100 V                                                   |  |  |  |  |  |  |
| LDO output capacitor                           | 1 µF / 10 V            | 1 µF / 10 V                                                      |  |  |  |  |  |  |
| Maximum Ambient Temperature,<br>T <sub>A</sub> | 105 °C                 | TIOL112 can support up to $T_A$ of 125 °C if $T_J$ < $T_{(SDN)}$ |  |  |  |  |  |  |



#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Maximum Junction Temperature Check

For a 200 mA current limit:

- Choose driver output current limit, I<sub>O(LIM)</sub> = 250 mA (allowing for current limit tolerance); R<sub>SET</sub> = 27 kΩ
- The maximum voltage drop across the high-side switch at 250 mA current is V<sub>DS(ON)</sub> = 1.1 V.

This causes a power consumption of:

$$PD_{OP} = V_{DS(ON)} \times I_{O(LIM)} = 1.1 V \times 250 mA = 275 mW$$
(1)

For a 5 mA LDO current output,

$$PD_{LDO} = (V_{L+} - V_{VCC_{OUT}}) \times I_{VCC_{OUT}} = (30 - 5)V \times 5 \, mA = 125 \, mW$$
(2)

Total power dissipation,

$$PD = PD_{LDO} + PD_{OP} = 275 \, mW + 125 \, mW = 400 \, mW \tag{3}$$

Multiply this value with the Junction-to-ambient thermal resistance of  $\theta_{JA}$  = 45.9 °C/W (taken from the *Thermal Information table* table) to receive the difference between junction temperature, T<sub>J</sub>, and ambient temperature, T<sub>A</sub>:

$$\Delta T = T_I - T_A = PD \times \theta_{IA} = 400 \ mW \times 45.9 \ ^{\circ}C/_W = 18.36 \ ^{\circ}C \tag{4}$$

Add this value to the maximum ambient temperature of  $T_A = 105^{\circ}C$  to receive the final junction temperature:

$$T_I = T_A + \Delta T = T_A + PD \times \theta_{IA} = 105 \text{ °C} + 400 \text{ } mW \times 45.9 \text{ °C}/_W = 105 \text{ °C} + 18.36 \text{ °C} = 123.36 \text{ °C}$$
(5)

As long as  $T_J$  is below the recommended maximum value of 150°C, no thermal shutdown will occur. However, the junction temperature is closer to  $T_{WRN}$  and thermal warning may be generated if the junction temperature rises above  $T_{WRN}$ .

Note that the modeling of the complete system may be necessary to predict junction temperature in smaller PCBs and/or enclosures without air flow.

#### 9.2.2.2 Driving Capacitive Loads

These devices are capable of driving capacitive loads on the CQ output. Assuming a pure capacitive load without series/parallel resistance, the maximum capacitance that can be charged without triggering current fault can be calculated as:

$$C_{LOAD} = \frac{[I_{O(LIM)} \times t_{SC}]}{V_{(L+)}}$$

To drive higher capacitive loads and avoid overcurrent condition disabling the driver, it is recommended leave ILIM\_ADJ pin floating. With ILIM\_ADJ floating, TIOL112(x) indicates overcurrent fault without blanking time delay ( $t_{SC}$ ) but does not disable the driver. Another approach is to drive high capacitive loads with a series resistor between the CQ output and the load to avoid overcurrent condition. Capacitive loads can be connected to L- or L+.

#### 9.2.2.3 Driving Inductive Loads

The TIOL112(x) family is capable of magnetizing and demagnetizing large inductive loads. These devices contain internal circuitry that enables fast and safe demagnetization when configured as either P-switch or N-switch mode.

(6)



In P-switch configuration, the load inductor L is magnetized when the CQ output is driven high. When the PNP is turned off, there is a significant amount of negative inductive kick back at the CQ pin. This voltage is safely clamped internally at about -15 V.

Similarly, in N-switch configuration, the load inductor L is magnetized when the CQ output is driven low. When the NPN is turned off, there is a significant amount of positive inductive kick back at the CQ pin. This voltage is safely clamped internally at about 15 V.

The equivalent protection circuits are shown in Figure 9-2 and Figure 9-3. The minimum value of the resistive load R can be calculated as:

$$R = \frac{V_{(L+)}}{I_{O(LIM)}}$$









Copyright © 2023 Texas Instruments Incorporated



#### 9.2.3 Application Curves



## 9.3 Power Supply Recommendations

The TIOL112 and TIOL112x transceivers are designed to operate from a 24-V nominal supply at L+, which can vary by +12 V and -17 V from the nominal value to remain within the device recommended supply voltage range of 7 V to 36 V. This supply should be buffered with at least a 100-nF/100-V capacitor.



## 9.4 Layout

## 9.4.1 Layout Guidelines

- Use of a 4-layer board is recommended for good heat conduction. Use layer 1 (top layer) for control signals, layer 2 as power ground layer for L-, layer 3 for the 24-V supply plane (L+), and layer 4 for the regulated output supply (VCC\_IN/OUT).
- Connect the thermal pad to L- with maximum amount of thermal vias for best thermal performance.
- Use entire planes for L+, VCC\_IN/OUT and L- to assure minimum inductance.
- The L+ terminal must be decoupled to ground with a low-ESR ceramic decoupling capacitor. The recommended minimum capacitor value is 100 nF. The capacitor must have a voltage rating of 50 V minimum (100 V depending on max sensor supply fault rating) and an X5R or X7R dielectric.
- The optimum placement of the capacitor is closest to the transceiver's L+ and L- terminals to reduce supply drops during large supply current loads. See Figure 9-9 for a PCB layout example.
- Connect all open-drain control outputs via 10 kΩ pull-up resistors to the VCC\_IN/OUT plane to provide a defined voltage potential to the system controller inputs when the outputs are high-impedance.
- Connect the R<sub>SET</sub> resistor between ILIM\_ADJ and L-.
- Decouple the regulated output voltage at VCC\_IN/OUT to ground with a low-ESR, ≥ 1-µF, ceramic decoupling capacitor. The capacitor should have a voltage rating of 10 V minimum and an X5R or X7R dielectric.

### 9.4.2 Layout Example

- VIA to Layer 2: Power Ground Plane (L-)
- VIA to Layer 3: 24V Supply Plane (L+)
- O VIA to Layer 4: Regulated Supply Plane (VCC\_IN/OUT)



Figure 9-9. Layout Example



## 10 Device and Documentation Support

### **10.1 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **10.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### **10.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 10.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



YAH0012-C01

## PACKAGE OUTLINE

## DSBGA - 0.4 mm max height

DIE SIZE BALL GRID ARRAY



NOTES:

All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
 This drawing is subject to change without notice.



YAH0012-C01



## **EXAMPLE BOARD LAYOUT**

#### DSBGA - 0.4 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009).





YAH0012-C01

# EXAMPLE STENCIL DESIGN

## DSBGA - 0.4 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.





## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  | (1)    |              | j                  |      | <b></b> ,      | (2)             | (6)                           | (3)                 |              | (4/3)                   |         |
| TIOL1123DRCR     | ACTIVE | VSON         | DRC                | 10   | 5000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 1123                    | Samples |
| TIOL1123LYAHR    | ACTIVE | DSBGA        | YAH                | 12   | 1500           | RoHS & Green    | SNAGCU                        | Level-1-260C-UNLIM  | -40 to 125   | T1123L                  | Samples |
| TIOL1125DRCR     | ACTIVE | VSON         | DRC                | 10   | 5000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 1125                    | Samples |
| TIOL112DRCR      | ACTIVE | VSON         | DRC                | 10   | 5000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 112                     | Samples |
| TIOL112YAHR      | ACTIVE | DSBGA        | YAH                | 12   | 1500           | RoHS & Green    | SNAGCU                        | Level-1-260C-UNLIM  | -40 to 125   | TL112                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

# PACKAGE OPTION ADDENDUM

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nomina | l<br>           |                    |    |      | . <u> </u>               |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TIOL1123DRCR               | VSON            | DRC                | 10 | 5000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TIOL1123LYAHR              | DSBGA           | YAH                | 12 | 1500 | 180.0                    | 8.4                      | 1.88       | 2.63       | 0.53       | 4.0        | 8.0       | Q1               |
| TIOL1125DRCR               | VSON            | DRC                | 10 | 5000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TIOL112DRCR                | VSON            | DRC                | 10 | 5000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TIOL112YAHR                | DSBGA           | YAH                | 12 | 1500 | 180.0                    | 8.4                      | 1.88       | 2.63       | 0.53       | 4.0        | 8.0       | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

25-Sep-2024



| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TIOL1123DRCR  | VSON         | DRC             | 10   | 5000 | 367.0       | 367.0      | 35.0        |
| TIOL1123LYAHR | DSBGA        | YAH             | 12   | 1500 | 182.0       | 182.0      | 20.0        |
| TIOL1125DRCR  | VSON         | DRC             | 10   | 5000 | 367.0       | 367.0      | 35.0        |
| TIOL112DRCR   | VSON         | DRC             | 10   | 5000 | 367.0       | 367.0      | 35.0        |
| TIOL112YAHR   | DSBGA        | YAH             | 12   | 1500 | 182.0       | 182.0      | 20.0        |

# **DRC 10**

3 x 3, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **DRC0010V**



# **PACKAGE OUTLINE**

# VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



# **DRC0010V**

# **EXAMPLE BOARD LAYOUT**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **DRC0010V**

# **EXAMPLE STENCIL DESIGN**

# VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated