

# **TPIC6596 Power Logic 8-bit Shift Register**

#### 1 Features

- Low r<sub>DS(on)</sub>: 1.3Ω Typical
- Avalanche energy: 75mJ
- Eight power DMOS transistor outputs of 250mA Continuous Current
- 1.5A pulsed current per output
- Output clamp voltage at 45V
- Enhanced cascading for multiple stages all registers cleared with single input
- Low power consumption

## 2 Applications

- Instrumentation clusters
- Tell-tale lamps
- LED illumination and controls
- Automotive relay or solenoids drivers

## 3 Description

The TPIC6596 is a monolithic, high-voltage, highcurrent power 8-bit shift register designed for use in systems that require relatively high load power. The device contains a built-in voltage clamp on the outputs for inductive transient protection. Power driver applications include relays, solenoids, and other medium-current or high-voltage loads.

This device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. Data transfers through both the shift and storage registers on the rising edge of the shiftregister clock (SRCK) and the register clock (RCK) respectively. The storage register transfers data to the output buffer when shift-register clear (SRCLR) is high. Write data and read data are valid only when RCK is low. When SRCLR is low, all registers in the device are cleared. When output enable  $(\overline{G})$  is held high, all data in the output buffers is held low and all drain outputs are off. When  $\overline{G}$  is held low, data from the storage register is transparent to the output buffers. The serial output (SER OUT) is clocked out of the device on the falling edge of SRCK to provide additional hold time for cascaded applications. This provides improved performance for applications where clock signals can be skewed, devices are not located near one another, or the system must tolerate electromagnetic interference.

Outputs are low-side, open-drain DMOS transistors with output ratings of 45V and 250mA continuous sink current capability. When data in the output buffers is low, the DMOS-transistor outputs are off. When data

is high, the DMOS-transistor outputs have sink current capability.

Separate power and logic level ground pins are provided to facilitate maximum system flexibility. Pins 1, 10, 11, and 20 are internally connected, and each pin must be externally connected to the power system ground to minimize parasitic inductance. A single-point connection between pin 19, logic ground (LGND), and pins 1, 10, 11, and 20, power grounds (PGND), must be externally made in a manner that reduces crosstalk between the logic and load circuits. The TPIC6596 is characterized for operation over the operating case temperature range of -40°C to 125°C.

#### **Device Information**

| PART NUMBER <sup>(1)</sup> | PACKAGE   | BODY SIZE (NOM)  |  |  |
|----------------------------|-----------|------------------|--|--|
| TPIC6596                   | SOIC (20) | 12.80mm × 7.50mm |  |  |
| 11100590                   | PDIP (20) | 25.40mm × 6.35mm |  |  |

For all available packages, see the orderable addendum at the end of the data sheet.

## logic symbol†



† This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

Typical Application



# **Table of Contents**

| 1 Features1                             | 7.1 Overview1                                        | 10 |
|-----------------------------------------|------------------------------------------------------|----|
| 2 Applications 1                        | 7.2 Functional Block Diagram1                        | 10 |
| 3 Description1                          | 7.3 Feature Description                              | 11 |
| 4 Pin Configuration and Functions3      | 7.4 Device Functional Modes                          | 12 |
| 5 Specifications4                       | 8 Device and Documentation Support                   | 13 |
| 5.1 Absolute Maximum Ratings4           | 8.1 Receiving Notification of Documentation Updates1 |    |
| 5.2 Dissipation Rating Table4           | 8.2 Support Resources1                               | 13 |
| 5.3 Recommended Operating Conditions4   | 8.3 Trademarks1                                      | 13 |
| 5.4 Electrical Characteristics5         | 8.4 Electrostatic Discharge Caution1                 | 13 |
| 5.5 Switching Characteristics5          | 8.5 Glossary1                                        | 13 |
| 5.6 Thermal Resistance Characteristics6 | 9 Revision History                                   | 13 |
| 5.7 Typical Characteristics6            | 10 Mechanical, Packaging, and Orderable              |    |
| 6 Parameter Measurement Information8    | Information1                                         | 13 |
| 7 Detailed Description10                |                                                      |    |



# **4 Pin Configuration and Functions**



Figure 4-1. DW or N Package, 20-pin SOIC (Top- View)

**Table 4-1. Pin Functions** 

| PIN             |               | TYPE(1)  | DESCRIPTION                      |  |  |  |  |
|-----------------|---------------|----------|----------------------------------|--|--|--|--|
| NAME            | NO.           | - ITPE(" | DESCRIPTION                      |  |  |  |  |
| DRAIN0          | 4             |          |                                  |  |  |  |  |
| DRAIN1          | 5             |          |                                  |  |  |  |  |
| DRAIN2          | 6             |          |                                  |  |  |  |  |
| DRAIN3          | 7             | 0        | Onen drain autnut                |  |  |  |  |
| DRAIN4          | 14            |          | Open-drain output                |  |  |  |  |
| DRAIN5          | 15            |          |                                  |  |  |  |  |
| DRAIN6          | 16            |          |                                  |  |  |  |  |
| DRAIN7          | 17            |          |                                  |  |  |  |  |
| G               | 9             | I        | Output enable, active-low        |  |  |  |  |
| LGND            | 19            | -        | Logic ground                     |  |  |  |  |
| PGND            | 1, 10, 11, 20 | -        | Power ground                     |  |  |  |  |
| RCK             | 12            | ı        | Register clock                   |  |  |  |  |
| SER IN          | 3             | I        | Serial data input                |  |  |  |  |
| SER OUT         | 18            | 0        | Serial data output               |  |  |  |  |
| SRCK            | 13            | ı        | Shift register clock             |  |  |  |  |
| SRCLR           | 8             | I        | Shift register clear, active-low |  |  |  |  |
| V <sub>CC</sub> | 2             | 1        | Power supply                     |  |  |  |  |

<sup>(1)</sup> P: Power Pin; I: Input Pin; I/O: Input/Output Pin; O: Output Pin.

## **5 Specifications**

over operating free-air temperature range (unless otherwise noted)(1) (2)

## 5.1 Absolute Maximum Ratings

|                  |                                                                               | MIN             | MAX | UNIT |
|------------------|-------------------------------------------------------------------------------|-----------------|-----|------|
| V <sub>CC</sub>  | Logic supply voltage                                                          |                 | 7   | V    |
| VI               | Logic input voltage range                                                     | -0.3            | 7   | V    |
| V <sub>DS</sub>  | Power DMOS drain-to-source voltage                                            |                 | 45  | V    |
|                  | Continuous source-drain diode anode current                                   |                 | 1   | Α    |
|                  | Pulsed source-drain diode anode current                                       |                 | 2   | Α    |
|                  | Pulsed drain current, each output, all outputs on, see also (3)               |                 | 750 | mA   |
| I <sub>Dn</sub>  | Continuous drain current, each output, all outputs on, T <sub>A</sub> = 25°   |                 | 250 | mA   |
| I <sub>DM,</sub> | Peak drain current single output, T <sub>A</sub> = 25°C (See <sup>(3)</sup> ) |                 | 2   | Α    |
| E <sub>AS</sub>  | Single-pulse avalanche energy (See (4))                                       |                 | 75  | mJ   |
| I <sub>AS</sub>  | Avalanche current (See <sup>(4)</sup> )                                       |                 | 1   | Α    |
|                  | Continuous total power dissipation                                            | see Section 5.2 |     | (5)  |
| T <sub>J</sub>   | Operating virtual junction temperature range                                  | -40             | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                                                           | -65             | 150 | °C   |
|                  | Lead temperature 1, 6mm (1/16 inch) from case for 10 seconds                  |                 | 260 | °C   |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under *Recommended Operating Conditions*. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) All voltage values are with respect to network ground terminal GND.
- (3) Pulse duration ≤ 100µs, duty cycle ≤ 2 %
- (4) DRAIN supply voltage = 15V, starting junction temperature (TJS) = 25°C, L = 100mH, IAS = 1A (see Figure 5-1).
- (5) See Dissipation Table

### 5.2 Dissipation Rating Table

| PACKAGE | T <sub>C</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>C</sub> = 25°C | T <sub>C</sub> = 125°C<br>POWER RATING |  |  |
|---------|---------------------------------------|------------------------------------------------|----------------------------------------|--|--|
| DW      | 1125mW                                | 9.0mW/°C                                       | 225mW                                  |  |  |
| N       | 1150mW                                | 9.2mW/°C                                       | 230mW                                  |  |  |

over operating free-air temperature range (unless otherwise noted)

### 5.3 Recommended Operating Conditions

|                 |                                                                                 | MIN                 | MAX                 | UNIT |
|-----------------|---------------------------------------------------------------------------------|---------------------|---------------------|------|
| V <sub>CC</sub> | Logic supply voltage                                                            | 4.5                 | 5.5                 | V    |
| $V_{IH}$        | High-level input voltage                                                        | 0.85V <sub>CC</sub> |                     | V    |
| V <sub>IL</sub> | Low-level input voltage                                                         |                     | 0.15V <sub>CC</sub> | V    |
|                 | Pulsed drain output current, $T_C = 25^{\circ}C$ , $V_{CC} = 5V$ See ((1), (2)) | -1.8                | 1.5                 | А    |
| t <sub>su</sub> | Setup time, SER IN high before SRCK↑, see Figure 6-2                            | 10                  |                     | ns   |
| t <sub>h</sub>  | Hold time, SER IN high after SRCK↑, see Figure 6-2                              | 10                  |                     | ns   |
| t <sub>w</sub>  | Pulse duration, see Figure 6-2                                                  | 20                  |                     | ns   |
| T <sub>C</sub>  | Operating case temperature                                                      | -40                 | 125                 | °C   |

(1) Pulse duration ≤ 100µs, duty cycle ≤ 2%.

(2) Technique must limit T<sub>J</sub> - T<sub>C</sub> to 10°C maximum.

Product Folder Links: TPIC6596

over operating free-air temperature range ( $V_{CC}$  = 5V,  $T_{C}$  = 25°C, unless otherwise noted)

## **5.4 Electrical Characteristics**

| PARAMETER            |                                         | TEST CONDI                                                                 | TIONS                                                    | MIN | TYP   | MAX | UNIT |
|----------------------|-----------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------|-----|-------|-----|------|
| V <sub>(BR)DSX</sub> | Drain-source breakdown voltage          | I <sub>D</sub> = 1mA                                                       | 45                                                       |     |       | V   |      |
| V <sub>SD</sub>      | Source-drain diode forward voltage      | I <sub>F</sub> = 250mA, see <sup>(1)</sup>                                 |                                                          |     | 0.85  | 1   | V    |
| V                    | High-level output voltage, High-        | I <sub>OH</sub> = -20mA, V <sub>CC</sub> = 4.5V                            |                                                          | 4.4 | 4.49  |     | V    |
| V <sub>OH</sub>      | level output voltage, SER OUT           | I <sub>OH</sub> = -4mA, V <sub>CC</sub> = 4.5V                             |                                                          | 4.1 | 4.3   |     | V    |
| V                    | Low-level output voltage, SER           | I <sub>OH</sub> = 20mA, V <sub>CC</sub> = 4.5V                             |                                                          |     | 0.002 | 0.1 | V    |
| $V_{OL}$             | OUT                                     | I <sub>OH</sub> = 4mA, V <sub>CC</sub> = 4.5V                              |                                                          |     | 0.2   | 0.4 | V    |
| V <sub>(hys)</sub>   | Input hysteresis                        | V <sub>DS</sub> = 15V                                                      |                                                          | 1.3 |       | V   |      |
| I <sub>IH</sub>      | High-level input current                | V <sub>CC</sub> = 5.5V, V <sub>I</sub> = V <sub>CC</sub>                   |                                                          |     |       | 1   | μΑ   |
| I <sub>IL</sub>      | Low-level input current                 | $V_{CC} = 5.5V, V_I = 0$                                                   |                                                          |     | -1    | μΑ  |      |
| I <sub>CCL</sub>     | Logic supply current                    | IO = 0, All inputs low                                                     |                                                          |     | 15    | 100 | μΑ   |
| I <sub>CC(FRQ)</sub> | Logic supply current frequency          | f <sub>SRCK</sub> = 5MHz, IO = 0, CL<br>= 30pF                             | See Figure 6-1,<br>Figure 6-2, and<br>Figure 5-2         |     | 0.6   | 5   | mA   |
| I <sub>N</sub>       | Nominal current                         | $V_{DS(on)} = 0.5V$ , $I_N = I_D$ , $T_C = 85^{\circ}C$ .                  | See <sup>(2)</sup> , <sup>(3)</sup> , and <sup>(4)</sup> |     | 250   |     | mA   |
|                      | Off-state drain current                 | V <sub>DS</sub> = 40V                                                      |                                                          |     | 0.05  | 1   |      |
| I <sub>DSX</sub>     | Oil-state drain current                 | V <sub>DS</sub> = 40V; T <sub>C</sub> = 125°C                              |                                                          |     | 0.15  | 5   | μA   |
|                      |                                         | I <sub>D</sub> = 250mA, V <sub>CC</sub> = 4.5V                             | See <sup>(2)</sup> , <sup>(3)</sup> , Figure             |     | 1.3   | 2   |      |
| r <sub>DS(on)</sub>  | Static drain-source on-state resistance | I <sub>D</sub> = 250mA, V <sub>CC</sub> = 4.5V,<br>T <sub>C</sub> = 125°C. | 5-5 and Figure 5-6                                       |     | 2     | 3.2 | Ω    |
|                      |                                         | I <sub>D</sub> = 500mA, V <sub>CC</sub> = 4.5V                             |                                                          |     | 1.3   | 2   |      |

- (1) Pulse duration  $\leq 100\mu s$ , duty cycle  $\leq 2\%$ .
- (2) Technique must limit  $T_J T_C$  to 10°C maximum.
- (3) These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts.
- (4) Nominal current is defined for a consistent comparison between devices from different sources. The current produces a voltage drop of 0.5V at T<sub>C</sub> = 85°C.

over operating free-air temperature range (unless otherwise noted)

## 5.5 Switching Characteristics

|                   | PARAMETER                                                            | TEST CONDITIONS                                                                                          | MIN | TYP | MAX | UNIT |
|-------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub>  | Propagation delay time, low-to-high-level output from G              |                                                                                                          |     | 650 |     | ns   |
| t <sub>PHL</sub>  | Propagation delay time, high-to-low-level output from $\overline{G}$ | C <sub>LL</sub> = 30pF = 30pF, I <sub>DD</sub> = 250mA,<br>See Figure 6-1, Figure 6-2, and<br>Figure 5-7 |     | 200 |     | ns   |
| t <sub>r</sub>    | Rise time, drain output                                              | - Figure 5-7                                                                                             |     | 230 |     | ns   |
| t <sub>f</sub>    | Fall time, drain output                                              |                                                                                                          |     | 170 |     | ns   |
| t <sub>PD</sub>   | Propagation delay time, SRCK↓ to SER OUT                             | C <sub>L</sub> = 30pF, I <sub>D</sub> = 250mA, See <sup>(3)</sup>                                        |     | 50  |     | ns   |
| f <sub>SRCK</sub> | Serial clock frequency                                               | C <sub>L</sub> = 30pF, I <sub>D</sub> = 250mA, See Figure 6-2                                            |     |     | 5   | MHz  |
| t <sub>a</sub>    | Reverse-recovery-current rise time                                   | I <sub>FF</sub> = 250mA, di/dt = 20A/μs. See (1), (2), and Figure 6-3                                    |     | 100 |     | ns   |
| t <sub>rr</sub>   | Reverse-recovery time                                                | 7 · /, · /, and rigule 0-3                                                                               |     | 300 |     |      |

- (1) Technique must limit  $T_J T_C$  to 10°C maximum.
- (2) These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts.
- (3) This is the maximum serial clock frequency assuming cascaded operation where serial data is passed from one stage to a second stage. The clock period allows SRCK → SER OUT propagation delay and setup time plus some timing margin

Copyright © 2025 Texas Instruments Incorporated



#### **5.6 Thermal Resistance Characteristics**

|                                                          | PARAMETER                               | TEST CONDITIONS | MIN                                | MAX | UNIT |        |
|----------------------------------------------------------|-----------------------------------------|-----------------|------------------------------------|-----|------|--------|
| В                                                        | Thormal resistance, junction to ambient | DW              | All eight outputs with equal power |     | 111  | °C/\\/ |
| R <sub>θJA</sub> Thermal resistance, junction-to-ambient |                                         | N               | All eight outputs with equal power |     | 108  | °C/W   |

## **5.7 Typical Characteristics**



Figure 5-1. Peak Avalanche Current vs. Time Duration of Avalanche



Figure 5-2. Supply Current vs. Frequency



Figure 5-3. Maximum Continuous Drain Current of Each Output vs. Number Of Outputs Conducting Simultaneously



Figure 5-4. Maximum Peak Drain Current of Each Output vs. Number of Outputs Conducting Simultaneously

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated



# **5.7 Typical Characteristics (continued)**





Figure 5-5. Static Drain-source On-state Resistance vs. Drain Current

Figure 5-6. Static Drain-source On-state Resistance vs. Logic Supply Voltage



Figure 5-7. Switching Time vs. Free-air Temperature



## **6 Parameter Measurement Information**



A. Write data and read data are valid only when RCK is low

Figure 6-1. Resistive Load Operation



A. C<sub>L</sub> includes probe and jig capacitance.

B. Outputs DRAIN 1, 2, 5, and 6 low (PGND), all other DRAIN outputs are at 24V. The word generator has the following characteristics:  $t_r \le 10$ ns,  $t_f \le 10$ ns,  $t_w = 300$ ns, pulsed repetition rate (PRR) = 5kHz, ZO =  $50\Omega$ .

Figure 6-2. Test Circuit, Switching Times, and Voltage Waveforms



- A. The  $V_{GG}$  amplitude and  $R_G$  are adjusted for di/dt = 20A/ $\mu$ s. A  $V_{GG}$  double-pulse train is used to set  $I_F$  = 0.25A, where  $t_1$  = 10 $\mu$ s,  $t_2$  = 7 $\mu$ s, and  $t_3$  = 3 $\mu$ s.
- B. The DRAIN terminal under test is connected to the TP K test point. All other terminals are connected together and connected to the TP A test point.

Figure 6-3. Reverse-Recovery-Current Test Circuit and Waveforms of Source-Drain Diode



- A. The word generator has the following characteristics:  $t_r \le 10$ ns,  $t_f \le 10$ ns,  $Z_O = 50\Omega$ .
- B. Input pulse duration,  $t_w$ , is increased until peak current  $I_{AS}$  = 1A. Energy test level is defined as  $E_{AS} = I_{AS} \times V_{(BR)DSX} \times t_{av}/2 = 75 \text{mJ}$ , where  $t_{av}$  = avalanche time.

Figure 6-4. Single-Pulse Avalanche Energy Test Circuit and Waveforms

Product Folder Links: TPIC6596

## 7 Detailed Description

### 7.1 Overview

The TPIC6596 is a monolithic, high-voltage, highcurrent power 8-bit shift register designed for use in systems that require relatively high load power. The device contains a built-in voltage clamp on the outputs for inductive transient protection. Power driver applications include relays, solenoids, and other medium-current or high-voltage loads.

## 7.2 Functional Block Diagram



Figure 7-1. Functional Block Diagram

Product Folder Links: TPIC6596



#### **Equivalent of Each Input Schematic**





Typical of All Drain Outputs Schematic

### 7.3 Feature Description

#### 7.3.1 Serial-In Interface

This device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. Data transfers through both the shift and storage registers on the rising edge of the shift-register clock (SRCK) and the register clock (RCK) respectively. Write data and read data are valid only when RCK is low. The storage register transfers data to the output buffer when shift register clear (SRCLR) is high.

#### 7.3.2 Clear Register

A logical low on (SRCLR) clears all registers in the device. TI suggests clearing the device during power up or initialization.

## 7.3.3 Output Control

When output enable (G) is held high, all data in the output buffers is held low and all drain outputs are off. Holding  $(\overline{G})$  low makes data from the storage register transparent to the output buffers. When data in the output buffers is low, the DMOS transistor outputs are OFF. When data is high, the DMOS transistor outputs have sink-current capability. This pin can also be used for global PWM dimming.

#### 7.3.4 Cascaded Application

The serial output (SER OUT) is clocked out of the device on the falling edge of SRCK to provide additional hold time for cascaded applications. This will provide improved performance for applications where clock signals may be skewed, devices are not located near one another, or the system must tolerate electromagnetic interference. Connect the device (SER OUT) pin to the next device (SER IN) for daisy Chain.

Copyright © 2025 Texas Instruments Incorporated



#### 7.3.5 Current Limit Function

Outputs are low-side, open-drain DMOS transistors with output ratings of 45V and 250mA continuous sink current capability

### 7.4 Device Functional Modes

## 7.4.1 Operating with $V_{cc} < 4.5V$

This device works normally during  $4.5\text{V} \le \text{V}_{cc} \le 5.5\text{V}$ , when operation voltage is lower than 4.5V, correct behavior of the device, including communication interface and current capability, is not assured.

## 7.4.2 Operating with $5.5V < V_{cc} \le 7V$

The device works normally in this voltage range, but reliability issues can occur if the device works for a long time in this voltage range.

Product Folder Links: TPIC6596

## 8 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### 8.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **8.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 8.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 8.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (April 2000) to Revision B (March 2025)                                  | Page |
|--------------------------------------------------------------------------------------------------|------|
| • Updated the numbering format for tables, figures, and cross-references throughout the document | 1    |
| Changed SRCLR timing diagram                                                                     | 8    |
|                                                                                                  |      |
| Changes from Revision * (May 2005) to Revision A (April 2000)                                    | Page |
| Changed SRCLR timing diagram                                                                     | 1    |

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 7-Mar-2025

#### PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|----------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TPIC6596DWG4     | OBSOLETE | SOIC         | DW                 | 20   |                | TBD          | (6)<br>Call TI                | Call TI            |              | TPIC6596                |         |
| TPIC6596DWRG4    | ACTIVE   | SOIC         | DW                 | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | TPIC6596                | Samples |
| TPIC6596N        | ACTIVE   | PDIP         | N                  | 20   | 20             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | -40 to 125   | TPIC6596N               | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 7-Mar-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 7-Dec-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPIC6596DWRG4 | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| TPIC6596DWRG4 | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |

www.ti.com 7-Dec-2024



### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|
| TPIC6596DWRG4 | SOIC         | DW              | 20       | 2000 | 350.0       | 350.0      | 43.0        |  |
| TPIC6596DWRG4 | SOIC         | DW              | 20       | 2000 | 350.0       | 350.0      | 43.0        |  |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 7-Dec-2024

## **TUBE**



### \*All dimensions are nominal

| Device Package Name |   | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |  |
|---------------------|---|--------------|------|-----|--------|--------|--------|--------|--|
| TPIC6596N           | N | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |  |

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated