# **TPIC6B595 Power Logic 8-Bit Shift Register** #### 1 Features - Low $r_{DS(on)}$ , $5\Omega$ (typical) - Avalanche energy, 30mJ - Eight power DMOS transistor outputs of 150mA continuous current - Output clamp voltage, 50V - Devices are cascadable - Low-power consumption ### 2 Applications - Instrumentation clusters - Tell-tale lamps - LED illumination and controls - Automotive relay or solenoids drivers This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ## **Logic Symbol** ### 3 Description The TPIC6B595 device is a monolithic, high-voltage, medium-current power 8-bit shift register designed for use in systems that require relatively high load power. The device contains a built-in voltage clamp on the outputs for inductive transient protection. Power driver applications include relays, solenoids, and other medium current or high-voltage loads. This device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. Data transfers through the shift and storage registers on the rising edge of the shift-register clock (SRCK) and the register clock (RCK), respectively. The storage register transfers data to the output buffer when shift-register clear ( SRCLR) is high. Write data and read data are valid only when RCK is low. When SRCLR is low, the input shift register is cleared. When output enable ( $\overline{G}$ ) is held high, all data in the output buffers is held low and all drain outputs are off. When $\overline{G}$ is held low, data from the storage register is transparent to the output buffers. When data in the output buffers is low, the DMOS-transistor outputs are off. When data is high, the DMOS transistor outputs have sink-current capability. The serial output (SER OUT) allows for cascading of the data from the shift register to additional devices. Outputs are low-side, open-drain DMOS transistors with output ratings of 50V and 150mA continuous sink-current capability. Each output provides a 500mA typical current limit at T<sub>C</sub> = 25°C. The current limit decreases as the junction temperature increases for additional device protection. The TPIC6B595 is characterized for operation over the operating case temperature range of -40°C to 125°C. #### Device Information (1) | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | | |-------------|-----------|------------------|--|--| | TPIC6B595 | SOIC (20) | 15.40mm × 7.50mm | | | | | PDIP (20) | 24.00mm × 6.86mm | | | For all available packages, see the orderable addendum at the end of the data sheet. # **Table of Contents** | 1 Features1 | 7.3 Feature Description | 12 | |---------------------------------------|-----------------------------------------|----| | 2 Applications1 | 7.4 Device Functional Modes | | | 3 Description1 | 8 Application and Implementation | | | 4 Pin Configuration and Functions3 | 8.1 Application Information | | | 5 Specifications4 | 8.2 Typical Application | | | 5.1 Absolute Maximum Ratings4 | 8.3 Power Supply Recommendations | | | 5.2 ESD Ratings4 | 8.4 Layout | | | 5.3 Recommended Operating Conditions4 | 9 Device and Documentation Support | | | 5.4 Thermal Information5 | 9.1 Support Resources | | | 5.5 Electrical Characteristics5 | 9.2 Trademarks | | | 5.6 Switching Characteristics6 | 9.3 Electrostatic Discharge Caution | 18 | | 5.7 Typical Characteristics7 | 9.4 Glossary | | | 6 Parameter Measurement Information9 | 10 Revision History | 18 | | 7 Detailed Description11 | 11 Mechanical, Packaging, and Orderable | | | 7.1 Overview11 | Information | 18 | | 7.2 Functional Block Diagram11 | | | # **4 Pin Configuration and Functions** NC - No internal connection Figure 4-1. DW or N Package 20-Pin SOIC or PDIP Top View **Table 4-1. Pin Functions** | PIN | | I/O | DESCRIPTION | | | |--------|------------|-----|----------------------------------|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | DRAIN0 | 4 | | | | | | DRAIN1 | 5 | | | | | | DRAIN2 | 6 | | | | | | DRAIN3 | 7 | 0 | Onen drain autaut | | | | DRAIN4 | 14 | | Open-drain output | | | | DRAIN5 | 15 | | | | | | DRAIN6 | 16 | | | | | | DRAIN7 | 17 | | | | | | G | 9 | I | Output enable, active-low | | | | GND | 10, 11, 19 | _ | Power ground | | | | NC | 1, 20 | _ | No internal connection | | | | RCK | 12 | I | Register clock | | | | SERIN | 3 | I | Serial data input | | | | SEROUT | 18 | 0 | Serial data output | | | | SRCK | 15 | I | Shift register clock | | | | SRCLR | 8 | I | Shift register clear, active-low | | | | VCC | 2 | I | Power supply | | | ### **5 Specifications** ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------------------------------------------------|------------|---------------|------| | V <sub>CC</sub> | Logic supply voltage <sup>(2)</sup> | -0.3 | 7 | V | | VI | Logic input voltage | -0.3 | 7 | V | | $V_{DS}$ | Power DMOS drain-to-source voltage <sup>(3)</sup> | -0.3 | 50 | V | | | Continuous source-to-drain diode anode current | 0 | 500 | mA | | | Pulsed source-to-drain diode anode current <sup>(4)</sup> | 0 | 1 | Α | | I <sub>D</sub> | Pulsed drain current, each output, all outputs ON, T <sub>C</sub> = 25°C <sup>(4)</sup> | 0 | 500 | mA | | I <sub>D</sub> | Continuous drain current, each output, all outputs ON, T <sub>C</sub> = 25°C <sup>(4)</sup> | 0 | 150 | mA | | I <sub>DM</sub> | Peak drain current single output, T <sub>C</sub> = 25°C <sup>(4)</sup> | 0 | 500 | mA | | E <sub>AS</sub> | Single-pulse avalanche energy (See Typical Characteristics below) | 0 | 30 | mJ | | I <sub>AS</sub> | Avalanche current <sup>(5)</sup> | 0 | 500 | mA | | | Continuous total dissipation | See Therma | I Information | | | TJ | Operating virtual junction temperature | -40 | 150 | °C | | T <sub>C</sub> | Operating case temperature | -40 | 125 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltage values are with respect to GND. - (3) Each power DMOS source is internally connected to GND. - (4) Pulse duration ≤ 100µs and duty cycle ≤ 2%. - (5) DRAIN supply voltage = 15V, starting junction temperature (T<sub>JS</sub>) = 25°C, L = 1.5H, I<sub>AS</sub> = 200mA (See Typical Characteristics below). ### 5.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|--|---------------------------------------------------------|-----------------------------|-------|------| | | | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | | ±2000 | | | V <sub>(ESD)</sub> | | Charged-device model (CDM), per AEC | All pins | ±500 | V | | | | Q100-011 | Corner pins (1, 10, 20, 11) | ±750 | | (1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. #### 5.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-----------------|---------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|------| | V <sub>CC</sub> | Logic supply voltage | 4.5 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | 0.85 V <sub>CC</sub> | | V | | $V_{IL}$ | Low-level input voltage | | 0.15 V <sub>CC</sub> | V | | | Pulsed drain output current, $T_C$ = 25°C, $V_{CC}$ = 5V, all outputs on <sup>(1)</sup> (2) (See Typical Characteristics below) | -500 | 500 | mA | | t <sub>su</sub> | Setup time, SER IN high before SRCK↑ (See Typical Characteristics below) | 20 | | ns | | t <sub>h</sub> | Hold time, SER IN high after SRCK↑, (See Typical Characteristics below) | 20 | | ns | | t <sub>w</sub> | Pulse duration (See Typical Characteristics below) | 40 | | ns | | T <sub>C</sub> | Operating case temperature | -40 | 125 | °C | (1) Pulse duration ≤ 100µs and duty cycle ≤ 2%. (2) Technique should limit T<sub>J</sub> - T<sub>C</sub> to 10°C maximum. ### **5.4 Thermal Information** | | | TPIC6 | TPIC6B595 | | | |-------------------------------|----------------------------------------------|-----------|-----------|------|--| | THERMAL METRIC <sup>(1)</sup> | | DW (SOIC) | N (PDIP) | UNIT | | | | | 20 PINS | 20 PINS | | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 75.3 | 57 | °C/W | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 39.8 | 58.5 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 43.1 | 38 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 15.4 | 25.2 | °C/W | | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 42.6 | 37.9 | °C/W | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. ### 5.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TI | EST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-----------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|-------|-----|------| | V <sub>(BR)DSX</sub> | Drain-to-source breakdown voltage | I <sub>D</sub> = 1mA | | 50 | | | V | | V <sub>SD</sub> | Source-to-drain diode forward voltage | I <sub>F</sub> = 100mA | | | 0.85 | 1 | V | | V <sub>OH</sub> | High-level output voltage, SER | $I_{OH} = -20\mu A$ , | V <sub>CC</sub> = 4.5V | 4.4 | 4.49 | | V | | VOH | OUT | $I_{OH} = -4mA$ , | V <sub>CC</sub> = 4.5V | 4 | 4.2 | | V | | V <sub>OL</sub> | Low-level output voltage, SER | $I_{OL} = 20 \mu A$ , | V <sub>CC</sub> = 4.5V | | 0.005 | 0.1 | V | | V OL | OUT | $I_{OL} = 4mA$ , | V <sub>CC</sub> = 4.5V | | 0.3 | 0.5 | V | | I <sub>IH</sub> | High-level input current | V <sub>CC</sub> = 5.5V, | V <sub>I</sub> = V <sub>CC</sub> | | | 1 | μA | | I <sub>IL</sub> | Low-level input current | V <sub>CC</sub> = 5.5V, | V <sub>I</sub> = 0 | | | -1 | μA | | | Logio augusty augrant | \/ - F F\/ | All outputs OFF | | 20 | 100 | | | I <sub>CC</sub> | Logic supply current | V <sub>CC</sub> = 5.5V | All outputs ON | | 150 | 300 | μA | | I <sub>CC(FRQ)</sub> | Logic supply current at frequency | f <sub>SRCK</sub> = 5MHz,<br>All outputs off, | C <sub>L</sub> = 30pF,<br>See Typical Characteristics<br>below | | 0.4 | 5 | mA | | I <sub>N</sub> | Nominal current | $V_{DS(on)} = 0.5V,$ $I_{N} = I_{D},$ $T_{C} = 85^{\circ}C$ | See (1) (2) (3) | | 90 | | mA | | | | V <sub>DS</sub> = 40V, | V <sub>CC</sub> = 5.5V | | 0.1 | 5 | | | I <sub>DSX</sub> | OFF-state drain current | V <sub>DS</sub> = 40V<br>T <sub>C</sub> = 125°C | V <sub>CC</sub> = 5.5V | | 0.15 | 8 | μΑ | | | | I <sub>D</sub> = 100mA,<br>V <sub>CC</sub> = 4.5V | | | 4.2 | 5.7 | | | r <sub>DS(on)</sub> | Static drain-source ON-state resistance | I <sub>D</sub> = 100mA,<br>T <sub>C</sub> = 125°C,<br>V <sub>CC</sub> = 4.5V | See <sup>(1)</sup> and <sup>(2)</sup> See Typical<br>Characteristics below | | 6.8 | 9.5 | Ω | | | | I <sub>D</sub> = 350mA,<br>V <sub>CC</sub> = 4.5V | | | 5.5 | 8 | | <sup>(1)</sup> Technique should limit $T_J - T_C$ to 10°C maximum. <sup>(2)</sup> These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts. <sup>(3)</sup> Nominal current is defined for a consistent comparison between devices from different sources. It is the current that produces a voltage drop of 0.5V at T<sub>C</sub> = 85°C. # **5.6 Switching Characteristics** $V_{CC}$ = 5V, $T_{C}$ = 25°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>PLH</sub> | Propagation delay time, low-to-high-level output from $\overline{\mathbf{G}}$ | | | 150 | | ns | | t <sub>PHL</sub> | Propagation delay time, high-to-low-level output from $\overline{\mathbf{G}}$ | C <sub>L</sub> = 30pF, I <sub>D</sub> = 100mA, See Typical<br>Characteristics below | | 90 | | ns | | t <sub>r</sub> | Rise time, drain output | | | 200 | | ns | | t <sub>f</sub> | Fall time, drain output | | | 200 | | ns | | t <sub>a</sub> | Reverse-recovery-current rise time | $I_F = 100 \text{mA}, \text{ di/dt} = 10 \text{A/µs}^{(1)} (^2),$ | | 100 | | ns | | t <sub>rr</sub> | Reverse-recovery time | See Typical Characteristics below | | 300 | | | Technique should limit $T_J$ – $T_C$ to 10°C maximum. These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts. ### 5.7 Typical Characteristics Figure 5-1. Peak Avalanche Current vs Time Duration of Avalanche Figure 5-2. Supply Current vs Frequency Technique should limit $T_J - T_C$ to 10°C maximum. Technique should limit $T_J - T_C$ to 10°C maximum. Figure 5-3. Drain-to-Source On-State Resistance vs Drain Current Figure 5-5. Switching Time vs Case Temperature Figure 5-6. Maximum Continuous Drain Current of Each Output vs Number of Outputs Conducting Simultaneously Figure 5-7. Maximum Peak Drain Current of Each Output vs Number of Outputs Conducting Simultaneously ### **6 Parameter Measurement Information** - A. The word generator has the following characteristics: $t_r \le 10$ ns, $t_f \le 10$ ns, $t_w = 300$ ns, pulsed repetition rate (PRR) = 5kHz, $Z_O = 50\Omega$ . - C<sub>L</sub> includes probe and jig capacitance. - C. Write data and read data are valid only when RCK is low Figure 6-1. Resistive-Load Test Circuit and Voltage Waveforms - A. The word generator has the following characteristics: $t_r \le 10$ ns, $t_f \le 10$ ns, $t_w = 300$ ns, pulsed repetition rate (PRR) = 5kHz, $Z_O = 50\Omega$ . - B. C<sub>L</sub> includes probe and jig capacitance. Figure 6-2. Test Circuit, Switching Times, and Voltage Waveforms - A. The DRAIN terminal under test is connected to the TP K test point. All other terminals are connected together and connected to the TP A test point. - B. The $V_{GG}$ amplitude and $R_G$ are adjusted for di/dt = 20A/ $\mu$ s. A $V_{GG}$ double-pulse train is used to set $I_F$ = 0.1A, where $t_1$ = 10 $\mu$ s, $t_2$ = 7 $\mu$ s, and $t_3$ = 3 $\mu$ s. Figure 6-3. Reverse-Recovery-Current Test Circuit and Waveforms of Source-to-Drain Diode ### SINGLE-PULSE AVALANCHE ENERGY TEST CIRCUIT **VOLTAGE AND CURRENT WAVEFORMS** - A. The word generator has the following characteristics: $t_r \le 10$ ns, $t_f \le 10$ ns, $Z_O = 50\Omega$ . - B. Input pulse duration, $t_w$ , is increased until peak current $I_{AS} = 0.5$ mA. Energy test level is defined as $E_{AS} = I_{AS} \times V_{(BR)DSX} \times t_{av}/2 = 30$ mJ. Figure 6-4. Single-Pulse Avalanche Energy Test Circuit and Waveforms Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ### 7 Detailed Description ### 7.1 Overview The TPIC6B595 device is a monolithic, high-voltage, medium-current power 8-bit shift register designed for use in systems that require relatively high load power. The device contains a built-in voltage clamp on the outputs for inductive transient protection, so it can also drive relays, solenoids, and other medium-current or high-voltage loads. # 7.2 Functional Block Diagram Figure 7-1. Logic Diagram (Positive Logic) Figure 7-2. Schematic of Inputs ### 7.3 Feature Description #### 7.3.1 Serial-In Interface This device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. Data transfers through both the shift and storage registers on the rising edge of the shift register clock (SRCK) and the register clock (RCK), respectively. Write data and read data are valid only when RCK is low. The storage register transfers data to the output buffer when shift register clear (SRCLR) is high. #### 7.3.2 Clear Register A logical low on (SRCLR) clears all registers in the device. TI suggests clearing the device during power up or initialization. ### 7.3.3 Output Control Holding the output enable ( $\overline{G}$ ) high holds all data in the output buffers low, and all drain outputs are off. Holding ( $\overline{G}$ ) low makes data from the storage register transparent to the output buffers. When data in the output buffers is low, the DMOS transistor outputs are OFF. When data is high, the DMOS transistor outputs have sink-current capability. This pin can also be used for global PWM dimming. #### 7.3.4 Cascaded Application The serial output (SER OUT) allows for cascading of the data from the shift register to additional devices. Connect the device (SER OUT) pin to the next device (SER IN) for daisy Chain. #### 7.3.5 Current Limit Function Outputs are low-side, open-drain DMOS transistors with output ratings of 50V and 150mA continuous sink current capability. Each output provides a 500mA typical current limit at $T_C$ = 25°C. The current limit decreases as the junction temperature increases for additional device protection. ### 7.4 Device Functional Modes ### 7.4.1 Operation With $V(V_{CC}) < 4.5$ (Minimum $V(V_{CC})$ ) This device works normally during $4.5V \le V(V_{CC}) \le 5.5V$ , when operation voltage is lower than 4.5V. TI can't ensure the behavior of device, including communication interface and current capability. ### 7.4.2 Operating With 5.5 $V < V(V_{CC}) < 6 V$ This device works normally during this voltage range, but reliability issues may occur while the device works for a long time in this voltage range. Copyright © 2025 Texas Instruments Incorporated Product Folder Links: *TPIC6B595* ## 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 8.1 Application Information The TPIC6B595 device is a serial-in parallel-out, Power+LogicE 8-bit shift register with low-side switch DMOS outputs rating of a 150mA per channel. The device is designed for use in systems that require relatively high load power. The device contains a built-in voltage clamp on the outputs for inductive transient protection. Power driver applications include relays, solenoids, and other medium currentor high-voltage loads. The following focuses on automotive cluster applications for the TPIC6B595 device. ### 8.2 Typical Application The typical application of the TPIC6B595 device is the automotive cluster driver. In this example, two TPIC6B595 power shift registers are cascaded and used to turn on LEDs in the cluster panel. In this case, the LED must be updated after all 16 bits of data have been loaded into the serial shift registers. MCU outputs the data to the serial input (SER IN) while clocking the shift register clock (SRCK). After the 16th clock, a pulse to the register clock (RCK) transfers the data to the storage registers. If output enable (G) is low, then the LEDs are turned ON corresponding to the status word with ones being ON and zeros OFF. With this simple scheme, MCU use SPI interface can turn on 16 LEDs using only two ICs as illustrated in Figure 8-1. Figure 8-1. Typical Application Schematic #### 8.2.1 Design Requirements Use the design parameters in Table 8-1 for this design example. **Table 8-1. Design Parameters** | DESIGN PARAMETER | EXAMPLE VALUE | |-------------------------------------------------------------|---------------------------| | VSUPPLY | 9-16V | | V(D1), V(D2), V(D3), V(D4), V(D5), V(D6), V(D7), V(D8) | 2V | | V(D9), V(D10),V(D11), V(D12), V(D13), V(D14),V(D15), V(D16) | 3.3V | | I(D1), I(D2), I(D3), I(D4), I(D5), I(D6),I(D7), I(D8) | 20mA When Vbattery is 12V | Table 8-1. Design Parameters (continued) | DESIGN PARAMETER | EXAMPLE VALUE | |--------------------------------------------------------------|---------------------------| | I(D9), I(D10), I(D11), I(D12), I(D13), I(D14),I(D15), I(D16) | 30mA When Vbattery is 12V | #### 8.2.2 Detailed Design Procedure To begin the design process, one must decide on a few parameters. The designer must know the following: - Vsupply LED supply is connect battery directly or fix voltage, this application connect the battery directly. - V(Dx) LED forward voltage - I(Dx) LED setting current when battery is 12V. R1,R2,R3,R4,R5,R6,R7,R8 $$R1 = R2 = R3 = R4 = R5 = R6 = R7 = R8 = \frac{(V \, supply - V(Dx))}{I(Dx)} = \frac{(12V - 2V)}{0.02A} = 500\Omega \tag{1}$$ When Vsupply is 9V, $$I(D1) = I(D2) = I(D3) = I(D4) = I(D5) = I(D6) = I(D7) = I(D8) = \frac{(V supply - V(Dx))}{Rx} = 14mA$$ (2) When Vsupply is 16V, $$I(D1) = I(D2) = I(D3) = I(D4) = I(D5) = I(D6) = I(D7) = I(D8) = \frac{(V supply - V(Dx))}{Rx} = 28mA$$ (3) R9,R10,R11,R12,R13,R14,R15,R16 $$R9 = R10 = R11 = R12 = R13 = R14 = R15 = R16 = \frac{(V supply - V(Dx))}{I(Dx)} = \frac{(12V - 3.3V)}{0.03A} = 290\Omega$$ (4) When Vsupply is 9V, $$I(D9) = I(D10) = I(D11) = I(D12) = I(D13) = I(D13) = I(D14) = I(D15) = I(D16) = \frac{(V supply - V(Dx))}{Rx} = 19.7 \text{mA}$$ (5) When Vsupply is 16V, $$I(D9) = I(D10) = I(D11) = I(D12) = I(D13) = I(D13) = I(D14) = I(D15) = I(D16) = \frac{(V supply - V(Dx))}{Rx} = 43.8 \text{mA}$$ (6) #### Note If customers can accept the current variation when battery voltage is changing, they can connect to the battery directly. If customers need the less variation of current, they must use the voltage regulator as supply voltage of LED, or change to constant current LED driver directly. Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback #### 8.2.3 Application Curve Figure 8-2. CH1 is SRCK, CH2 is RCK, CH3 is SER IN, CH4 is D1 current ### 8.3 Power Supply Recommendations The TPIC6B595 device is designed to operate from an input voltage supply range from 4.5V and 5.5V. This input supply should be well regulated. TI recommends placing the ceramic bypass capacitors near the VCC pin. #### 8.4 Layout ### 8.4.1 Layout Guidelines There is no special layout requirement for the digital signal pin; the only requirement is placing the ceramic bypass capacitors near the corresponding pin. Because the TPIC6B595 device does not have a thermal shutdown protection function, to prevent thermal damage, T<sub>J</sub> must be less than 150°C. If the total sink current is high, the power dissipation might be large. The devices are currently not available in the thermal pad package, so good PCB design can optimize heat transfer, which is absolutely essential for the long-term reliability of the device. Maximize the copper coverage on the PCB to increase the thermal conductivity of the board, because the major heat-flow path from the package to the ambient is through the copper on the PCB. Maximum copper is extremely important when the design does not include heat sinks attached to the PCB on the other side of the package. - Add as many thermal vias as possible directly under the package ground pad to optimize the thermal conductivity of the board. - All thermal vias should be either plated shut or plugged and capped on both sides of the board to prevent solder voids. To ensure reliability and performance, the solder coverage should be at least 85%. ### 8.4.2 Layout Example Figure 8-3. TPIC6B595 Layout Example ### 9 Device and Documentation Support ### 9.1 Support Resources TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the guick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.2 Trademarks TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 9.3 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 9.4 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ### 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | С | hanges from Revision B (September 2014) to Revision C (March 2025) | Page | |----------|-----------------------------------------------------------------------------------------------------------------------------|------------------| | • | Updated Applications section | 1 | | С | hanges from Revision A (May 2005) to Revision B (September 2014) | Page | | • | Updated the numbering format for tables, figures, and cross-references throughout the document Changed SRCLR timing diagram | 1 | | <u>c</u> | Changes from Revision * (July 1995) to Revision A (May 2005) Changed SRCLR timing diagram | <b>Page</b><br>1 | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 4-Dec-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|----------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | TPIC6B595DW | OBSOLETE | SOIC | DW | 20 | | TBD | Call TI | Call TI | -40 to 125 | TPIC6B595 | | | TPIC6B595DWG4 | OBSOLETE | SOIC | DW | 20 | | TBD | Call TI | Call TI | | TPIC6B595 | | | TPIC6B595DWR | ACTIVE | SOIC | DW | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TPIC6B595 | Samples | | TPIC6B595DWRG4 | OBSOLETE | SOIC | DW | 20 | | TBD | Call TI | Call TI | | TPIC6B595 | | | TPIC6B595N | ACTIVE | PDIP | N | 20 | 20 | RoHS & Green | NIPDAU | N / A for Pkg Type | -40 to 125 | TPIC6B595N | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and ## PACKAGE OPTION ADDENDUM www.ti.com 4-Dec-2024 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 7-Dec-2024 ### TAPE AND REEL INFORMATION | | - | |----|-----------------------------------------------------------| | A0 | Dimension designed to accommodate the component width | | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPIC6B595DWR | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.3 | 2.7 | 12.0 | 24.0 | Q1 | | TPIC6B595DWR | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.3 | 2.7 | 12.0 | 24.0 | Q1 | www.ti.com 7-Dec-2024 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins SPQ | | Length (mm) | Width (mm) | Height (mm) | | |--------------|--------------|-----------------|----------|------|-------------|------------|-------------|--| | TPIC6B595DWR | SOIC | DW | 20 | 2000 | 350.0 | 350.0 | 43.0 | | | TPIC6B595DWR | SOIC | DW | 20 | 2000 | 350.0 | 350.0 | 43.0 | | # **PACKAGE MATERIALS INFORMATION** www.ti.com 7-Dec-2024 ### **TUBE** ### \*All dimensions are nominal | Device Package N | | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | | |------------------|---|--------------|------|-----|--------|--------|--------|--------|--| | TPIC6B595N | N | PDIP | 20 | 20 | 506 | 13.97 | 11230 | 4.32 | | # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. SOIC #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side. - 5. Reference JEDEC registration MS-013. SOIC NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated