**TPS2116** SLVSFG1A - JANUARY 2021 - REVISED MAY 2021 # TPS2116 1.6 V to 5.5 V, 2.5-A Low I<sub>Q</sub> Power Mux with Manual and Priority Switchover #### 1 Features - Input voltage range: 1.6 V to 5.5 V - Maximum continuous current: 2.5 A - On-resistance: $40 \text{ m}\Omega$ (typical) - VIN2 standby current: 50 nA (typical) - Quiescent current: 1.32 uA (typical) - Switchover modes: - Priority mode - Manual mode - Controlled output slew rate: - 1.3 ms (typical) at 3.3 V - Reverse Current Blocking when VOUT > VINx - Thermal shutdown ### 2 Applications - Backup battery systems - E-Meters - **Motor Drives** - **Building Automation** ### 3 Description The TPS2116 is a power mux device with a voltage rating of 1.6 V to 5.5 V and a maximum current rating of 2.5 A. The device uses N-channel MOSFETs to switch between supplies while providing a controlled slew rate when voltage is first applied. Due to its low quiescent of 1.32 uA (typical) and low standby current of 50 nA (typical), the TPS2116 is ideal for systems where a battery is connected to one of the inputs. These low currents extend the life and operation of the battery when in use. The TPS2116 can be configured for two different switchover behaviors depending on the application. Automatic priority mode prioritizes the supply connected to VIN1 and switches over to the secondary supply (VIN2) when VIN1 drops. Manual mode allows the user to toggle a GPIO or enable signal to switch between channels. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | | |-------------|---------|-----------------|--|--| | TPS2116 | SOT (8) | 2.1 mm x 1.6 mm | | | For all available packages, see the orderable addendum at the end of the data sheet. **Basic Application** ### **Table of Contents** | 1 Features1 | 7.4 VINx Collapse Rate | . 11 | |---------------------------------------|------------------------------------------------------|------| | 2 Applications1 | 7.5 Output Voltage Drop | | | 3 Description1 | 7.6 Device Functional Modes | | | 4 Revision History2 | 8 Application and Implementation | . 14 | | 5 Pin Configuration and Functions3 | 8.1 Application Information | | | 6 Specifications4 | 8.2 Typical Application | | | 6.1 Absolute Maximum Ratings4 | 9 Power Supply Recommendations | | | 6.2 ESD Ratings 4 | 10 Layout | | | 6.3 Recommended Operating Conditions4 | 10.1 Layout Guidelines | | | 6.4 Thermal Information4 | 10.2 Layout Example | . 17 | | 6.5 Electrical Characteristics5 | 11 Device and Documentation Support | | | 6.6 Switching Characteristics7 | 11.1 Documentation Support | | | 6.7 Timing Diagrams7 | 11.2 Receiving Notification of Documentation Updates | . 18 | | 6.8 Typical Characteristics8 | 11.3 Trademarks | | | 7 Detailed Description10 | 11.4 Electrostatic Discharge Caution | . 18 | | 7.1 Overview10 | 11.5 Glossary | | | 7.2 Functional Block Diagram10 | 12 Mechanical, Packaging, and Orderable | | | 7.3 Feature Description10 | Information | . 18 | # **4 Revision History** | Changes from | Revision * | (.lanuary | 2021) to | Revision | A (May 2021) | | |--------------|------------|-----------|----------|----------|--------------|--| | Page | |------| |------| # **5 Pin Configuration and Functions** Figure 5-1. DRL Package 8-Pin SOT Top View **Table 5-1. Pin Functions** | PIN | | I/O | DESCRIPTION | |--------------------------|-------|---------------|---------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | GND 1 | | - | Device ground. | | VOUT 2, 7 O Output power | | Output power. | | | VIN1 | 3 | I | Channel 1 input power. | | PR1 | PR1 4 | | Selects between VIN1 and VIN2. When PR1 is high VIN1 is selected, and when PR1 is low VIN2 is selected. | | MODE | | | Device is put into Priority mode when MODE is tied to VIN1 and manual mode when MODE is pulled up to an external voltage. | | VIN2 | 6 | I | Channel 2 input power. | | ST | 8 | 0 | Open drain status pin. Pulled low when VIN1 is not being used. | ### **6 Specifications** ### **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | , | MIN | MAX | UNIT | |-----------------------------------------------------------|-----------------------------------------------------------|------|-----------------------|------| | V <sub>IN1</sub> , V <sub>IN2</sub> | Input Voltage | -0.3 | 6 | V | | V <sub>OUT</sub> | Output Voltage | -0.3 | 6 | V | | V <sub>ST</sub> , V <sub>PR1</sub> ,<br>V <sub>MODE</sub> | Control Pin Voltage | -0.3 | 6 | V | | I <sub>MAX</sub> | Maximum Current | | 2.5 | Α | | I <sub>MAX,PLS</sub> | Maximum Pulsed Current Max duration 1ms, Duty cycle of 2% | | 4 | А | | TJ | Junction temperature | | Internally<br>Limited | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | V | | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |--------------------------------------------------------------|---------------------|-----|---------|------| | V <sub>IN1</sub> , V <sub>IN2</sub> | Input Voltage | 1.6 | 5.5 | V | | V <sub>OUT</sub> | Output Voltage | 0 | 5.5 | V | | V <sub>ST</sub> ,<br>V <sub>MODE</sub> ,<br>V <sub>PR1</sub> | Control Pin Voltage | 0 | 5.5 | V | | T <sub>A</sub> | Ambient Temperature | -40 | 105 | °C | ### **6.4 Thermal Information** | | | TPS2116 | | |------------------------|----------------------------------------------|-----------|------| | | THERMAL METRIC <sup>(1)</sup> | DRL (SOT) | UNIT | | | | 8-PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 111.5 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 19.4 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 35.8 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 1.2 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 19.1 | °C/W | Product Folder Links: TPS2116 <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### **6.4 Thermal Information (continued)** | THERMAL METRIC <sup>(1)</sup> | | TPS2116 | | |-------------------------------|----------------------------------------------|-----------|------| | | | DRL (SOT) | UNIT | | | | 8-PINS | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### 6.5 Electrical Characteristics Over operating free-air temperature range and operating voltage range of 1.6V to 5.5V (unless otherwise noted). Typical specifications are at an input voltage of 3.3V and ambient temperature of 25°C. | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |----------------------|---------------------------|----------------------------------------|----------------|-----|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------| | Power ( | Consumption | , | | | | | | | | | | 25°C | | 1.1 | | uA | | | | VIN2 powers VOUT<br>VIN1 > VIN2 + 0.1V | -40°C to 85°C | | | 1.9 | uA | | I <sub>STBY,</sub> | VINIA Ota walka Oramana | VIIV VIIV 10.1V | -40°C to 105°C | | | 2 | uA | | VIN1 | VIN1 Standby Current | | 25°C | | 0.22 | 1.9<br>2.0<br>2.0<br>3.1<br>0.32<br>2.2<br>2.1<br>5.0<br>0.07<br>0.09<br>2.3.6<br>4.4<br>3.0.55<br>5.3<br>3.7<br>4.5<br>1.0.27<br>0.29 | uA | | | | VIN2 powers VOUT<br>VIN2 > VIN1 + 0.2V | -40°C to 85°C | | | | uA | | | | VIIV2 - VIIVI - 0.2 V | -40°C to 105°C | | , | | uA | | | | | 25°C | | 1.2 | | uA | | | | VIN1 powers VOUT<br>VIN2 > VIN1 + 0.2V | -40°C to 85°C | | | 2 | uA | | I <sub>STBY.</sub> | VINO Oterralles Occurrent | VIIV2 - VIIVI - 0.2V | -40°C to 105°C | | | 1 | uA | | VIN2 | VIN2 Standby Current | | 25°C | | 0.05 | | uA | | | | VIN1 powers VOUT<br>VIN1 > VIN2 + 0.1V | -40°C to 85°C | | , | 1.9<br>2<br>0.31<br>0.32<br>2<br>2.1<br>0.07<br>0.09<br>3.6<br>4.4<br>0.51<br>0.55<br>3.7<br>4.5<br>0.27<br>0.29<br>1.3<br>2.9 | uA | | | | VIIVI - VIIVZ I U.IV | -40°C to 105°C | | | 0.09 | uA | | | | VIN1 powers VOUT<br>VIN1 > VIN2 + 0.1V | 25°C | | 1.32 | | uA | | | | | -40°C to 85°C | | | 3.6 | uA | | | VINA Octobrond Octobrond | VIIV VIIV 10.1V | -40°C to 105°C | | uA | | | | I <sub>Q, VIN1</sub> | VIN1 Quiescent Current | | 25°C | | 0.3 | 0.09<br>.32<br>3.6<br>4.4<br>0.3<br>0.51<br>0.55 | uA | | | | VIN1 powers VOUT<br>VIN2 > VIN1 + 0.2V | -40°C to 85°C | | 1.9 2 0.22 0.31 0.32 1.2 2 2.1 0.05 0.07 0.09 1.32 3.6 4.4 0.3 0.51 0.55 1.35 3.7 4.5 0.1 0.27 0.29 0.1 1.3 2.9 0.05 | uA | | | | | VIIV2 - VIIVI - 0.2V | -40°C to 105°C | | | uA | | | | | | 25°C | | 1.35 | | uA | | | | VIN2 powers VOUT<br>VIN2 > VIN1 + 0.2V | -40°C to 85°C | | , | 3.7 | uA | | | VINO Ovice and Overset | VIIV2 - VIIVI - 0.2V | -40°C to 105°C | | | 4.5 | uA | | I <sub>Q, VIN2</sub> | VIN2 Quiescent Current | | 25°C | | 0.1 | 1.9<br>2<br>0.31<br>0.32<br>2<br>2.1<br>0.07<br>0.09<br>3.6<br>4.4<br>0.51<br>0.55<br>3.7<br>4.5<br>0.27<br>0.29 | uA | | | | VIN2 powers VOUT<br>VIN1 > VIN2 + 0.1V | -40°C to 85°C | | | | uA | | | | VIIV VIIV 10.1V | -40°C to 105°C | | | 0.29 | uA | | | | MODE = 0V, PR1 = 5V | 25°C | | 0.1 | | uA | | | | VIN1 > VIN2 | -40°C to 85°C | | , | 1.3 | uA | | | VINA Chutdown Currost | VOUT = 0V | -40°C to 105°C | | | 2.9 | uA | | I <sub>SD,VIN1</sub> | VIN1 Shutdown Current | MODE = 0V, PR1 = 5V | 25°C | | 0.05 | | uA | | | | VIN1 < VIN2 | -40°C to 85°C | | | 1 | uA | | | | VOUT = 0V | -40°C to 105°C | | | 2.4 | uA | ### **6.5 Electrical Characteristics (continued)** Over operating free-air temperature range and operating voltage range of 1.6V to 5.5V (unless otherwise noted). Typical specifications are at an input voltage of 3.3V and ambient temperature of $25^{\circ}C$ . | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |----------------------|----------------------------------------------------------------------------------|-------------------------------------------------------|----------------|------|-------|------|------| | | | MODE = 0V, PR1 = 5V | 25°C | | 0.05 | | uA | | | | VIN2 > VIN1 | -40°C to 85°C | | | 1.3 | uA | | | VINIO Object de como Occupant | VOUT = 0V | -40°C to 105°C | | | 2.9 | uA | | I <sub>SD,VIN2</sub> | VIN2 Shutdown Current | MODE = 0V, PR1 = 5V | 25°C | | 0.05 | | uA | | | | VIN2 < VIN1 | -40°C to 85°C | | | 0.7 | uA | | | | VOUT = 0V | -40°C to 105°C | | | 2.1 | uA | | | | | 25°C | | 0.001 | | uA | | | Reverse leakage current out of VINx | $V_{OUT} = 5.5V$<br>$V_{INx} = 0V, V_{INy} = Open$ | 85°C | | 0.05 | | uA | | | VIIVA | VINX OV, VINY OPEN | 105°C | | 0.15 | | uA | | I <sub>REV</sub> | | | 25°C | | 0.01 | | uA | | | Reverse leakage current into VOUT | $V_{OUT} = 5.5V$<br>$V_{INx} = 0V$ , $V_{INy} = Open$ | 85°C | | 0.1 | | uA | | | | V <sub>INX</sub> – ov, v <sub>INy</sub> – open | 105°C | | 0.25 | | uA | | I <sub>PR1</sub> | PR1 pin leakage | | -40°C to 105°C | | | 0.1 | uA | | I <sub>MODE</sub> | MODE pin leakage | | -40°C to 105°C | | | 0.1 | uA | | I <sub>ST</sub> | ST pin leakage | | -40°C to 105°C | | | 0.03 | uA | | Perform | nance | | | | | | | | | | | 25°C | | 37 | 46 | mΩ | | | | VINx = 5V<br>I <sub>OUT</sub> = 200mA | -40°C to 85°C | | | 55 | mΩ | | | | | -40°C to 105°C | | | 60 | mΩ | | | | VINx = 3.3V | 25°C | | 40 | 48 | mΩ | | _ | | | -40°C to 85°C | | | 55 | mΩ | | | | I <sub>OUT</sub> = 200mA | -40°C to 105°C | | | 59 | mΩ | | R <sub>ON</sub> | On-Resistance | | 25°C | | 41 | | mΩ | | | | VINx = 1.8V | -40°C to 85°C | | | 61 | mΩ | | | | I <sub>OUT</sub> = 200mA | -40°C to 105°C | | | 66 | mΩ | | | | | 25°C | | 42 | 52 | mΩ | | | | VINx = 1.6V | -40°C to 85°C | | | 68 | mΩ | | | | I <sub>OUT</sub> = 200mA | -40°C to 105°C | | | 74 | mΩ | | V <sub>OL,ST</sub> | Status pin V <sub>OL</sub> | I <sub>ST</sub> = 1mA | -40°C to 105°C | | | 0.1 | V | | t <sub>ST</sub> | Status pin response time | ST pin pulled high to low $R_{ST} = 10k\Omega$ | -40°C to 105°C | | 5 | | us | | V <sub>REF</sub> | PR1 reference voltage | | -40°C to 105°C | 0.92 | 1 | 1.08 | V | | V <sub>IH</sub> , | MODE logic high threshold | | -40°C to 105°C | 1 | | 5.5 | V | | V <sub>IL,</sub> | MODE logic low threshold | | -40°C to 105°C | 0 | | 0.35 | V | | Protecti | ion | 1 | | | | | | | t <sub>RCB</sub> | Reverse current blocking response time | VOUT > Selected VIN + 1V | -40°C to 105°C | | 2 | | us | | V <sub>RCB,R</sub> | Reverse current blocking rising threshold (V <sub>OUT</sub> - V <sub>IN</sub> ) | | -40°C to 105°C | | 42 | 70 | mV | | V <sub>RCB,F</sub> | Reverse current blocking falling threshold (V <sub>OUT</sub> - V <sub>IN</sub> ) | | -40°C to 105°C | | 17 | 40 | mV | | I <sub>RCB</sub> | Reverse current blocking activation current | | -40°C to 105°C | | 1.4 | 4 | Α | | TSD | Thermal shutdown | | - | | 170 | | °C | ### **6.5 Electrical Characteristics (continued)** Over operating free-air temperature range and operating voltage range of 1.6V to 5.5V (unless otherwise noted). Typical specifications are at an input voltage of 3.3V and ambient temperature of 25°C. | PARAMETER | TEST CONDITIONS | TA | MIN TYP | MAX | UNIT | |------------------------------------------------|-----------------|----|---------|-----|------| | TSD <sub>HYS</sub> Thermal shutdown hysteresis | | - | 20 | | °C | ### 6.6 Switching Characteristics Typical switching characteristics are defined at an ambient temperature of 25°C | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | | | | | | | |-----------------|-------------------------------|-----------------------------------------------|---------|-----|------|--|--|--|--|--|--| | Switch | Switchover | | | | | | | | | | | | t <sub>SW</sub> | Switchover time, VINx = 5 V | R <sub>L</sub> = 10 Ω, C <sub>L</sub> = 10 uF | 8 | | us | | | | | | | | t <sub>SW</sub> | Switchover time, VINx = 3.3 V | $R_L = 10 \Omega, C_L = 10 uF$ | 6.2 | | us | | | | | | | | t <sub>SW</sub> | Switchover time, VINx = 1.8 V | $R_L = 10 \Omega, C_L = 10 uF$ | 17.7 | | us | | | | | | | | t <sub>D</sub> | Delay time, VINx = 5 V | $R_L = 100 \Omega, C_L = 10 uF$ | 1 | | ms | | | | | | | | $t_D$ | Delay time, VINx = 3.3 V | $R_L = 100 \Omega, C_L = 10 uF$ | 1.2 | | ms | | | | | | | | t <sub>D</sub> | Delay time, VINx = 1.8 V | $R_L = 100 \Omega, C_L = 10 uF$ | 1.4 | | ms | | | | | | | | t <sub>SS</sub> | Soft-start time, VINx = 5 V | $R_L = 100 \Omega, C_L = 10 uF$ | 1.7 | | ms | | | | | | | | t <sub>SS</sub> | Soft-start time, VINx = 3.3 V | $R_L = 100 \Omega, C_L = 10 uF$ | 1.3 | | ms | | | | | | | | t <sub>SS</sub> | Soft-start time, VINx = 1.8 V | $R_L = 100 \Omega, C_L = 10 uF$ | 0.9 | | ms | | | | | | | ### **6.7 Timing Diagrams** Figure 6-1. TPS2116 Timing Diagram #### 6.8 Typical Characteristics ### 6.8 Typical Characteristics (continued) ### 7 Detailed Description ### 7.1 Overview The TPS2116 is a power mux device with a voltage rating of 1.6 V to 5.5 V and a maximum current rating of 2.5 A. The device uses N-channel MOSFETs to switch between supplies while providing a controlled slew rate when voltage is first applied. The TPS2116 can be configured for two different switchover behaviors depending on the application. Automatic priority mode prioritizes the supply connected to VIN1 and switches over to the secondary supply (VIN2) when VIN1 drops. Manual mode allows the user to toggle a GPIO or enable signal to switch between channels. Due to its low quiescent of 1.32 uA (typical) and standby current of 50 nA (typical), the TPS2116 is ideal for systems where a battery is connected to one of the inputs. These low currents extend the life and operation of the battery when in use. #### 7.2 Functional Block Diagram ### 7.3 Feature Description The below sections detail the features of the TPS2116. #### 7.3.1 Truth Table The below table shows the expected behavior of the TPS2116. For Priority mode, VIN1 is connected to PR1 through a resistor divider. | MODE | VIN1 | VIN2 | PR1 | ST | VOUT | |-----------------------------------------|-----------------------------------------------|--------------------|---------|------|------| | VIN1 | VIIII REIV | | | High | VIN1 | | (Priority mode) | Low<br>(V <sub>PR1</sub> < V <sub>REF</sub> ) | ≥ 1.6 V | divider | Low | VIN2 | | External Bias ≥ 1 V | ≥ 1.6 V | X | High | High | VIN1 | | (Manual mode) | X | ≥ 1.6 V | Low | Low | VIN2 | | | Х | X | High | Low | Hi-Z | | External Bias ≤ 0.35<br>V (Manual mode) | > V <sub>IN2</sub> | X | Low | High | VIN1 | | | Х | > V <sub>IN1</sub> | Low | Low | VIN2 | Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated X = do not care #### 7.3.2 Soft Start When an input voltage is applied to the TPS2116 and the output voltage is lower than 1 V, the output will be brought up with soft start to minimize the inrush current due to output capacitance. However, when the device switches from one power supply to another (switchover) and VOUT > 1 V, soft start is not used to minimize the output voltage drop. For linear soft start behavior, it is recommended to have an output capacitance of at least $0.1 \, \mu F$ . #### 7.3.3 Status Indication The ST pin is an open drain output that should be pulled up to an external voltage for proper operation. When the TPS2116 is powering the output using VIN1, the ST pin will be pulled high by the external voltage source. Even if the device is blocking reverse current from VOUT to VIN1, selection of VIN1 will keep the ST pin pulled high. When the TPS2116 is powering the output using VIN2 or both channels are disabled, the ST pin will be pulled low. During thermal shutdown, the ST pin will be pulled low regardless of the channel being used. #### 7.3.4 Reverse Current Blocking The TPS2116 initiates reverse current blocking (RCB) when the VOUT voltage is externally biased and exceeds the input voltage supply being used. Once the output voltage is higher than the input voltage by 42mV ( $V_{RCB,R}$ ), the device will shut off. During this state, the leakage into VOUT and out of VIN is defined by $I_{REV}$ . Once the voltage difference between the output and input lowers to 17mV ( $V_{RCB,F}$ ), the channel will turn back on. Figure 7-1. Reverse Current Blocking Behavior If RCB is expected to occur, it is recommended to clamp the output or use a high output capacitance (about 100µF). This will prevent voltage spikes from damaging the device due to output inductance. #### 7.4 VINx Collapse Rate The TPS2116 uses the highest voltage supply to power the device. When one supply drops below the other, the device changes the supply used to power the device. If the supply powering the device drops at a rate faster than 1 V/10 $\mu$ s, the other supply must be at 2.5 V or higher to prevent the device from resetting. If the other supply is lower than 2.5 V, then the device may not be able to switch to the supply quickly enough, and the device will reset and turn on with soft start timing if VOUT < 1 V. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback #### 7.5 Output Voltage Drop The output voltage drop during switchover from one supply to another is based on the load capacitance and load resistance. The stronger the resistive load, the faster the output will discharge. The higher the capacitance on the output, the less the voltage will drop during switchover. #### 7.6 Device Functional Modes The below sections detail the two different configuration options for the device. #### 7.6.1 Priority/Manual Mode When MODE is tied high, PR1 determines the channel selected. To configure VIN1 as the priority supply, connect MODE to VIN1 and set the proper threshold through a resistor divider from VIN1 to PR1. To configure manual selection, pull up MODE to an external supply and follow the truth table. When PR1 is pulled above $V_{REF}$ , the voltage on VIN1 is used to power the output, and when it is pulled below $V_{REF}$ , VIN2 is used to power the output. The expected behavior for the device is shown in the waveform below. Figure 7-2. Priority/Manual Mode Switching When PR1 is toggled, the device implements a break-before-make switchover which shuts off both channels before turning on the new channel to power the output. This means that for time $t_{SW}$ , the output is unpowered and will dip depending on the load current and output capacitance. If the output voltage is greater than the input supply being switched to, then the device will not turn on the new channel until the output has discharged down to $V_{IN}$ + $V_{RCB}$ to prevent reverse current flow. When MODE is pulled low and PR1 is pulled high, the device enters shutdown. Both channels are turned off and the output is high impedance. When the PR1 pin is pulled low, the higher voltage supply between VIN1 and VIN2 is passed to the output. #### 7.6.1.1 Priority Switching In the case where VIN1 takes priority over VIN2, a resistor divider can be used to set the switchover voltage threshold. When VIN1 is first applied, PR1 is brought high and VOUT is powered by that input. As VIN1 begins to drop, the voltage on PR1 is lowered until it crosses the $V_{REF}$ threshold. At this point, the device switches over to VIN2. ### 7.6.1.2 Manual Switching For applications where a GPIO pin is used to select which input passes to the output, the GPIO pin can be directly connected to the PR1 pin when MODE is tied high (≥1V). When the GPIO is pulled high, VIN1 is used, and when the GPIO pin is pulled low, VIN2 is used. Manual mode can also disable both channels by pulling the MODE pin low and keeping PR1 high. In this state, the output of the device is high impedance and the leakage on each input is the shutdown current, I<sub>SD,VINx</sub>. ### 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 8.1 Application Information This section highlights some of the design considerations when implementing this device in various applications. #### 8.2 Typical Application This typical application demonstrates how the TPS2116 device can be used to control inrush current for high output capacitances. Figure 8-1. TPS2116 Typical Application Diagram #### 8.2.1 Design Requirements For this example, the values below are used as the design parameters. Table 8-1. Design Parameters | PARAMETER | VALUE | | | |------------------------|----------|--|--| | VIN1 Input Voltage | 5 V | | | | Mode | Priority | | | | Output Capacitance | 100 μF | | | | Maximum Inrush Current | 500 mA | | | Product Folder Links: TPS2116 #### 8.2.2 Detailed Design Procedure To determine how much inrush current is caused by the output capacitor, use the equation below. $$I_{INRUSH} = C_{OUT} \times V_{OUT} / t_{SS}$$ (1) #### where - I<sub>INRUSH</sub> = amount of inrush current caused by C<sub>OUT</sub> - C<sub>OUT</sub> = capacitance on VOUT - t<sub>SS</sub> = output voltage soft start time - V<sub>OUT</sub> = final value of the output voltage With a final output voltage of 5 V, the expected rise time is 1.7 ms. Using the inrush current equation, the inrush current caused by a 100-µF capacitance would be 294 mA, well below the 500-mA target. ### 8.2.3 Application Curves The below oscilloscope capture shows 5 V being applied to VIN1. The output comes up with slew rate control and limits the inrush current to below 500 mA. Figure 8-2. TPS2116 Inrush Current Control Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback ### 9 Power Supply Recommendations The device is designed to operate with a VIN range of 1.6 V to 5.5 V. The VIN power supplies must be well regulated and placed as close to the device terminals as possible. The power supplies must be able to withstand all transient load current steps. In most situations, using an input capacitance ( $C_{IN}$ ) of 1 $\mu$ F is sufficient to prevent the supply voltage from dipping when the switch is turned on. In cases where the power supply is slow to respond to a large transient current or large load current step, additional bulk capacitance may be required on the input. ### 10 Layout ### 10.1 Layout Guidelines For best performance, all traces must be as short as possible. To be most effective, the input and output capacitors must be placed close to the device to minimize the effects that parasitic trace inductances may have on normal operation. Using wide traces for VIN1, VIN2, VOUT, and GND helps minimize the parasitic electrical effects. ### 10.2 Layout Example Figure 10-1. TPS2116 Layout Example ### 11 Device and Documentation Support ### 11.1 Documentation Support #### 11.1.1 Related Documentation For related documentation see the following: - Basics of Power MUX - 11 Ways to Protect Your Power Path #### 11.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 11.3 Trademarks All trademarks are the property of their respective owners. #### 11.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 11.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ### 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback www.ti.com 11-Jan-2022 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | TPS2116DRLR | ACTIVE | SOT-5X3 | DRL | 8 | 4000 | RoHS & Green | Call TI SN | Level-1-260C-UNLIM | -40 to 125 | 2116 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jul-2021 ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS2116DRLR | SOT-5X3 | DRL | 8 | 4000 | 180.0 | 8.4 | 2.75 | 1.9 | 8.0 | 4.0 | 8.0 | Q3 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jul-2021 #### \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | I | TPS2116DRLR | SOT-5X3 | DRL | 8 | 4000 | 210.0 | 185.0 | 35.0 | | PLASTIC SMALL OUTLINE #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, interlead flash, protrusions, or gate burrs shall not accord 0.45 mercage side. - exceed 0.15 mm per side. - 4. Reference JEDEC Registration MO-293, Variation UDAD PLASTIC SMALL OUTLINE NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria. PLASTIC SMALL OUTLINE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated