











TPS22924D

SLVSBT4A - MAY 2013-REVISED AUGUST 2015

# TPS22924D 3.6-V, 2-A, 18.3-mΩ On-Resistance Load Switch

## **Features**

- Integrated Single-Channel Load Switch
- Input Voltage: 0.75 V to 3.6 V
- On-Resistance
  - $r_{ON} = 18.3 \text{ m}\Omega \text{ at } V_{IN} = 3.6 \text{ V}$
  - $r_{ON} = 18.5 \text{ m}\Omega \text{ at } V_{IN} = 2.5 \text{ V}$
  - $r_{ON} = 19.6 \text{ m}\Omega \text{ at } V_{IN} = 1.8 \text{ V}$
  - $r_{ON} = 19.4 \text{ m}\Omega \text{ at } V_{IN} = 1.2 \text{ V}$
  - $r_{ON} = 20.3 \text{ m}\Omega \text{ at } V_{IN} = 1.0 \text{ V}$
  - r<sub>ON</sub> = 22.7 mΩ at V<sub>IN</sub> = 0.75 V
- Small CSP-6 package 0.9 mm x 1.4 mm, 0.5-mm Pitch
- 2-A Maximum Continuous Switch Current
- Low Shutdown Current
- Low Threshold Control Input
- Controlled Slew Rate to Avoid Inrush Currents
- Quick Output Discharge Transistor
- ESD Performance Tested Per JESD 22
  - 5000-V Human-Body Model (A114-B, Class II)
  - 1000-V Charged-Device Model (C101)

# 2 Applications

- **Battery Powered Equipment**
- Portable Industrial Equipment
- Portable Medical Equipment
- Portable Media Players
- Point of Sales Terminal
- **GPS Devices**
- **Digital Cameras**
- Notebooks / Tablet PCs / eReaders
- **Smartphones**

# 3 Description

The TPS22924D is a small, low R<sub>ON</sub> load switch with controlled turn on. The device contains a N-channel MOSFET that can operate over an input voltage range of 0.75 V to 3.6 V. An integrated charge pump biases the NMOS switch to achieve a minimum switch ON resistance. The switch is controlled by an on/off input (ON), which is capable of interfacing directly with low-voltage control signals.

A 1250  $\Omega$  on-chip load resistor is added for output quick discharge when the switch is turned off. The rise time of the device is internally controlled to avoid inrush current. The TPS22924D features a rise time of 6200 µs at 3.6 V.

The TPS22924D is available in an ultra-small, spacesaving 6-pin CSP package and is characterized for operation over the free-air temperature range of -40°C to 85°C.

#### Device Information (1)

| PART NUMBER | PACKAGE   | BODY SIZE (NOM) |
|-------------|-----------|-----------------|
| TPS22924D   | DSBGA (6) | 0.9 mm x 1.4 mm |

<sup>(1)</sup> For all available packages, see the orderable addendum at the end of the datasheet.

## **Typical Application Diagram**





# **Table of Contents**

| 1 | Features 1                                             |    | 8.1 Overview                                     | 11 |
|---|--------------------------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                                         |    | 8.2 Functional Block Diagram                     | 11 |
| 3 | Description 1                                          |    | 8.3 Feature Description                          | 11 |
| 4 | Revision History2                                      |    | 8.4 Device Functional Modes                      | 12 |
| 5 | Pin Configuration and Functions3                       | 9  | Application and Implementation                   | 13 |
| 6 | Specifications3                                        |    | 9.1 Application Information                      | 13 |
| • | 6.1 Absolute Maximum Ratings                           |    | 9.2 Typical Application                          | 13 |
|   | 6.2 ESD Ratings                                        | 10 | Power Supply Recommendations                     | 15 |
|   | 6.3 Recommended Operating Conditions                   | 11 | Layout                                           | 15 |
|   | 6.4 Thermal Information                                |    | 11.1 Layout Guidelines                           | 15 |
|   | 6.5 Electrical Characteristics 4                       |    | 11.2 Layout Example                              | 15 |
|   | 6.6 Switching Characteristics: V <sub>IN</sub> = 3.6 V | 12 | Device and Documentation Support                 | 16 |
|   | 6.7 Switching Characteristics: V <sub>IN</sub> = 0.9 V |    | 12.1 Community Resources                         | 16 |
|   | 6.8 Dissipation Ratings 5                              |    | 12.2 Trademarks                                  | 16 |
|   | 6.9 Typical Characteristics                            |    | 12.3 Electrostatic Discharge Caution             | 16 |
| 7 | Parametric Measurement Information                     |    | 12.4 Glossary                                    | 16 |
| 8 | Detailed Description                                   | 13 | Mechanical, Packaging, and Orderable Information | 16 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Original (May 2013) to Revision A

**Page** 



# 5 Pin Configuration and Functions



# Pin Assignments (YZP Package)

|   | · ·  | • , |
|---|------|-----|
| С | GND  | ON  |
| В | VOUT | VIN |
| Α | VOUT | VIN |
|   | 1    | 2   |

## **Pin Functions**

|      | PIN    |     | DESCRIPTION                                                                                                                         |
|------|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO.    | I/O | DESCRIPTION                                                                                                                         |
| GND  | C1     |     | Ground                                                                                                                              |
| ON   | C2     | I   | Switch control input, active high. Do not leave floating                                                                            |
| VIN  | A2, B2 | I   | Switch input. Place a decoupling capacitor from VIN to GND. See Application Information section for details about input capacitors. |
| VOUT | A1, B1 | 0   | Switch output                                                                                                                       |

# 6 Specifications

# 6.1 Absolute Maximum Ratings (1)

|                  |                                                                                            | MIN  | MAX            | UNIT |
|------------------|--------------------------------------------------------------------------------------------|------|----------------|------|
| $V_{IN}$         | Input voltage                                                                              | -0.3 | 4              | V    |
| $V_{OUT}$        | Output voltage                                                                             |      | $V_{IN} + 0.3$ | V    |
| $V_{ON}$         | ON pin voltage                                                                             | -0.3 | 4              | V    |
| I <sub>MAX</sub> | Maximum continuous switch current, T <sub>A</sub> = -40°C to 85°C                          |      | 2              | Α    |
| I <sub>PLS</sub> | Maximum pulsed switch current, 100-μs pulse, 2% duty cycle, T <sub>A</sub> = -40°C to 85°C |      | 4              | Α    |
| T <sub>A</sub>   | Operating free-air temperature                                                             | -40  | 85             | °C   |
| T <sub>stg</sub> | Storage temperature                                                                        | -65  | 150            | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                                            |                                                        |                                                                 | VALUE | UNIT |
|--------------------------------------------|--------------------------------------------------------|-----------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±5000                                                           |       |      |
|                                            | Electrostatic discharge                                | Charged-device model (CDM), per JEDEC specification JESD22-C101 | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

Copyright © 2013–2015, Texas Instruments Incorporated



# 6.3 Recommended Operating Conditions

|                 |                              |                                              | MIN   | MAX      | UNIT |
|-----------------|------------------------------|----------------------------------------------|-------|----------|------|
| $V_{\text{IN}}$ | Input voltage                |                                              | 0.75  | 3.6      | V    |
| $V_{OUT}$       | Output voltage               |                                              |       | $V_{IN}$ | V    |
| V <sub>IH</sub> | High-level input voltage, ON | V <sub>IN</sub> = 2.5 V to 3.6 V             | 1.2   | 3.6      | W    |
|                 |                              | $V_{IN} = 0.75 \text{ V to } 2.5 \text{ V}$  | 0.9   | 3.6      | V    |
| V <sub>IL</sub> | Low-level input voltage, ON  | V <sub>IN</sub> = 2.5 V to 3.6 V             |       | 0.6      | W    |
|                 |                              | $V_{IN} = 0.75 \text{ V to } 2.49 \text{ V}$ |       | 0.4      | V    |
| C <sub>IN</sub> | Input capacitance            |                                              | 1 (1) |          | μF   |

<sup>(1)</sup> See the Input Capacitor section in Application Information.

## 6.4 Thermal Information

|                      |                                              | TPS22924D   |      |
|----------------------|----------------------------------------------|-------------|------|
|                      | THERMAL METRIC (1)                           | YZP (DSBGA) | UNIT |
|                      |                                              | 6 PINS      |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 123         | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 17.6        | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 22.8        | °C/W |
| Ψлт                  | Junction-to-top characterization parameter   | 5.7         | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 22.6        | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A         | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

# 6.5 Electrical Characteristics

 $V_{IN} = 0.75 \text{ V}$  to 3.6 V (unless otherwise noted)

|                      | PARAMETER                      | TEST (                                                         | CONDITIONS               | TA   | MIN                     | TYP (1)                 | MAX  | UNIT |    |     |  |
|----------------------|--------------------------------|----------------------------------------------------------------|--------------------------|------|-------------------------|-------------------------|------|------|----|-----|--|
|                      |                                |                                                                |                          |      | V <sub>IN</sub> = 3.6 V | V <sub>IN</sub> = 3.6 V |      |      | 75 | 160 |  |
|                      |                                |                                                                | V <sub>IN</sub> = 2.5 V  |      |                         | 42                      | 100  |      |    |     |  |
|                      | 0.4                            | VOLIT V                                                        | V <sub>IN</sub> = 1.8 V  | F    |                         | 50                      | 350  |      |    |     |  |
| I <sub>Q, VIN</sub>  | Quiescent current              | VOUT = open, $V_{IN} = V_{ON}$                                 | V <sub>IN</sub> = 1.2 V  | Full |                         | 95                      | 200  | μΑ   |    |     |  |
|                      |                                |                                                                | V <sub>IN</sub> = 1.0 V  |      |                         | 65                      | 120  |      |    |     |  |
|                      |                                |                                                                | V <sub>IN</sub> = 0.75 V |      |                         | 35                      | 80   |      |    |     |  |
| I <sub>SD, VIN</sub> | Shutdown current               | V <sub>ON</sub> = GND, VOUT = 0V                               |                          | Full |                         |                         | 4.0  | μA   |    |     |  |
|                      |                                |                                                                | V <sub>IN</sub> = 3.6 V  | 25°C |                         | 18.3                    | 22.8 |      |    |     |  |
|                      |                                |                                                                |                          | Full |                         |                         | 26.8 |      |    |     |  |
|                      |                                |                                                                | V <sub>IN</sub> = 2.5 V  | 25°C |                         | 18.5                    | 23.0 |      |    |     |  |
|                      |                                |                                                                |                          | Full |                         |                         | 27.2 |      |    |     |  |
|                      |                                |                                                                | V <sub>IN</sub> = 1.8 V  | 25°C |                         | 19.6                    | 24.1 |      |    |     |  |
| Б                    | ONI state mediatasses          |                                                                |                          | Full |                         |                         | 28.1 | 0    |    |     |  |
| R <sub>ON</sub>      | ON-state resistance            | I <sub>OUT</sub> = -200 mA                                     |                          | 25°C |                         | 19.4                    | 23.9 | mΩ   |    |     |  |
|                      |                                |                                                                | V <sub>IN</sub> = 1.2 V  | Full |                         |                         | 28.0 |      |    |     |  |
|                      |                                |                                                                | V 40V                    | 25°C |                         | 20.3                    | 24.8 |      |    |     |  |
|                      |                                |                                                                | V <sub>IN</sub> = 1.0 V  | Full |                         |                         | 29.0 |      |    |     |  |
|                      |                                |                                                                | V 0.75 V                 | 25°C |                         | 22.7                    | 27.2 |      |    |     |  |
|                      |                                | $V_{IN} = 0.75 \text{ V}$                                      | Full                     |      |                         | 34.8                    |      |      |    |     |  |
| R <sub>PD</sub>      | Output pulldown resistance (2) | V <sub>IN</sub> = 3.3 V, V <sub>ON</sub> = 0, I <sub>OUT</sub> | = 1 mA                   | 25°C | 450                     |                         | 1400 | Ω    |    |     |  |

<sup>(1)</sup> Typical values are at  $V_{IN} = 3.3 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .

<sup>(2)</sup> See Output Pulldown.



# **Electrical Characteristics (continued)**

 $V_{IN} = 0.75 \text{ V}$  to 3.6 V (unless otherwise noted)

| PARAMETER                            |         | TEST CONDITIONS                         | T <sub>A</sub> | MIN | TYP (1) | MAX | UNIT |
|--------------------------------------|---------|-----------------------------------------|----------------|-----|---------|-----|------|
| I <sub>ON</sub> ON-pin input current | leakage | V <sub>ON</sub> = 0.9 V to 3.6 V or GND | Full           |     |         | 0.1 | μΑ   |

# 6.6 Switching Characteristics: $V_{IN} = 3.6 \text{ V}$

 $V_{IN} = 3.6 \text{ V}, T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

|                  | PARAMETER                  | TEST CONDITIONS                                            | MIN | TYP  | MAX | UNIT |
|------------------|----------------------------|------------------------------------------------------------|-----|------|-----|------|
| t <sub>ON</sub>  | Turn-ON time               | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ V_{IN} = 3.6 V$ |     | 7400 |     | μs   |
| t <sub>OFF</sub> | Turn-OFF time              | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ V_{IN} = 3.6 V$ |     | 2.5  |     | μs   |
| t <sub>r</sub>   | V <sub>OUT</sub> rise time | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ V_{IN} = 3.6 V$ |     | 6200 |     | μs   |
| t <sub>f</sub>   | V <sub>OUT</sub> fall time | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $V_{IN} = 3.6 V$   |     | 2    |     | μs   |

# 6.7 Switching Characteristics: $V_{IN} = 0.9 \text{ V}$

 $V_{IN} = 0.9 \text{ V}, T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

|                  | PARAMETER                  | TEST CONDITIONS                                            | MIN | TYP  | MAX | UNIT |
|------------------|----------------------------|------------------------------------------------------------|-----|------|-----|------|
| t <sub>ON</sub>  | Turn-ON time               | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ V_{IN} = 0.9 V$ |     | 6300 |     | μs   |
| t <sub>OFF</sub> | Turn-OFF time              | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ V_{IN} = 0.9 V$ |     | 12   |     | μs   |
| t <sub>r</sub>   | V <sub>OUT</sub> rise time | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ V_{IN} = 0.9 V$ |     | 3200 |     | μs   |
| t <sub>f</sub>   | V <sub>OUT</sub> fall time | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ V_{IN} = 0.9 V$ |     | 3    |     | μs   |

# 6.8 Dissipation Ratings

| BOARD                 | DERATING FACTOR<br>ABOVE<br>T <sub>A</sub> = 25°C | T <sub>A</sub> < 25°C | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|-----------------------|---------------------------------------------------|-----------------------|-----------------------|-----------------------|
| High-K <sup>(1)</sup> | - 8.1063 mW/°C                                    | 810.63 mW             | 445.84 mW             | 324.25 mW             |

<sup>(1)</sup> The JEDEC high-K (2s2p) board used to derive this data was a 3- x 3-inch, multilayer board with 1-ounce internal power and ground planes and 2-ounce copper traces on top and bottom of the board.

Product Folder Links: TPS22924D



# 6.9 Typical Characteristics



Submit Documentation Feedback

Copyright © 2013–2015, Texas Instruments Incorporated



# **Typical Characteristics (continued)**



# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**



Copyright © 2013–2015, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**



# 7 Parametric Measurement Information



**TEST CIRCUIT** 



 $t_{\text{ON}}/t_{\text{OFF}}$  WAVEFORMS

A. Rise and fall times of the control signal is 100ns

Figure 26. Test Circuit and t<sub>ON</sub>/t<sub>OFF</sub> Waveforms



# 8 Detailed Description

#### 8.1 Overview

The TPS22924D is a single channel, 2-A load switch in a small, space-saving CSP-6 package. This device implements a low resistance N-channel MOSFET with a controlled rise time for applications that need to limit the inrush current.

This device is also designed to have very low leakage current during off state. This prevents downstream circuits from pulling high standby current from the supply. Integrated control logic, driver, power supply, and output discharge FET eliminates the need for additional external components, which reduces solution size and bill of materials (BOM) count.

# 8.2 Functional Block Diagram



# 8.3 Feature Description

Table 1 lists the features of the TPS2222924D device.

**Table 1. Feature List** 

| DEVICE    | r <sub>ON</sub> (TYP)<br>AT 3.6 V | SLEW RATE (TYP)<br>AT 3.6 V | QUICK OUTPUT<br>DISCHARGE <sup>(1)</sup> | MAXIMUM OUTPUT CURRENT | ENABLE      |  |
|-----------|-----------------------------------|-----------------------------|------------------------------------------|------------------------|-------------|--|
| TPS22924D | 18.3 mΩ                           | 6200 µs                     | Yes                                      | 2 A                    | Active high |  |

<sup>(1)</sup> This feature discharges the output of the switch to ground through a 1250-Ω resistor, preventing the output from floating. See the Output Pulldown section in Application Information.

#### 8.3.1 ON/OFF Control

The ON pin controls the state of the switch. Asserting ON high enables the switch. ON is active high and has a low threshold, making it capable of interfacing with low-voltage signals. The ON pin is compatible with standard GPIO logic threshold. It can be used with any microcontroller with 1.2-V, 1.8-V, 2.5-V or 3.3-V GPIOs.

Copyright © 2013–2015, Texas Instruments Incorporated



# 8.3.2 Output Pulldown

The output pulldown is active when the user is turning off the main pass FET. The pulldown discharges the output rail to approximately 10% of the rail, then the output pulldown is automatically disconnected to optimize the shutdown current.

## 8.4 Device Functional Modes

Table 2 lists the functional modes of the TPS22924D device.

**Table 2. Function Table** 

| ON (Control Signal) | VIN to VOUT | VOUT to GND (1) |
|---------------------|-------------|-----------------|
| L                   | OFF         | ON              |
| Н                   | ON          | OFF             |

(1) See Output Pulldown.

Submit Documentation Feedback

Copyright © 2013–2015, Texas Instruments Incorporated

(1)



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

## 9.1.1 VIN to VOUT Voltage Drop

The VIN to VOUT voltage drop in the device is determined by the  $R_{ON}$  of the device and the load current. The  $R_{ON}$  of the device depends upon the VIN condition of the device. Refer to the  $R_{ON}$  specification of the device in the Electrical Characteristics table of this datasheet. Once the  $R_{ON}$  of the device is determined based upon the VIN conditions, use Equation 1 to calculate the VIN to VOUT voltage drop:

$$\Delta V = I_{LOAD} \times R_{ON}$$

#### where

- ΔV = Voltage drop from VIN to VOUT
- I<sub>LOAD</sub> = Load current
- R<sub>ON</sub> = On-resistance of the device for a specific V<sub>IN</sub>
- An appropriate I<sub>LOAD</sub> must be chosen such that the I<sub>MAX</sub> specification of the device is not violated.

#### 9.1.2 Input Capacitor

To limit the voltage drop on the input supply caused by transient inrush currents when the switch turns on into a discharged load capacitor or short-circuit, a capacitor needs to be placed between  $V_{IN}$  and GND. A 1- $\mu$ F ceramic capacitor,  $C_{IN}$ , placed close to the pins is usually sufficient. Higher values of  $C_{IN}$  can be used to further reduce the voltage drop.

## 9.1.3 Output Capacitor

Due to the integrated body diode in the NMOS switch, a  $C_{IN}$  greater than  $C_{L}$  is highly recommended. A  $C_{L}$  greater than  $C_{IN}$  can cause  $V_{OUT}$  to exceed  $V_{IN}$  when the system supply is removed. This could result in current flow through the body diode from  $V_{OUT}$  to  $V_{IN}$ . A  $C_{IN}$  to  $C_{L}$  ratio of 10 to 1 is recommended for minimizing  $V_{IN}$  dip caused by inrush currents during startup.

# 9.2 Typical Application



Figure 27. TPS22924D Typical Application

Product Folder Links: TPS22924D

Incorporated Submit Documentation Feedback



# **Typical Application (continued)**

## 9.2.1 Design Requirements

Table 3 shows the design requirements for this application.

**Table 3. Design Parameters** 

| DESIGN PARAMETER                     | EXAMPLE VALUE |
|--------------------------------------|---------------|
| V <sub>IN</sub>                      | 3.6 V         |
| C <sub>L</sub>                       | 100 μF        |
| Maximum Acceptable Inrush<br>Current | 100 mA        |

## 9.2.2 Detailed Design Procedure

## 9.2.2.1 Managing Inrush Current

When the switch is enabled, the output capacitors must be charged up from 0 V to V<sub>IN</sub>. This charge arrives in the form of inrush current. Inrush current can be calculated using the following equation:

Inrush Current = 
$$C \times \frac{dv}{dt}$$

where

- C = Output capacitance
- dv = Output voltage

The TPS22924D offers a very slow controlled rise time for minimizing inrush current. This device can be selected based upon the maximum acceptable slew rate which can be calculated using the design requirements and the inrush current equation. An output capacitance of 100  $\mu$ F will be used since the amount of inrush increases with output capacitance:

$$100\text{mA} = 100\mu\text{F} \times (3.6\text{V} / \text{dt})$$
 (3)

$$dt = 3600\mu s \tag{4}$$

To ensure an inrush current of less than 100 mA, a device with a rise time greater than 3600 µs must be used.

The TPS22924D has a typical rise time of 6200 µs at 3.6 V. This meets the above design requirements.

## 9.2.3 Application Curve

Figure 28 shows the TPS22924D turning on into a 100 µF load.



Figure 28. TPS22924D Inrush Current With a 100µF Load



# 10 Power Supply Recommendations

The device is designed to operate with a VIN range of 0.75 V to 3.6 V. This supply must be well regulated and placed as close to the device terminal as possible with the recommended 1  $\mu$ F bypass capacitor. If the supply is located more than a few inches from the device terminals, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. If additional bulk capacitance is required, an electrolytic, tantalum, or ceramic capacitor of 10  $\mu$ F may be sufficient.

# 11 Layout

# 11.1 Layout Guidelines

For best performance, all traces should be as short as possible. To be most effective, the input and output capacitors should be placed close to the device to minimize the effects that parasitic trace inductances may have on normal and short-circuit operation. Using wide traces for  $V_{IN}$ ,  $V_{OUT}$ , and GND helps minimize the parasitic electrical effects along with minimizing the case to ambient thermal impedance.

# 11.2 Layout Example

VIA to Power Ground Plane



Figure 29. TPS22924D Layout Example

Copyright © 2013–2015, Texas Instruments Incorporated



# 12 Device and Documentation Support

## 12.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 12.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 12.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TPS22924DYZPR    | ACTIVE     | DSBGA        | YZP                | 6    | 3000           | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 85    | DL                      | Samples |
| TPS22924DYZPT    | ACTIVE     | DSBGA        | YZP                | 6    | 250            | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 85    | DL                      | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Mar-2024

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |  |  |  |  |  |  |
|----|-----------------------------------------------------------|--|--|--|--|--|--|
| В0 | Dimension designed to accommodate the component length    |  |  |  |  |  |  |
| K0 | Dimension designed to accommodate the component thickness |  |  |  |  |  |  |
| W  | Overall width of the carrier tape                         |  |  |  |  |  |  |
| P1 | Pitch between successive cavity centers                   |  |  |  |  |  |  |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        |       | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS22924DYZPR | DSBGA | YZP                | 6 | 3000 | 178.0                    | 9.2                      | 1.02       | 1.52       | 0.63       | 4.0        | 8.0       | Q1               |
| TPS22924DYZPT | DSBGA | YZP                | 6 | 250  | 178.0                    | 9.2                      | 1.02       | 1.52       | 0.63       | 4.0        | 8.0       | Q1               |

www.ti.com 14-Mar-2024



## \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS22924DYZPR | DSBGA        | YZP             | 6    | 3000 | 220.0       | 220.0      | 35.0        |
| TPS22924DYZPT | DSBGA        | YZP             | 6    | 250  | 220.0       | 220.0      | 35.0        |



DIE SIZE BALL GRID ARRAY



## NOTES:

NanoFree Is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. NanoFree<sup>™</sup> package configuration.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SBVA017 (www.ti.com/lit/sbva017).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated