TPS55340-EP SLVSCG7A - JULY 2014 - REVISED SEPTEMBER 2021 # TPS55340-EP Integrated 5-A, 40-V Wide Input Range Boost/SEPIC/Flyback DC-DC Regulator #### 1 Features - Internal 5-A. 40-V low-side MOSFET switch - 2.9-V to 32-V input voltage range - ±0.7% reference voltage - 0.5-mA operating quiescent current - 2.7-µA shutdown supply current - Fixed frequency current mode PWM vontrol - Frequency adjustable from 100 kHz to 1.2 MHz - Synchronization capability to external clock - Adjustable soft-start time - Pulse-skipping for higher efficiency at light loads - Cycle-by-cycle current limit, thermal shutdown, and UVLO protection - Supports defense, aerospace, and medical applications - Controlled baseline - One assembly and test site - One fabrication site - Available in military (–55°C to 125°C) temperature range - Extended product life cycle - Extended product-change notification - Product traceability ## 2 Applications - 3.3-V, 5-V, 12-V, 24-V power conversion - Boost, SEPIC, and flyback topologies - Thunderbolt port, power docking for tablets and portable PCs - Industrial power systems - ADSL modems Typical Application (Boost) ## 3 Description The TPS55340-EP is a monolithic, non-synchronous switching regulator with integrated 5-A, 40-V power switch. It can be configured in several standard switching-regulator topologies, including boost, SEPIC and isolated flyback. The device has a wide input voltage range to support applications with input voltage from multi-cell batteries or regulated 3.3-, 5-, 12-, and 24-V power rails. The TPS55340-EP regulates the output voltage with current mode pulse width modulation (PWM) control, and has an internal oscillator. The switching frequency of PWM is set by either an external resistor or by synchronizing to an external clock signal. The user can program the switching frequency from 100 kHz to 1.2 MHz. The device features a programmable soft-start function to limit inrush current during start-up and has other built-in protection features including cycleby-cycle over current limit and thermal shutdown. #### **Device Information** | ORDER NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM) | | | | |-----------------|------------------------|-------------------|--|--|--| | TPS55340MRTETEP | WQFN (16) | 3.00 mm × 3.00 mm | | | | For all available packages, see the orderable addendum at the end of the data sheet. **Efficiency vs Output Current** ## **Table of Contents** | 1 Features | 1 | 8.4 Device Functional Modes | 12 | |--------------------------------------|-----|---------------------------------------------------|----------------------| | 2 Applications | | 9 Application and Implementation | 13 | | 3 Description | | 9.1 Application Information | 13 | | 4 Revision History | | 9.2 Typical Applications | | | 5 Description (continued) | | 10 Power Supply Recommendations | <mark>2</mark> 7 | | 6 Pin Configuration and Functions | | 11 Layout | 28 | | 7 Specifications | 4 | 11.1 Layout Guidelines | 28 | | 7.1 Absolute Maximum Ratings | | 11.2 Layout Examples | | | 7.2 Handling Ratings | | 12 Device and Documentation Support | 30 | | 7.3 Recommended Operating Conditions | 4 | 12.1 Device Support | 30 | | 7.4 Thermal Information | 4 | 12.2 Receiving Notification of Documentation Upda | ates <mark>30</mark> | | 7.5 Electrical Characteristics | 5 | 12.3 Support Resources | 30 | | 7.6 Typical Characteristics | 6 | 12.4 Trademarks | | | 8 Detailed Description | | 12.5 Electrostatic Discharge Caution | 30 | | 8.1 Overview | 9 | 12.6 Glossary | 30 | | 8.2 Functional Block Diagram | | 13 Mechanical, Packaging, and Orderable | | | 8.3 Feature Description | .10 | Information | 30 | | • | | | | # **4 Revision History** | | _ | | | | | | | | |-----------|---------|------------|--------------|----------------------------|-----------|---|--------------|-------| | Change | from | Pavision ' | * / liik | , 201 <i>1</i> ) to | Rovision | Δ | (September | 2021\ | | Ullallues | 11 0111 | 1764191011 | <b>UJUIV</b> | 4 4 0 1 <del>7</del> 1 1 0 | 116131011 | _ | , ochteiinei | 20211 | Page • Updated the numbering format for tables, figures, and cross-references throughout the document. ......1 ## **5 Description (continued)** The 5-A, 40-V TPS55340-EP boost converter is pin-to-pin compatible with the 3-A, 40-V TPS61175, and it extends the maximum input voltage from 18 to 32 V. ## 6 Pin Configuration and Functions Figure 6-1. 16-Pin WQFN RTE Package (Top View) Table 6-1. Pin Functions | PIN | | DESCRIPTION | | | | | | |---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NAME | NO. | DESCRIPTION | | | | | | | AGND | 6 | Signal ground of the IC | | | | | | | COMP | 7 | Output of the transconductance error amplifier. An external RC network connected to this pin compensates the regulator feedback loop. | | | | | | | EN | 3 | Enable pin. When the voltage of this pin falls below the enable threshold for more than 1 ms, the IC turns off. | | | | | | | FB | Error amplifier input and feedback pin for positive voltage regulation. Connect to the center tap of a resistor divider program the output voltage. | | | | | | | | FREQ 9 Switching frequency program pin. An external resistor connected between the FREQ pin and AGNE switching frequency. | | | | | | | | | NC | 10 | Reserved pin that must be connected to ground | | | | | | | INC | 14 | Reserved pin that must be connected to ground | | | | | | | | 11 | | | | | | | | PGND | 12 | Power ground of the IC. It is connected to the source of the internal power MOSFET switch. | | | | | | | | 13 | | | | | | | | PowerPAD | 17 | The PowerPAD™ should be soldered to the AGND. If possible, use thermal vias to connect to internal ground plane for improved power dissipation. | | | | | | | SS | 4 | Soft-start programming pin. A capacitor between the SS pin and AGND pin programs soft-start timing. | | | | | | | | 1 | | | | | | | | sw | 15 | SW is the drain of the internal power MOSFET. Connect SW to the switched side of the boost or SEPIC inductor or the flyback transformer. | | | | | | | | 16 | | | | | | | | SYNC | 5 | Switching frequency synchronization pin. An external clock signal can be used to set the switching frequency between 200 kHz and 1 MHz. If not used, this pin should be tied to AGND. | | | | | | | VIN | 2 | The input supply pin to the IC. Connect VIN to a supply voltage between 2.9 and 32 V. It is acceptable for the voltage on the pin to be different from the boost power stage input. | | | | | | ## 7 Specifications ## 7.1 Absolute Maximum Ratings over operating temperature (unless otherwise noted)(1) | | MIN | MAX | UNIT | |---------------------------------------------------|-------------|-----|------| | Supply voltages on pin VIN <sup>(2)</sup> | -0.3 | 34 | V | | Voltage on pin EN <sup>(2)</sup> | -0.3 | 34 | V | | Voltage on pins FB, FREQ, and COMP <sup>(2)</sup> | -0.3 | 3 | V | | Voltage on pin SS <sup>(2)</sup> | -0.3 | 5 | V | | Voltage on pin SYNC <sup>(2)</sup> | -0.3 | 7 | V | | Voltage on pin SW <sup>(2)</sup> | -0.3 | 40 | V | | Operating junction temperature | <b>–</b> 55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 7.2 Handling Ratings | | | | MIN | MAX | UNIT | |--------------------|--------------|------------------------------------------------------------------------------------------|-------|------|---------------------------------------| | T <sub>stg</sub> | Storage temp | perature range | -65 | 150 | °C | | \/ | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | -2000 | 2000 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | V <sub>(ESD)</sub> | | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | -500 | 500 | , , | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 7.3 Recommended Operating Conditions | | | MIN | NOM MA | UNIT | |------------------|------------------------------------------|-----------------|--------|------| | V <sub>IN</sub> | Input voltage | 2.9 | 3 | 2 V | | V <sub>OUT</sub> | Output voltage | V <sub>IN</sub> | 3 | 3 V | | V <sub>EN</sub> | EN voltage | 0 | 3 | 2 V | | $V_{SYN}$ | External switching frequency logic input | 0 | | 5 V | | T <sub>A</sub> | Operating free-air temperature | -55 | 12 | °C | | TJ | Operating junction temperature | -55 | 15 | °C | ### 7.4 Thermal Information | | THERMAL METRIC(1) | TPS55340-EP | UNIT | | |------------------------|----------------------------------------------|----------------|------|--| | | I TERMAL METRIC | WQFN (16 PINS) | UNIT | | | R <sub>0 JA</sub> | Junction-to-ambient thermal resistance | 43.3 | | | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 38.7 | | | | R <sub>θ JB</sub> | Junction-to-board thermal resistance | 14.5 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 0.4 | C/VV | | | ΨЈВ | Junction-to-board characterization parameter | 14.5 | | | | R <sub>0 JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 3.5 | | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report (SPRA953). Product Folder Links: TPS55340-EP <sup>(2)</sup> All voltage values are with respect to network ground pin <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 7.5 Electrical Characteristics Vin = 5 V, $T_J$ = -55°C to 150°C, unless otherwise noted. Typical values are at $T_J$ = 25°C. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|---------------------------------------|-------------------------------------------------------------------------|-------|-------------|------------|------| | SUPPLY C | CURRENT | | | | | | | V <sub>IN</sub> | Input voltage | | 2.9 | | 32 | V | | IQ | Operating quiescent current into Vin | Device nonswitching, V <sub>FB</sub> = 2 V | | 0.5 | | mA | | I <sub>SD</sub> | Shutdown current | EN = GND | | 2.7 | 10 | μΑ | | V <sub>UVLO</sub> | Undervoltage lockout threshold | V <sub>IN</sub> falling | | 2.5 | 2.7 | V | | V <sub>hys</sub> | Undervoltage lockout hysteresis | | 120 | 140 | 160 | mV | | ENABLE A | AND REFERENCE CONTROL | , | | | | | | V <sub>EN</sub> | EN threshold voltage | EN rising input | 0.9 | 1.08 | 1.30 | V | | V <sub>ENh</sub> | EN threshold hysteresis | | 0.1 | 0.16 | 0.22 | V | | R <sub>EN</sub> | EN pulldown resistor | | 400 | 950 | 1600 | kΩ | | T <sub>off</sub> | Shutdown delay, SS discharge | EN high to low | | 1.0 | | ms | | V <sub>SYNh</sub> | SYN logic high voltage | | 1.2 | | | | | V <sub>SYNI</sub> | SYN logic low voltage | | | | 0.4 | V | | VOLTAGE | AND CURRENT CONTROL | - | | | | | | V <sub>REF</sub> | Voltage feedback regulation voltage | | 1.204 | 1.229 | 1.254 | V | | I <sub>FB</sub> | Voltage feedback input bias current | | | 1.6 | 30 | nA | | I <sub>sink</sub> | Comp pin sink current | V <sub>FB</sub> = V <sub>REF</sub> + 200 mV, V <sub>COMP</sub> = 1 V | | 42 | | μA | | I <sub>source</sub> | Comp pin source current | $V_{FB} = V_{REF} - 200 \text{ mV}, V_{COMP} = 1 \text{ V}$ | | 42 | | μΑ | | V <sub>CCLP</sub> | Comp pin clamp voltage | High Clamp, V <sub>FB</sub> = 1 V<br>Low Clamp, V <sub>FB</sub> = 1.5 V | | 3.1<br>0.75 | | ٧ | | V <sub>CTH</sub> | Comp pin threshold | Duty cycle = 0% | | 1.04 | | V | | G <sub>ea</sub> | Error amplifier transconductance | | 240 | 360 | 440 | μmho | | R <sub>ea</sub> | Error amplifier output resistance | | | 10 | | ΜΩ | | $f_{ea}$ | Error amplifier crossover frequency | | | 500 | | kHz | | FREQUEN | ICY | , | | | | | | | | $R_{FREQ} = 480 \text{ k}\Omega$ | 75 | 94 | 130 | | | $f_{\sf SW}$ | Frequency | $R_{FREQ} = 80 \text{ k}\Omega$ | 460 | 577 | 740 | kHz | | | | $R_{FREQ} = 40 \text{ k}\Omega$ | 920 | 1140 | 1480 | | | D <sub>max</sub> | Maximum duty cycle | $V_{FB}$ = 1 V, $R_{FREQ}$ = 80 k $\Omega$ | 89% | 96% | | | | V <sub>FREQ</sub> | FREQ pin voltage | | | 1.25 | | V | | T <sub>min_on</sub> | Minimum on pulse width | $R_{FREQ} = 80 \text{ k}\Omega$ | | 77 | | ns | | POWER S | WITCH | | | | | | | R <sub>DS(ON)</sub> | N-channel MOSFET on-resistance | V <sub>IN</sub> = 5 V<br>V <sub>IN</sub> = 3 V | | 60<br>70 | 110<br>120 | mΩ | | I <sub>LN_NFET</sub> | N-channel leakage current | V <sub>DS</sub> = 25 V | | | 2.1 | μA | | OCP and | ss | 1 | _1 | , | | | | I <sub>LIM</sub> | N-channel MOSFET current limit | D = D <sub>max</sub> | 5.25 | 6.6 | 8.25 | Α | | I <sub>SS</sub> | Soft-start bias current | Vss = 0 V | | 6 | | μA | | THERMAL | SHUTDOWN | <u>'</u> | | | | | | T <sub>shutdown</sub> | Thermal shutdown threshold | | | 165 | | °C | | T <sub>hysteresis</sub> | Thermal shutdown threshold hysteresis | | | 15 | | °C | ## 7.6 Typical Characteristics $Vin = 5 V, T_J = 25^{\circ}C$ (unless otherwise noted) Figure 7-1. Error Amplifier Transconductance vs Temperature Figure 7-2. Switch Current Limit vs Temperature Figure 7-3. Feedback Voltage Reference vs Temperature Figure 7-4. R<sub>DS(ON)</sub> vs Temperature Figure 7-5. Frequency vs FREQ Resistance Figure 7-6. Frequency vs Temperature Submit Document Feedback Figure 7-7. Non-Foldback Frequency vs Foldback Frequency Figure 7-8. COMP Clamp Voltage vs Temperature Figure 7-9. Input Voltage UVLO vs Temperature Figure 7-11. Maximum Duty Cycle vs Temperature Figure 7-12. Minimum On Time vs Temperature Figure 7-14. Supply Current vs Temperature ## 8 Detailed Description #### 8.1 Overview The TPS55340-EP integrates a 5-A, 40-V low-side N-channel MOSFET for boost converter output up to 38 V. The TPS55340-EP regulates the output with current mode PWM control. The PWM control circuitry turns on the switch at the beginning of each oscillator clock cycle. The input voltage is applied across the inductor and stores the energy as inductor current ramps up. During this portion of the switching cycle, the output capacitor provides the load current. When the inductor current reaches a threshold level set by the error amplifier output, the power switch turns off and the external Schottky diode is forward biased to allow the inductor current to flow to the output. The inductor transfers stored energy to replenish the output capacitor and supply the load current. This operation repeats every switching cycle. The duty cycle of the converter is determined by the PWM control comparator which compares the error amplifier output and the current signal. The oscillator frequency is programmed by the external resistor or synchronized to an external clock signal. A ramp signal from the oscillator is added to the inductor current ramp to provide slope compensation. Slope compensation is necessary to avoid subharmonic oscillation that is intrinsic to peak current mode control at duty cycles higher than 50%. If the inductor value is too small, the internal slope compensation may not be adequate to maintain stability. The PWM control feedback loop regulates the FB pin to a reference voltage through a transconductance error amplifier. The output of the error amplifier is connected to the COMP pin. An external RC compensation network connected to the COMP pin is chosen for feedback loop stability and optimum transient response. ### 8.2 Functional Block Diagram ### 8.3 Feature Description ### 8.3.1 Switching Frequency The switching frequency is set by a resistor ( $R_{FREQ}$ ) connected to the FREQ pin of the TPS55340-EP. The relationship between the timing resistance $R_{FREQ}$ and frequency is shown in Figure 7-5. Do not leave this pin open. A resistor must always be connected from the FREQ pin to ground for proper operation. Calculate the resistor value required for a desired frequency using Equation 1. $$R_{FREQ}(k\Omega) = 57500 \times f_{sw}(kHz)^{-1.03}$$ (1) For the given resistor value, calculate the corresponding frequency with Equation 2. $$f_{sw}(kHz) = 41600 \times R_{FREQ}(k\Omega)^{-0.97}$$ (2) The TPS55340-EP switching frequency can be synchronized to an external clock signal that is applied to the SYNC pin. The required logic levels of the external clock are shown in the specification table. The recommended duty cycle of the clock is in the range of 10% to 90%. A resistor must be connected from the FREQ pin to ground when the converter is synchronized to the external clock and the external clock frequency must be within ±20% of the corresponding frequency set by the resistor. For example, if the frequency programmed by the FREQ pin resistor is 600 kHz, the external clock signal should be in the range of 480 to 720 kHz. ## 8.3.2 Voltage Reference and Setting Output Voltage An internal voltage reference provides a precise 1.229-V voltage reference at the error amplifier non-inverting input. To set the output voltage, select the FB pin resistor R<sub>SH</sub> and R<sub>SL</sub> according to Equation 3. $$V_{OUT} = 1.229 \, V \times \left( \frac{R_{SH}}{R_{SL}} + 1 \right) \tag{3}$$ ### 8.3.3 Soft Start The TPS55340-EP has a built-in soft-start circuit which significantly reduces the start-up current spike and output voltage overshoot. When the IC is enabled, an internal bias current source (6 $\mu$ A typical) charges a capacitor (C<sub>SS</sub>) on the SS pin. The voltage at the capacitor clamps the output of the internal error amplifier that determines the peak current and duty cycle of PWM controller. Limiting the peak switch current during start-up with a slow ramp on the SS pin reduces in-rush current and output voltage overshoot. After the capacitor reaches 1.8 V, the soft-start cycle is completed and the soft-start voltage no longer clamps the error amplifier output. When the EN is pulled low for at least 1 ms, the IC enters the shutdown mode and the SS capacitor is discharged through a 5-k $\Omega$ resistor to prepare for the next soft-start sequence. #### 8.3.4 Slope Compensation The TPS55340-EP has internal slope compensation to prevent subharmonic oscillations. The sensed current slope of boost converter can be expressed as Equation 4. $$S_{n} = \frac{V_{IN}}{L} \times R_{SENSE}$$ (4) Calculate the slope compensation dv/dt using Equation 5. $$S_{e} = \frac{0.32 \text{ V/R}_{FREQ}}{16 \times (1-D) \times 6 \text{ pF}} + \frac{0.5 \text{ } \mu\text{A}}{6 \text{ pF}}$$ (5) In a converter with current mode control, in addition to the output voltage feedback loop, take into account the inner current loop including the inductor current sampling effect and slope compensation on the small signal response, which can be modeled as seen in Equation 6. $$He(s) = \frac{1}{1 + \frac{s \times \left[ \left( 1 + \frac{s_e}{s_n} \right) \times (1 - D) - 0.5 \right]}{f_{sw}} + \frac{s^2}{\left( \pi \times f_{sw} \right)^2}}$$ (6) #### where - R<sub>SENSE</sub> (15 mΩ) is the equivalent current sense resistor - R<sub>FREQ</sub> is timing resistor used to set frequency - D is the duty cycle Note that if $S_n \ll S_e$ , the converter operates in voltage mode control rather than current mode control, and Equation 6 is no longer valid. #### 8.3.5 Overcurrent Protection and Frequency Foldback The TPS55340-EP provides cycle-by-cycle overcurrent protection that turns off the power switch when the inductor current reaches the overcurrent limit threshold. The PWM circuitry resets itself at the beginning of the next switch cycle. During an overcurrent event, the output voltage begins to droop as a function of the load on the output. When the FB voltage through the feedback resistors drops lower than 0.9 V, the switching frequency is automatically reduced to 1/4 of the normal value. Figure 7-7 shows the non-foldback frequency with an $80-k\Omega$ timing resistor and the corresponding foldback frequency. The switching frequency does not return to normal until the overcurrent condition is removed and the FB voltage increases above 0.9 V. The frequency foldback feature is disabled during soft start. #### 8.3.6 Enable and Thermal Shutdown The TPS55340-EP enters shutdown when the EN voltage is less than 0.68 V (min) for more than 1 ms. In shutdown, the input supply current for the device is less than 10 $\mu$ A (max). The EN pin has an internal 950-k $\Omega$ pulldown resistor to disable the device if the pin is floating. An internal thermal shutdown turns off the device when the junction temperature exceeds 165°C (typical). The device restarts when the junction temperature drops by 15°C. #### 8.3.7 Undervoltage Lockout (UVLO) An UVLO circuit prevents misoperation of the device at input voltages below 2.5 V (typical). When the input voltage is below the UVLO threshold, the device remains off and the internal power MOSFET is turned off. The UVLO threshold is set below minimum operating voltage of 2.9 V to ensure that a transient VIN dip will not cause the device to reset. For the input voltages between UVLO threshold and 2.9 V, the device attempts to operate, but the electrical specifications are not ensured. #### 8.3.8 Minimum On-Time and Pulse Skipping The TPS55340-EP PWM control system has a minimum PWM pulse width of 77 ns (typical). This minimum on-time determines the minimum duty cycle of the PWM, for any set switching frequency. When the voltage regulation loop of the TPS55340-EP requires a minimum on-time pulse width less than 77 ns, the IC enters pulse-skipping mode. In this mode, the device holds the power switch off for several switching cycles to prevent the output voltage from rising above the desired regulated voltage. This operation typically occurs in light load conditions when the PWM operates in discontinuous conduction mode. Pulse skipping increases the output ripple as shown in Figure 9-7. #### 8.3.9 Layout Considerations As for all switching power supplies, especially those with high frequency and high switch current, printed circuit board (PCB) layout is an important design step. If the layout is not carefully designed, the regulator could suffer from instability as well as noise problems. To maximize efficiency, switch rise and fall times are made as short as possible. To prevent radiation of high-frequency resonance problems, proper layout of the high-frequency switching path is essential. Minimize the length and area of all traces connected to the SW pin and always use Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback a ground plane under the switching regulator to minimize interplane coupling. The high current path including the internal MOSFET switch, Schottky diode, and output capacitor, contains nanosecond rise and fall times and should be kept as short as possible. The input capacitor needs not only to be close to the VIN pin, but also to the AGND pin to reduce the IC supply ripple. #### 8.3.10 Thermal Considerations The maximum IC junction temperature should be restricted to 150°C under normal operating conditions. This restriction limits the power dissipation of the TPS55340-EP. The TPS55340-EP features a thermally enhanced WQFN package. This package includes a PowerPAD that improves the thermal capabilities of the package. The thermal resistance of the WQFN package in any application greatly depends on the PCB layout and the PowerPAD connection. The PowerPAD must be soldered to the analog ground on the PCB. Use thermal vias underneath the PowerPAD to achieve good thermal performance. #### 8.4 Device Functional Modes ## 8.4.1 Operation With $V_{IN}$ < 2.9 V (Minimum $V_{IN}$ ) The device operates with input voltages above 2.9 V. The maximum UVLO voltage is 2.7 V, and the device will operate at input voltages above 2.7 V. The typical UVLO voltage is 2.5 V, and the device may operate at the input voltages above point. The device may also operate at lower input voltages; the minimum UVLO is not specified. At input voltages below the actual UVLO voltage, the device will not operate. #### 8.4.2 Synchronization The synchronization pin (pin 5) can be configured as external clock signal used to set the switching frequency between 200 kHz to 1 MHz. When not used, this pin should be tied to AGND as shown in the Section 8.2. When using as an external clock signal to set switching frequency, a resistor must be connected from the FREQ pin to ground and the external clock frequency must be within ±20% of the corresponding frequency set by the resistor. A typical example of this operation is shown in Figure 9-1. The required levels for the external clock are shown in Table 9-1. The recommended duty cycle of the clock is in the range of 10% to 90%. #### 8.4.3 Oscillator TPS55340-EP regulates output voltage with current mode PWM, and has an internal oscillator. The oscillator frequency is programmed by the external resistor or synchronized to an external clock signal. A ramp signal from the oscillator is added to the inductor current ramp to provide slope compensation. The functional block diagram highlights the typical oscillator operation. Product Folder Links: TPS55340-FP ## 9 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 9.1 Application Information TPS55340-EP is a monolithic non-synchronous switching regulator with an integrated 5-A, 40-V power switch. The device can be configured in several standard switching-regulator topologies, including boost, SEPIC, and flyback. The device has a wide input voltage range to support application with input voltage from multi-cell batteries or regulated 3.3-, 5-, 12-, and 24-V power rails. The switching frequency of PWM is set by either an external resistor or by synchronizing to an external clock signal. The user can program the switching frequency from 100 kHz to 1.2 MHz. The following sections highlights the different approaches for configuring TPS55340-EP as boost, SEPIC, and flyback converter. ### 9.2 Typical Applications ### 9.2.1 Boost Converter Application The following section provides a step-by-step design approach for configuring the TPS55340-EP as a voltage regulating boost converter, as shown in Figure 9-1. When configured as SEPIC or flyback converter, a different design approach is required. A design example of SEPIC converter is provided in the next section. Figure 9-1. Boost Converter Application Schematic ### 9.2.1.1 Design Requirements A few parameters must be known to start the design process. These parameters are typically determined at the system level. For this example, start with the following known parameters: Table 9-1. Key Parameters of Boost Converter Example | PARAMETER | VALUE | |-----------------------------------------------------------|-----------| | Output voltage | 24 V | | Input voltage | 5 to 12 V | | Maximum output current | 800 mA | | Transient response 50% load step (ΔV <sub>OUT</sub> = 3%) | 960 mV | | Output voltage ripple (0.5% of V <sub>OUT</sub> ) | 120 mV | #### 9.2.1.2 Detailed Design Procedure #### 9.2.1.2.1 Selecting the Switching Frequency (R4) The first step is to decide on a switching frequency for the regulator. There are tradeoffs to consider for a higher or lower switching frequency. A higher switching frequency allows for a lower-valued inductor and smaller output capacitors leading to the smallest solution size. A lower switching frequency results in a larger solution size, but better efficiency. The user typically sets the frequency for the minimum tolerable efficiency to avoid excessively large external components. A switching frequency of 600 kHz is a good trade-off between efficiency and solution size. The appropriate resistor value is found from the resistance versus frequency graph of Figure 7-5, or calculated using Equation 1. R4 is calculated to be 78.4 k $\Omega$ and the nearest standard value resistor of 78.7 k $\Omega$ is selected. A resistor must be placed from the FREQ pin to ground, even if an external oscillation is applied for synchronization. #### 9.2.1.2.2 Determining the Duty Cycle The input to output voltage conversion ratio of the TPS55340-EP is limited by the worst-case maximum duty cycle of 89% and the minimum duty cycle, which is determined by the minimum on-time of 77 ns and the switching frequency. The minimum duty cycle can be estimated with Equation 7. With a 600-kHz switching frequency the minimum duty cycle is 4%. $$D_{PS} = T_{ON} \min \times f_{sw} \tag{7}$$ The duty cycle at which the converter operates depends on the mode in which the converter is running. If the converter is running in discontinuous conduction mode (DCM), where the inductor current ramps to 0 at the end of each cycle, the duty cycle varies with changes of the load much more than it does when running in continuous conduction mode (CCM). In CCM, where the inductor maintains a minimum DC current, the duty cycle is related primarily to the input and output voltages as calculated in Equation 8. Assume a 0.5-V drop $V_D$ across the Schottky rectifier. At the minimum input of 5 V, the duty cycle is 80%. At the maximum input of 12 V, the duty cycle is 51%. $$D = \frac{V_{OUT} + V_D - V_{IN}}{V_{OUT} + V_D}$$ (8) At light loads, the converter operates in DCM. In this case, the duty cycle is a function of the load, input and output voltages, inductance, and switching frequency as calculated in Equation 9. This can be calculated only after an inductance is chosen in the following section. While operating in DCM with very-light load conditions, the duty cycle demand forces the TPS55340-EP to operate with the minimum on-time. The converter then begins pulse skipping, which can increase the output ripple. $$D = \frac{\sqrt{2 \times (V_{OUT} + V_D - V_{IN}) \times L \times I_{OUT} \times f_{SW}}}{V_{IN}}$$ (9) www.ti.com All converters using a diode as the freewheeling or catch component have a load current level at which they transit from DCM to CCM. This is the point where the inductor current just falls to 0 during the off-time of the power switch. At higher load currents, the inductor current does not fall to 0, and diode and switch current assume a trapezoidal wave shape as opposed to a triangular wave shape. The load current boundary between discontinuous conduction and continuous conduction can be found for a set of converter parameters as follows. $$I_{OUT(crit)} = \frac{\left(V_{OUT} + V_D - V_{IN}\right) \times {V_{IN}}^2}{2 \times \left(V_{OUT} + V_D\right)^2 \times f_{SW} \times L}$$ (10) For loads higher than the result of Equation 10, the duty cycle is given by Equation 8. For loads less than the results of Equation 10, the duty cycle is given Equation 9. For Equation 7 through Equation 10, the variable definitions are as follows. - V<sub>OUT</sub> is the output voltage of the converter in V - V<sub>D</sub> is the forward conduction voltage drop across the rectifier or catch diode in V - V<sub>IN</sub> is the input voltage to the converter in V - I<sub>OUT</sub> is the output current of the converter in A - L is the inductor value in H - $f_{SW}$ is the switching frequency in Hz #### Note Unless otherwise stated, the design equations that follow assume that the converter is running in CCM, which typically results in a higher efficiency for the power levels of this converter. #### 9.2.1.2.3 Selecting the Inductor (L1) The selection of the inductor affects steady-state operation as well as transient behavior and loop stability. These factors make it the most important component in power regulator design. There are three important inductor specifications: inductor value, DC resistance, and saturation current. Considering inductor value alone is not enough. Inductor values can have ±20% tolerance with no current bias. When the inductor current approaches saturation level, the effective inductance can fall to a fraction of the zero current value. The minimum value of the inductor should be able to meet inductor current ripple ( $\Delta I_1$ ) requirement at worst case. In a boost converter, maximum inductor current ripple occurs at 50% duty cycle. For the applications where duty cycle is always smaller or larger than 50%, Equation 12 should be used with the duty cycle closest to 50% and corresponding input voltage to calculate the minimum inductance. For applications that need to operate with 50% duty cycle when input voltage is somewhere between the minimum and the maximum input voltage, use Equation 13. KIND is a coefficient that represents the amount of inductor ripple current relative to the maximum input current ( $I_{IN}DC = I_{L}avg$ ). The maximum input current can be estimated with Equation 11, with an estimated efficiency based on similar applications (n<sub>EST</sub>). The inductor ripple current will be filtered by the output capacitor. Therefore, choosing high inductor ripple currents impacts the selection of the output capacitor because the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value ( $K_{IND}$ ) is at the discretion of the designer. However, the following guidelines may be used. For CCM operation, TI recommends to use $K_{IND}$ values in the range of 0.2 to 0.4. Choosing $K_{IND}$ closer to 0.2 results in a larger inductance value, maximizes the converter's potential output current, and minimizes EMI. Choosing K<sub>IND</sub> closer to 0.4 results in a smaller inductance value, a physically smaller inductor, and improved transient response, but potentially worse EMI and lower efficiency. Using an inductor with a smaller inductance value may result in the converter operating in DCM. This reduces the boost converter's maximum output current and causes larger input voltage and output voltage ripple and reduced efficiency. For this design, choose $K_{IND}$ = 0.3 and a conservative efficiency estimate of 85% with the minimum input voltage and maximum output current. Equation 12 is used with the maximum input voltage because this corresponds to duty cycle closest to 50%. The maximum input current is estimated at 4.52 A and the minimum inductance is 7.53 µH. A standard value of 10 µH is chosen. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback $$I_{IN}DC = \frac{V_{OUT} \times I_{OUT}}{\eta_{EST} \times V_{IN} \min}$$ (11) $$L_{O} \min \ge \frac{V_{IN}}{I_{IN}DC \times K_{IND}} \times \frac{D}{f_{SW}} , D \ne 50\%, V_{IN} \text{ with D closest to 50\%}$$ (12) $$L_{O} \min \ge \frac{\left(V_{OUT} + V_{D}\right)}{I_{IN}DC \times K_{IND}} \times \frac{1}{4 \times f_{SW}} , D=50\%$$ (13) After choosing the inductance, the required current ratings can be calculated. The inductor will be closest to its ratings with the minimum input voltage. The ripple with the chosen inductance is calculated with Equation 14. The RMS and peak inductor current can be found with Equation 15 and Equation 16. For this design, the current ripple is 663 mA, the RMS inductor current is 4.52 A, and the peak inductor current is 4.85 A. TI generally recommends that the peak inductor current rating of the selected inductor be 20% higher to account for transients during power up, faults, or transient load conditions. The most conservative approach is to specify an inductor with a saturation current greater than the maximum peak current limit of the TPS55340-EP. This approach helps to avoid saturation of the inductor. The chosen inductor is a Würth Elektronik 74437368100. It has a saturation current rating of 12.5 A, RMS current rating of 5.2 A, and typical DCR of 27 m $\Omega$ . $$\Delta I_{L} = \frac{V_{IN} \min}{L_{O}} \times \frac{D \max}{f_{SW}}$$ (14) $$I_{L}rms = \sqrt{\left(I_{IN}DC\right)^{2} + \left(\frac{\Delta I_{L}}{12}\right)^{2}}$$ (15) $$I_{L}peak = I_{IN}DC + \frac{\Delta I_{L}}{2}$$ (16) The TPS55340-EP has built-in slope compensation to avoid subharmonic oscillation associated with current mode control. If the inductor value is too small, the slope compensation may not be adequate, and the loop can be unstable. #### 9.2.1.2.4 Computing the Maximum Output Current The overcurrent limit for the integrated power MOSFET limits the maximum input current and thus the maximum input power for a given input voltage. Maximum output power is less than maximum input power due to power conversion losses. Therefore, the current limit setting, input voltage, output voltage, and efficiency can all change maximum current output ( $I_{OUT}$ max). The current limit clamps the peak inductor current; therefore, the ripple has to be subtracted to derive maximum DC current. Decreasing the $K_{IND}$ or designing for a higher efficiency will increase the maximum output current. This can be evaluated with the chosen inductance or the chosen $K_{IND}$ . This should be evaluated with the minimum input voltage and minimum peak current limit ( $I_{LIM}$ ) of 5.25 A. $$I_{OUT} \, max \; = \; \frac{V_{IN} \, min \; \times \left(I_{LIM} \; - \; \frac{\Delta I_L}{2}\right) \times \; \eta_{EST}}{V_{OUT}} = \frac{V_{IN} \, min \; \times \; I_{LIM} \; \times \left(1 - \frac{K_{IND}}{2}\right) \times \; \eta_{EST}}{V_{OUT}} \tag{17}$$ In this design with 5 V input boosted to 24 V output and a 10-µH inductor with an assumed the Schottky forward voltage of 0.5 V and estimated efficiency of 85%, the maximum output current is 871 mA. With the 12-V input and increased estimated efficiency of 90%, the maximum output current increases to 2.13 A. This circuit was evaluated to its maximum output currents with both the minimum and maximum input voltage. #### 9.2.1.2.5 Selecting the Output Capacitor (C8 to C10) TI recommends at least 4.7 µF of ceramic type X5R or X7R capacitance at the output. The output capacitance is mainly selected to meet the requirements for the output ripple (V<sub>RIPPLE</sub>) and voltage change during a load transient. Then the loop is compensated for the output capacitor selected. The output capacitance should be chosen based on the most stringent of these criteria. The output ripple voltage is related to the capacitance and equivalent series resistance (ESR) of the output capacitor. Assuming a capacitor with 0 ESR, the minimum capacitance needed for a given ripple can be calculated by Equation 18. If high-ESR capacitors are used, it will contribute additional ripple. The maximum ESR for a specified ripple is calculated with Equation 19. ESR ripple can be neglected for ceramic capacitors, but must be considered if tantalum or electrolytic capacitors are used. The minimum ceramic output capacitance needed to meet a load transient requirement can be estimated by the Equation 20. Equation 21 can be used to calculate the RMS current that the output capacitor needs to support. $$C_{OUT} \ge \frac{D \max \times I_{OUT}}{f_{SW} \times V_{RIPPLE}}$$ (18) $$ESR \le \frac{\left(V_{RIPPLE} - \frac{D \max \times I_{OUT}}{f_{SW} \times C_{OUT}}\right)}{\Delta I_{L}}$$ (19) $$C_{OUT} \ge \frac{\Delta I_{TRAN}}{2 \times \pi \times f_{BW} \times \Delta V_{TRAN}}$$ (20) $$I_{CO}rms = I_{OUT} \sqrt{\frac{Dmax}{(1-Dmax)}}$$ (21) Using Equation 18 for this design, the minimum output capacitance for the specified 120-mV output ripple is 8.8 $\mu$ F. For a maximum transient voltage change ( $\Delta V_{TRAN}$ ) of 960 mV with a 400-mA load transient ( $\Delta I_{TRAN}$ ) and a 6-kHz control loop bandwidth ( $f_{BW}$ ) with Equation 20, the minimum output capacitance is 11.1 $\mu$ F. The most stringent criteria is the 11.1 $\mu$ F for the required load transient. Equation 21 gives a 1.58-A RMS current in the output capacitor. The capacitor should also be properly rated for the desired output voltage. Take care when evaluating ceramic capacitors that derate under DC bias, aging, and AC signal conditions. For example, larger form factor capacitors (in 1206 size) have self-resonant frequencies in the range of converter switching frequency. Self-resonance causes the effective capacitance to be significantly lower. The DC bias can also significantly reduce capacitance. Ceramic capacitors can lose as much as 50% of the capacitance when operated at the rated voltage. Therefore, allow margin in selected capacitor voltage rating to ensure adequate capacitance at the required output voltage. For this example, three 4.7-μF, 50-V 1210 X7R ceramic capacitors are used in parallel leading to a negligible ESR. Choosing 50-V capacitors instead of 35 V reduces the effects of DC bias and allows this example circuit to be rated for the maximum output voltage range of the TPS55340-EP. #### 9.2.1.2.6 Selecting the Input Capacitors (C2, C7) TI recommends at least $4.7~\mu F$ of ceramic input capacitance. Additional input capacitance may be required to meet ripple and transient requirements. TI recommends a high-quality ceramic, type X5R or X7R to minimize capacitance variations over temperature. The capacitor must also have an RMS current rating greater than the maximum RMS input current of the TPS55340-EP calculated with Equation 22. The input capacitor must also be rated greater than the maximum input voltage. The input voltage ripple can be calculated with Equation 23. $$I_{Cl}rms = \frac{\Delta I_{L}}{\sqrt{12}}$$ (22) $$V_{l}ripple = \frac{\Delta I_{L}}{4 \times f_{SW} \times C_{lN}} + \Delta I_{L} \times R_{ClN}$$ (23) Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback In the design example, the input RMS current is calculated to be 191 mA. The chosen input capacitor is a $10-\mu F$ , 35-V 1210 X7R with 3-m $\Omega$ ESR. Although one with a lower voltage rating can be used, a 35-V rated capacitor was chosen to limit the affects of DC bias and to allow the circuit to be rated for the entire input range of the TPS55340-EP. The input ripple is calculated to be 30 mV. An additional 0.1- $\mu F$ , 50-V 0603 X5R is located close to the VIN and GND pins for extra decoupling. #### 9.2.1.2.7 Setting Output Voltage (R1, R2) To set the output voltage in either DCM or CCM, select the values of R1 and R2 according to Equation 24 and Equation 25. $$V_{OUT} = 1.229 \, V \times \left(\frac{R1}{R2} + 1\right)$$ (24) $$R1 = R2 \times \left( \frac{V_{OUT}}{1.229 \, V} - 1 \right)$$ (25) Considering the leakage current through the resistor divider and noise decoupling into FB pin, an optimum value for R2 is around 10 k $\Omega$ . The output voltage tolerance depends on the V<sub>FB</sub> accuracy and the tolerance of R1 and R2. In this example with a 24-V output using Equation 25, R1 is calculated to 185.3 k $\Omega$ . The nearest standard value of 187 k $\Omega$ is used. #### 9.2.1.2.8 Setting the Soft-Start Time (C7) Choose the appropriate capacitor to set soft-start time and avoid overshoot. Increasing the soft-start time reduces the overshoot during start-up. A 0.047-µF ceramic capacitor is used in this example. #### 9.2.1.2.9 Selecting the Schottky Diode (D1) The high switching frequency of the TPS55340-EP demands high-speed rectification for optimum efficiency. Ensure that the diode's average and peak current rating exceed the average output current and peak inductor current. In addition, the diode's reverse breakdown voltage must exceed the regulated output voltage. The diode must also be rated for the power dissipated, which can be calculated with Equation 26. $$P_{D} = V_{D} \times I_{OUT} \tag{26}$$ In this conservative design example, the diode is chosen to be rated for the maximum output current of 2.13 A. During normal operation with 800-mA output current and assuming a Schottky diode drop of 0.5 V, the diode must be capable of dissipating 400 mW. For this design, the recommended minimum ratings are a 40-V, 3-A diode. However, to improve the flexibility of this design, a Diodes Inc B540-13-F in an SMC package is used with voltage and current ratings of 40 V and 5 A. #### 9.2.1.2.10 Compensating the Control Loop (R3, C4, C5) The TPS55340-EP requires external compensation which allows the loop response to be optimized for each application. The COMP pin is the output of the internal error amplifier. An external resistor, R3, and ceramic capacitor, C4, are connected to the COMP pin to provide a pole and a zero, shown in Figure 9-1. This pole and zero, along with the inherent pole and zero of a boost converter, determine the closed-loop frequency response. This is important for converter stability and transient response. Loop compensation should be designed for the minimum operating voltage. The following equations summarize the loop equations for the TPS55340-EP configured as a CCM boost converter. They include the power stage output pole ( $f_{OUT}$ ) and the right-half-plane zero ( $f_{RHPZ}$ ) of a boost converter calculated with Equation 27 and Equation 28 respectively. When calculating $f_{OUT}$ , it is important to include the derating of ceramic output capacitors. In the example with an estimated 10.2- $\mu$ F capacitance, these frequencies are calculated to 980 and 22.1 kHz respectively. The DC gain (A) of the power stage is calculated with Equation 27 and is 39.9 dB in this design. The compensation pole ( $f_P$ ) and zero ( $f_Z$ ) generated by R3, C4, and internal transconductance amplifier are calculated with Equation 30 and Equation 31, respectively. Most CCM boost converters have a stable control loop if $f_Z$ is set slightly above $f_P$ through proper sizing of R3 and C4. A good starting point is C4 = 0.1 $\mu$ F and R3 = 2 k $\Omega$ . Increasing R3 or reducing C4 increases the closed-loop bandwidth, and therefore improves the transient response. Adjusting R3 and C4 in opposite directions increases the phase and gain margin of the loop, which improves loop stability. TI generally recommends to limit the bandwidth of the loop to the lower of either 1/5 of the switching frequency $f_{SW}$ or 1/3 the RHPZ frequency, $f_{RHPZ}$ , shown in Equation 28. The spreadsheet tool located in the TPS55340-EP product folder can also be used to aid in compensation design. $$f_{\text{OUT}} \approx \frac{2}{2\pi \times R_{\text{OUT}} \times C_{\text{OUT}}}$$ (27) $$f_{\text{RHPZ}} \approx \frac{R_{\text{OUT}}}{2\pi \times L} \times \left(\frac{V_{\text{IN}}}{V_{\text{OUT}}}\right)^2$$ (28) $$A = \frac{1.229}{V_{OUT}} \times G_{ea} \times 10 \, M\Omega \times \frac{V_{IN}}{V_{OUT} \times R_{SENSE}} \times R_{OUT} \times \frac{1}{2} \tag{29}$$ $$f_{\mathsf{P}} = \frac{1}{2\pi \times 10\mathsf{M}\Omega \times \mathsf{C4}} \tag{30}$$ $$f_{\mathsf{Z}} = \frac{1}{2\pi \times \mathsf{R}3 \times \mathsf{C}4} \tag{31}$$ $$f_{\text{co1}} = \frac{f_{\text{SW}}}{5} \tag{32}$$ $$f_{\text{CO2}} = \frac{f_{\text{RHPZ}}}{3} \tag{33}$$ #### where - C<sub>OUT</sub> is the equivalent output capacitor (C<sub>OUT</sub> = C8 + C9 + C10) - R<sub>OUT</sub> is the equivalent load resistance (V<sub>OUT</sub> / I<sub>OUT</sub>) - Gea is the error amplifier transconductance located in the Section 7.5 - R<sub>SENSE</sub> (15 mΩ, typical) is the sense resistor in the current control loop - $f_{co1}$ and $f_{co2}$ are possible bandwidth. An additional capacitor from the COMP pin to GND (C5) can be used to place a high-frequency pole in the control loop. This is not always necessary with ceramic output capacitors. If a non-ceramic output capacitor is used, there is an additional zero ( $f_{ZESR}$ ) in the control loop which can be calculated with Equation 35. The value of C5 and the pole created by C5 can be calculated with Equation 36 and Equation 34, respectively. Finally, if more phase margin is needed, an additional zero ( $f_{ZFF}$ ) can be added by placing a capacitor ( $C_{FF}$ ) in parallel with the top feedback resistor R1. TI recommends to place the zero at the target crossover frequency or higher. The feed forward capacitor also adds a pole at a higher frequency. Calculate the recommended value of $C_{FF}$ with Equation 37. $$f_{P2} = \frac{1}{2\pi \times R3 \times C5} \tag{34}$$ $$f_{\text{ZESR}} \approx \frac{1}{2\pi \times R_{\text{ESR}} \times C_{\text{OUT}}}$$ (35) $$C5 = \frac{R_{ESR} \times C_{OUT}}{R3}$$ (36) Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback $$C_{FF} = \frac{1}{2\pi \times R1 \times f_{ZFF} \times \sqrt{\frac{V_{REF}}{V_{OUT}}}}$$ (37) where R<sub>ESR</sub> is the ESR of the output capacitor If a network measurement tool is available, the most accurate compensation design can be achieved following this procedure. The power stage frequency response is first measured using a network analyzer at the minimum 5-V input and maximum 800-mA load. This measurement is shown in Figure 9-2. In this design, only one pole and one zero are used, so the maximum phase increase from the compensation will be $180^{\circ}$ . For a $60^{\circ}$ phase margin, the power stage phase must be $-120^{\circ}$ at its lowest point. Based on the target 6-kHz bandwidth, the measured power stage gain, $K_{PS}(f_{BW})$ , is 24.84 dB and the phase is $-110.3^{\circ}$ . Figure 9-2. Power Stage Gain and Phase of the Boost Converter R3 is then chosen to set the compensation gain to be the reciprocal of the power stage gain at the target bandwidth using Equation 38. C4 is then chosen to place a zero at 1/10 the target bandwidth with Equation 39. In this case, R3 is calculated to be 2.56 k $\Omega$ , the nearest standard value 2.55 k $\Omega$ is used. C4 is calculated at 0.104 $\mu$ F and the nearest standard value 0.100 $\mu$ F is used. Although not necessary because this design uses all ceramic capacitors, a 100-pF capacitor is selected for C5 to add a high-frequency pole at a frequency 100× the target bandwidth. $$R3 = \frac{1}{\left(\text{Gea} \times \frac{\text{R1}}{\left(\text{R1} + \text{R2}\right)} \times 10^{\frac{K_{PS}(f_{BW})}{20}}\right)}$$ (38) $$C4 = \frac{1}{2\pi \times R3 \times \frac{f_{BW}}{10}}$$ (39) Submit Document Feedback ## 9.2.1.3 Application Curves ## 9.2.2 SEPIC Converter Application Figure 9-10. SEPIC Converter Application Schematic ## 9.2.2.1 Design Requirements The following parameters are used for a SEPIC converter design. These calculations are performed only for CCM operation, and assume the use of a coupled inductor. Table 9-2. Key Parameters of SEPIC Converter Example | PARAMETER | VALUE | |-----------------------------------------------------------|-------------------------| | Output voltage | 12 V | | Input voltage | 6 to 18 V, 12 V nominal | | Maximum output current | 1 A | | Transient response 50% load step (ΔV <sub>OUT</sub> = 4%) | 480 mV | | Output voltage ripple (0.5% of V <sub>OUT</sub> ) | 60 mV | Submit Document Feedback ### 9.2.2.2 Detailed Design Procedure #### 9.2.2.2.1 Selecting the Switching Frequency (R4) A 500-kHz switching frequency ( $f_{SW}$ ) is selected for this design. Using Equation 1, R4 is calculated and the nearest standard value 95.3 k $\Omega$ is used. #### 9.2.2.2.2 Duty Cycle The duty cycle of a SEPIC converter is calculated with Equation 40. With the 6-V minimum input the duty cycle is 68% and with the 18 V maximum input voltage the duty cycle is 41%. $$D = \frac{V_{OUT} + V_D}{V_{OUT} + V_D + V_{IN}}$$ (40) ### 9.2.2.2.3 Selecting the Inductor (L1) With an estimated 85% efficiency, the input current is calculated with Equation 9 to be 2.35 A. With $K_{IND}$ of 0.3 and the maximum 18-V input, the minimum inductance is calculated to be 10.5 $\mu$ H using Equation 41. The nearest standard value of 12 $\mu$ H is used. As mentioned previously, this equation assumes a coupled inductor is used. $$L \ge \frac{V_{\text{IN}} \max \times D \min}{2 \times f_{\text{SW}} \times I_{\text{IND}} \times K_{\text{IND}}}$$ (41) The inductor ripple current is recalculated to be 615 mA with Equation 42. The peak current is calculated to 3.69 A. The typical current limit is used as the saturation rating for the inductor used. The RMS current for La is approximately the average input current 2.35 A. The RMS current for Lb is approximately the output current of 1 A. For this design, a CoilCraft MSD1260-123 is used with 6.86-A saturation, 74-m $\Omega$ DCR, and 3.12-A RMS current rating for one winding. $$\Delta I_{L} = \frac{V_{IN} \max \times D \min}{2 \times f_{SW} \times L}$$ (42) $$I_{L}peak = I_{La}peak + I_{Lb}peak = \left(I_{IN}DC + \frac{\Delta I_{L}}{2}\right) + \left(I_{OUT} + \frac{\Delta I_{L}}{2}\right)$$ (43) #### 9.2.2.2.4 Calculating the Maximum Output Current The maximum output current with the minimum input voltage 6 V, chosen inductance 12 µH, 5.25-A minimum current limit, and estimated 85% efficiency is calculated to be 1.47 A using Equation 44. $$I_{OUT} max = \frac{\left(I_{LIM} - \Delta I_{L}\right)}{\left(\frac{V_{OUT}}{V_{IN} min \times \eta_{EST}} + 1\right)} = \frac{\left(I_{LIM} - I_{IN}DC \times K_{IND}\right)}{\left(\frac{V_{OUT}}{V_{IN} min \times \eta_{EST}} + 1\right)}$$ (44) ### 9.2.2.2.5 Selecting the Output Capacitor (C8 to C10) To meet the 60-mV ripple specification, the minimum output capacitance is calculated to be 22.5 $\mu$ F with Equation 45. This design uses ceramic output capacitors and the effects of ESR are ignored. To meet the transient response of 500 mA with less than 480-mV voltage change and a 7-kHz control loop bandwidth, the minimum output capacitance is calculated to be 23.7 $\mu$ F using Equation 46. The RMS current is calculated with Equation 22 to be 1.44 A. The output capacitors used in this design is 3 × 22- $\mu$ F, 25-V X7R 1210 ceramic capacitors. With voltage derating, the effective total output capacitance is estimated to be 30.4 $\mu$ F. $$C_{OUT} \ge \frac{D \max \times I_{OUT}}{f_{SW} \times V_{RIPPLE}}$$ (45) $$C_{OUT} \ge \frac{\Delta I_{TRAN}}{2\pi \times f_{BW} \times \Delta V_{TRAN}}$$ (46) ### 9.2.2.2.6 Selecting the Series Capacitor (C6) The series capacitor is chosen to limit the ripple current to 5% of the maximum input voltage. Using Equation 47, the minimum capacitance is 1.5 $\mu$ F. Using Equation 48, the RMS current is calculated to be 1.63 A. A 2.2- $\mu$ F ceramic capacitor in a 1206 package is selected. $$C_{P} \ge \frac{I_{OUT} \times Dmax}{0.05 \times V_{IN} \max \times f_{SW}}$$ (47) $$I_{CP}rms = I_{IN}DC \times \sqrt{\frac{(1-Dmax)}{Dmax}}$$ (48) #### 9.2.2.2.7 Selecting the Input Capacitor (C2, C7) Based on the minimum 4.7- $\mu$ F ceramic recommended for the TPS55340-EP, a 10- $\mu$ F X7R input capacitor is used with an additional 0.1 $\mu$ F placed close to the VIN and GND pins. With an estimated 6- $\mu$ F capacitance after voltage derating, the input ripple voltage is calculated to be 39.9 mV using Equation 49. The RMS current of the input capacitance is calculated to be 0.177 A with Equation 50. $$V_{\text{pripple}} = \frac{\Delta I_{L}}{4 \times f_{SW} \times C_{IN}}$$ (49) $$I_{Cl}rms = \frac{\Delta I_{L}}{\sqrt{12}}$$ (50) ### 9.2.2.2.8 Selecting the Schottky Diode (D1) The selected diode must have a minimum breakdown voltage ( $V_{BR}$ ) calculated with Equation 51, which is 30.5 V in this design. TI recommends that the average current rating be greater than the maximum output current. With the maximum 18-V input, average current is calculated to be 2.6 A using Equation 17. The package must also be capable of handling the power dissipation. With an estimated 0.5-V forward voltage, power dissipation is calculated with Equation 26 to be 500 mW. Diodes Inc B340B is chosen with a 40-V, 3-A rating in a SMB package. $$V_{BR} = V_O + V_{IN} max + V_F \tag{51}$$ #### 9.2.2.2.9 Setting the Output Voltage (R1, R2) With R2 fixed at 10 k $\Omega$ using Equation 25, the nearest standard value of 86.6 k $\Omega$ is chosen for R1. ### 9.2.2.2.10 Setting the Soft-Start Time (C3) The recommended 0.047-µF soft-start capacitor is used. #### 9.2.2.2.11 MOSFET Rating Considerations In a SEPIC converter, the MOSFET must be rated to handle the sum of the input and output voltages. In this design with the maximum input voltage of 18 V and output voltage of 12 V, the FET will see approximately 30 V. TI recommends a 10% tolerance to account for any ringing. The 40-V rating of the TPS55340-EP power MOSFET comfortably satisfies this requirement. ## 9.2.2.2.12 Compensating the Control Loop (R3, C4) This design was compensated by measuring the frequency response of the power stage at the lowest input voltage of 6 V and choosing the components for the desired bandwidth. The lowest right half plane zero ( $f_{\rm RHPZ}$ ) is calculated to be 36.7 kHz with Equation 52. Using the recommendation to limit the bandwidth to 1/3 of $f_{\rm RHPZ}$ , the maximum recommended is 12.2 kHz. Submit Document Feedback $$f_{\text{RHPZ}} = \frac{\frac{V_{\text{OUT}}}{I_{\text{OUT}}}}{2 \times \pi \times L \times \left(\frac{D}{(1-D)}\right)^2}$$ (52) This design also uses only one pole and one zero. To achieve approximately $60^{\circ}$ of phase margin, the power stage phase must be no lower than approximately $-120^{\circ}$ at the desired bandwidth. To ensure a stable design, R3 was initially set to 1 k $\Omega$ and C4 was 1 $\mu$ F. Figure 9-11 shows the measurement of the power stage At 7 kHz, the power stage has a gain of 19.52 dB and phase of $-118.1^{\circ}$ . Figure 9-11. SEPIC Power Stage Gain and Phase As there are no changes in the transconductance amplifier, the equations used to calculate the external compensation components in a boost design can be used in the SEPIC design. Using the maximum Gea from the electrical specification of 440 $\mu$ mho, Equation 38 calculates the nearest standard value of R3 to be 2.37 k $\Omega$ . Using Equation 39, C4 is calculated to the nearest standard value of 0.1 $\mu$ F. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback ### 9.2.2.3 SEPIC Converter Application Curves ## 10 Power Supply Recommendations The maximum IC junction temperature should be restricted to 150°C under normal operating conditions. This restriction limits the power dissipation of the TPS55340-EP. The TPS55340-EP features a thermally-enhanced WQFN package. This package includes a PowerPAD that improves the thermal capabilities of the package. The thermal resistance of the WQFN package in any application greatly depends on the PCB layout and the PowerPAD connection. The PowerPAD must be soldered to the analog ground on the PCB. Use thermal vias underneath the PowerPAD to achieve good thermal performance. Figure 10-1. Power Dissipation of TPS55340-EP Figure 10-2. Power Dissipation of TPS55340-EP $T_A$ = Room temperature $V_{OUT}$ to $V_{SW in}$ = 5 V/0 A $V_{IN} = 24 \text{ V}$ $I_{SW \text{ OUT}1/2} = 1.2 \text{ A}$ EVM board: 4-layer PCB, 1.6-mm thickness, 2-oz. copper thickness, 65-mm × 65-mm size, 25 vias at thermal pad Figure 10-3. Thermal Signature of TPS55340EVM $T_A$ = Room temperature $V_{OUT}$ = 5 V/4 A $V_{IN} = 24 V$ $I_{SW OUT1/2} = 0 A$ EVM board: 4-layer PCB, 1.6-mm thickness, 2-oz. copper thickness, 65-mm × 65-mm size, 25 vias at thermal pad Figure 10-4. Thermal Signature of TPS55340EVM ### 11 Layout ## 11.1 Layout Guidelines As for all switching power supplies, especially those with high frequency and high switch current, PCB layout is an important design step. If the layout is not carefully designed, the regulator could suffer from instability and noise problems. Figure 11-1 and Figure 11-2 show the board layout. The top-side layer is laid out in a manner typical of a user application. The top, bottom, and internal layers are 2-oz. copper. The top layer contains the main power traces for VIN, VOUT, and SW. The top layer also has connections for the remaining pins of the TPS55340-EP and a large area filled with ground. The internal layers and bottom are primarily ground with additional fill areas for VIN and VOUT. The top-side ground traces connect to the bottom and internal ground planes with multiple vias placed around the board. Nine vias directly under the TPS55340-EP device provide a thermal path from the top-side ground plane to the bottom-side ground plane. Place the output decoupling capacitors (C8 through C10 and C6) as close to the IC as possible. The copper area of the SW node is kept small to minimize noise. The vias near the diode, D1, on the VOUT plane aid with thermal dissipation. Additionally, keep the voltage setpoint resistor divider components close to the IC. The voltage divider network ties to the output voltage at the point of regulation, the copper VOUT trace at the J7 output connector. For the TPS55340-EP, an additional input bulk capacitor may be necessary, depending on the board connection to the input supply. Critical analog circuits such as the voltage setpoint divider, frequency-set resistor, slow-start capacitor, and compensation components terminate to ground using a separate ground trace on the top and bottom connected power ground; pour only at one point directly under the IC. ## 11.2 Layout Examples Figure 11-1. TPS55340 Top-Side Layout Figure 11-2. TPS55340 Top-Side Layout DUT1 Enlarged Version ## 12 Device and Documentation Support ## 12.1 Device Support ## 12.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ## 12.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 12.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 12.4 Trademarks PowerPAD™ is a trademark of Texas Instruments. TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 12.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TPS55340-EP www.ti.com 27-Feb-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPS55340MRTETEP | ACTIVE | WQFN | RTE | 16 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -55 to 150 | 5340M | Samples | | V62/14611-01XE | ACTIVE | WQFN | RTE | 16 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -55 to 150 | 5340M | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## **PACKAGE OPTION ADDENDUM** www.ti.com 27-Feb-2024 #### OTHER QUALIFIED VERSIONS OF TPS55340-EP: • Catalog : TPS55340 • Automotive : TPS55340-Q1 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects # **PACKAGE MATERIALS INFORMATION** www.ti.com 11-Apr-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---|-----------------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | L | TPS55340MRTETEP | WQFN | RTE | 16 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 11-Apr-2023 ### \*All dimensions are nominal | Ì | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|-----------------|--------------|-----------------|------|-----|-------------|------------|-------------| | ı | TPS55340MRTETEP | WQFN | RTE | 16 | 250 | 210.0 | 185.0 | 35.0 | 3 x 3, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated