www.ti.com SLVS994A - SEPTEMBER 2009-REVISED MARCH 2011 # POWER MANAGEMENT ICS FOR LI-ION POWERED SYSTEMS Check for Samples: TPS650241-Q1, TPS650243-Q1, TPS650244-Q1 # **FEATURES** - Qualified for Automotive Applications - 1.6-A, 1.0-A or 0.8-A, 97% Efficient Step-Down Converter for System Voltage (VDCDC1) - 3.3-V or 2.80-V or Adjustable - 1.6-A, 1.0-A or 0.8-A, up to 95% Efficient Step-Down Converter for Memory Voltage (VDCDC2) - 1.8 V or 2.5 V or Adjustable - 0.8-A 90% Efficient Step-Down Converter for Processor Core (VDCDC3) - Three Selectable Voltages for VDCDC3 - TPS650241 - DEFDCDC3 = LOW: V<sub>O</sub> = 0.9 V - DEFDCDC3 = HIGH: V<sub>0</sub> = 1.375 V - TPS650243 - DEFDCDC3 = LOW: V<sub>O</sub> = 1.0 V - DEFDCDC3 = HIGH: V<sub>O</sub> = 1.2 V - TPS650244 - DEFDCDC3 = LOW: V<sub>O</sub> = 1.55 V - DEFDCDC3 = HIGH: V<sub>o</sub> = 1.6 V - 30-mA LDO for Vdd\_alive - Two 200-mA General Purpose LDOs (LDO1 and LDO2) - Dynamic Voltage Management for Processor Core - LDO1 and LDO2 Voltage Externally Adjustable - Separate Enable Pins for Inductive Converters - 2.25-MHz Switching Frequency - 85-µA Quiescent Current - Thermal Shutdown Protection #### **APPLICATIONS** - PDA - Cellular/Smart Phone - GPS - Digital Still Camera - Split Supply DSP and Microprocessor Solutions: Samsung ARM-Based Processors, etc. #### **DESCRIPTION** The TPS65024x are integrated Power Management ICs for applications powered by one Li-Ion or Li-Polymer cell, which require multiple power rails. The TPS65024x provide three highly efficient, step-down converters targeted at providing the core voltage, peripheral, I/O and memory rails in a processor based system. All three step-down converters enter a low power mode at light load for maximum efficiency across the widest possible range of load currents. The converters can be forced into fixed frequency PWM mode by pulling the MODE pin high. The TPS65024x also integrate two general purpose 200-mA LDO voltage regulators, which are enabled with an external input pin. Each LDO operates with an input voltage range between 1.5 V and 6.5 V, allowing them to be supplied from one of the step-down converters or directly from the battery. The output voltage of the LDOs can be set with an external resistor divider for maximum flexibility. Additionally there is a 30-mA LDO typically used to provide power in a processor based system to a voltage rail that is always on. TPS65024x provide voltage scaling on DCDC3 using the DEFDCDC3 pin. This pin either needs to be connected to a logic HIGH or logic LOW level to set the output voltage of DCDC3. TPS65024x come in a small 5-mm x 5-mm 32-pin QFN package (RHB). #### ORDERING INFORMATION(1) | T <sub>A</sub> | PACKAGE <sup>(2)</sup> | | ORDERABLE PART NUMBER | TOP-SIDE MARKING | |----------------|------------------------|--------------|-----------------------|------------------| | 40°C to 425°C | | | TPS650241QRHBRQ1 | TPS650241Q | | –40°C to 125°C | QFN – RHB | Reel of 3000 | TPS650243QRHBRQ1 | TPS650243Q | | –40°C to 85°C | | | TPS650244IRHBRQ1 | TPS650244Q | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. <sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging. #### SLVS994A - SEPTEMBER 2009-REVISED MARCH 2011 This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range (unless otherwise noted) (1) | | | VALUE | UNIT | |----------|------------------------------------------------------------------------------------------|------------------------------|------| | | Input voltage range on all pins except A/PGND, VLDO1 and VLDO2 pins with respect to AGND | -0.3 to 7 | V | | | Voltage range on pins VLDO1 and VLDO2 with respect to AGND | -0.3 to 3.6 | V | | | Current at VINDCDC1, L1, PGND1, VINDCDC2, L2, PGND2, VINDCDC3, L3, PGND3 | 2000 | mA | | | Peak current at all other pins | 1000 | mA | | | Continuous total power dissipation | See Dissipation Rating Table | | | $T_J$ | Operating junction temperature | -40 to 125 | °C | | $T_{st}$ | Storage temperature | -65 to 150 | °C | | | Lead temperature 1,6 mm (1/16-inch) from case for 10 seconds | 260 | °C | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### **DISSIPATION RATINGS** | PACKAGE <sup>(1)</sup> | $R_{\theta JA}$ | T <sub>J</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>J</sub> = 25°C | T <sub>J</sub> = 70°C<br>POWER RATING | T <sub>J</sub> = 85°C<br>POWER RATING | |------------------------|-----------------|---------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------| | RHB | 35°C/W | 2.85 W | 28 mW/°C | 1.57 W | 1.14 W | (1) The thermal resistance junction to ambient of the RHB package is measured on a high K board. The thermal resistance junction to power pad is 1.5°C/W. Submit Documentation Feedback www.ti.com SLVS994A - SEPTEMBER 2009-REVISED MARCH 2011 # RECOMMENDED OPERATING CONDITIONS | | | | MI<br>N | NOM | MAX | UNIT | |--------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------|---------|-----|----------------------|------| | V <sub>INDCDC1</sub> ,<br>V <sub>INDCDC2</sub> ,<br>V <sub>INDCDC3</sub> , V <sub>CC</sub> | Input voltage range step-down converters | | 2.5 | | 6.0 | V | | V <sub>DCDC1</sub> | Output voltage range for VDCDC1 step-down conve | rter <sup>(1)</sup> | 0.6 | | V <sub>INDCDC1</sub> | V | | V <sub>DCDC2</sub> | Output voltage range for mem step-down converter | 1) | 0.6 | | V <sub>INDCDC2</sub> | V | | V <sub>DCDC3</sub> | Output voltage range for core step-down converter | | 0.9 | | 1.5 | V | | V <sub>INLDO1</sub> ,<br>V <sub>INLDO2</sub> | Input voltage range for LDOs | | 1.5 | | 6.5 | V | | V <sub>LDO1-2</sub> | Output voltage range for LDOs | | 1.0 | | 3.3 | V | | I <sub>OUTDCDC1</sub> | Output current at L1 | | | | 1600 | mA | | L1 | Inductor at L1 (2) | | 1.5 | 2.2 | | μΗ | | C <sub>INDCDC1</sub> | Input capacitor at V <sub>INDCDC1</sub> (2) | | 10 | | | μF | | C <sub>OUTDCDC1</sub> | Output capacitor at V <sub>DCDC1</sub> (2) | | 10 | 22 | | μF | | I <sub>OUTDCDC2</sub> | Output current at L2 | | | | 1600 | mA | | L2 | Inductor at L2 <sup>(2)</sup> | | 1.5 | 2.2 | | μΗ | | C <sub>INDCDC2</sub> | Input capacitor at V <sub>INDCDC2</sub> (2) | | 10 | | | μF | | C <sub>OUTDCDC2</sub> | Output capacitor at V <sub>DCDC2</sub> (2) | | 10 | 22 | | μF | | I <sub>OUTDCDC3</sub> | Output current at L3 | | | | 800 | mA | | L3 | Inductor at L3 <sup>(2)</sup> | | 1.5 | 2.2 | | μΗ | | C <sub>INDCDC3</sub> | Input capacitor at V <sub>INDCDC3</sub> (2) | | 10 | | | μF | | C <sub>OUTDCDC3</sub> | Output capacitor at V <sub>DCDC3</sub> (2) | | 10 | 22 | | μF | | C <sub>VCC</sub> | Input capacitor at VCC <sup>(2)</sup> | | 1 | | | μF | | C <sub>in1-2</sub> | Input capacitor at VINLDO (2) | | 1 | | | μF | | C <sub>OUT1-2</sub> | Output capacitor at VLDO1, VLDO2 <sup>(2)</sup> | | | | | μF | | I <sub>LDO1,2</sub> | Output current at VLDO1, VLDO2 | | | | 200 | mA | | $C_{VRTC}$ | Output capacitor at Vdd_alive (2) | | 2.2 | | | μF | | I <sub>Vdd_alive</sub> | Output current at Vdd_alive | · | | | 30 | mA | | $T_A$ | Operating ambient temperature TPS65024XQRHBRQ1 | | -40 | | 125 | °C | | | | TPS650244IRHBRQ1 | -40 | | 85 | | | $T_J$ | Operating junction temperature | | -40 | | 125 | °C | | R <sub>CC</sub> | Resistor from VINDCDC3, VINDCDC1 to Vcc used for filtering (3) | | | | 10 | Ω | <sup>(1)</sup> When using an external resistor divider at DEFDCDC2, DEFDCDC1. <sup>(2)</sup> See applications section for more information, for Vout > 2.85 V choose 3.3-µH inductor. <sup>(3)</sup> Up to 2.5 mA can flow into Vcc when all three converters are running in PWM; this resistor causes the UVLO threshold to be shifted accordingly. | PARAMETER | | TEST CONDITIONS | | | TYP | MAX | UNIT | |-----------------------|-----------------------------|------------------------------------------------------------------------------------------------------|-------------|---|------|-----|------| | V <sub>IH</sub> | High level input voltage | | 1.45 | | VCC | V | | | V <sub>IL</sub> | Low level input voltage | | | 0 | | 0.4 | V | | I <sub>H</sub> | Input bias current | | | | 0.01 | 0.1 | μΑ | | SUPPLY P | INS: VCC, VINDCDC1, | VINDCDC2, VINDCDC3 | | | | · | | | $I_{(qPFM)}$ | Operating quiescent current | PFM All three dc-dc converters enabled, zero load and no switching, LDOs enabled | Vcc = 3.6 V | | 135 | 170 | μΑ | | | | PFM All three dc-dc converters enabled, zero load and no switching, LDO1, LDO2 = OFF, Vdd_alive = ON | | | 75 | 100 | | | | | PFM DCDC1 and DCDC2 converters enabled, zero load and no switching, LDO1, LDO2 = OFF, Vdd_alive = ON | | | 55 | 80 | | | | | PFM DCDC1 converter enabled, zero load and no switching, LDO1, LDO2 = OFF, Vdd_alive = ON | | | 40 | 60 | | | I <sub>VCC(PWM)</sub> | Current into Vcc, PWM | All three dc-dc converters enabled and running in PWM, LDOs off | Vcc = 3.6 V | | 2 | | mA | | | | PWM DCDC1 and DCDC2 converters enabled and running in PWM, LDOs off | | | 1.5 | 2.5 | | | | | PWM DCDC1 converter enabled and running in PWM, LDOs off | | | 0.85 | 2.0 | | | Iq | Quiescent current | All converters disabled, LDO1, LDO2 = OFF, Vdd_alive = OFF | Vcc = 3.6 V | | 16 | | μΑ | | | | All converters disabled, LDO1, LDO2 = OFF, Vdd_alive = ON | | | 26 | | | | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------|------|------|------| | VDCDC1 ST | EP-DOWN CONVERTER | | | | | | | | V <sub>VINDCDC1</sub> | Input voltage range | | | 2.5 | | 6.0 | V | | Io | Maximum output current f | or TPS65024X | V <sub>O</sub> = 3.3 V | 1600 | | | mA | | Io | Maximum output current f | or TPS650244 | V <sub>O</sub> = 3.3 V | 800 | | | | | I <sub>SD</sub> | Shutdown supply current i | n VINDCDC1 | EN_DCDC1 = GND | | 0.1 | 1 | μΑ | | R <sub>DS(ON)</sub> | P-channel MOSFET on-re | sistance | VINDCDC1 = VGS = 3.6 V | | 125 | 261 | mΩ | | I <sub>LP</sub> | P-channel leakage curren | t | VINDCDC1 = 6.0 V | | | 2 | μΑ | | R <sub>DS(ON)</sub> | N-channel MOSFET on-re | esistance | VINDCDC1 = VGS = 3.6 V | | 130 | 260 | mΩ | | $I_{LN}$ | N-channel leakage curren | t | V <sub>DS</sub> = 6.0 V | | 7 | 10 | μΑ | | I <sub>LIMF</sub> | Forward current limit (P- a for TPS65024X | ind N-channel) | 2.5V < V <sub>INMAIN</sub> < 6.0 V | 1.7 | 1.97 | 2.2 | Α | | I <sub>LIMF</sub> | Forward current limit (P- a for TPS650244 | ind N-channel) | 2.5V < V <sub>INMAIN</sub> < 6.0 V | 0.88 | 1.10 | 1.28 | | | f <sub>S</sub> | Oscillator frequency | | | 1.95 | 2.25 | 2.55 | MHz | | VDCDC1 | Fixed output voltage | 2.80 V | VINDCDC1 = 3.3 V to 6.0 V; | -2% | | 2% | | | | MODE = 0 (PWM/PFM) | ODE = 0 (PWM/PFM) $3.3 \text{ V}$ 0 mA $\leq I_0 \leq 1.6\text{A}$ | 0 mA ≤ I <sub>O</sub> ≤ 1.6A | -2% | | 2% | | | | Fixed output voltage | 2.80 V | VINDCDC1 = 3.7 V to 6.0 V; | -1% | | 1% | | | | MODE = 1 (PWM) | 3.3 V | 0 mA ≤ I <sub>O</sub> ≤ 1.6 A | -1% | | 1% | | | | Adjustable output voltage divider at DEFDCDC1 MC (PWM/PFM) | | VINDCDC1 = VDCDC1 + 0.4 V (min 2.5 V) to 6.0 V; 0 mA $\leq$ I <sub>O</sub> $\leq$ 1.6 A | -2% | | 2% | | | | Adjustable output voltage divider at DEFDCDC1; M(PWM) | | VINDCDC1 = VDCDC1 + 0.4 V (min 2.5 V) to 6.0 V; 0 mA $\leq$ I <sub>O</sub> $\leq$ 1.6 A | -1% | | 1% | | | | Line regulation | | VINDCDC1 = VDCDC1 + 0.3 V (min 2.5 V) to 6.0 V; I <sub>O</sub> = 10 mA | | 0.0 | | %/V | | | Load regulation | | I <sub>O</sub> = 10 mA to 1.6 A | | 0.25 | | %/A | | t <sub>SS</sub> | Soft start ramp time | | VDCDC1 ramping from 5% to 95% of target value | | 750 | | μs | | R(L1) | Internal resistance from L | 1 to GND | | | 1 | | МΩ | | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------------------------------|---------------|-----------------------------------------------------------------------------------------|------|------|------|------| | VDCDC2 ST | EP-DOWN CONVERTER | | | | | | | | V <sub>VINDCDC2</sub> | Input voltage range | | | 2.5 | | 6.0 | V | | Io | Maximum output current for | or TPS65024X | V <sub>O</sub> = 2.5 V | 1000 | | | mA | | lo | Maximum output current for | or TPS650244 | V <sub>O</sub> = 2.5 V | 1600 | | | | | I <sub>SD</sub> | Shutdown supply current in | n VINDCDC2 | EN_DCDC2 = GND | | 0.1 | 1 | μΑ | | R <sub>DS(ON)</sub> | P-channel MOSFET on-re- | sistance | VINDCDC2 = V <sub>GS</sub> = 3.6 V | | 140 | 300 | mΩ | | I <sub>LP</sub> | P-channel leakage current | | VINDCDC2 = 6.0 V | | | 2 | μΑ | | R <sub>DS(ON)</sub> | N-channel MOSFET on-re | sistance | VINDCDC2 = VGS = 3.6 V | | 150 | 297 | mΩ | | I <sub>LN</sub> | N-channel leakage current | | V <sub>DS</sub> = 6.0 V | | 7 | 10 | μΑ | | I <sub>LIMF</sub> | Forward current limit (P- a for TPS65024X | nd N-channel) | 2.5 V < VINDCDC2 < 6.0 V | 1.22 | 1.35 | 1.50 | Α | | I <sub>LIMF</sub> | Forward current limit (P- a for TPS650244 | nd N-channel) | 2.5 V < VINDCDC2 < 6.0 V | 1.50 | 1.97 | 2.35 | | | f <sub>S</sub> | Oscillator frequency | | | 1.95 | 2.25 | 2.55 | MHz | | VDCDC2 | Fixed output voltage<br>MODE = 0 (PWM/PFM) | 1.8V | VINDCDC2 = 2.5 V to 6.0 V;<br>0 mA $\leq$ I <sub>O</sub> $\leq$ 1.6 A | -2% | | 2% | | | | | 2.5V | VINDCDC2 = 3.0 V to 6.0 V;<br>0 mA $\leq$ I <sub>O</sub> $\leq$ 1.6 A | -2% | | 2% | | | | Fixed output voltage<br>MODE = 1 (PWM) | 1.8V | VINDCDC2 = 2.5 V to 6.0 V;<br>0 mA $\leq$ I <sub>O</sub> $\leq$ 1.6 A | -2% | | 2% | | | | | 2.5V | VINDCDC2 = 3.0 V to 6.0 V;<br>0 mA $\leq$ I <sub>O</sub> $\leq$ 1.6 A | -1% | | 1% | | | | Adjustable output voltage divider at DEFDCDC2 MO (PWM) | | VINDCDC2 = VDCDC2 + 0.5 V (min 2.5 V) to 6.0 V; 0 mA $\leq$ I <sub>O</sub> $\leq$ 1.6 A | -2% | | 2% | | | | Adjustable output voltage divider at DEFDCDC2; MC (PWM) | | VINDCDC2 = VDCDC2 + 0.5 V (min 2.5 V) to 6.0 V; 0 mA $\leq$ I <sub>0</sub> $\leq$ 1.6 A | -1% | | 1% | | | | Line regulation | | VINDCDC2 = VDCDC2 + 0.3 V (min 2.5 V) to 6.0 V; I <sub>O</sub> = 10 mA | | 0.0 | | %/V | | | Load regulation | | I <sub>O</sub> = 10 mA to 1.6 A | | 0.25 | | %/A | | t <sub>SS</sub> | Soft start ramp time | | VDCDC2 ramping from 5% to 95% of target value | | 750 | | μs | | R(L2) | Internal resistance from L2 | to GND | | | 1 | | ΜΩ | | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------------|----------------------------------|-------------------------------------------------------------------------|------|------|------|------| | VDCDC3 ST | EP-DOWN CONVERTE | R | | | | , | | | V <sub>VINDCDC3</sub> | Input voltage range | | | 2.5 | | 6.0 | V | | Io | Maximum output curr | ent | V <sub>O</sub> = 1.6 V | 800 | | | mA | | I <sub>SD</sub> | Shutdown supply curr<br>VINDCDC3 | rent in | EN_DCDC3 = GND | | 0.1 | 1 | μA | | R <sub>DS(ON)</sub> | P-channel MOSFET | on-resistance | V <sub>INDCDC3</sub> = V <sub>GS</sub> = 3.6 V | | 310 | 698 | mΩ | | I <sub>LP</sub> | P-channel leakage cu | ırrent | VINDCDC3 = 6.0V | | 0.1 | 2 | μΑ | | R <sub>DS(ON)</sub> | N-channel MOSFET | on-resistance | V <sub>INDCDC3</sub> = V <sub>GS</sub> = 3.6 V | | 220 | 503 | mΩ | | I <sub>LN</sub> | N-channel leakage cu | ırrent | V <sub>DS</sub> = 6.0 V | | 7 | 10 | μA | | I <sub>LIMF</sub> | Forward current limit N-channel) | (P- and | 2.5 V < V <sub>INDCDC3</sub> < 6.0 V | 1.00 | 1.20 | 1.40 | Α | | f <sub>S</sub> | Oscillator frequency | | | 1.95 | 2.25 | 2.55 | MHz | | VDCDC3 | Fixed output voltage<br>MODE = 0<br>(PWM/PFM) | V <sub>O</sub> = 0.9V to<br>1.6V | VINDCDC3 = 2.5 V to 6.0 V;<br>0 mA $\leq$ I <sub>O</sub> $\leq$ 800 mA | -2% | | 2% | | | | Fixed output voltage MODE = 1 (PWM) | | | -1% | | 1% | | | | Line regulation | | VINDCDC3 = VDCDC3 + 0.3 V (min. 2.5 V) to 6.0 V; I <sub>O</sub> = 10 mA | | 0.0 | | %/V | | | Load regulation | | I <sub>O</sub> = 10 mA to 600 mA | | 0.25 | | %/A | | t <sub>SS</sub> | Soft start ramp time | | VDCDC3 ramping from 5% to 95% of target value | | 750 | | μs | | R(L3) | Internal resistance fro | m L3 to GND | | | 1 | | МΩ | | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------|-----|-------|------|------| | VLDO1 and VLD | O2 Low Dropout Regulators | | | | | | | I(q) | Operating quiescent current | Current per LDO into VINLDO | | 16 | 30 | μΑ | | I(SD) | Shutdown current | Total current into VINLDO, VLDO = 0 V | | 0.6 | 2 | μΑ | | V <sub>INLDO</sub> | Input voltage range for LDO1, LDO2 | | 1.5 | | 6.5 | V | | VFB | LDO1 and LDO2 feedback voltage | See (1) | | 1.0 | | V | | Io | Maximum output current for LDO1, LDO2 | Vin = 1.8 V, Vo = 1.3 V | 200 | | | mA | | Io | Maximum output current for LDO1, LDO2 | Vin = 1.5 V; Vo = 1.3 V | | 120 | | mA | | I <sub>SC</sub> | LDO1 & LDO2 short circuit current limit | V <sub>LDO1</sub> = GND, V <sub>LDO2</sub> = GND | | | 400 | mA | | | Minimum voltage drop at LDO1, LDO2 | I <sub>O</sub> = 50 mA, VINLDO = 1.8 V | | | 120 | mV | | | Minimum voltage drop at LDO1, LDO2 | I <sub>O</sub> = 50 mA, VINLDO = 1.5 V | | 65 | 150 | mV | | | Minimum voltage drop at LDO1, LDO2 | I <sub>O</sub> = 200 mA, VINLDO = 1.8 V | | | 300 | mV | | | Output voltage accuracy for LDO1, LDO2 | I <sub>O</sub> = 10 mA | -2% | | 1% | | | | Line regulation for LDO1, LDO2 | $V_{INLDO1,2} = V_{LDO1,2} + 0.5 \text{ V (min } 2.5 \text{ V) to } 6.5 \text{ V,}$<br>$I_O = 10 \text{ mA}$ | -1% | | 1% | | | | Load regulation for LDO1, LDO2 | I <sub>O</sub> = 0 mA to 200 mA | -1% | | 1% | | | | Regulation time for LDO1, LDO2 | Load change from 10% to 90% | | 10 | | μs | | Vdd_alive Low [ | Propout Regulator | | | | " | | | Vdd_alive | Vdd_alive LDO output voltage | I <sub>O</sub> = 0 mA | | 1.2 | | V | | Io | Output current for Vdd_alive | | | | 30 | mA | | I <sub>SC</sub> | Vdd_alive short circuit current limit | Vdd_alive = GND | | | 100 | mA | | | Output voltage accuracy for Vdd_alive | I <sub>O</sub> = 0mA | -1% | | 1 % | | | | Line regulation for Vdd_alive | V <sub>CC</sub> = Vdd_alive + 0.5 V to 6.5 V, I <sub>O</sub> = 0 mA | -1% | | 1 % | | | | Regulation time for Vdd_alive | Load change from 10% to 90% | | 10 | | μs | | AnaLogic Signal | Is DEFDCDC1, DEFDCDC2, DEFDCDC3 | | | | | | | V <sub>IH</sub> | High level input voltage | | 1.3 | | VCC | V | | V <sub>IL</sub> | Low level input voltage | | 0 | | 0.1 | V | | I <sub>H</sub> | Input bias current | | | 0.001 | 0.05 | μA | | THERMAL SHUT | TDOWN | | | | " | | | T <sub>SD</sub> | Thermal shutdown | Increasing junction temperature | | 160 | | °C | | | Thermal shutdown hysteresis | Decreasing junction temperature | | 20 | | °C | | INTERNAL UND | ER VOLTAGE LOCK OUT | | | | | | | UVLO | Internal UVLO | VCC falling | -3% | 2.35 | 3% | V | | V <sub>UVLO_HYST</sub> | Internal UVLO comparator hysteresis | | | 120 | | mV | | | CTOR COMPARATOR | | | | " | | | PWRFAIL_SNS | Comparator threshold | Falling threshold | -2% | 1.0 | 2% | V | | | Hysteresis | | 40 | 50 | 60 | mV | | | Propagation delay | 25-mV overdrive | | | 10 | μs | | V <sub>OL</sub> | Power fail output low voltage | I <sub>OL</sub> = 5 mA | | | 0.3 | V | | | | ı l | | | | | <sup>(1)</sup> If the feedback voltage is forced higher than 1.2 V, a leakage current into the feedback pin may occur. #### **DEVICE INFORMATION** #### **PIN ASSIGNMENTS** #### **TERMINAL FUNCTIONS** | TERMINA | L | | DESCRIPTION | |--------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | I/O | DESCRIPTION | | SWITCHING RE | GULA | TOR S | SECTION | | AGND1 | 31 | | Analog ground connection. All analog ground pins are connected internally on the chip. | | AGND2 | 13 | | Analog ground connection. All analog ground pins are connected internally on the chip. | | PowerPad | - | | Connect the power pad to analog ground. | | VINDCDC1 | 5 | I | Input voltage for VDCDC1 step-down converter. This must be connected to the same voltage supply as VINDCDC2, VINDCDC3 and VCC. | | L1 | 6 | | Switch pin of VDCDC1 converter. The VDCDC1 inductor is connected here. | | VDCDC1 | 8 | ı | VDCDC1 feedback voltage sense input, connect directly to VDCDC1 | | PGND1 | 7 | | Power ground for VDCDC1 converter | | VINDCDC2 | 28 | I | Input voltage for VDCDC2 step-down converter. This must be connected to the same voltage supply as VINDCDC1, VINDCDC3 and VCC. | | L2 | 27 | | Switch pin of VDCDC2 converter. The VDCDC2 inductor is connected here. | | VDCDC2 | 25 | ı | VDCDC2 feedback voltage sense input, connect directly to VDCDC2 | | PGND2 | 26 | | Power ground for VDCDC2 converter | | VINDCDC3 | 4 | I | Input voltage for VDCDC3 step-down converter. This must be connected to the same voltage supply as VINDCDC1, VINDCDC2 and VCC. | | L3 | 3 | | Switch pin of VDCDC3 converter. The VDCDC3 inductor is connected here. | | VDCDC3 | 1 | I | VDCDC3 feedback voltage sense input, connect directly to VDCDC3 | | PGND3 | 2 | | Power ground for VDCDC3 converter | | Vcc | 29 | I | Power supply for digital and analog circuitry of DCDC1, DCDC2 and DCDC3 DC-DC converters. This must be connected to the same voltage supply as VINDCDC3, VINDCDC1 and VINDCDC2. | | DEFDCDC1 | 9 | ı | Input signal indicating default VDCDC1 voltage, 0 = 2.80 V, 1 = 3.3 V | | | | | This pin can also be connected to a resistor divider between VDCDC1 and GND. In this case the output voltage of the DCDC1 converter can be set in a range from 0.6 V to VINDCDC1. | | DEFDCDC2 | 22 | I | Input signal indicating default VDCDC2 voltage, 0 = 1.8 V, 1 = 2.5 V | | | | | This pin can also be connected to a resistor divider between VDCDC2 and GND. In this case the output voltage of the DCDC2 converter can be set in a range from 0.6 V to VINDCDC2. | # **TERMINAL FUNCTIONS (continued)** | TERMINAL | | | DECORPTION | | | | |--------------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | I/O | DESCRIPTION | | | | | DEFDCDC3 | 32 | I | Input signal indicating VDCDC3 voltage. TPS650241: 0 = 0.9 V, 1 = 1.375 V TPS650243: 0 = 1.0 V, 1 = 1.2 V TPS650244: 0 = 1.55 V, 1 = 1.6 V | | | | | EN_DCDC1 | 20 | - 1 | VDCDC1 enable pin. A logic high enables the regulator, a logic low disables the regulator. | | | | | EN_DCDC2 | 19 | _ | VDCDC2 enable pin. A logic high enables the regulator, a logic low disables the regulator. | | | | | EN_DCDC3 | 18 | | VDCDC3 enable pin. A logic high enables the regulator, a logic low disables the regulator. | | | | | LDO REGULATO | R SE | СТІО | N | | | | | VINLDO | 15 | | Input voltage for LDO1 and LDO2 | | | | | VLDO1 | 16 | 0 | Output voltage of LDO1 | | | | | VLDO2 | 14 | 0 | Output voltage of LDO2 | | | | | EN_LDO | 17 | - 1 | Enable input for LDO1 and LDO2. Logic high enables the LDOs, logic low disables the LDOs | | | | | EN_Vdd_alive | 24 | - 1 | Enable input for Vdd_alive LDO. Logic high enables the LDO, logic low disables the LDO | | | | | Vdd_alive | 12 | 0 | Output voltage for Vdd_alive | | | | | FB_LDO1 | 11 | - 1 | Feedback pin for LDO1 | | | | | FB_LDO2 | 10 | - 1 | Feedback pin for LDO2 | | | | | <b>CONTROL AND</b> | I2C SI | ECTIO | ON Control of the con | | | | | MODE | 23 | Ι | Select between Power Safe Mode and forced PWM Mode for DCDC1, DCDC2 and DCDC3. In Power Safe Mode PFM is used at light loads, PWM for higher loads. If PIN is set to high level, forced PWM Mode is selected. If Pin has low level, then Device operates in Power Safe Mode. | | | | | PWRFAIL | 21 | 0 | Open drain output. Active low when PWRFAIL comparator indicates low VBAT condition. | | | | | PWRFAIL_SNS | 30 | I | put for the comparator driving the /PWRFAIL output | | | | #### **FUNCTIONAL BLOCK DIAGRAM** # **TYPICAL CHARACTERISTICS** # **Parameter Measurement Information** Graphs were taken using the EVM with the following inductor/output capacitor combinations: | CONVERTER | INDUCTOR | OUTPUT CAPACITOR | OUTPUT CAPACITOR VALUE | |-----------|--------------|------------------|------------------------| | DCDC1 | VLCF4020-3R3 | C2012X5R0J226M | 22 μF | | DCDC2 | VLCF4020-2R2 | C2012X5R0J226M | 22 μF | | DCDC3 | LPS3010-222 | C2012X5R0J226M | 22 μF | # **Table of Graphs** | | | | FIGURE | |---|---------------------------------------|-------------------------------------------------|-----------| | η | Efficiency VDCDC1 | vs Load current PWM/PFM; V <sub>O</sub> = 3.3 V | Figure 1 | | η | Efficiency VDCDC1 | vs Load current PWM; V <sub>O</sub> = 3.3 V | Figure 2 | | η | Efficiency VDCDC2 | vs Load current PWM/PFM; V <sub>O</sub> = 1.8 V | Figure 3 | | η | Efficiency VDCDC2 | vs Load current PWM; V <sub>O</sub> = 1.8 V | Figure 4 | | η | Efficiency VDCDC3 | vs Load current PWM/PFM; V <sub>O</sub> = 1.3 V | Figure 5 | | η | Efficiency VDCDC3 | vs Load current PWM; V <sub>O</sub> = 1.3 V | Figure 6 | | | Line transient response VDCDC1 | | Figure 7 | | | Line transient response VDCDC2 | | Figure 8 | | | Line transient response VDCDC3 | | Figure 9 | | | Load transient response VDCDC1 | | Figure 10 | | | Load transient response VDCDC2 | | Figure 11 | | | Load transient response VDCDC3 | | Figure 12 | | | Output voltage ripple DCDC2; PFM mode | | Figure 13 | | | Output voltage ripple DCDC2; PWM mode | | Figure 14 | | | Load regulation for Vdd_alive | | Figure 15 | | | Start-up VDCDC1 to VDCDC3 | | Figure 16 | | | Start-up LDO1 and LDO2 | | Figure 17 | Submit Documentation Feedback # DCDC1: EFFICIENCY vs OUTPUT CURRENT Figure 2. # DCDC2: EFFICIENCY vs OUTPUT CURRENT Submit Documentation Feedback ## **OUTPUT CURRENT** 100 $T_A = 25^{\circ}C$ , 90 V<sub>O</sub> = 1.5 V, **PWM Mode** 80 70 Efficiency - % 60 $_{1} = 4.2 \text{ V}$ 50 40 30 20 10 0 0.01 10 100 0.1 1k IO - Output Current - mA Figure 6. **DCDC3: EFFICIENCY** #### **VDCDC1 LINE TRANSIENT RESPONSE** **VDCDC2 LINE TRANSIENT RESPONSE** Figure 7. Figure 8. #### **VDCDC3 LINE TRANSIENT RESPONSE** #### **VDCDC1 LOAD TRANSIENT RESPONSE** Figure 9. # Ch2 = V<sub>O</sub> 2 L<sub>O</sub> = 160 mA to 14000 mA V<sub>I</sub> = 3.3 V V<sub>O</sub> = 4.2 V Ch2 = 200mV M 50.0μs Ch2 1.00 A Figure 10. #### **VDCDC2 LOAD TRANSIENT RESPONSE** Figure 11. #### **VDCDC3 LOAD TRANSIENT RESPONSE** Figure 12. #### **VDCDC2 OUTPUT VOLTAGE RIPPLE** Figure 13. # VDD\_ALIVE OUTPUT VOLTAGE vs OUTPUT CURRENT Figure 15. #### VDCDC2 OUTPUT VOLTAGE RIPPLE Figure 14. #### STARTUP VDCDC1, VDCDC2, VDCDC3 Figure 16. # **STARTUP LDO1 AND LDO2** Figure 17. #### DETAILED DESCRIPTION #### STEP-DOWN CONVERTERS, VDCDC1, VDCDC2 AND VDCDC3 The TPS65024x incorporate three synchronous step-down converters operating typically at 2.25MHz fixed frequency PWM (Pulse Width Modulation) at moderate to heavy load currents. At light load currents the converters automatically enter Power Save Mode and operate with PFM (Pulse Frequency Modulation). VDCDC1 delivers up to 1.6A, VDCDC2 is capable of delivering up to 1.0A of output current while the VDCDC3 converter is capable of delivering up to 800mA. The converter output voltages can be programmed via the DEFDCDC1, DEFDCDC2 and DEFDCDC3 pins. The pins can either be connected to GND, VCC or to a resistor divider between the output voltage and GND. The VDCDC1 converter defaults to 2.80V or 3.3V depending on the DEFDCDC1 configuration pin, if DEFDCDC1 is tied to ground the default is 2.80V, if it is tied to VCC the default is 3.3V. When the DEFDCDC1 pin is connected to a resistor divider, the output voltage can be set in the range of 0.6V to VINDCDC1 V. Reference the section on Output Voltage Selection for details on setting the output voltage range. The VDCDC2 converter defaults to 1.8V or 2.5V depending on the DEFDCDC2 configuration pin, if DEFDCDC2 is tied to ground the default is 1.8V, if it is tied to VCC the default is 2.5V. When the DEFDCDC2 pin is connected to a resistor divider, the output voltage can be set in the range of 0.6V to VINDCDC2 V. The VDCDC3 converter defaults to 1.0V or 1.3V for the TPS650240 depending on the DEFDCDC3 configuration pin, if DEFDCDC3 is tied to ground the default is 1.0V, if it is tied to VCC the default is 1.3V. The DEFDCDC3 pin cannot be connected to a resistor divider. In opposition to DEFDCDC1 and DEFDCDC2, the DEFDCDC3 pin can be used to change the core voltage during operation by changing its logic level from HIGH to LOW or vice versa. TPS65024x allow different voltages for the VDCDC3 converter. See Table 4 for the default voltage options. During PWM operation the converters use a unique fast response voltage mode controller scheme with input voltage feed-forward to achieve good line and load regulation allowing the use of small ceramic input and output capacitors. At the beginning of each clock cycle initiated by the clock signal, the P-channel MOSFET switch is turned on and the inductor current ramps up until the comparator trips and the control logic turns off the switch. The current limit comparator also turns off the switch in case the current limit of the P-channel switch is exceeded. After the adaptive dead time used to prevent shoot through current, the N-channel MOSFET rectifier is turned on and the inductor current ramps down. The next cycle is initiated by the clock signal again turning off the N-channel rectifier and turning on the P-channel switch. The three DC/DC converters operate synchronized to each other, with the VDCDC1 converter as the master. A 180° phase shift between the VDCDC1 switch turn on and the VDCDC2 and a further 90° shift to the VDCDC3 switch turn on decreases the input RMS current and smaller input capacitors can be used. This is optimized for a typical application where the VDCDC1 converter regulates a Li-lon battery voltage of 3.7V to 3.3V, the VDCDC2 converter from 3.7V to 2.5V and the VDCDC3 converter from 3.7V to 1.5V. #### POWER SAVE MODE OPERATION As the load current decreases, the converters enter Power Save Mode operation. During Power Save Mode the converters operate in a burst mode (PFM mode) with a frequency between 1.125MHz and 2.25MHz for one burst cycle. However, the frequency between different burst cycles depends on the actual load current and is typically far less than the switching frequency, with a minimum quiescent current to maintain high efficiency. In order to optimize the converter efficiency at light load the average current is monitored and if in PWM mode the inductor current remains below a certain threshold, then Power Save Mode is entered. The typical threshold to enter Power Save Mode can be calculated as follows: $$I_{PFMDCDC1enter} = \frac{VINDCDC\ 1}{24\ \Omega}$$ $$I_{PFMDCDC2enter} = \frac{VINDCDC\ 2}{26\ \Omega}$$ $$I_{PFMDCDC3leave} = \frac{VINDCDC\ 3}{39\ \Omega}$$ (1) During Power Save Mode the output voltage is monitored with a comparator and by maximum skip burst width. As the output voltage falls below the threshold, set to the nominal $V_0$ , the P-channel switch turns on and the converter effectively delivers a constant current as defined below. $$I_{PFMDCDC1leave} = \frac{VINDCDC 1}{18 \Omega}$$ $$I_{PFMDCDC2leave} = \frac{VINDCDC 2}{20 \Omega}$$ $$I_{PFMDCDC3enter} = \frac{VINDCDC 3}{29 \Omega}$$ (2) If the load is below the delivered current then the output voltage rises until the same threshold is crossed in the other direction. All switching activity ceases, reducing the quiescent current to a minimum until the output voltage has again dropped below the threshold. The power save mode is exited, and the converter returns to PWM mode if either of the following conditions are met: - 1. The output voltage drops 2% below the nominal V<sub>O</sub> due to increased load current - 2. The PFM burst time exceeds $16 \times 1/\text{fs}$ (7.1µs typical) These control methods reduce the quiescent current to typically 14µA per converter and the switching activity to a minimum thus achieving the highest converter efficiency. Setting the comparator thresholds at the nominal output voltage at light load current results in a very low output voltage ripple. The ripple depends on the comparator delay and the size of the output capacitor; increasing capacitor values makes the output ripple tend to zero. Power Save Mode can be disabled by pulling the MODE pin high. This forces all DC/DC converters into fixed frequency PWM mode. #### **SOFT START** Each of the three converters has an internal soft start circuit that limits the inrush current during start-up. The soft start is realized by using a very low current to initially charge the internal compensation capacitor. The soft start time is typically 750µs if the output voltage ramps from 5% to 95% of the final target value. If the output is already pre-charged to some voltage when the converter is enabled, then this time is reduced proportionally. There is a short delay of typically 170µs between the converter being enabled and switching activity actually starting. This is to allow the converter to bias itself properly, to recognize if the output is pre-charged, and if so, to prevent discharging of the output while the internal soft start ramp catches up with the output voltage. #### 100% DUTY CYCLE LOW DROPOUT OPERATION The TPS65024x converters offer a low input to output voltage difference while still maintaining operation with the use of the 100% duty cycle mode. In this mode the P-channel switch is constantly turned on. This is particularly useful in battery-powered applications to achieve the longest operation time by taking full advantage of the whole battery voltage range. The minimum input voltage required to maintain DC regulation depends on the load current and output voltage and can be calculated as: $$Vin_{min} = Vout_{min} + Iout_{max} \times (RDSon_{max} + R_{L})$$ (3) With: lout<sub>max</sub> = Maximum load current (note: ripple current in the inductor is zero under these conditions) RDSon<sub>max</sub> = Maximum P-channel switch RDSon $R_1$ = DC resistance of the inductor Vout<sub>min</sub> = Nominal output voltage minus 2% tolerance limit #### LOW DROPOUT VOLTAGE REGULATORS The low dropout voltage regulators are designed to operate well with low value ceramic input and output capacitors. They operate with input voltages down to 1.5V. The LDOs offer a maximum dropout voltage of 300mV at the rated output current. Each LDO sports a current limit feature. Both LDOs are enabled by the EN\_LDO pin. The LDOs also have reverse conduction prevention. This allows the possibility to connect external regulators in parallel in systems with a backup battery. The TPS65024x step-down and LDO voltage regulators automatically power down when the Vcc voltage drops below the UVLO threshold or when the junction temperature rises above 160°C. #### UNDERVOLTAGE LOCKOUT The undervoltage lockout circuit for the five regulators on the TPS65024x prevents the device from malfunctioning at low input voltages and from excessive discharge of the battery. It disables the converters and LDOs. The UVLO circuit monitors the Vcc pin; the threshold is set internally to 2.35V with 5% (120mV) hysteresis. Note that when any of the DC/DC converters are running there is an input current at the Vcc pin, which can be up to 3mA when all three converters are running in PWM mode. This current needs to be taken into consideration if an external RC filter is used at the Vcc pin to remove switching noise from the TPS65024x internal analog circuitry supply. See the Vcc-Filter section for details on the external RC filter. #### **POWER-UP SEQUENCING** The TPS65024x power-up sequencing is designed to be entirely flexible and customer driven; this is achieved simply by providing separate enable pins for each switch-mode converter and a common enable signal for LDO1 and LDO2. The relevant control pins are described in Table 1. | PIN NAME | INPUT/<br>OUTPUT | FUNCTION | |----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | DEFDCDC3 | ı | Defines the default voltage of the VDCDC3 switching converter. See Table 4 for details. | | DEFDCDC2 | I | Defines the default voltage of the VDCDC2 switching converter. DEFDCDC2 = 0 defaults VDCDC2 to 1.8V, DEFDCDC2 = VCC defaults VDCDC2 to 2.5V. | | DEFDCDC1 | I | Defines the default voltage of the VDCDC1 switching converter. DEFDCDC1 = 0 defaults VDCDC1 to 2.80V, DEFDCDC1 = VCC defaults VDCDC1 to 3.3V. | | EN_DCDC3 | I | Set EN_DCDC3 = 0 to disable or EN_DCDC3 = 1 to enable the VDCDC3 converter | | EN_DCDC2 | I | Set EN_DCDC2 = 0 to disable or EN_DCDC2 = 1 to enable the VDCDC2 converter | | EN_DCDC1 | I | Set EN_DCDC1 = 0 to disable or EN_DCDC1 = 1 to enable the VDCDC1 converter | **Table 1. Control Pins for DCDC Converters** #### **PWRFAIL** The PWRFAIL signal is generated by a voltage detector at the PWRFAIL\_SNS input. The input signal is compared to a 1V threshold (falling edge) with 5% (50mV) hysteresis. PWRFAIL is an open drain output which is actively low when the input voltage at PWRFAIL\_SNS is below the threshold. # **DESIGN PROCEDURE** #### **Inductor Selection for the dcdc Converters** The three converters operate with 2.2µH output inductors. Larger or smaller inductor values can be used to optimize performance of the device for specific conditions. The selected inductor has to be rated for its dc resistance and saturation current. The dc resistance of the inductor influences directly the efficiency of the converter. Therefore, an inductor with the lowest dc resistance should be selected for the highest efficiency. For a fast transient response, a $2.2\mu H$ inductor in combination with a $22\mu F$ output capacitor is recommended. For an output voltage above 2.8V, an inductor value of $3.3\mu H$ minimum is required. Lower values result in an increased output voltage ripple in PFM mode. The minimum inductor value is $1.5\mu H$ , but an output capacitor of $22\mu F$ minimum is needed in this case. Equation 4 calculates the maximum inductor current under static load conditions. The saturation current of the inductor should be rated higher than the maximum inductor current as calculated with Equation 4. This is recommended because during heavy load transient the inductor current rises above the calculated value. Submit Documentation Feedback www.ti.com $$\Delta I_{L} = Vout \times \frac{1 - \frac{Vout}{Vin}}{L \times f}$$ $$I_{Lmax} = I_{outmax} + \frac{\Delta I_{L}}{2}$$ (4) With: f = Switching frequency (2.25MHz typical) L = Inductor value $\Delta I_L$ = Peak-to-peak inductor ripple current I<sub>Lmax</sub> = Maximum inductor current The highest inductor current occurs at maximum Vin. Open core inductors have a soft saturation characteristic and they can usually handle higher inductor currents versus a comparable shielded inductor. A more conservative approach is to select the inductor current rating just for the maximum switch current of the corresponding converter. Consideration must be given to the difference in the core material from inductor to inductor which has an impact on efficiency especially at high switching frequencies. See Table 2 and the typical applications for possible inductors. INDUCTOR COMPONENT **DEVICE SUPPLIER** VALUE 3.3µH LPS3015-332 (output current up to 1A) Coilcraft 2.2µH LPS3015-222 (output current up to 1A) Coilcraft 3.3µH VLCF4020T-3R3N1R5 TDK TDK 2.2µH VLCF4020T-2R2N1R7 2.2µH LPS3010-222 Coilcraft Coilcraft DCDC3 converter 2.2µH LPS3015-222 TDK 2.2µH VLCF4020-2R2 **Table 2. Tested Inductors** #### **Output Capacitor Selection** The advanced Fast Response voltage mode control scheme of the inductive converters implemented in the TPS65024x allows the use of small ceramic capacitors with a typical value of 10uF for each converter, without having large output voltage under and overshoots during heavy load transients. Ceramic capacitors having low ESR values have the lowest output voltage ripple and are recommended. Refer to Table 3 for recommended components. If ceramic output capacitors are used, the capacitor RMS ripple current rating will always meet the application requirements. For completeness, the RMS ripple current is calculated as: $$I_{\text{RMSCout}} = \text{Vout} \times \frac{1 - \frac{\text{Vout}}{\text{Vin}}}{L \times f} \times \frac{1}{2 \times \sqrt{3}}$$ (5) At nominal load current the inductive converters operate in PWM mode and the overall output voltage ripple is the sum of the voltage spike caused by the output capacitor ESR plus the voltage ripple caused by charging and discharging the output capacitor: $$\Delta Vout = Vout \times \frac{1 - \frac{Vout}{Vin}}{L \times f} \times \left(\frac{1}{8 \times Cout \times f} + ESR\right)$$ (6) Where the highest output voltage ripple occurs at the highest input voltage, Vin. At light load currents the converters operate in Power Save Mode and output voltage ripple is dependent on the output capacitor value. The output voltage ripple is set by the internal comparator delay and the external capacitor. Typical output voltage ripple is less than 1% of the nominal output voltage. #### Input Capacitor Selection Because of the nature of the buck converter having a pulsating input current, a low ESR input capacitor is required for best input voltage filtering and minimizing interference with other circuits caused by high input voltage spikes. Each dcdc converter requires a 10 $\mu$ F ceramic input capacitor on its input pin VINDCDCx. The input capacitor can be increased without any limit for better input voltage filtering. The Vcc pin should be separated from the input for the DC/DC converters. A filter resistor of up to 10 $\mu$ C and a 1 $\mu$ F capacitor should be used for decoupling the Vcc pin from switching noise. Note that the filter resistor may affect the UVLO threshold since up to 3 $\mu$ C and flow via this resistor into the Vcc pin when all converters are running in PWM mode. Table 3. Possible Capacitors | CAPACITOR<br>VALUE | CASE SIZE | СОМРО | COMMENTS | | |--------------------|-----------|-------------|-----------------|---------| | 22µF | 1206 | TDK | C3216X5R0J226M | Ceramic | | 22µF | 1206 | Taiyo Yuden | JMK316BJ226ML | Ceramic | | 22µF | 0805 | TDK | C2012X5R0J226MT | Ceramic | | 22µF | 0805 | Taiyo Yuden | JMK212BJ226MG | Ceramic | | 10μF | 0805 | Taiyo Yuden | JMK212BJ106M | Ceramic | | 10μF | 0805 | TDK | C2012X5R0J106M | Ceramic | # **Output Voltage Selection** The DEFDCDC1, DEFDCDC2, and DEFDCDC3 pins are used to set the output voltage for each step-down converter. See Table 4 for the default voltages if the pins are pulled to GND or to Vcc. **Table 4. Voltage Options** | PI | N | LEVEL | DEFAULT OUTPUT VOLTAGE | |-----------|--------------|-------|------------------------| | DEFDCDC1 | All versions | VCC | 3.3V | | | | GND | 2.80V | | DEFDCDC2 | All versions | VCC | 2.5V | | | | GND | 1.8V | | DEFDCDC3 | TPS650241 | VCC | 1.375V | | | | GND | 0.9V | | | TPS650243 | VCC | 1.2V | | | | GND | 1.0V | | TPS650244 | | VCC | 1.55V | | | | GND | 1.6V | If a different voltage is needed, an external resistor divider can be added to the DEFDCDC1 or DEFDCDC2 pin as shown below: When a resistor divider is connected to DEFDCDC1 or DEFDCDC2, the output voltage can be set from 0.6V up to the input voltage $V_{bat}$ . The total resistance (R1+R2) of the voltage divider should be kept in the 1M $\Omega$ range in order to maintain a high efficiency at light load. $V_{DEFDCDCx} = 0.6V$ $$V_{OUT} = V_{DEFDCDCx} \times \frac{R1 + R2}{R2}$$ $$R1 = R2 \times \left(\frac{V_{OUT}}{V_{DEFDCDCx}}\right) - R2$$ #### **Voltage Change on VDCDC3** The output voltage of VDCDC3 can be changed during operation from, for example, 0.9V to 1.375V (TPS650241) and back. While the output voltage at VDCDC1 and VDCDC2 is fixed after the device exits undervoltage lockout (UVLO), the status of the DEFDCDC3 pin is sensed during operation and the voltage is changed as soon as the logic level on this pin changes from low to high or vice versa. Therefore it is not possible to connect a resistor divider to DEFDCDC3 and set a voltage different from the predefined voltages. #### Vdd\_alive Output The Vdd\_alive LDO is typically connected to the Vdd\_alive input of the Samsung application processor. It provides an output voltage of 1.2V at 30mA. For the TPS650245, the output voltage is 1.1V. It is recommended to add a capacitor of $2.2\mu F$ minimum to the Vdd\_alive pin. The LDO can be disabled by pulling the EN\_Vdd\_alive pin to GND. #### LDO1 and LDO2 The LDOs in the TPS65024x are general purpose LDOs which are stable using ceramics capacitors. The minimum output capacitor required is 2.2µF. The LDOs output voltage can be changed to different voltages between 1.0V and Vin using an external resistor divider. Therefore they can also be used as general purpose LDOs in the application. The supply voltage for the LDOs needs to be connected to the VINLDO pin, giving the flexibility to connect the lowest voltage available in the system and therefore providing the highest efficiency. The total resistance (R5+R6) of the voltage divider should be kept in the $1M\Omega$ range in order to maintain high efficiency at light load. $V_{FBIDOx} = 1.0V$ . $$V_{OUT} = V_{FBLDOx} \times \frac{R5 + R6}{R6}$$ $$R5 = R6 \times \left(\frac{V_{OUT}}{V_{FBLDOx}}\right) - R6$$ #### **Vcc-Filter** An RC filter connected at the Vcc input is used to keep noise from the internal supply for the bandgap and other analog circuitry. A typical value of $1\Omega$ and $1\mu F$ is used to filter the switching spikes, generated by the DC/DC converters. A larger resistor than $10\Omega$ should not be used because the current into Vcc of up to 2.5mA causes a voltage drop at the resistor causing the undervoltage lockout circuitry connected at Vcc internally to switch off too early. #### **APPLICATION INFORMATION** #### TYPICAL CONFIGURATION FOR THE TITAN 2 PROCESSOR The core voltage is generated using DCDC2 with the output voltage set to 1.2V using a resistor divider at DEFDCDC2 as only DCDC2 can support an output current of up to 1.6A. DCDC3 is used for the memory voltage of 1.8V. As DCDC3 does not support an external resistor divider, the output voltage is programmed to 1.6V by setting DEFDCDC3 = HIGH. In addition, there is a resistor at the input of the internal voltage divider at pin VDCDC3 which adds another 200mV. The internal resistance at VDCDC3 when programmed to 1.6V is $480k\Omega$ , so the external resistance needed to increase the output voltage from 1.6V to 1.8V is $60k\Omega$ ( $62k\Omega$ ). The typical configuration for the Titan 2 processor is shown in Figure 18. Figure 18. Titan Processor Configuration # TYPICAL CONFIGURATION FOR THE SAMSUNG PROCESSOR S3C6400-533MHz The typical configuration for the Samsung processor S3C6400-533MHz is shown in Figure 19. Figure 19. Samsung Processor Configuration # PACKAGE OPTION ADDENDUM 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|----------------------|--------------|----------------------|-----------| | | | | | | | | (6) | | | | | | TPS650241QRHBRQ1 | ACTIVE | VQFN | RHB | 32 | 3000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | TPS<br>650241Q | Samples | | TPS650243QRHBRQ1 | ACTIVE | VQFN | RHB | 32 | 3000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | TPS | | | 1F3030243QKHBKQ1 | ACTIVE | VQFIN | КПБ | 32 | 3000 | Kuns & Gleen | NIFDAU | Level-3-200C-100 FIX | -40 (0 125 | 650243Q | Samples | | TPS650244IRHBRQ1 | ACTIVE | VQFN | RHB | 32 | 3000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | TPS | Samples | | | | | | | | | | | | 650244Q | bantiples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. # **PACKAGE OPTION ADDENDUM** 10-Dec-2020 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TPS650241-Q1, TPS650243-Q1, TPS650244-Q1: • Catalog: TPS650241, TPS650243, TPS650244 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Jun-2022 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS650241QRHBRQ1 | VQFN | RHB | 32 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.5 | 8.0 | 12.0 | Q2 | | TPS650243QRHBRQ1 | VQFN | RHB | 32 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.5 | 8.0 | 12.0 | Q2 | | TPS650244IRHBRQ1 | VQFN | RHB | 32 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.5 | 8.0 | 12.0 | Q2 | www.ti.com 3-Jun-2022 # \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS650241QRHBRQ1 | VQFN | RHB | 32 | 3000 | 356.0 | 356.0 | 35.0 | | TPS650243QRHBRQ1 | VQFN | RHB | 32 | 3000 | 356.0 | 356.0 | 35.0 | | TPS650244IRHBRQ1 | VQFN | RHB | 32 | 3000 | 356.0 | 356.0 | 35.0 | 5 x 5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4224745/A PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated