TPS65301-Q1 SLVSC10C -OCTOBER 2013-REVISED APRIL 2016 # TPS65301-Q1 3-MHz Step-Down Regulator and Triple Linear Regulators and Protected **Sensor Supply** # **Features** - **Qualified for Automotive Applications** - AEC-Q100 Qualified with the Following Results - Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature Range - Device HBM ESD Classification Level H2 - Device CDM ESD Classification Level C4B - Input VIN Range 5.6 V to 40 V, With Transients up to 45 V - 5.45-V Switch-Mode Regulator With Integrated High-Side Switch - Recommended Switch-Mode Frequency Range 2 MHz to 3 MHz - Overcurrent Protection and 1.2-A Peak Switch Current - One Linear Regulator 5 V ±2% - Two Linear Regulator Controllers With 3.3-V and 1.2 V ±2% - Status Indicator Output of IGN\_EN Input - Soft Start on IGN\_EN and EN - External Clock Input for Synchronization - Programmable Power-On-Reset Delay, Reset-Function Filter Timer for Fast Negative Transients - Voltage Supervisor for the Following Supplies - VREG, 3.3 V, 1.2 V - Thermally Enhanced 24-Pin HTSSOP or 24-Pin VQFN Package - Protected 5-V Sensor Supply Output, Which Tracks 3.3-V Supply # 2 Applications - Power Supply for TMS570 Microcontrollers - Power Supply for C28XXX DSP - General-Purpose Power Supply for Automotive **Applications** # 3 Description The TPS65301-Q1 power supply is a combination of a single switch-mode buck power supply and three linear regulators. This is a monolithic high-voltage switching regulator with an integrated 1.2-A peak current switch, 45-V power MOSFET, one low-voltage linear regulator, two voltage-regulator controllers and a protected sensor supply. The device has a voltage supervisor which monitors the output of the switch-mode power supply, the 3.3-V linear regulator, and the 1.2-V linear regulator. An external timing capacitor is used to set the power-on delay and the release of the reset output nRST. This reset output is also used to indicate if the switchmode supply, the 3.3-V linear regulator supply, or the 1.2-V linear regulator supply is outside the set limits. The protected sensor supply 5VS tracks the 3.3-V linear regulator within the specified limits. The TPS65301-Q1 device has a switching frequency range from 2 MHz to 3 MHz, allowing the use of lowprofile inductors and low-value input and output ceramic capacitors. External loop compensation gives the user the flexibility to optimize the converter response for the appropriate operating conditions. This device has built-in protection features such as soft start on IGN EN ON or enables cycle, pulse-bypulse current limit, thermal sensing, and shutdown due to excessive power dissipation. # Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | |-------------|-------------|-------------------|--| | TPS65301-Q1 | HTSSOP (24) | 7.80 mm × 4.40 mm | | | | VQFN (24) | 5.00 mm × 4.00 mm | | (1) For all available packages, see the orderable addendum at the end of the data sheet. # Typical Application Schematic # **Table of Contents** | 1 | Features 1 | | 7.4 Device Functional Modes | 1 | |---|--------------------------------------|----|--------------------------------------------------|----------------| | 2 | Applications 1 | 8 | Application and Implementation | 10 | | 3 | Description 1 | | 8.1 Application Information | 10 | | 4 | Revision History2 | | 8.2 Typical Application | 10 | | 5 | Pin Configuration and Functions | 9 | Power Supply Recommendations | 20 | | 6 | Specifications4 | 10 | Layout | 20 | | • | 6.1 Absolute Maximum Ratings | | 10.1 Layout Guidelines | 20 | | | 6.2 ESD Ratings | | 10.2 Layout Example | 2 <sup>-</sup> | | | 6.3 Recommended Operating Conditions | 11 | Device and Documentation Support | 28 | | | 6.4 Thermal Information5 | | 11.1 Documentation Support | 2 | | | 6.5 DC Characteristics 5 | | 11.2 Community Resource | 2 | | | 6.6 Typical Characteristics8 | | 11.3 Trademarks | 2 | | 7 | Detailed Description 10 | | 11.4 Electrostatic Discharge Caution | 2 | | - | 7.1 Overview 10 | | 11.5 Glossary | 2 | | | 7.2 Functional Block Diagram 10 | 12 | Mechanical, Packaging, and Orderable Information | 28 | | | 7.3 Feature Description | | | | # 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | | anges from Revision B (December 2013) to Revision C | Page | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | • | Changed the Features section | 1 | | • | Changed the minimum VIN value from 5.75 to 5.6 in the Features and Power Supply Recommendations sections . | 1 | | • | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functiona Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | | | • | Updated the pin types and descriptions in the <i>Pin Functions</i> table | 4 | | • | Changed the maximum PH buck regulator voltage in the Absolute Maximum Ratings table | 4 | | • | Moved the TA value from the Recommended Operating Conditions table to the Absolute Maximum Ratings table | 4 | | | Changed <i>DC CHARACTERISTICS</i> condition statement from $T_J = -40$ °C to 150°C to $T_{J-Max} = 150$ °C | 5 | | <u> </u> | Changed DO OFFATAOTE NOTICE Condition statement from Ty = -40 O to 100 O to Ty-Max = 100 O | | | | anges from Revision A (November 2013) to Revision B | Page | | Cha | | Page | | Cha | anges from Revision A (November 2013) to Revision B | Page | | Cha<br>• | anges from Revision A (November 2013) to Revision B Changed the Operating Junction Temperature Range from -40°C to 150°C to up to 150°C in the FEATURES list | Page | | Cha | anges from Revision A (November 2013) to Revision B Changed the Operating Junction Temperature Range from –40°C to 150°C to up to 150°C in the FEATURES list Changed DC CHARACTERISTICS condition statement from T <sub>J</sub> = –40°C to 150°C to T <sub>J-Max</sub> = 150°C | Page<br>1<br>5 | Submit Documentation Feedback Copyright © 2013-2016, Texas Instruments Incorporated Changed the min, typ, and max values for the nRST parameter for VREG output from 0.87, 0.9, and 0.93 to 0.845, # 5 Pin Configuration and Functions # PWP Package 24-Pin HTSSOP With Exposed Thermal Pad Top View #### RHF Package 24-Pin VQFN With Exposed Thermal Pad Top View # **Pin Functions** | | PIN | | | | | |-----------|--------|------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | NC | ). | TYPE <sup>(1)</sup> | DESCRIPTION | | | NAME | HTSSOP | VQFN | | | | | 1.2VDRIVE | 17 | 15 | PWR | Output current source to drive the base of an external bipolar transistor to regulate the 1.2-V supply | | | 1.2VSENSE | 16 | 14 | 1 | Feedback node of 1.2-V supply | | | 3.3VDRIVE | 19 | 17 | PWR | Output current source to drive the base of an external bipolar transistor to regulate the 3.3-V supply | | | 3.3VSENSE | 18 | 16 | Ţ | Feedback node of 3.3-V supply | | | 5V | 10 | 8 | 0 | Regulated output, external capacitor to ground for stability of regulated output | | | 5VS | 7 | 5 | PWR | Regulated output, external capacitor to ground for stability of regulated output | | | BOOT | 3 | 1 | 0 | External bootstrap capacitor connected to PH (pin 1) to drive gate of internal switching FET | | | BOOT_LDO | 6 | 4 | 0 | External capacitor connected to ground for stability of internal regulator | | | COMP | 14 | 12 | 0 | Error amplifier output to connect external compensation components | | | DELAY | 21 | 19 | 0 | External capacitor to ground to program the power-on-reset delay | | | EN | 9 | 7 | 1 | A high logic-level input signal to enable and low signal to disable device. Internally pulled down to ground | | | GND | 12 | 10 | GND | GND pin, must be electrically connected to the exposed copper pad on PCB | | | IGN_EN | 5 | 3 | I | Ignition input, (high-voltage tolerant) internally pulls to ground. Must be externally pulled up to enable | | | IGN_ST | 11 | 9 | 0 | Active-low, open-drain ignition input indicator, output connected to external bias voltage through a resistor. Asserted high after ignition input is high | | | Reserved | 13 | 11 | _ | Should be grounded in the application | | | nRST | 23 | 21 | 0 | Active-low, open-drain reset output connected to external bias voltage through a resistor. This output is floating and pulled high by an external resistor after the preregulator, 3.3-V, and 1.2-V regulator outputs are regulating and the delay timer has expired. Also, output is asserted low if any one of these three supplies is out of the set regulation, this threshold is internally set. | | | PGND | 24 | 22 | GND | Power ground pin, must be connected to the exposed copper pad on PCB for proper electrical and thermal performance | | | PH | 1 | 23 | PWR | Source of internal switching FET | | | RT/CLK | 8 | 6 | I/O | External resistor connected ground to program the internal oscillator. Alternative option is to feed an external clock to provide reference for switching frequency. | | (1) PWR = power, I = input, O = output, I/O = input-output, GND = ground, — = not applicable # Pin Functions (continued) | PIN | | | | | |-------------|--------|------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | | TYPE <sup>(1)</sup> | DESCRIPTION | | NAME | HTSSOP | VQFN | | | | SS | 20 | 18 | 0 | External capacitor to ground to program soft-start time | | VIN | 4 2 | | PWR | Unregulated input voltage supply. Pin 2 and pin 4 must be connected together externally. | | VIN_D | 2 24 | | PWR | Drain input for internal high side MOSFET. Pin 2 and pin 4 must be connected together externally. | | VREG 22 20 | | 20 | I | Connect this pin to the buck converter output. Integrated internal low-side FET to load output during start-up or limit voltage overshoot | | VSENSE | 15 | 13 | I | Inverting node of error amplifier for voltage-mode control of preregulated supply | | Thermal pad | | _ | Electrically connect to ground and solder to ground plane of PCB for thermal efficiency | | # 6 Specifications # 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | - | | MIN | MAX | UNIT | |-------------|-----------------------------------------------|------------|-------------------------------------------------------------------------------------------|------| | | VIN, VIN_D | -0.3 | 45 | V | | | BOOT | -0.3 | 50 | V | | VIN, VIN_D | −1<br>−2 for 30 ns | 45 | V | | | | VSENSE | -0.3 | 5.5 | V | | | IGN_EN | -0.3 | 45 | V | | Control | EN | -0.3 | 5.5 | V | | | 3.3VSENSE | -0.3 | 5.5 | V | | Control | 1.2VSENSE | -0.3 | 5.5 | V | | | RT/CLK | -0.3 | 5.5 | V | | | VREG | -0.3 | 8 | V | | | 3.3VDRIVE | -0.3 | 8 | V | | | 1.2VDRIVE | -0.3 | 8 | V | | | nRST | -0.3 | 5.5 | V | | | IGN_ST | -0.3 | 5.5 | V | | Outmost | SS | -0.3 | 7 | V | | Output | DELAY | -0.3 | 7 | V | | | COMP | -0.3 | 7 | V | | | BOOT_LDO | -0.3 | 9 | V | | | 5V | -0.3 | 7 | V | | | 5VS | -1 | 45 | V | | | Operating junction, T <sub>J</sub> | -40 | 150 | °C | | Temperature | Operating ambient temperature, T <sub>A</sub> | -40 | 125 | °C | | | Storage, T <sub>S</sub> | <b>-55</b> | 45<br>50<br>45<br>5.5<br>45<br>5.5<br>5.5<br>5.5<br>5.5<br>8<br>8<br>8<br>8<br>5.5<br>5.5 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------|---------------------------------|-------|------| | | | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged devices model (CDM), nor AEC 0100 011 | All pins | ±500 | V | | | alcollargo | Charged-device model (CDM), per AEC Q100-011 | Corner pins (1, 12, 13, and 24) | ±750 | | (1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. Product Folder Links: TPS65301-Q1 # 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | MIN | NOM MAX | UNIT | |--------------------------------------------------------|-----|---------|------| | VIN, VIN_D | 5.6 | 40 | V | | BOOT | 5.6 | 48 | V | | PH | -1 | 40 | V | | IGN_EN | 0 | 40 | V | | EN, VSENSE, 3.3VSENSE, 1.2VSENSE, RT/CLK, nRST, IGN_ST | | 5.25 | V | | VREG, 3.3VDRIVE, 1.2VDRIVE | 0 | 7.5 | V | | SS, DELAY, COMP | 0 | 6.5 | V | | BOOT_LDO | 0 | 8.1 | V | # 6.4 Thermal Information | | | TPS65 | 301-Q1 | | |------------------------|----------------------------------------------|--------------|------------|------| | | THERMAL METRIC(1) | PWP (HTSSOP) | RHF (VQFN) | UNIT | | | | 24 PINS | 24 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 33.6 | 30.3 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 16.6 | 30.5 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 14.5 | 8.7 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.4 | 0.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 14.3 | 8.8 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 1.3 | 1.6 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. # 6.5 DC Characteristics $VIN = VIN_D = 6 \text{ V to } 27 \text{ V, IGN\_EN} = VIN, T_J = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C, unless otherwise noted}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |----------------------|-----------------------------|--------------------------------------------------------|-----|------|-----|------|--| | VIN, VIN_D | (Input Power Supply) | | | | · | | | | VIN, VIN_D | Supply voltage on VIN, line | Normal mode, after initial startup | 5.6 | 14 | 40 | V | | | Iq-Normal | Current normal mode | Open-loop test | | 5.57 | | mA | | | I <sub>SD VIN</sub> | Chart days | IGN = 0 V, VIN = 12 V, T <sub>A</sub> = -40°C to 125°C | | 2.2 | 15 | | | | I <sub>SD VIND</sub> | Shut down | IGN = 0 V, VIN = 12 V, T <sub>A</sub> = -40°C to 125°C | | 2.2 | 15 | μA | | | IGN_EN (Ign | IGN_EN (Ignition Input) | | | | | | | | V <sub>IGN_EN</sub> | Input voltage range | Input into IGN_EN pin | | 14 | 40 | V | | | V <sub>IH</sub> | Input high | Enable device to be ON (rising signal) | | 3.16 | 3.6 | V | | | V <sub>IL</sub> | Input low | Enable device to be OFF (falling signal) | 2.2 | 3.03 | | V | | | | Leaved head | Enable device to be ON, V <sub>IGN_EN</sub> = 18 V | | 23.7 | 50 | ^ | | | I <sub>IH</sub> | Input high | Enable device to be ON, V <sub>IGN_EN</sub> = 3.7 V | | 4 | 7 | μΑ | | | EN (Logic L | evel Enable) | | • | | | | | | V <sub>IH</sub> | Input high | Enable device to be ON (rising signal) | | 1.7 | 2.3 | V | | | V <sub>IL</sub> | Input low | Enable device to be OFF (falling signal) | 0.7 | 1.53 | | V | | Product Folder Links: TPS65301-Q1 # **DC Characteristics (continued)** $VIN = VIN_D = 6 V \text{ to } 27 V, IGN_EN = VIN, T_J = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C}, \text{ unless otherwise noted}$ | Capacidation Internal switch resistance A | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------------------------|-------------------------------------------------------------------|-------|----------|----------|---------------------------------------| | Pixel Output passed on Internal resistor Network Pixel Output passed on Internal resistor Network SJ. | tch-Mode C | Output 5.45 V | | | | | | | Co Output capacition for 5-3-9 v capacitance may be required for load transients Nation Internal switch resistance Measured across VIN_D and PH pins, I <sub>VREG</sub> = 1 | | | Fixed output based on internal resistor network | 5.30 | 5.45 | 5.70 | V | | Value Valu | C | Output capacitor for 5.45 V | | 10 | | | μF | | Top_name Minimum ON time 40 97% | <sub>n)</sub> lı | nternal switch resistance | | | 0.3 | | Ω | | Name Maximum duty cycle 97% VSENSE (Internal Reference Voltage) | _ 5 | Switch current limit | VIN = 12 V | 1.2 | 2 | 3 | Α | | VREG ref Internal reference Voltage | min N | Minimum ON time | | | 40 | | ns | | VREG ref Internal reference voltage 1.954 2 2.046 | × N | Maximum duty cycle | | | 97% | | | | SS Soft-Start Timer for Switch-Mode Converter SS Soft-Start source current Css = 0.001 μF to 0.01 μF 40 50 60 SOft-Start source current Css = 0.001 μF to 0.01 μF 40 50 60 SOFT START SOURCE CURRENT CSS = 0.001 μF to 0.01 μF 40 50 60 SOFT START SOURCE CURRENT CSS = 0.001 μF to 0.01 μF 40 50 60 SOFT START SOURCE CSS = 0.001 μF to 0.01 μF 40 50 60 SOFT START SOURCE CSS = 0.001 μF to 0.01 μF 40 50 60 SOFT START SOURCE CSS = 0.001 μF to 0.01 μF to 0.01 μF 40 50 5.1 SOFT START SOURCE CSS = 0.001 μF to 0.01 μF to 0.01 μF to 0.05 20 SOFT START SOURCE CSS = 0.001 μF to 0.01 μF to 0.01 μF to 0.05 20 SOFT START SOURCE CSS = 0.001 μF to 0.01 μF to 0.01 μF to 0.05 SOFT START SOURCE CSS = 0.001 μF to 0.01 μF to 0.01 μF to 0.05 SOFT START SOURCE CSS = 0.001 μF to 0.01 0.0 | NSE (Inter | rnal Reference Voltage) | | | | · | | | So Soft-start source current Css = 0.001 μF to 0.01 μF to 0.01 μF 0.05 60 | G ref li | nternal reference voltage | | 1.954 | 2 | 2.046 | V | | IGN ST (Ignition Input Status) V <sub>OL</sub> Output low Output asserted low when IGN_EN < 2.2 V, I <sub>OL</sub> = 1 0.056 0.4 I <sub>IH</sub> Leakage test IGN_ST = 5 V 0.05 2 5V (5-V Linear Regulator) SVO Output voltage I <sub>O</sub> = 1 mA, VREG = 5.45 V, I <sub>O</sub> = 1 mA, VIN = 12 V 4.9 5 5.1 Δν <sub>O-Line</sub> Line regulation 5.15 V < VREG < 5.45 V, I <sub>O</sub> = 1 mA, VIN = 12 V 10 20 Δν <sub>O-Load</sub> Load regulation 1 mA < I <sub>O</sub> < 200 mA, VREG = 5.45 V, VIN = 12 V 10 30 Vpo Dropout voltage I <sub>O</sub> = 150 mA, measure VREG when V <sub>O</sub> (nom) – 0.1 V, then V <sub>DO</sub> = VREG – (5V <sub>O</sub> – 0.1) V, VREG – 0.15 0.26 0.15 0.26 I <sub>5V-CL</sub> Current limit 5 V <sub>O</sub> = 0.8 x 5V <sub>O</sub> (nom) 350 1080 1080 PSRR Power-supply rejection ratio ESR = 0.001 Ω to 2 Ω. Larger output capacitance may be required for load transients. 1 2.2 10 10 PSRR Power-supply rejection ratio 5 (O = 0 V (initially) with f <sub>Sw</sub> = 2.5 MHz 13 2.1 10 Ps <sub>Soft-start</sub> Soft start on enable cycle 5 (O = 0 V (initially) with f <sub>Sw</sub> = 2.5 MHz 3.3 3.366 3.3V Linear Regulator Controller (3.3VSEMSE) 3.3 V C (vpn_p_power input | Soft-Start | Timer for Switch-Mode Conv | verter) | | | | | | Vol. Output low Output asserted low when IGN_EN < 2.2 V, $I_{OL} =$ 0.056 0.4 $I_{IH}$ Leakage test IGN_ST = 5 V 0.05 2 5V (5-V Linear Regulator) 5V (5-V Linear Regulator) 4.9 5 5.1 $\Delta V_{O-Line}$ Line regulation 5.15 V < VREG < 5.45 V, $V_{O-1}$ and $V_{O-1}$ in an analysis of the regulation 1 mA < $I_{O}$ < 200 mA, VREG = 5.45 V, VIN = 12 V | S | Soft-start source current | Css = 0.001 µF to 0.01 µF | 40 | 50 | 60 | μA | | Imal | _ST (Ignitio | on Input Status) | | | | | | | 5V (5-V Linear Regulator) $5V_O$ Output voltage $I_O = 1 \text{ mA, VREG} = 5.45 \text{ V}$ , $I_O = 1 \text{ mA, VIN} = 12 \text{ V}$ 4.9 5 5.1 $\Delta V_{O-Line}$ Line regulation 5.15 V < VREG < 5.45 V, $I_O = 1 \text{ mA, VIN} = 12 \text{ V}$ 10 20 $\Delta V_{O-Line}$ Load regulation 1 mA < $I_O < 200 \text{ mA, VREG} = 5.45 \text{ V}$ , VIN = 12 V 10 30 $V_{DO}$ Dropout voltage $I_O = 150 \text{ mA, measure VREG when Vo(nom)} 0.15 0.26 I_{SV-CL} Current limit 5V_O = 0.8 x 5V_O (nom) 350 1080 I_{SV-CL} Current limit 5V_O = 0.8 x 5V_O (nom) 350 1080 I_{SV-CL} Current limit 5V_O = 0.8 x 5V_O (nom) 350 1080 I_{SV-CL} Current limit 5V_O = 0.8 x 5V_O (nom) 350 1080 I_{SV-CL} Current limit 5V_O = 0.8 x 5V_O (nom) 350 1080 I_{SV-CL} Current limit 5V_O = 0.01 (initially) with I_{SW-CL} 45 60 75 I_{SV-CL} Soft start on enable cycle 5V_O = 0 V (initially) with I_{SW-CL} 3.3$ | C | Output low | | | 0.056 | 0.4 | V | | 5V <sub>O</sub> Output voltage I <sub>O</sub> = 1 mA, VREG = 5.45 V 4.9 5 5.1 ΔV <sub>O-Line</sub> Line regulation 5.15 V < VREG < 5.45 V, I <sub>O</sub> = 1 mA, VIN = 12 V 10 20 ΔV <sub>O-Load</sub> Load regulation 1 mA < I <sub>O</sub> < 200 mA, VREG = 5.45 V, VIN = 12 V | L | _eakage test | IGN_ST = 5 V | | 0.05 | 2 | μA | | 5V <sub>O</sub> Output voltage I <sub>O</sub> = 1 mA, VREG = 5.45 V 4.9 5 5.1 ΔV <sub>O-Line</sub> Line regulation 5.15 V < VREG < 5.45 V, I <sub>O</sub> = 1 mA, VIN = 12 V 10 20 ΔV <sub>O-Load</sub> Load regulation 1 mA < I <sub>O</sub> < 200 mA, VREG = 5.45 V, VIN = 12 V | | | | 1 | | | · · · · · · · · · · · · · · · · · · · | | | C | Output voltage | I <sub>O</sub> = 1 mA, VREG = 5.45 V | 4.9 | 5 | 5.1 | V | | | | _ine regulation | | | 10 | 20 | mV | | V <sub>DO</sub> Dropout voltage $I_O = 150 \text{ mA}$ , measure VREG when V <sub>O</sub> (nom) – 0.1 V, VREG 0.15 0.26 $I_{SV-CL}$ Current limit 5V <sub>O</sub> = 0.8 x 5V <sub>O</sub> (nom) 350 1080 C <sub>O</sub> Output capacitor ESR = 0.001 Ω to 2 Ω. Larger output capacitance may be required for load transients. 1 2.2 10 PSRR Power-supply rejection ratio $f = 100 \text{ Hz}$ , VREG = 5.45 V, $I_O = 100 \text{ mA}$ , VIN = 45 60 75 V <sub>soft-start</sub> Soft start on enable cycle 5V <sub>O</sub> = 0 V (initially) with f <sub>sw</sub> = 2.5 MHz 13 1 3.3V Linear Regulator Controller (3.3VSENSE) 3.8 V < Vpn_Depower input = 5.3 V | | oad regulation | - | | 10 | 30 | mV | | $I_{SV-CL}$ Current limit $5V_O = 0.8 \times 5V_O$ (nom) $350$ $1080$ $C_O$ Output capacitorESR = 0.001 $\Omega$ to 2 $\Omega$ . Larger output capacitance may be required for load transients.1 $2.2$ $10$ PSRRPower-supply rejection ratio $f = 100 \text{ Hz}$ , VREG = $5.45 \text{ V}$ , $I_O = 100 \text{ mA}$ , VIN = $12 \text{ V}$ $45 60$ $75$ $V_{Soft-start}$ Soft start on enable cycle $5V_O = 0 \text{ V}$ (initially) with $f_{sw} = 2.5 \text{ MHz}$ $13$ $3.3 \text{-V}$ Linear Regulator Controller ( $3.3 \text{VSENSE}$ ) $10 = 5 \text{ mA}$ , Vnpn_power input = $5.3 \text{ V}$ $3.234$ $3.3$ $3.366$ $3.3 \text{V}_O$ Output voltage $I_O = 5 \text{ mA}$ , Vnpn_power input = $5.3 \text{ V}$ $3.234$ $3.3$ $3.366$ $3.3 \text{V}_O$ -LineLine regulation $3.8 \text{ V}_O \text{ Vnpn}_D$ -power input = $7.5 \text{ V}$ $3.234$ $3.3$ $3.366$ $3.3 \text{V}_O$ -LineLoad regulation $5 \text{ mA}_O \text{ Volestor}$ of $7.5 constant inertical matrix in$ | | | 0.1 V, then $V_{DO} = VREG - (5V_O - 0.1) V$ , VREG | | 0.15 | 0.26 | V | | COOutput capacitorESR = 0.001 Ω to 2 Ω. Larger output capacitance may be required for load transients.12.210PSRRPower-supply rejection ratio $f = 100 \text{ Hz}$ , VREG = 5.45 V, $I_O = 100 \text{ mA}$ , VIN = 456075 $V_{soft-start}$ Soft start on enable cycle $5V_O = 0 \text{ V}$ (initially) with $f_{sw} = 2.5 \text{ MHz}$ 133.3-V Linear Regulator Controller (3.3VSENSE) $3.3V_O$ Output voltage $I_O = 5 \text{ mA}$ , Vnpn_power input = 5.3 V3.2343.33.366 $\Delta 3.3V_{O-Line}$ Line regulation $3.8 \text{ V} < \text{Vnpn_power input} < 7 \text{ V}$ (with nRST not triggered)110 $\Delta 3.3V_{O-Load}$ Load regulation $5 \text{ mA} < I_O < 550 \text{ mA}$ 7.530 $C_O$ Output capacitor for 3.3 VESR = 0.001 Ω to 2 Ω. Large output capacitance may be required for load transients.14.710PSRRPower-supply rejection ratio $f = 100 \text{ Hz}$ , VREG = 5.45 V, $I_O = 200 \text{ mA}$ , VIN = 456075 $I_{SS}$ Soft-start time3.3V_O = 0 V (initially) with $f_{SW} = 2.5 \text{ MHz}$ 12.33.3VDRIVE (Example: Switch Control Output)3.3VDRIVE - 3.3VSENSE = 1 V102850 $I_O$ NPN turn off3.3VDRIVE - 3.3VSENSE at 0.2 V0.10.4121.2-V Linear Regulator Controller (1.2VSENSE)1.2VOOutput voltage $I_O = 5 \text{ mA}$ , Vnpn_power input = 5.3 V1.1761.21.224A1.2VoLine regulation3.25 V < Vnpn_power input < 7 V (with nRST not | ۰ı C | Current limit | | 350 | 1080 | | mA | | V <sub>soft-start</sub> Soft start on enable cycle $5V_O = 0 \text{ V}$ (initially) with f <sub>sw</sub> = 2.5 MHz $13$ 3.3-V Linear Regulator Controller (3.3VSENSE) 3.3V <sub>O</sub> Output voltage $I_O = 5 \text{ mA}$ , Vnpn_power input = 5.3 V $10 \text{ mass}$ 3.234 $10 \text{ mass}$ 3.3 3.366 $10 \text{ mass}$ 3.3 V $10 \text{ mass}$ 4.3 Vnpn_power input $10 \text{ mass}$ 5.3 V $10 \text{ mass}$ 6.0 Vnpn_power input $10 \text{ mass}$ 7.5 8.5 Soft-start time 9.5 Soft-start time $10 \text{ mass}$ 9.5 Soft-start time $10 \text{ mass}$ 9.5 Soft-start time $10 \text{ mass}$ 9.5 Soft-start time $10 $ | <u>,</u> | | ESR = $0.001~\Omega$ to $2~\Omega$ . Larger output capacitance | | | 10 | μF | | 3.3-V Linear Regulator Controller (3.3VSENSE)3.3VOOutput voltage $I_O = 5 \text{ mA}$ , Vnpn_power input = $5.3 \text{ V}$ 3.2343.33.366 $\Delta 3.3V_{O-Line}$ Line regulation $3.8 \text{ V} < \text{Vnpn}_power input} < 7 \text{ V}$ (with nRST not triggered)110 $\Delta 3.3V_{O-Load}$ Load regulation $5 \text{ mA} < I_O < 550 \text{ mA}$ 7.530 $C_O$ Output capacitor for $3.3 \text{ V}$ ESR = $0.001 \Omega$ to $2 \Omega$ . Large output capacitance may be required for load transients.14.710PSRRPower-supply rejection ratio $f = 100 \text{ Hz}$ , VREG = $5.45 \text{ V}$ , $I_O = 200 \text{ mA}$ , VIN = $12.3 \text{ V}$ 456075 $t_{SS}$ Soft-start time $3.3V_O = 0 \text{ V}$ (initially) with $f_{SW} = 2.5 \text{ MHz}$ 12.312.33.3VDRIVE (Example: Switch Control Output) $I_{OH}$ Base drive current. NPN turn ON $3.3VDRIVE - 3.3VSENSE = 1 \text{ V}$ 102850 $I_{OL}$ NPN turn off $3.3VDRIVE - 3.3VSENSE$ at $0.2 \text{ V}$ 0.10.4121.2-V Linear Regulator Controller (1.2VSENSE)1.2VOOutput voltage $I_O = 5 \text{ mA}$ , Vnpn_power input $< 7 \text{ V}$ (with nRST not)11.0 | R F | Power-supply rejection ratio | | 45 | 60 | 75 | dB | | 3.3-V Linear Regulator Controller (3.3VSENSE)3.3VOOutput voltage $I_O = 5 \text{ mA}$ , Vnpn_power input = $5.3 \text{ V}$ 3.2343.33.366 $\Delta 3.3V_{O-Line}$ Line regulation $3.8 \text{ V} < \text{Vnpn}_power input} < 7 \text{ V}$ (with nRST not triggered)110 $\Delta 3.3V_{O-Load}$ Load regulation $5 \text{ mA} < I_O < 550 \text{ mA}$ 7.530 $C_O$ Output capacitor for $3.3 \text{ V}$ ESR = $0.001 \Omega$ to $2 \Omega$ . Large output capacitance may be required for load transients.14.710PSRRPower-supply rejection ratio $f = 100 \text{ Hz}$ , VREG = $5.45 \text{ V}$ , $I_O = 200 \text{ mA}$ , VIN = $12.3 \text{ V}$ 456075 $t_{SS}$ Soft-start time $3.3V_O = 0 \text{ V}$ (initially) with $f_{SW} = 2.5 \text{ MHz}$ 12.312.33.3VDRIVE (Example: Switch Control Output) $I_{OH}$ Base drive current. NPN turn ON $3.3VDRIVE - 3.3VSENSE = 1 \text{ V}$ 102850 $I_{OL}$ NPN turn off $3.3VDRIVE - 3.3VSENSE$ at $0.2 \text{ V}$ 0.10.4121.2-V Linear Regulator Controller (1.2VSENSE)1.2VOOutput voltage $I_O = 5 \text{ mA}$ , Vnpn_power input $< 7 \text{ V}$ (with nRST not)11.0 | -start S | Soft start on enable cycle | $5V_O = 0 \text{ V (initially) with } f_{SW} = 2.5 \text{ MHz}$ | | 13 | | ms | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | | egulator Controller (3.3VSEN | - ' ', | | | <u> </u> | | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | ′o C | Output voltage | I <sub>O</sub> = 5 mA, Vnpn_power input = 5.3 V | 3.234 | 3.3 | 3.366 | V | | CoOutput capacitor for 3.3 VESR = 0.001 Ω to 2 Ω. Large output capacitance may be required for load transients.14.710PSRRPower-supply rejection ratio $f = 100 \text{ Hz}$ , VREG = 5.45 V, $I_O = 200 \text{ mA}$ , VIN = 12 V456075 $I_{SS}$ Soft-start time $3.3V_O = 0 \text{ V}$ (initially) with $f_{SW} = 2.5 \text{ MHz}$ 12.33.3VDRIVE (Example: Switch Control Output) $I_{OH}$ Base drive current. NPN turn ON $3.3VDRIVE - 3.3VSENSE = 1 \text{ V}$ 102850 $I_{OL}$ NPN turn off $3.3VDRIVE - 3.3VSENSE$ at 0.2 V0.10.4121.2-V Linear Regulator Controller (1.2VSENSE)1.2VOOutput voltage $I_O = 5 \text{ mA}$ , Vnpn_power input = 5.3 V1.1761.21.224 $A1.2V_{OLIT}$ Line regulation $3.25 \text{ V} < \text{Vnpn_power input} < 7 \text{ V}$ (with nRST not110 | | · · · · · · · · · · · · · · · · · · · | 3.8 V < Vnpn_power input < 7 V (with nRST not | | 1 | 10 | mV | | CoOutput capacitor for 3.3 VESR = 0.001 Ω to 2 Ω. Large output capacitance may be required for load transients.14.710PSRRPower-supply rejection ratio $f = 100 \text{ Hz}$ , VREG = 5.45 V, $I_O = 200 \text{ mA}$ , VIN = 12 V456075 $I_{SS}$ Soft-start time $3.3V_O = 0 \text{ V}$ (initially) with $f_{SW} = 2.5 \text{ MHz}$ 12.33.3VDRIVE (Example: Switch Control Output) $I_{OH}$ Base drive current. NPN turn ON $3.3VDRIVE - 3.3VSENSE = 1 \text{ V}$ 102850 $I_{OL}$ NPN turn off $3.3VDRIVE - 3.3VSENSE$ at 0.2 V0.10.4121.2-V Linear Regulator Controller (1.2VSENSE)1.2VOOutput voltage $I_O = 5 \text{ mA}$ , Vnpn_power input = 5.3 V1.1761.21.224 $A1.2V_{OLIT}$ Line regulation $3.25 \text{ V} < \text{Vnpn_power input} < 7 \text{ V}$ (with nRST not110 | SV <sub>O-Load</sub> L | oad regulation | 5 mA < I <sub>O</sub> < 550 mA | | 7.5 | 30 | mV | | t <sub>ss</sub> Soft-start time $3.3V_O = 0 \text{ V (initially) with } f_{sw} = 2.5 \text{ MHz}$ 12.3 3.3VDRIVE (Example: Switch Control Output) $I_{OH} \text{Base drive current. NPN turn } ON 3.3VDRIVE - 3.3VSENSE = 1 \text{ V} \qquad 10 28 50$ $I_{OL} \text{NPN turn off} \qquad 3.3VDRIVE - 3.3VSENSE \text{ at } 0.2 \text{ V} \qquad 0.1 0.412$ 1.2-V Linear Regulator Controller (1.2VSENSE) 1.2V <sub>O</sub> Output voltage $I_O = 5 \text{ mA, Vnpn_power input} = 5.3 \text{ V} \qquad 1.176 1.2 1.224$ $A1.2V_{OLD} \text{Line regulation} \qquad 3.25 \text{ V < Vnpn_power input} < 7 \text{ V (with nRST not} \qquad 1.0 \text{ Visit of the production} \qquad 1.0 \text{ NPST not} $ | | | ESR = $0.001 \Omega$ to $2 \Omega$ . Large output capacitance | 1 | | | μF | | 3.3VDRIVE (Example: Switch Control Output) I <sub>OH</sub> Base drive current. NPN turn ON 3.3VDRIVE – 3.3VSENSE = 1 V 10 28 50 I <sub>OL</sub> NPN turn off 3.3VDRIVE – 3.3VSENSE at 0.2 V 0.1 0.412 1.2-V Linear Regulator Controller (1.2VSENSE) 1.2VO Output voltage I <sub>O</sub> = 5 mA, Vnpn_power input = 5.3 V 1.176 1.2 1.224 A1.2VO Line regulation 3.25 V < Vnpn_power input < 7 V (with nRST not) | RR F | Power-supply rejection ratio | | 45 | 60 | 75 | dB | | I <sub>OH</sub> Base drive current. NPN turn ON 3.3VDRIVE – 3.3VSENSE = 1 V 10 28 50 I <sub>OL</sub> NPN turn off 3.3VDRIVE – 3.3VSENSE at 0.2 V 0.1 0.412 1.2-V Linear Regulator Controller (1.2VSENSE) 1.2V <sub>O</sub> Output voltage I <sub>O</sub> = 5 mA, Vnpn_power input = 5.3 V 1.176 1.2 1.224 A1.2V <sub>O</sub> Line regulation 3.25 V < Vnpn_power input < 7 V (with nRST not) | S | Soft-start time | $3.3V_O = 0 \text{ V (initially) with } f_{sw} = 2.5 \text{ MHz}$ | | 12.3 | | ms | | ON 3.3VDRIVE - 3.3VSENSE = 1 V 10 28 50 | DRIVE (Ex | kample: Switch Control Outp | ut) | • | | 1 | | | 1.2-V Linear Regulator Controller (1.2VSENSE) 1.2V <sub>O</sub> Output voltage I <sub>O</sub> = 5 mA, Vnpn_power input = 5.3 V 1.176 1.2 1.224 A1.2V <sub>O</sub> Line regulation 3.25 V < Vnpn_power input < 7 V (with nRST not | | | 3.3VDRIVE - 3.3VSENSE = 1 V | 10 | 28 | 50 | mA | | 1.2-V Linear Regulator Controller (1.2VSENSE) 1.2V <sub>O</sub> Output voltage I <sub>O</sub> = 5 mA, Vnpn_power input = 5.3 V 1.176 1.2 1.224 A1.2V <sub>O</sub> Line regulation 3.25 V < Vnpn_power input < 7 V (with nRST not) | ١ | NPN turn off | 3.3VDRIVE – 3.3VSENSE at 0.2 V | 0.1 | 0.412 | | mA | | 1.2 $V_O$ Output voltage $I_O = 5$ mA, $V_{ODM}$ power input = 5.3 $V$ 1.176 1.2 1.224<br>A1.2 $V_{ODM}$ Line regulation 3.25 $V < V_{ODM}$ power input $< 7$ $V$ (with nRST not 1.2 1.224 | V Linear R | egulator Controller (1.2VSEN | NSE) | | | - | | | A1 2Vo Line regulation 3.25 V < Vnpn_power input < 7 V (with nRST not | | • | | 1.176 | 1.2 | 1.224 | V | | <del></del> | | | 3.25 V < Vnpn_power input < 7 V (with nRST not | | | | mV | | $\Delta$ 1.2V <sub>O-Load</sub> Load regulation 5 mA < I <sub>O</sub> < 350 mA 5 15 | 0\/ | oad regulation | | | <u> </u> | 15 | mV | Submit Documentation Feedback Copyright © 2013–2016, Texas Instruments Incorporated # **DC Characteristics (continued)** $VIN = VIN_D = 6 V \text{ to } 27 V, IGN_EN = VIN, T_J = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C}, \text{ unless otherwise noted}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|--------------------| | C <sub>O</sub> | Output capacitor for 1.2 V | ESR = 0.001 $\Omega$ to 100 m $\Omega$ . Large output capacitance may be required for load transients. | 8 | 10 | 12 | μF | | PSRR | Power-supply rejection ratio | $f = 100 \text{ Hz}, \text{ VREG} = 6 \text{ V}, \text{ I}_{\text{O}} = 200 \text{ mA}, \text{ VIN} = 12 \text{ V}$ | 45 | 60 | 75 | dB | | t <sub>ss</sub> | Soft-start time | $1.2V_O = 0 V$ (initially) with $f_{sw} = 2.5 MHz$ | | 8.5 | | ms | | 1.2VDRIVE ( | Example: Switch Control Outp | out) | | | | | | I <sub>OH</sub> | Base drive current. NPN turn ON | 1.2VDRIVE - 1.2VSENSE = 1 V | 10 | 27 | 50 | mA | | I <sub>OL</sub> | NPN turn off | 1.2VDRIVE – 1.2VSENSE at 0.2 V | 0.1 | 0.47 | | mA | | 5VS (Protec | ted Sensor Supply Linear Reg | ulator) | | | · | | | V <sub>SENSOR</sub> | Output tolerant range | V <sub>SENSOR</sub> output shorted fault conditions | -1 | | VIN | V | | VSENSOR | Output voltage | I <sub>O</sub> = 1 mA to 100 mA, VREG = 5.45 V | 4.9 | 5 | 5.1 | V | | I <sub>5VS SC</sub> | Short circuit current | 5VS = 45 V | | 2.25 | | mA | | I <sub>5VS</sub> | Output current | VREG = 5.45 V | | | 150 | mA | | ∆5VS <sub>LOAD</sub> | Load regulation | 1 mA < I <sub>5VS</sub> < 75 mA, VREG = 5.45 V, VIN = 12 V | | 15 | | mV | | LOND | 3 | IO = 150 mA, Measure VREG when 5VS (nom) - | | | | | | $V_{DO}$ | Drop out voltage | 0.1 V<br>Then V <sub>DO</sub> = VREG - (5VS - 0.1) V, VREG > 5.1<br>V | | | 0.4 | V | | Co | Output capacitor for protected 5-V supply | ESR = 0.001 $\Omega$ to 2 $\Omega$ , Larger output capacitance may be required for load transients | 1 | | 10 | μF | | I <sub>5VS-CL</sub> | Current limit | 5VS = 0.8 x 5VS (nom) | 180 | 320 | 650 | mA | | I <sub>Lkg</sub> | Leakage current | EN_LIN_REG = 0 V with VIN = 14 V | | | 5 | μA | | PSRR | Power-supply rejection ratio | f = 100 Hz, VREG = 6 V, I <sub>5VS</sub> = 75 mA, VIN = 12 V | | 60 | | dB | | DELAY (Pov | ver-On-Reset Delay) | | | | | | | V <sub>Threshold</sub> | Threshold voltage | Threshold to release nRST high | 1.3 | 2.05 | 2.6 | V | | I <sub>Charge</sub> | Capacitor charging current | | 1.4 | 2 | 2.6 | μA | | nRST (Rese | t Indicator) | | | | | | | V <sub>OL</sub> | Output low | Reset asserted due to falling VREG or 3.3 V <sub>O</sub> or 1.2 V <sub>O</sub> output voltages, I <sub>OL</sub> = 1 mA | 0 | 0.16 | 0.4 | V | | t <sub>nRSTdly</sub> | Filter time | Delay before nRST is asserted low | | 11 | | μs | | , | Trigger nRST for VREG output | VREG ramp down | 0.845 | 0.875 | 0.905 | VREG | | $V_{TH\_VREG}$ | Trigger nRST for 3.3 V <sub>O</sub> | VREG ramp down | 0.9 | 0.93 | 0.96 | 3.3 V <sub>O</sub> | | | Trigger nRST for 1.2 V <sub>O</sub> | VREG ramp down | 0.9 | 0.93 | 0.96 | 1.2 V <sub>O</sub> | | I <sub>IH</sub> | Leakage test | Reset = 5 V | | 0.07 | 2 | μA | | | cillator Setting of External Clo | ck Input) | | | | | | · | Switching freq using RT mode | | 2 | | 3 | | | | Switching freq using CLK mode | | 2 | | 3 | MHz | | f <sub>sw</sub> | Minimum clock input pulse duration | | | 40 | | ns | | | Internal oscillator frequency | Contabination for any and the law | -14% | | 14% | | | | External clock input | Switching frequency tolerance for clock | -20% | | 10% | | | V <sub>IH</sub> | Input high | | | | 2.3 | V | | V <sub>IL</sub> | Input low | | 0.6 | | | V | # 6.6 Typical Characteristics Submit Documentation Feedback Copyright © 2013–2016, Texas Instruments Incorporated # 6.6.1 5-V Linear Regulator (5 V<sub>O</sub>) # 6.6.2 3.3-V Linear Regulator Controller (3.3 V<sub>O</sub>) # 6.6.3 1.2-V Linear Regulator Controller (1.2 Vo) Copyright © 2013–2016, Texas Instruments Incorporated # 7 Detailed Description ## 7.1 Overview The device integrates an asynchronous switch-mode power-supply converter with a internal FET that converts the input battery voltage to a 5.45-V preregulator output. This 5.45-V output supplies the other regulators. The switching frequency range is from 2 MHz to 3 MHz, allowing the use of low-profile inductors and low value input and output capacitors. External loop compensation provides flexibility which optimizes the converter response for the appropriate operating condition. A fixed 5-V linear regulator with an internal FET is integrated as an external peripheral supply. A fixed 3.3-V linear regulator controller with external bi-polar transistor is used for an IO supply, for example. A fixed 1.2-V linear regulator controller with external bi-polar transistor is used for a CPU Core supply, for example. The device has a voltage supervisor which monitors the output of the switch-mode power supply, the 3.3-V linear regulator, and the 1.2-V linear regulator. An external timing capacitor sets the power-on delay and the release of the reset output nRST. This reset output is also used to indicate if the switch-mode supply, the 3.3-V linear regulator supply, or the 1.2-V linear regulator supply is outside the set limits. The 5-V regulator tracks the 3.3-V linear regulator within the specified limits. # 7.2 Functional Block Diagram Copyright © 2016, Texas Instruments Incorporated Pin numbers apply to the PWP package. # 7.3 Feature Description # 7.3.1 Buck Converter # 7.3.1.1 PWM Operation The switch-mode power supply (SMPS) operates in a fixed-frequency pulse-width modulation (PWM) mode. The switching frequency is set by an external resistor or synchronized with an external clock input. The internal N-channel MOSFET is turned on at the beginning of each cycle. This MOSFET is turned off when the PWM comparator resets the latch. Once the high external FET is turned off, the external Schottky diode recirculates the energy stored in the inductor for the remainder of the switching period. The external bootstrap capacitor acts as a voltage supply for the internal high-side MOSFET. This capacitor is recharged on every recirculation cycle (when the internal high-side MOSFET is turned OFF). In case of a VIN close to the desired output voltage, requiring a nearly 100% duty cycle for the internal high side MOSFET, the device automatically revert to 87% to allow the bootstrap capacitor to recharge. #### 7.3.1.2 Voltage-Mode Control Loop The voltage-mode control monitors the set output voltage and processes the signal to control the internal MOSFET. A voltage feedback signal is compared to a constant ramp waveform, resulting in a PWM modulation pulse. An input line-voltage feedforward technique is incorporated to compensate for changes in the input voltage and ensures the output voltage is stable by adjusting the ramp waveform for the correct duty cycle. The internal MOSFET is protected from excess power dissipation with a current limit and frequency foldback circuitry during an output-to-ground short-circuit event. A combination of internal and external components forms a compensation network to ensure error-amplifier gain does not cause instability due to input voltage changes or load perturbations. # 7.3.1.3 Output Voltage 5.45 V (VREG) Output voltage VREG is generated by the converter supplied from the battery voltage VIN and the external components (L, C). The output is sensed through an internal resistor divider and compared with an internal reference voltage. This output requires larger output capacitors (4.7- $\mu$ F to 10- $\mu$ F range) to ensure that during load transients the output does not drop below the reset threshold for a period longer than the reset deglitch filter time. An internal load is enabled for a short period whenever - a start-up condition occurs, that is, during power up or when IGN\_EN or EN is toggled. - an overvoltage condition exists on this output. # 7.3.1.4 Switching Frequency (RT/CLK) The oscillator frequency of the buck regulator is selectable by means of a resistor placed at the RT/CLK pin to ground. The switching frequency ( $f_{SW}$ ) can be set in the range 2 MHz to 3 MHz in this resistor mode. Alternatively, if there is an external clock input signal, the internal oscillator synchronizes to this signal within 10 $\mu$ s. The following equation determines the value of resistor (RT) for the required switching frequency f<sub>SW</sub>. $$RT = \frac{98.4 \times 10^9}{f_{SW}} \quad \text{(Ohms)}$$ (1) # 7.3.1.5 Boost Capacitor (BOOT) This capacitor provides the gate-drive voltage for the internal MOSFET switch. X7R and X5R grade dielectrics are recommended due to their stable values over temperature. Usually, a 0.1-µF capacitor is used for the boot capacitor. Copyright © 2013–2016, Texas Instruments Incorporated # **Feature Description (continued)** # 7.3.1.6 Soft Start (SS) To limit the start-up inrush current for the switch-mode supply, an internal soft-start circuit is used to ramp up the reference voltage from 0 V to the final value of 0.8 V. The regulator uses the internal reference or the SS-pin voltage as the power-supply reference voltage to regulate the output accordingly. The following equation determines the soft-start timing. Time $$(t_{SS}) = \frac{C \times 0.8 \text{ V}}{50 \mu A}$$ where # 7.3.1.7 Power-On Delay (DELAY) The power-on delay function delays the release of the nRST line. The method of operation is to detect when all VREG (5.45 V), 3.3-V and 1.2-V power-supply outputs are above 90% (typical) of the set value. This then triggers a current source to charge the external capacitor on the DELAY pin. Once this capacitor is charged to approximately 2 V, the nRST line is asserted high. The delay time is calculated using the following equation: $$t_{DELAY} = \frac{2 \ V \times C}{2 \ \mu A}$$ where Example: For a 20-ms delay, C = 20 nf. # 7.3.1.8 Reset (nRST) The nRST pin is an open-drain output. The power-on reset signal is a voltage supervisor output to indicate the output voltages on VREG (5.45 V), 3.3 V, and 1.2 V are within the specified tolerance of their set regulated voltages. Additionally, whenever both the IGN\_EN and EN pins are low or open, nRST is immediately asserted low regardless of the output voltage. If a thermal shutdown occurs due to excessive thermal conditions, this pin is asserted low. Conversely on power down, once the VREG or 3.3V or 1.2V output voltage falls below 90% of its respective set threshold, nRST is pulled low after a de-glitch filter delay of approximately 15 $\mu$ s (max). This is implemented to prevent nRST from being invoked due to noise on the output supplies. #### 7.3.1.9 Thermal Shutdown This device has two independent thermal-sensing circuits for the VREG (5.45 V), 5-V regulators; if either one of these circuits detects the power FET junction temperature to be greater than the set threshold, that particular output-power switch is turned OFF. The appropriate FET turns back on once it is allowed to cool sufficiently. Product Folder Links: TPS65301-Q1 # **Feature Description (continued)** # 7.3.1.10 Reset Function On power up, ALL three regulated supplies, VREG, 3.3 V and 1.2 V have to be more than 90% of their respective value before the delay timer capacitor on delay pin can start charging On power down, if any one of the three regulated supplies, VREG, 3.3 V and 1.2 V drops below the 90% of it's value nRST is asserted low after a small deglitch filter time. Once nRST is asserted low, it can only go high again after ALL three supplies are above the 90% value and delay pin voltage higher than 2 V. Figure 12. Reset Function Copyright © 2013–2016, Texas Instruments Incorporated # **Feature Description (continued)** # 7.3.2 Linear Regulators # 7.3.2.1 Fixed Linear Regulator Output (5 V) This is a fixed, regulated output of 5 V $\pm 2\%$ over temperature and input supply using a precision voltage-sense resistor network. A low-ESR ceramic capacitor is required for loop stabilization; this capacitor must be placed close to the pin of the IC. This output is protected against shorts to ground by a foldback current limit for safe operating conditions, and a current limit for limiting inrush current due to depleted charge on the output capacitor. Initial IGN\_EN or EN initiates power cycle of the soft-start circuit on this regulator. The soft-start takes typically 13 ms. This output may require a larger output capacitor to ensure that during load transients the output does not drop below the required regulated specifications. # 7.3.2.2 Fixed Linear Regulator Controller (3.3 V) The linear regulator controller requires an external NPN bipolar pass transistor of sufficient gain stage to support the maximum load current required. The base-drive output current is protected by current limiting both the source and sink drive circuitry. The 3.3VSENSE pin is the remote sense input of the output of the REG3 supply and controls the 3.3VDRIVE output accordingly. This regulator is fixed 3.3 V with ±2% tolerance using a precision voltage-sense resistor network. A low-ESR ceramic output capacitor is used for loop compensation of the regulator. A voltage on this pin of less than approximately 50% of the regulated value initiates a current limit on the 3.3VDRIVE output. This output may require larger output capacitors to support load transients, so the output does not drop below 90% of 3.3 V. # 7.3.2.3 Fixed Linear Regulator Controller (1.2 V) The linear regulator controller requires an external NPN bipolar pass transistor of sufficient gain stage to support the maximum load current required. The 1.2VSENSE pin is the remote sense input of the output of 1.2-V supply and controls the 1.2VDRIVE output accordingly. This regulator output is 1.2 V with ±2% tolerance using a precision voltage-sense resistor network. A low-ESR ceramic output capacitor is used for loop compensation of the regulator. A voltage on this pin of less than approximately 50% of the regulated value initiates a current limit on the 1.2VDRIVE output. This output may require larger output capacitors to support load transients, so the output does not drop below 90% of 1.2 V. # 7.3.2.4 Protected Sensor Supply Output (5VS) This is a fixed regulated output of 5 V ±2% over temperature and input supply using precision voltage sense resistor network. A low ESR ceramic capacitor is required for loop stabilization; this capacitor must be placed close to the pin of the IC. This output is protected against shorts to ground by a fold back current limit for safe operation conditions, and a current limit for limiting in-rush current due to depleted charge on the output capacitance. This output is also protected against shorts to battery voltage by limiting the reverse current. This supply can thus be used to power a sensor outside the electrical control unit ECU. On initial IGN\_EN or EN power cycle the soft start circuit on this regulator is initiated. The soft-start takes typically 10 ms. This output may require larger output capacitor to ensure that during load transients the output does NOT drop below the required regulated specifications. Product Folder Links: TPS65301-Q1 #### 7.4 Device Functional Modes # 7.4.1 Operational Mode The purpose of the EN input is to keep the regulated supplies ON for a period for the microprocessor to log information into the memory locations once the ignition input is disabled. The microprocessor disables the power supplies by pulling EN low after this activity is complete (see Table 1). Table 1. Enable Logic Table | IGN_EN | EN | nRST | OUTPUTS | |--------|----|------------------|-------------------| | Н | Н | Н | ON | | Н | L | Н | ON | | L | Н | H <sup>(1)</sup> | ON <sup>(1)</sup> | | L | L | L | OFF | (1) If IGN\_EN was high before. # 7.4.2 Buck Converter Modes of Operation # 7.4.2.1 Modes of Operation The converter operates in different modes based on load current, input voltage, and component selection. ## 7.4.2.1.1 Continuous-Conduction Mode (CCM) This mode of operation is typically when the inductor current is non-zero and the load current is greater than $I_{L CCM}$ . $$I_{IND\_CCM} \ge \frac{(1-D) \times VREG}{2 \times f_{SW} \times L}$$ where - I<sub>IND CCM</sub> = Inductor current in continuous-conduction mode - D = duty cycle - VREG = output voltage - L = Inductor In this mode, the duty cycle should always be greater than the minimum $t_{\text{ON}}$ or the converter may go into burst mode. # 7.4.2.1.2 Discontinuous Mode (DCM) $$I_{IND\_DCM} \ge \frac{(1-D) \times VREG}{2 \times f_{SW} \times L}$$ (5) This mode of operation is typically when the inductor current goes to zero and the load current is less than $I_{IND\ DCM}$ . # 7.4.2.2 Tracking Mode When the input voltage is low and the converter approaches approximately 100% duty cycle, the following equation determines the output voltage. $$VREG = \left(1 - \frac{t_{OFF\_MIN}}{T}\right) \times (VIN - I_{Load} \times R_{DS})$$ where - T = Period - R<sub>DS</sub> = Internal FET resistance - I<sub>LOAD</sub> = Output load current (6) # 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 8.1 Application Information This section is a starting point and theoretical representation of the values to be used for the application, further optimization of the components derived may be required to improve the performance of the device. # 8.2 Typical Application Copyright © 2016, Texas Instruments Incorporated L: B82462G4103MOOO (EPCOS) or XFL4020 472MEB (Coilcraft) S1: MBRS310T3 (ON Semiconductors) or SS3H10 (Vishay) S2: B240A, SS16 (Vishay) External BJT: PBSS302NZ (NXP) Figure 13. Application Schematic # **Typical Application (continued)** # 8.2.1 Design Requirements For this design example, use the parameters listed in Table 2. **Table 2. Switching Regulator Requirements** | PARAMETER | REQUIREMENT | |-----------------------------------------------|----------------------------------| | Input voltage, V <sub>I</sub> | 6.5 V to 27 V, typical 14 V | | Output voltage, 5.45 V | 5.45 V <sub>O</sub> ±2% at 6.3 W | | Maximum output current I <sub>5.45V_max</sub> | 1 A | | Minimum output current I <sub>5.45V_min</sub> | 0.01 A | | Transient response 0.01 A to 0.8 A | 5% | | Reset threshold | 90% of output voltage | | 5V | 5 V <sub>O</sub> at 1 W | | 3.3V | 3.3 V <sub>O</sub> at 1 W | | 1.2V | 1.2 V <sub>O</sub> at 0.5 W | | 5VS | 5 V <sub>O</sub> at 0.5 W | | Switching frequency f <sub>SW</sub> | 2.5 MHz | | Overvoltage threshold | 106% of output voltage | | Undervoltage threshold | 95% of output voltage | # 8.2.2 Detailed Design Procedure The following design procedure provides typical application procedures as well as the details of a switching regulator design using the requirements listed in Table 2. # 8.2.2.1 Duty Cycle Use Equation 7 to calculate the duty cycle. $$D = \frac{V_O}{V_I} = \frac{5.45}{14} = 0.389$$ where • $$V_1$$ = Input voltage (7) # 8.2.2.2 Output Inductor Selection (L) The minimum inductor value is calculated using the coefficient $K_{IND}$ that represents the amount of inductor ripple current relative to the maximum output current. The inductor ripple current is filtered by the output capacitor, and so the typical range of this ripple current is in the range of $K_{IND} = 0.2$ to 0.3, depending on the ESR and the ripple-current rating of the output capacitor. For this design example, use Equation 8 to calculate the inductor ripple current. $$I_{Ripple} = K_{IND} \times I_{O} = 0.25 \times 1 A = 0.25 A$$ where The benefits of a low inductor value include the following: - Low inductor value gives high di/dt, which allows for fewer output capacitors for good load transient response. - Gives higher saturation current for the core due to fewer turns - Fewer turns yields low DCR and therefore less dc inductor losses in the windings. - · High di/dt provides faster response to load steps. Copyright © 2013–2016, Texas Instruments Incorporated The benefits of a high inductor value include the following: - Low ripple current leads to lower conduction losses in MOSFETs - Low ripple; means lower RMS ripple current for capacitors - Low ripple; yields low ac inductor losses in the core (flux) and windings (skin effect) - · Low ripple; gives continuous inductor current flow over a wide load range For this design example a value of 10 $\mu$ H was selected because of variations in temperature and inductor tolerance. Use Equation 9 to find the value of $L_{Min}$ . $$L_{Min} = \frac{(V_{I-Max} - V_{O}) \times V_{O}}{f_{SW} \times I_{Ripple} \times V_{I-Max}} = \frac{(27 \text{ V} - 5.45 \text{ V}) \times 5.45 \text{ V}}{2.5 \text{ MHz} \times 0.25 \text{ A} \times 27 \text{ V}} = 7 \text{ } \mu\text{H}$$ where - f<sub>SW</sub> = the regulator switching frequency - $I_{Ripple}$ = Allowable ripple current in the inductor, typically ±20% of maximum output load $I_{O}$ (9) For this design, use Equation 10 to calculate the inductor peak current. $$I_{L-Peak} = I_O + \frac{I_{Ripple}}{2} = 1 A + \frac{0.25 A}{2} = 1.125 A$$ (10) # 8.2.2.3 Output Capacitor Selection (C<sub>○</sub>) The selection of the output capacitor determines several parameters in the operation of the converter, the modulator pole, the voltage droop on the output capacitor, and the output ripple. During a load step from no load to full load or changes in the input voltage, the output capacitor must hold up the output voltage above a certain level for a specified time and not issue a reset until the main regulator control loop responds to the change. The capacitance value determines the modulator pole and the rolloff frequency due to the LC output-filter double pole—the output ripple voltage is a product of the output capacitor ESR and ripple current Use Equation 11 to calculate the minimum capacitance required to maintain desired output voltage during a high-to-low load transition and prevent overshoot. $$C_{O} = \frac{L\left( \left( I_{O-max} \right)^{2} - \left( I_{O-min} \right)^{2} \right)}{\left( V_{O-max} \right)^{2} - \left( V_{O-min} \right)^{2}} = \frac{10 \ \mu H\left( \left( 1 \text{ A} \right)^{2} - \left( 0.01 \text{ A} \right)^{2} \right)}{\left( 5.6 \text{ V} \right)^{2} - \left( 5.3 \text{ V} \right)^{2}} = 3.06 \ \mu F$$ where - I<sub>o-max</sub> is the maximum output current - I<sub>o-min</sub> is the minimum output current The difference between the output current, maximum to minimum, is the worst-case load step in the system. - V<sub>o-max</sub> is maximum tolerance of regulated output voltage - V<sub>o-min</sub> is the minimum tolerance of regulated output voltage (11) Use Equation 12 to calculate the output capacitor root-mean-square (RMS) ripple current $I_{O\_RMS}$ . This is to prevent excess heating or failure because of high ripple currents. This parameter is sometimes specified by the manufacturer. Therefore, because of variations in temperature and manufacture, use a 10-µF capacitor with a voltage rating greater than the maximum 10-V output. $$I_{O\_RMS} = \frac{V_{O} \times (V_{I-max} - V_{O})}{\sqrt{12} \times V_{I-max} \times L \times f_{SW}} = \frac{5.45 \text{ V} \times (27 \text{ V} - 5.45 \text{ V})}{\sqrt{12} \times 27 \text{ V} \times 10 \text{ } \mu\text{H} \times 2.5 \text{ MHz}} = 0.050 \text{ A}$$ (12) (13) (14) # 8.2.2.4 External Schottky Diode (D) Power Dissipation The TPS65301-Q1 device requires an external ultrafast Schottky diode with fast reverse-recovery time connected between the PH and power ground pins. The diode conducts the output current during the off-state of the internal power switch. This diode must have a reverse breakdown higher than the maximum input voltage of the application. A Schottky diode is selected for its lower forward voltage. The Schottky diode is selected based on the appropriate power rating, which factors in the DC conduction losses and the AC losses because of the high switching frequencies. The power dissipation P<sub>D</sub> is calculated with Equation 14. $$P_D = I_O \times V_{FD} \times \left(1 - D\right) + \frac{\left(V_I - V_{FD}\right)^2 \times f_{SW} \times C_J}{2} = 1.4 \times 0.55 \text{ V} \times (1 - 0.389) + \frac{(14 \text{ V} - 0.55 \text{ V})^2 \times 2.5 \text{ MHz} \times 30 \text{ pF}}{2} = 0.34 \text{ W}$$ where - V<sub>FD</sub> = forward conducting voltage of Schottky diode - C<sub>J</sub> = junction capacitance of the Schottky diode # 8.2.2.5 Input Capacitor (C<sub>i</sub>) The TPS65301-Q1 requires an input ceramic decoupling capacitor type X5R or X7R and bulk capacitance to minimize input ripple voltage. The dc voltage rating of this input capacitance must be greater than the maximum input voltage. The capacitor must have an input ripple-current rating higher than the maximum input ripple current of the converter for the application. The input capacitors for power regulators are chosen to have reasonable capacitance-to-volume ratio and to be fairly stable over temperature. The value of the input capacitance is based on the input voltage desired ( $\Delta V_{I}$ ). Use Equation 15 to calculate the input capacitance. $$C_{I} = \frac{I_{O\_max} \times 0.25}{\Delta V_{I} \times f_{SW}} = \frac{1 \text{ A} \times 0.25}{0.3 \text{ V} \times 2.5 \text{ MHz}} = 0.33 \text{ } \mu\text{F} \tag{15}$$ Use Equation 16 to calculate the input-capacitor root-mean-square (RMS) ripple current I<sub>I RMS</sub>. Because of variations in temperature and manufacture, use a 10-µF capacitor with a voltage rating greater than the maximum 45-V transient. $$I_{I\_RMS} = I_{O} \times \sqrt{\frac{V_{O}}{V_{I\_min}}} \times \left(\frac{V_{I\_min} - V_{O}}{V_{I\_min}}\right) = 1 \text{ A} \times \sqrt{\frac{5.45 \text{ V}}{6 \text{ V}}} \times \left(\frac{6 \text{ V} - 5.45 \text{ V}}{6 \text{ V}}\right) = 0.29 \text{ A}$$ (16) # 8.2.2.6 Loop Compensation The double pole is due to the output-filter components inductor and capacitor. The calculations for the following equations use values taken from Figure 14. Copyright © 2013-2016, Texas Instruments Incorporated # TEXAS INSTRUMENTS # 8.2.2.6.1 Loop-Control Frequency Compensation Type 3 Compensation Figure 14. Loop-Control Frequency Compensation #### 8.2.2.6.1.1 Type III Compensation $f_{CO} = f_{SW} \times 0.1$ (the cutoff frequency when the gain is 1 is called the unity-gain frequency). $f_{CO}$ is typically 1/5 to 1/10 of the switching frequency double-pole frequency response due to the LC output filter. The LC output filter gives a *double pole*, which has a $-180^{\circ}$ phase shift. Make the two zeroes close to the double pole (LC), for example, $f_{Z1} \approx f_{Z2} \approx \frac{1}{2}\pi (LC_{OUT})^{\frac{1}{2}}$ . - 1. Make the first zero below the filter double pole (approximately 50% to 75% of $f_{LC}$ ) - 2. Make the second zero at the filter double pole (f<sub>IC</sub>) Make the two poles above the crossover frequency f<sub>CO</sub>. - 3. Make the first pole at the ESR frequency (f<sub>ESR</sub>) - 4. Make the second pole at 0.5 the switching frequency The following compensation components are integrated in the device with the following typical values. Guidelines for compensation components: $$R3 = 8 k\Omega$$ , $C4 = 140 pF$ , $C2 = 20 pF$ Use Equation 17 to calculate the double pole to calculate the output filter components LC. $$f_{LC} = \frac{1}{2\pi\sqrt{LC_O}} = \frac{1}{2\pi\sqrt{10~\mu H \times 10~\mu F}} = 15.9~kHz \tag{17}$$ The ESR of the output capacitor C gives a zero that has a 90° phase shift. The ESR of the output capacitor should be in the range of 1 m $\Omega$ to 100 m $\Omega$ . Use Equation 18 to calculate the value of $f_{ESR}$ . $$f_{ESR} = \frac{1}{2\pi \times C_{O} \times ESR} = \frac{1}{2\pi \times 10 \ \mu F \times 0.005 \ \Omega} = 3.2 \ MHz \tag{18}$$ 0 Submit Documentation Feedback Copyright © 2013–2016, Texas Instruments Incorporated # 8.2.2.6.1.2 PWM Modulator Gain K $$K = \frac{V_l}{V_{ramp}}$$ where • $$V_{ramp} = V_1 / 10$$ , $V_1 = Input operating voltage$ (19) #### 8.2.2.6.1.3 Resistor Values In this design example, select a value of 94.7 kΩ for R5 and use Equation 20 to calculate the value of R4. $$R4 = \frac{R5 \times (V_O - Vref)}{Vref} = \frac{94.7 \text{ k}\Omega \times (5.45 \text{ V} - 2 \text{ V})}{2 \text{ V}} = 163.36 \text{ k}\Omega$$ (20) Use Equation 21 to calculate the value of R2 for this design example. $$R2 = \frac{f_{CO} \times V_{ramp} \times R4}{f_{LC} \times V_{I}} = \frac{250 \text{ kHz} \times 1.4 \text{ V} \times 163.36 \text{ k}\Omega}{15.9 \text{ kHz} \times 14 \text{ V}} = 256.9 \text{ k}\Omega$$ (21) Calculate C3 based on placing a zero at 50% to 75% of the output-filter double-pole frequency (below set at 50%). For this design example, use Equation 22 to calculate the value of C3 as 786 pF. $$C3 = \frac{1}{\pi \times R2 \times f_{LC}} = \frac{1}{\pi \times 256.9 \text{ k}\Omega \times 15.9 \text{ kHz}} = 786 \text{ pF}$$ (22) # 8.2.2.6.1.4 Gain of Amplifier $$A_{V} = \frac{R2 \times (R4 + R3)}{(R4 \times R3)} \tag{23}$$ # 8.2.2.6.1.5 Poles and Zero Frequencies The following equations were used in this design example: $$\begin{split} f_{P1} &= \frac{1}{2\pi \times R2 \times C2} = \frac{1}{2\pi \times 256.9 \text{ k}\Omega \times 20 \text{ pF}} = 30.98 \text{ kHz} \\ f_{P2} &= \frac{1}{2\pi \times R3 \times C4} = \frac{1}{2\pi \times 8 \text{ k}\Omega \times 140 \text{ pF}} = 142.1 \text{ kHz} \\ f_{Z1} &= \frac{1}{2\pi \times R2 \times C3} = \frac{1}{2\pi \times 264.2 \text{ k}\Omega \times 76 \text{ pF}} = 7.93 \text{ kHz} \\ f_{Z2} &= \frac{1}{2\pi \times R4 \times C4} = \frac{1}{2\pi \times 168 \text{ k}\Omega \times 140 \text{ pF}} = 6.77 \text{ kHz} \end{split}$$ Figure 15. Typical Gain vs Frequency # 8.2.2.7 Power Dissipation # 8.2.2.7.1 Switch-Mode Power-Supply Losses The power dissipation losses are applicable for continuous-conduction mode operation (CCM). 1. Conduction losses $$P_{5.45V CON} = I_O^2 \times R_{ds(on)} \times (V_O/V_I)$$ where - I<sub>O</sub> = Output current - V<sub>O</sub> = VREG = Output voltage - V<sub>I</sub> = Input voltage 2. Switching losses $$P_{5.45\text{V}\_\text{SW}} = \frac{1}{2} \times V_{\text{I}} \times I_{\text{O}} \times (t_{\text{r}} + t_{\text{f}}) \times f_{\text{SW}}$$ where - t<sub>r</sub> = FET switching rise time (t<sub>r</sub> max = 20 ns) - $t_f = FET$ switching fall time ( $t_f$ max = 20 ns) (26) 3. Gate drive losses $$P_{5.45V\_Gate} = V_{drive} \times Qg \times f_{sw}$$ where - $V_{drive}$ = FET gate-drive voltage (typically $V_{drive}$ = 6 V and $V_{drive}$ max = 8 V) - Qg = 1 × $10^{-9}$ (nC) (typical) (27) 4. Supply losses $$P_{IC} = V_{I} \times I_{q} - normal$$ (28) Therefore: $$P_{Total} = P_{CON} + P_{SW} + P_{Gate} + P_{5V\_Lin Reg} + P_{IC}$$ (29) Submit Documentation Feedback Copyright © 2013–2016, Texas Instruments Incorporated # 8.2.2.7.2 Linear Regulator (5V) and Sensor Supply (5VS) $$P_{5V \text{ Lin Reg}} = (VREG - 5 \text{ V}) \times I_{O 5V}$$ $$(30)$$ $$P_{5VS \text{ Lin Reg}} = (VREG - 5 \text{ V}) \times I_{O 5VS}$$ (31) Therefore, for this design, the following equations were used: $$P_{5.45V CON} = I_0^2 \times Rds_{ON} \times (V_O / V_I) = (1 \text{ A})^2 \times 0.5 \Omega \times (5.45 \text{ V} / 14 \text{ V}) = 0.195 \text{ W}$$ $$P_{5.45\_SW} = 1/2 \times V_1 \times I_0 \times (tr + tf) \times f_{SW}$$ = 1/2 \times 14 V \times 1 A \times (20 ns + 20 ns) \times 2.5 MHz = 0.7 W $$P_{5.45V~Gate} = V_{drive} \times Q_{a} \times f_{SW} = 8 \text{ V} \times 1 \text{ nC} \times 2.5 \text{ MHz} = 0.02 \text{ W}$$ $$P_{5V \text{ Lin Reg}} = (VREG - 5 \text{ V}) \times I_O = (5.45 \text{ V} - 5 \text{ V}) \times 0.2 \text{ A} = 0.09 \text{ W}$$ $$P_{5VS \text{ Lin Reg}} = (VREG - 5 \text{ V}) \times I_O = (5.45 \text{ V} - 5 \text{ V}) \times 0.1 \text{ A} = 0.045 \text{ W}$$ $$P_{IC} = V_I \times I_{IC} = 14 \text{ V} \times 5.47 \text{ mA} = 0.08 \text{ W}$$ $$P_{Total} = P_{5.45V\_CON} + P_{5.45V\_SW} + P_{5.45V\_Gate} + P_{5V\_LinReg} + P_{5VS\_LinReg} + P_{IC}$$ $$= 0.195 \text{ W} + 0.7 \text{ W} + 0.02 \text{ W} + 0.09 \text{ W} + 0.045 \text{ W} + 0.08 \text{ W} = 1.13 \text{ W}$$ (32) #### 8.2.2.7.3 Total Power Dissipation For given operating ambient temperature, T<sub>A</sub>: $$T_J = T_A + R_{th} \times P_{Total}$$ where - T<sub>J</sub> = Junction temperature in °C - T<sub>A</sub> = Ambient temperature in °C - R<sub>th</sub> = Thermal resistance of package in (°C/W) For a given max junction temperature T<sub>J-Max</sub> = 150°C $$T_{A-Max} = T_{J-Max} - R_{th} \times P_{Total}$$ where T<sub>A-Max</sub> = Maximum ambient temperature in °C Other factors not included in the foregoing information which affect the overall efficiency and power losses are - Inductor AC and DC losses - Trace resistance and losses associated with the copper trace routing connection - Schottky diode Copyright © 2013–2016, Texas Instruments Incorporated Figure 16. Power Dissipation Derating Profile, 24-Pin PWP Package With Thermal Pad # 8.2.3 Application Curves # 9 Power Supply Recommendations The TPS65301-Q1 device is designed to operate using an input supply voltage range from 5.6 V to 40 V. # 10 Layout # 10.1 Layout Guidelines The following guidelines are recommended for PCB layout of the TPS65301-Q1 device. # 10.1.1 Inductor (L) Use a low-EMI inductor with a ferrite-type shielded core. Other types of inductors may be used; however, they must have low-EMI characteristics and be located away from the low-power traces and components in the circuit. # 10.1.2 Input Filter Capacitors (C<sub>1</sub>) Input ceramic filter capacitors should be located in close proximity to the VIN pin. Surface-mount capacitors are recommended to minimize lead length and reduce noise coupling. #### 10.1.3 Feedback Route the feedback trace such that there is minimum interaction with any noise sources associated with the switching components. Recommended practice is to ensure placing the inductor away from the feedback trace to prevent a source of EMI noise. #### 10.1.4 Traces and Ground Plane All power (high-current) traces should be thick and as short as possible. The inductor and output capacitors should be as close to each other as possible. This reduces EMI radiated by the power traces due to high switching currents. In a two-sided PCB it is recommended to have ground planes on both sides of the PCB to help reduce noise and ground-loop errors. The ground connection for the input and output capacitors and IC ground should be connected to this ground plane. In a multi-layer PCB, the ground plane is used to separate the power plane (where high switching currents and components are placed) from the signal plane (where the feedback trace and components are) for improved performance. Also arrange the components such that the switching-current loops curl in the same direction. Place the high-current components such that during conduction the current path is in the same direction. This prevents magnetic field reversal caused by the traces between the two half-cycles, helping to reduce radiated EMI. Product Folder Links: TPS65301-Q1 # 10.2 Layout Example T1, T2 are PSS302NZ, sufficent heat sink may be required for power dissipation Figure 22. PCB Layout Copyright © 2013–2016, Texas Instruments Incorporated Submit Documentation Feedback 27 # 11 Device and Documentation Support # 11.1 Documentation Support #### 11.1.1 Related Documentation For related documentation see the following: TPS65301EVM User's Guide, SLVU929 # 11.2 Community Resource The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.3 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. # 11.4 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. # 11.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TPS65301-Q1 # PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | TPS65301QPWPRQ1 | ACTIVE | HTSSOP | PWP | 24 | 2000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | TPS65301 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Dec-2023 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS65301QPWPRQ1 | HTSSOP | PWP | 24 | 2000 | 330.0 | 16.4 | 6.95 | 8.3 | 1.6 | 8.0 | 16.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Dec-2023 # \*All dimensions are nominal | | Device | Device Package Type | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|-----------------|---------------------|-----|------|------|-------------|------------|-------------|--| | ı | TPS65301QPWPRQ1 | HTSSOP | PWP | 24 | 2000 | 350.0 | 350.0 | 43.0 | | 4.4 x 7.6, 0.65 mm pitch PLASTIC SMALL OUTLINE This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. # · Significant # PowerPAD™ TSSOP - 1.2 mm max height PLASTIC SMALL OUTLINE # NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153. - 5. Features may not be present and may vary. PLASTIC SMALL OUTLINE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004). - 9. Size of metal pad may vary due to creepage requirement. PLASTIC SMALL OUTLINE NOTES: (continued) - 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 11. Board assembly site may have different recommendations for stencil design. # IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated