# TPS737-Q1 Automotive, 1A Low-Dropout Regulator With Reverse Current Protection ### 1 Features - AEC-Q100 qualified for automotive applications: - Temperature grade 1: –40°C to +125°C, T<sub>△</sub> - Device HBM ESD classification level 2 - Device CDM ESD classification level C4A - Stable with 1µF or larger ceramic output capacitor - Input voltage range: 2.2V to 5.5V - Ultra-low dropout voltage: 130mV (typical) at 1A - Excellent load transient response, even with only 1µF output capacitor - NMOS topology delivers low reverse leakage current - 1% initial accuracy - 3% overall accuracy over line, load, and temperature - Less than 20nA (typical) quiescent current in shutdown mode - Thermal shutdown and current limit for fault protection - Available in multiple output voltage versions ## 2 Applications - Point of load regulation for DSPs, FPGAs, ASICs, and microprocessors - Post-regulation for switching supplies - Portable-, battery-powered equipment ## 3 Description The TPS737-Q1 linear low-dropout (LDO) voltage regulator uses an n-type field effect transistor (NMOS) pass transistor in a voltage-follower configuration. This topology is relatively insensitive to output capacitor value and ESR, allowing a wide variety of load configurations. Load transient response is excellent, even with a small 1µF ceramic output capacitor. The NMOS topology also allows very low dropout. The TPS737-Q1 uses an advanced bipolar complementary metal-oxide semiconductor (BiCMOS) process. This process yields high precision and delivers very low dropout voltages and low ground pin current. Current consumption, when not enabled, is under 20nA and is designed for portable applications. This device is protected by thermal shutdown and foldback current limit. #### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | |-------------|------------------------|-----------------------------| | TPS737-Q1 | DRB (VSON, 8) | 3mm × 3mm | - For more information, see the Mechanical, Packaging, and Orderable Information. - (2) The package size (length × width) is a nominal value and includes pins, where applicable. **Typical Application Circuit** # **Table of Contents** | 1 Features | 1 7.1 Application Information | |----------------------------------------------------|-----------------------------------------------------------| | 4 Pin Configuration and Functions 5 Specifications | | | 5.1 Absolute Maximum Ratings | | | 5.2 ESD Ratings | | | 5.3 Recommended Operating Conditions | | | 5.4 Thermal Information | | | 5.5 Electrical Characteristics | | | 5.6 Typical Characteristics | 6 8.5 Electrostatic Discharge Caution23 | | 6 Detailed Description | | | 6.1 Overview | | | 6.2 Functional Block Diagrams | 5 10 Mechanical, Packaging, and Orderable 6 Information24 | # 4 Pin Configuration and Functions Figure 4-1. DRB Package, 8-Pin VSON (Top View) **Table 4-1. Pin Functions** | PIN | | I/O | DESCRIPTION | |------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | EN | 5 | I | Driving the enable pin (EN) high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. See the <i>Enable Pin and Shutdown</i> section for more details. Do not leave EN floating. Connect EN to IN if this pin is not used. | | FB | 3 | I | Adjustable voltage version only. This pin is the input to the control loop error amplifier, and is used to set the output voltage of the device. | | GND | 4, Pad | G | Ground | | IN | 8 | I | Unregulated input supply | | NR | 3 | _ | Fixed voltage versions only. Connecting an external capacitor to this pin bypasses noise generated by the internal band-gap, reducing output noise to very low levels. | | OUT | 1 | 0 | Regulator output. A 1µF or larger capacitor of any type is required for stability. | | NC | 2, 6, 7 | _ | No internal connection | ## **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating junction temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------------------------|------------------------------------|------------|---------------|------| | | Input, V <sub>IN</sub> | -0.3 | 6 | | | Voltage | Enable, V <sub>EN</sub> | -0.3 | 6 | v | | Voltage | Output, V <sub>OUT</sub> | -0.3 | 5.5 | v | | | V <sub>NR</sub> , V <sub>FB</sub> | -0.3 | 6 | | | Current | Maximum output, I <sub>OUT</sub> | Internall | y limited | | | Output short-circuit duration | | Indef | finite | | | Continuous total power dissipation | P <sub>DISS</sub> | See Therma | I Information | | | Temperature | Operating junction, T <sub>J</sub> | -55 | 150 | °C | | Temperature | Storage, T <sub>stg</sub> | | 150 | C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V | | | | Charged-device model (CDM), per AEC Q100-011 | ±500 | v | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ## **5.3 Recommended Operating Conditions** over operating junction temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |------------------|--------------------------------|-----|-----|-----|------| | V <sub>IN</sub> | Input supply voltage | 2.2 | | 5.5 | V | | I <sub>OUT</sub> | Output current | 0 | | 1 | Α | | T <sub>J</sub> | Operating junction temperature | -40 | | 125 | °C | ## **5.4 Thermal Information** | | <i>m</i> | TPS737-Q1 New silicon | TPS737-Q1<br>Legacy silicon | | |-----------------------|----------------------------------------------|-----------------------|-----------------------------|------| | | THERMAL METRIC <sup>(1)</sup> | DRB (VSON) | DRB (VSON) | UNIT | | | | 8 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 49.4 | 52.2 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 76.6 | 59.4 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 22.0 | 19.3 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 3.8 | 2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 22.0 | 19.3 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 3.8 | 11.8 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. ## 5.5 Electrical Characteristics Over operating temperature range (T<sub>J</sub> = $-40^{\circ}$ C to 125°C), V<sub>IN</sub> = V<sub>OUT(nom)</sub> + 1V<sup>(1)</sup>, I<sub>OUT</sub> = 10mA, V<sub>EN</sub> = 2.2V, and C<sub>OUT</sub> = 2.2µF (unless otherwise noted). Typical values are at T<sub>J</sub> = 25°C | | PARAMETER | TEST | CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------------|--------------------------|-------------------| | V <sub>IN</sub> | Input voltage range <sup>(1)</sup> (2) | | | 2.2 | | 5.5 | V | | V <sub>FB</sub> | Internal reference | T <sub>J</sub> = 25°C | | 1.192 | 1.204 | 1.216 | V | | | Output voltage range (TPS73701) <sup>(3)</sup> | | | $V_{FB}$ | | 5.5 -<br>V <sub>DO</sub> | V | | | | Nominal | T <sub>J</sub> = 25°C | -1 | | 1 | | | $V_{OUT}$ | Accuracy <sup>(1)</sup> (4) | | 5.36V < V <sub>IN</sub> < 5.5V, V <sub>OUT</sub> = 5.08V,<br>10mA < I <sub>OUT</sub> < 800mA,<br>-40°C < T <sub>J</sub> < 85°C, TPS73701, legacy silicon | -2 | | 2 | % | | | , | | $V_{OUT}$ + 0.5V $\leq$ $V_{IN}$ $\leq$ 5.5V; 10mA $\leq$ $I_{OUT}$ $\leq$ 1A, legacy silicon | -3 | ±0.5 | 3 | | | | | over V <sub>IN</sub> , I <sub>OUT</sub> , and T | $V_{OUT}$ + 0.5V $\leq$ $V_{IN}$ $\leq$ 5.5V; 10mA $\leq$ $I_{OUT}$ $\leq$ 1A, new silicon | -1.5 | ±0.5 | 1.5 | | | $\Delta V_{OUT(\Delta VIN)}$ | Line regulation (1) | $V_{OUT(nom)} + 0.5V \le V_{IN} \le 5.$ | 5V | | 0.01 | | %/V | | $\Delta V_{OUT(\Delta IOUT)}$ | Load regulation | 1mA ≤ I <sub>OUT</sub> ≤ 1A | | | 0.002 | | %/mA | | $\Delta V_{OUT(\Delta IOUT)}$ | Load regulation | 10mA ≤ I <sub>OUT</sub> ≤ 1 A | | | 0.0005 | | %/mA | | V <sub>DO</sub> | Dropout voltage <sup>(5)</sup> (V <sub>IN</sub> = V <sub>OUT(nom)</sub> - 0.1V) | I <sub>OUT</sub> = 1A | | | 130 | 500 | mV | | Z <sub>O(DO)</sub> | Output impedance in dropout | $2.2V \le V_{IN} \le V_{OUT} + V_{DO}$ | | | 0.25 | | Ω | | I <sub>CL</sub> | Output current limit | $V_{OUT} = 0.9 \times V_{OUT(nom)}$ | 1.05 | 1.6 | 2.2 | Α | | | I <sub>SC</sub> | Short-circuit current | V <sub>OUT</sub> = 0V | | 450 | | mA | | | I <sub>REV</sub> | Reverse leakage current <sup>(6)</sup> (- | V <sub>EN</sub> ≤ 0.5V, 0V ≤ V <sub>IN</sub> ≤ V <sub>OL</sub> | | 0.1 | | μA | | | I <sub>GND</sub> | Ground pin current | I <sub>OUT</sub> = 10mA (I <sub>Q</sub> ) | | | 400 | | μΑ | | I <sub>GND</sub> | Ground pin current | I <sub>OUT</sub> = 1A, legacy silicon | | | 1300 | | μA | | I <sub>GND</sub> | Ground pin current | I <sub>OUT</sub> = 1A, new silicon | | | 880 | | μA | | I <sub>SHDN</sub> | Shutdown current (I <sub>GND</sub> ) | $V_{EN} \le 0.5 \text{V}, V_{OUT} \le V_{IN} \le 5$ | .5V | | 20 | | nA | | I <sub>FB</sub> | Feedback pin current | | | | 0.1 | 0.6 | μΑ | | DCDD | Power-supply rejection ratio | f = 100Hz, I <sub>OUT</sub> = 1A | | 58 | | -ID | | | PSRR | (ripple rejection) | f = 10kHz, I <sub>OUT</sub> = 1A | | | 37 | | dB | | V <sub>N</sub> | Output noise voltage, BW = 10Hz to 100kHz | C <sub>OUT</sub> = 10μF | | | 27 x<br>V <sub>OUT</sub> | | μV <sub>RMS</sub> | | t <sub>STR</sub> | Startup time | $V_{OUT} = 3V$ , $R_L = 30\Omega$ , $C_{OU}$ | <sub>Γ</sub> = 1μF | | 600 | | μs | | V <sub>EN(high)</sub> | EN pin high (enabled) | | | 1.7 | | V <sub>IN</sub> | V | | V <sub>EN(low)</sub> | EN pin low (shutdown) | | | 0 | | 0.5 | V | | I <sub>EN</sub> | Enable pin current (enabled) | V <sub>EN</sub> = 5.5V | | | 20 | | nA | | т | Thermal shutdown | Shutdown, temperature inc | | 160 | | •6 | | | $T_{SD}$ | temperature | Reset, temperature decrea | sing | 140 | | | °C | | T <sub>J</sub> | Operating junction temperature | | | -40 | | 125 | °C | <sup>(1)</sup> Minimum $V_{IN} = V_{OUT} + V_{DO}$ or 2.2V, whichever is greater. Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback <sup>(2)</sup> For V<sub>OUT(nom)</sub> < 1.6V, when V<sub>IN</sub> ≤ 1.6V, the output locks to V<sub>IN</sub> and may result in a damaging over-voltage condition on the output. To avoid this situation, disable the device before powering down V<sub>IN</sub>. (Legacy silicon only) <sup>(3)</sup> TPS73701-Q1 is tested at $V_{OUT} = 1.2V$ . <sup>(4)</sup> Tolerance of external resistors not included in this specification. <sup>(5)</sup> $V_{DO}$ is not measured for output versions with $V_{OUT(nom)}$ < 2.3V, because minimum $V_{IN}$ = 2.2V. Fixed-voltage versions only; refer to *Application Information* section for more information. ## 5.6 Typical Characteristics $T_J = 25$ °C, $V_{IN} = (V_{OUT(nom)} + 1V)$ , $I_{OUT} = 10$ mA, $V_{EN} = 2.2$ V, $C_{OUT} = 2.2$ µF (unless otherwise noted) Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated $T_J = 25$ °C, $V_{IN} = (V_{OUT(nom)} + 1V)$ , $I_{OUT} = 10$ mA, $V_{EN} = 2.2V$ , $C_{OUT} = 2.2\mu$ F (unless otherwise noted) Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback $T_J = 25$ °C, $V_{IN} = (V_{OUT(nom)} + 1V)$ , $I_{OUT} = 10$ mA, $V_{EN} = 2.2V$ , $C_{OUT} = 2.2\mu$ F (unless otherwise noted) 3,000 I<sub>OUT</sub> = 1A V<sub>IN</sub> = 3.3V $V_{IN} = 2.2V$ $V_{IN} = 5.0V$ 2,500 2,000 I<sub>GND</sub> (µA) 1,500 1,000 500 0 -25 25 50 100 125 -50 Temperature (°C) New silicon Figure 5-13. Ground Pin Current vs Temperature Figure 5-14. Ground Pin Current vs Temperature Figure 5-15. Ground Pin Current In Shutdown vs Temperature Figure 5-16. Ground Pin Current in Shutdown vs Temperature Figure 5-17. Current Limit vs V<sub>OUT</sub> (Foldback) Figure 5-18. Current Limit vs V<sub>OUT</sub> (Foldback) Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated $T_J = 25$ °C, $V_{IN} = (V_{OUT(nom)} + 1V)$ , $I_{OUT} = 10$ mA, $V_{EN} = 2.2V$ , $C_{OUT} = 2.2\mu$ F (unless otherwise noted) Figure 5-20. Current Limit vs VIN Figure 5-21. Current Limit vs Temperature Figure 5-22. Current Limit vs Temperature Figure 5-24. PSRR (Ripple Rejection) vs Frequency $T_J = 25$ °C, $V_{IN} = (V_{OUT(nom)} + 1V)$ , $I_{OUT} = 10$ mA, $V_{EN} = 2.2V$ , $C_{OUT} = 2.2\mu$ F (unless otherwise noted) Figure 5-25. PSRR (Ripple Rejection) vs $V_{IN}$ – $V_{OUT}$ Figure 5-26. PSRR (Ripple Rejection) vs (V<sub>IN</sub> - V<sub>OUT</sub>) Figure 5-27. Noise Spectral Density Figure 5-28. Noise Spectral Density Figure 5-29. TPS73701-Q1 RMS Noise Voltage vs $\mathrm{C_{FB}}$ Figure 5-30. TPS73701-Q1 RMS Noise Voltage vs $C_{\rm FB}$ Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated $T_J = 25$ °C, $V_{IN} = (V_{OUT(nom)} + 1V)$ , $I_{OUT} = 10$ mA, $V_{EN} = 2.2V$ , $C_{OUT} = 2.2\mu$ F (unless otherwise noted) Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback $T_J = 25$ °C, $V_{IN} = (V_{OUT(nom)} + 1V)$ , $I_{OUT} = 10$ mA, $V_{EN} = 2.2$ V, $C_{OUT} = 2.2$ µF (unless otherwise noted) Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated $T_J = 25$ °C, $V_{IN} = (V_{OUT(nom)} + 1V)$ , $I_{OUT} = 10$ mA, $V_{EN} = 2.2$ V, $C_{OUT} = 2.2$ µF (unless otherwise noted) Figure 5-43. TPS73701-Q1, V<sub>OUT</sub> = 3.3V Power-Up And Power-Down Figure 5-44. TPS73701-Q1, V<sub>OUT</sub> = 3.3V Power-Up and Power-Down Figure 5-45. I<sub>ENABLE</sub> vs Temperature Figure 5-46. I<sub>EN</sub> vs Temperature Figure 5-48. TPS73701-Q1 $I_{FB}$ vs Temperature $T_J = 25$ °C, $V_{IN} = (V_{OUT(nom)} + 1V)$ , $I_{OUT} = 10$ mA, $V_{EN} = 2.2$ V, $C_{OUT} = 2.2$ µF (unless otherwise noted) ## **6 Detailed Description** ### **6.1 Overview** The TPS737-Q1 is a low-dropout (LDO) regulator that uses an n-type field effect transistor (NMOS) pass transistor. This transistor achieves ultra-low-dropout performance, reverse current blockage, and freedom from output capacitor constraints. These features combined with an enable input make the TPS737-Q1 designed for portable applications. This regulator offers a wide selection of fixed output voltage versions and an adjustable output version. All versions have thermal and overcurrent protection, including foldback current limit. Table 6-1 lists the common output voltages for standard 1% resistors. Table 6-1. Standard 1% Resistor Values for Common Output Voltages | R <sub>1</sub> | R <sub>2</sub> | |----------------|-------------------------------------------------------| | Short | Open | | 23.2kΩ | 95.3kΩ | | 28kΩ | 56.2kΩ | | 39.2kΩ | 36.5kΩ | | 44.2kΩ | 33.2kΩ | | 46.4kΩ | 33.2kΩ | | 52.3kΩ | 30.1kΩ | | | Short<br>23.2kΩ<br>28kΩ<br>39.2kΩ<br>44.2kΩ<br>46.4kΩ | (1) $V_{OUT} = (R_1 + R_2) / R_2 \times 1.204$ . $R_1 || R_2 \cong 19$ kΩ for best accuracy. ## 6.2 Functional Block Diagrams Figure 6-1. Fixed Voltage Version Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback See Table 6-1 for standard resistor values Figure 6-2. Adjustable Voltage Version ### 6.3 Feature Description ### 6.3.1 Output Noise A precision band-gap reference is used to generate the internal reference voltage ( $V_{REF}$ ). This reference is the dominant noise source within the TPS737-Q1 and generates approximately $32\mu V_{RMS}$ (10Hz to 100kHz) at the reference output (NR). The regulator control loop adds gain to the reference noise with the same gain as the reference voltage. Thus, the noise voltage of the regulator is approximately given by Equation 1. $$V_{N} = 32 \,\mu V_{RMS} \times \frac{\left(R_{1} + R_{2}\right)}{R_{2}} = 32 \,\mu V_{RMS} \times \frac{V_{OUT}}{V_{REF}} \tag{1}$$ Because the value of $V_{REF}$ is 1.2V, this relationship reduces to the following equation when $C_{NR}$ is not used. $$V_{N}(\mu V_{RMS}) = 27 \left(\frac{\mu V_{RMS}}{V}\right) \times V_{OUT}(V)$$ (2) To form a low-pass filter for the voltage reference, connect an external noise-reduction capacitor ( $C_{NR}$ ) from NR to ground ( $C_{NR}$ ). An internal $27k\Omega$ resistor is in series with the voltage reference and the noise-reduction pin (NR). The total noise in the 10Hz to 100kHz bandwidth is reduced by a factor of approximately 3.2 for $C_{NR}$ = 10nF. Thus, giving the approximate relationship for $C_{NR}$ = 10nF in Equation 3. $$V_{N}(\mu V_{RMS}) = 8.5 \left(\frac{\mu V_{RMS}}{V}\right) \times V_{OUT}(V)$$ (3) This noise reduction effect is given in Figure 5-33. The TPS737-Q1 uses an internal charge pump to develop an internal supply voltage. The supply voltage created is sufficient to drive the gate of the NMOS pass transistor above $V_{OUT}$ . The charge pump generates approximately 250 $\mu$ V of switching noise at approximately 4MHz. However, charge-pump noise contribution is negligible at the output of the regulator for most values of $I_{OUT}$ and $C_{OUT}$ . Submit Document Feedback #### 6.3.2 Internal Current Limit The TPS737-Q1 internal current limit helps protect the regulator during fault conditions. Foldback current limit helps protect the regulator from damage during output short-circuit conditions by reducing current limit when $V_{OUT}$ drops below 0.5V. See Figure 5-17. #### 6.3.3 Enable Pin and Shutdown The enable pin (EN) is active high and is compatible with standard TTL-CMOS levels. A $V_{EN}$ below 0.5V (maximum) turns the regulator off and drops the GND pin current to approximately 10nA. When EN is used to shutdown the regulator, all charge is removed from the pass transistor gate. A $V_{EN}$ above 1.7V (minimum) turns the regulator on and the output ramps back up to a regulated $V_{OUT}$ (see Figure 5-39). When shutdown capability is not required, connect EN to $V_{IN}$ . However, the gate of the pass transistor potentially cannot be discharged using this configuration. Thus, the pass transistor is potentially left on (enhanced) for a significant time after removing $V_{IN}$ . This scenario results in reverse current flow (if the IN pin is low impedance) and faster ramp times at power-up. In addition, for $V_{IN}$ ramp times slower than a few milliseconds, the output potentially overshoots at power-up. #### 6.3.4 Reverse Current The NMOS pass transistor provides inherent protection against current flow from the regulator output to the input when the pass transistor gate is pulled low. To make sure all charge is removed from the gate of the pass transistor, drive the EN pin low before the input voltage is removed. If this step is not done, the pass transistor is potentially left on because of stored charge on the gate. After the EN pin is driven low, no bias voltage is required on any pin for reverse current blocking. Reverse current is specified as the current flowing out of the IN pin because of voltage applied on the OUT pin. There is additional current flowing into the OUT pin as a result of the $80k\Omega$ internal resistor divider to ground (see Figure 6-1 and Figure 6-2). For the TPS73701-Q1, reverse current potentially flows when $V_{FB}$ is more than 1V above $V_{IN}$ . #### 6.3.5 Thermal Protection Thermal protection disables the output when the junction temperature rises to approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit cycles on and off. This cycling limits the dissipation of the regulator, protecting the regulator from damage resulting from overheating. Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. Limit junction temperature to 125°C maximum for reliable operation. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered. Use worst-case loads and signal conditions. Trigger thermal protection at least 35°C above the maximum expected ambient condition of the application for good reliability. This limitation produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load. The internal protection circuitry of the TPS737-Q1 is designed to protect against overload conditions. This circuitry is not intended to replace proper heatsinking. Continuously running the TPS737-Q1 into thermal shutdown degrades device reliability. ## **6.4 Device Functional Modes** Copyright © 2025 Texas Instruments Incorporated Driving the EN pin over 1.7V turns on the regulator. Driving the EN below 0.5V causes the regulator to enter shutdown mode. In shutdown, the current consumption of the device is reduced to 20nA (typical). Duadwat Faldan Linka, TE ## 7 Application and Implementation #### **Note** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 7.1 Application Information The TPS737-Q1 LDO regulator uses an NMOS pass transistor to achieve ultra-low-dropout performance, reverse current blockage, and freedom from output capacitor constraints. These features, combined with low noise and an enable input, make the TPS737-Q1 designed for portable applications. ## 7.2 Typical Application Figure 7-1. Typical Application Circuit For Fixed-Voltage Versions Figure 7-2. Typical Application Circuit For Adjustable-Voltage Version ## 7.2.1 Design Requirements Calculate $R_1$ and $R_2$ for any output voltage using the formula in Figure 7-2. Sample resistor values for common output voltages are listed in Table 6-1. Make the parallel combination of $R_1$ and $R_2$ approximately equal to $19k\Omega$ for best accuracy. This $19k\Omega$ , in addition to the internal $8k\Omega$ resistor, presents the same impedance to the error amplifier as the $27k\Omega$ band-gap reference output. This impedance helps compensate for leakages into the error amplifier terminals. The TPS73701-Q1 adjustable version does not have the NR pin available. However, connecting a feedback capacitor ( $C_{FB}$ ) from the output to the feedback pin (FB) reduces output noise and improves load transient performance. Limit this capacitor to $0.1\mu F$ . #### 7.2.2 Detailed Design Procedure ### 7.2.2.1 Input and Output Capacitor Requirements An input capacitor is not required for stability. However, if input impedance is very low, connect a $0.1\mu F$ to $1\mu F$ low equivalent series resistance (ESR) capacitor across the input supply near the regulator. This capacitor counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor is potentially necessary if large, fast rise-time load transients are anticipated or if the device is located several inches from the power source. The TPS737-Q1 requires a 1 $\mu$ F output capacitor for stability. The device is designed to be stable for all available types and values of capacitors. In applications where multiple low ESR capacitors are in parallel, ringing potentially occurs when the product of $C_{OUT}$ and total ESR drops below 50nF $\times$ $\Omega$ . Total ESR includes all parasitic resistances, including capacitor ESR and board, socket, and solder joint resistance. In most applications, the sum of capacitor ESR and trace resistance meets this requirement. #### 7.2.2.2 Dropout Voltage The TPS737-Q1 uses an NMOS pass transistor to achieve extremely low dropout. When $(V_{IN} - V_{OUT})$ is less than the dropout voltage $(V_{DO})$ , the NMOS pass transistor is in the linear region of operation. In this case, the input-to-output resistance is the $R_{DS(ON)}$ of the NMOS pass transistor. The TPS737-Q1 requires a larger voltage drop from $V_{IN}$ to $V_{OUT}$ to avoid degraded transient response for large step changes in load current. The boundary of this transient dropout region is approximately twice the DC dropout. Values of $V_{IN} - V_{OUT}$ above this line provide normal transient response. Operating in the transient dropout region causes an increase in recovery time. The time required to recover from a load transient is a function of the magnitude of change in load current rate. This time is also determined by the rate of change in load current and the available headroom ( $V_{IN}$ to $V_{OUT}$ voltage drop). Under worst-case conditions, the TPS737-Q1 potentially takes a couple of hundred microseconds to return to the specified regulation accuracy. Worst-case conditions are determined by the full-scale instantaneous load change with ( $V_{IN} - V_{OUT}$ ) close to DC dropout levels. ### 7.2.2.3 Transient Response The low open-loop output impedance provided by the NMOS pass transistor in a voltage follower configuration allows operation without a $1\mu\text{F}$ output capacitor. As with any regulator, the addition of additional capacitance from the OUT pin to ground reduces undershoot magnitude but increases duration. In the adjustable version, the addition of a capacitor ( $C_{\text{FB}}$ ) between the OUT pin and the FB pin also improves transient response. The TPS737-Q1 does not have an active pulldown when the output is overvoltage. This architecture allows for applications that connect higher voltage sources, such as alternate power supplies, to be connected to the output. This architecture results in an output overshoot of several percent if load current quickly drops to zero when a capacitor is connected to the output. Reduce the duration of overshoot by adding a load resistor. The overshoot decays at a rate determined by the output capacitor (C<sub>OUT</sub>) and the internal and external load resistance. The rate of decay is given by Equation 4 and Equation 5. (Fixed voltage version): $$\frac{\text{dV}}{\text{dT}} = \frac{V_{\text{OUT}}}{C_{\text{OUT}} \times 80 \text{ k}\Omega \parallel R_{\text{LOAD}}}$$ (4) (Adjustable voltage version): $$\frac{dV}{dT} = \frac{V_{OUT}}{C_{OUT} \times 80 \text{ k}\Omega \parallel (R_1 + R_2) \parallel R_{LOAD}}$$ (5) ### 7.2.3 Application Curves #### 7.3 Power Supply Recommendations The device is designed to operate from an input voltage supply range from 2.2V to 5.5V. The input voltage range provides adequate headroom for the device to have a regulated output. Make sure this input supply is well regulated. If the input supply is noisy, additional input capacitors with low ESR help improve the output noise performance. ### 7.4 Layout ### 7.4.1 Layout Guidelines ### 7.4.1.1 Improve PSRR and Noise Performance Design the printed circuit board (PCB) with ground plane connections for V<sub>IN</sub> and V<sub>OUT</sub> capacitors. Make sure the ground plane is connected at the device GND pin to improve AC performance such as PSRR, output noise, and transient response. In addition, make sure the ground connection for the bypass capacitor connects directly to the GND pin of the device. #### 7.4.1.2 Power Dissipation The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improves the heatsink effectiveness. Power dissipation depends on input voltage and load conditions. Power dissipation ( $P_D$ ) is equal to the product of the output current multiplied by the voltage drop across the output pass transistor ( $V_{IN}$ to $V_{OUT}$ ). The following equation calculates power dissipation ( $P_D$ ). $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ (6) Minimize power dissipation by using the lowest possible input voltage necessary to provide the required output voltage. ### 7.4.2 Layout Examples Figure 7-7. Adjustable Output Voltage Option Layout (DRB Package) Figure 7-8. Fixed Output Voltage Option Layout (DRB Package) ## 8 Device and Documentation Support ## 8.1 Device Support #### 8.1.1 Device Nomenclature **Table 8-1. Ordering Information** | PRODUCT <sup>(1)</sup> | DESCRIPTION | |-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TPS737 <b>xxQyyyz(M3)Q1</b> | xx is the nominal output voltage (for example, 25 = 2.5V, 01 = Adjustable <sup>(2)</sup> ). Q indicates that the device is a grade-1 device in accordance with the AEC-Q100 standard. yyy is the package designator. z is the package quantity. M3 is a suffix designator for devices that only use the latest manufacturing flow (CSO: RFB). Devices without this suffix ship with the <i>legacy silicon</i> (CSO: DLN) or the <i>new silicon</i> (CSO: RFB). The reel packaging label provides CSO information to distinguish which silicon is used. Device performance for new and legacy silicon is denoted throughout the document. Q1 indicates that this device is an automotive grade (AEC-Q100) device. | <sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the device product folder at www.ti.com. ## 8.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 8.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 8.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 8.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 8.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. <sup>(2)</sup> For fixed 1.20V operation, tie FB to OUT. ## **9 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | C | hanges from Revision B (September 2019) to Revision C (March 2025) | Page | |---|------------------------------------------------------------------------------------------|----------| | • | Updated the numbering format for tables, figures, and cross-references throughout the do | cument 1 | | • | Changed entire document to align with current family format | 1 | | • | Added new silicon (M3) devices to document | 1 | | • | Added new silicon thermal information | 4 | | • | Updated internal reference typical value | 5 | | • | Added new silicon accuracy | 5 | | • | Added new silicon ground current | 5 | | • | Added new silicon curves to Typical Characteristics section | 6 | | • | Deleted Package Mounting section | 20 | | С | hanges from Revision A (July 2016) to Revision B (September 2019) | Page | | • | Changed device temperature grade AEC-Q100 Features bullet | 1 | | • | Deleted sub-bullets from Features output voltage version bullet | 1 | ## 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 12-Aug-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | TPS73719QDRBRQ1 | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 719Q | Samples | | TPS73733QDRBRQ1 | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 733Q | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 12-Aug-2024 #### OTHER QUALIFIED VERSIONS OF TPS737-Q1: NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 25-Sep-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS73719QDRBRQ1 | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS73733QDRBRQ1 | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 25-Sep-2024 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS73719QDRBRQ1 | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TPS73733QDRBRQ1 | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4203482/L PLASTIC SMALL OUTLINE - NO LEAD ### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated