2N5884 and 2N5886 are Preferred Devices

# **Complementary Silicon High-Power Transistors**

Complementary silicon high-power transistors are designed for general-purpose power amplifier and switching applications.

#### **Features**

• Low Collector-Emitter Saturation Voltage -

 $V_{CE(sat)} = 1.0 \text{ Vdc}$ , (max) at  $I_C = 15 \text{ Adc}$ 

• Low Leakage Current

 $I_{CEX} = 1.0 \text{ mAdc (max)}$  at Rated Voltage

• Excellent DC Current Gain -

 $h_{FE} = 20$  (min) at  $I_C = 10$  Adc

• High Current Gain Bandwidth Product -

 $f_{\tau} = 4.0 \text{ MHz (min)}$  at  $I_{C} = 1.0 \text{ Adc}$ 

• Pb-Free Packages are Available\*

## MAXIMUM RATINGS (Note 1)

| Rating                                                             | Symbol                            | Value       | Unit      |
|--------------------------------------------------------------------|-----------------------------------|-------------|-----------|
| Collector-Emitter Voltage<br>2N5883, 2N5885<br>2N5884, 2N5886      | V <sub>CEO</sub>                  | 60<br>80    | Vdc       |
| Collector–Base Voltage<br>2N5883, 2N5885<br>2N5884, 2N5886         | V <sub>CB</sub>                   | 60<br>80    | Vdc       |
| Emitter-Base Voltage                                               | V <sub>EB</sub>                   | 5.0         | Vdc       |
| Collector Current –<br>Continuous<br>Peak                          | I <sub>C</sub>                    | 25<br>50    | Adc       |
| Base Current                                                       | I <sub>B</sub>                    | 7.5         | Adc       |
| Total Device Dissipation @ T <sub>C</sub> = 25°C Derate above 25°C | P <sub>D</sub>                    | 200<br>1.15 | W<br>W/°C |
| Operating and Storage Junction<br>Temperature Range                | T <sub>J</sub> , T <sub>stg</sub> | -65 to +200 | °C        |

### THERMAL CHARACTERISTICS

| Characteristic                       | Symbol            | Max   | Unit |
|--------------------------------------|-------------------|-------|------|
| Thermal Resistance, Junction-to-Case | $\theta_{\sf JC}$ | 0.875 | °C/W |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

 Indicates JEDEC registered data. Units and conditions differ on some parameters and re-registration reflecting these changes has been requested. All above values most or exceed present JEDEC registered data.



# ON Semiconductor®

http://onsemi.com

# 25 AMPERE COMPLEMENTARY SILICON POWER TRANSISTORS 60 – 80 VOLTS, 200 WATTS



TO-204AA (TO-3) CASE 1-07 STYLE 1

#### MARKING DIAGRAM



2N588x = Device Code

x = 3, 4, 5, or 6

G = Pb-Free Package A = Assembly Location

YY = Year WW = Work Week MEX = Country of Origin

## ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.

**Preferred** devices are recommended choices for future use and best overall value.

<sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# **ELECTRICAL CHARACTERISTICS** (Note 2) (T<sub>C</sub> = 25°C unless otherwise noted)

| Characteristic                                                                                     |                                                                      | Symbol                | Min         | Max                    | Unit |
|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------|-------------|------------------------|------|
| Collector–Emitter Sustaining Voltage (Note 3) (I <sub>C</sub> = 200 mAdc, I <sub>B</sub> = 0)      | 2N5883, 2N5885<br>2N5884, 2N5886                                     | V <sub>CEO(sus)</sub> | 60<br>80    | -                      | Vdc  |
| Collector Cutoff Current $(V_{CE} = 30 \text{ Vdc}, I_B = 0)$ $(V_{CE} = 40 \text{ Vdc}, I_B = 0)$ | 2N5883, 2N5885<br>2N5984, 2N5886                                     | I <sub>CEO</sub>      | - 1         | 2.0<br>2.0             | mAdc |
|                                                                                                    | 2N5883, 2N5885<br>2N5884, 2N5886<br>2N5883, 2N5885<br>2N5884, 2N5886 | I <sub>CEX</sub>      | -<br>-<br>- | 1.0<br>1.0<br>10<br>10 | mAdc |
| Collector Cutoff Current $(V_{CB} = 60 \text{ Vdc}, I_E = 0)$ $(V_{CB} = 80 \text{ Vdc}, I_E = 0)$ | 2N5883, 2N5885<br>2N5884, 2N5886                                     | I <sub>CBO</sub>      | -<br>-      | 1.0<br>1.0             | mAdc |
| Emitter Cutoff Current (V <sub>EB</sub> = 5.0 Vdc, I <sub>C</sub> = 0)                             |                                                                      | I <sub>EBO</sub>      | -           | 1.0                    | mAdc |

### **ON CHARACTERISTICS**

| DC Current Gain (Note 3)<br>( $I_C = 3.0 \text{ Adc}, V_{CE} = 4.0 \text{ Vdc}$ )<br>( $I_C = 10 \text{ Adc}, V_{CE} = 4.0 \text{ Vdc}$ )<br>( $I_C = 25 \text{ Adc}, V_{CE} = 4.0 \text{ Vdc}$ ) | h <sub>FE</sub>      | 35<br>20<br>4.0 | _<br>100   | -   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------|------------|-----|
| Collector–Emitter Saturation Voltage (Note 3) ( $I_C = 15 \text{ Adc}$ , $I_B = 1.5 \text{ Adc}$ ) ( $I_C = 25 \text{ Adc}$ , $I_B = 6.25 \text{ Adc}$ )                                          | V <sub>CE(sat)</sub> | _<br>_          | 1.0<br>4.0 | Vdc |
| Base–Emitter Saturation Voltage (Note 3) (I <sub>C</sub> = 25 Adc, I <sub>B</sub> = 6.25 Adc)                                                                                                     | V <sub>BE(sat)</sub> | -               | 2.5        | Vdc |
| Base–Emitter On Voltage (Note 3) (I <sub>C</sub> = 10 Adc, V <sub>CE</sub> = 4.0 Vdc)                                                                                                             | V <sub>BE(on)</sub>  | -               | 1.5        | Vdc |

# **DYNAMIC CHARACTERISTICS**

| Current-Gain - Bandwidth Product (Note 4) (I <sub>C</sub> = 1.0 Adc, V <sub>CE</sub> = 10 Vdc, f <sub>test</sub> = 1.0 MHz | f <sub>T</sub> | 4.0    | _           | MHz |
|----------------------------------------------------------------------------------------------------------------------------|----------------|--------|-------------|-----|
| Output Capacitance 2N5883, 2N588 (V <sub>CB</sub> = 10 Vdc, I <sub>E</sub> = 0, f = 1.0 MHz) 2N5885, 2N588                 |                | _<br>_ | 1000<br>500 | pF  |
| Small–Signal Current Gain (I <sub>C</sub> = 3.0 Adc, V <sub>CE</sub> = 4.0 Vdc, f <sub>test</sub> = 1.0 kHz)               |                | 20     | _           | _   |

### **SWITCHING CHARACTERISTICS**

| Rise Time    |                                                                                      | t <sub>r</sub> | - | 0.7 | μs |
|--------------|--------------------------------------------------------------------------------------|----------------|---|-----|----|
| Storage Time | $(V_{CC} = 30 \text{ Vdc}, I_C = 10 \text{ Adc}, I_{B1} = I_{B2} = 1.0 \text{ Adc})$ | ts             | - | 1.0 | μS |
| Fall Time    |                                                                                      | t <sub>f</sub> | _ | 0.8 | μS |

- Indicates JEDEC Registered Data.
   Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2.0%.
- 4.  $f_T = |h_{fe}| \bullet f_{test}$ .



Figure 1. Power Derating



FOR CURVES OF FIGURES 3 & 6,  $R_B$  &  $R_L$  ARE VARIED. INPUT LEVELS ARE APPROXIMATELY AS SHOWN. FOR NPN, REVERSE ALL POLARITIES.

Figure 3. Turn-On Time





Figure 4. Thermal Response



Figure 5. Active-Region Safe Operating Area

There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate  $I_C - V_{CE}$  limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate.

The data of Figure 5 is based on  $T_{J(pk)} = 200$ °C;  $T_C$  is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided  $T_{J(pk)} \le 200$ °C.  $T_{J(pk)}$  may be calculated from the data in Figure 4. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown.



Figure 6. Turn-Off Time



Figure 7. Capacitance

# PNP DEVICES 2N5883 and 2N5884



Figure 8. DC Current Gain

# NPN DEVICES 2N5885 and 2N5886



Figure 9. DC Current Gain



Figure 10. Collector Saturation Region



Figure 11. Collector Saturation Region



Figure 12. "On" Voltages



Figure 13. "On" Voltages

### **ORDERING INFORMATION**

| Device  | Package             | Shipping          |
|---------|---------------------|-------------------|
| 2N5883  | TO-204              |                   |
| 2N5883G | TO-204<br>(Pb-Free) |                   |
| 2N5884  | TO-204              |                   |
| 2N5884G | TO-204<br>(Pb-Free) | 100 Units / Tray  |
| 2N5885  | TO-204              | 100 Offits / Tray |
| 2N5885G | TO-204<br>(Pb-Free) |                   |
| 2N5886  | TO-204              |                   |
| 2N5886G | TO-204<br>(Pb-Free) |                   |





TO-204 (TO-3) CASE 1-07 ISSUE Z

**DATE 10 MAR 2000** 

## SCALE 1:1





CASE: COLLECTOR

CASE: CATHODE

#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

- 2. CONTROLLING DIMENSION: INCH.
  3. ALL RULES AND NOTES ASSOCIATED WITH
  REFERENCED TO-204AA OUTLINE SHALL APPLY.

|     | INCHES    |       | MILLIN    | IETERS |
|-----|-----------|-------|-----------|--------|
| DIM | MIN       | MAX   | MIN       | MAX    |
| Α   | 1.550     | REF   | 39.37 REF |        |
| В   |           | 1.050 |           | 26.67  |
| C   | 0.250     | 0.335 | 6.35      | 8.51   |
| D   | 0.038     | 0.043 | 0.97      | 1.09   |
| Е   | 0.055     | 0.070 | 1.40      | 1.77   |
| G   | 0.430 BSC |       | 10.92 BSC |        |
| Н   | 0.215     | BSC   | 5.46      | BSC    |
| K   | 0.440     | 0.480 | 11.18     | 12.19  |
| L   | 0.665     | BSC   | 16.89 BSC |        |
| N   |           | 0.830 |           | 21.08  |
| Q   | 0.151     | 0.165 | 3.84      | 4.19   |
| U   | 1.187     | BSC   | 30.15 BSC |        |
| ٧   | 0.131     | 0.188 | 3.33      | 4.77   |

STYLE 2: PIN 1. BASE 2. COLLECTOR STYLE 3: PIN 1. GATE 2. SOURCE STYLE 5: PIN 1. CATHODE 2. EXTERNAL TRIP/DELAY CASE: ANODE STYLE 4: PIN 1. GROUND 2. INPUT STYLE 1: PIN 1. BASE 2. EMITTER CASE: COLLECTOR CASE: EMITTER CASE: DRAIN CASE: OUTPUT STYLE 6: STYLE 7: STYLE 8: STYLE 9: PIN 1. CATHODE #1 2. CATHODE #2 PIN 1. GATE 2. EMITTER PIN 1. ANODE 2. OPEN PIN 1. ANODE #1 2. ANODE #2

CASE: CATHODE

CASE: ANODE

| DOCUMENT NUMBER: | 98ASB42001B   | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | TO-204 (TO-3) |                                                                                                                                                                               | PAGE 1 OF 1 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves onsem and of 15G11 if are trademarks of Semiconductor Components industries, LLC due onsem or its substitutines in the Office States and/or other countries. Onsem reserves the right to make changes without further notice to any products herein. onsem makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales