# Silicon NPN Power Transistors

Silicon NPN power transistors are for use in power amplifier and switching circuits – excellent safe area limits. Complement to PNP 2N5194, 2N5195.

#### Features

- Epoxy Meets UL 94 V-0 @ 0.125 in.
- These Devices are Pb-Free and are RoHS Compliant\*

#### MAXIMUM RATINGS

| Rating                                                                   | Symbol                            | Value          | Unit       |  |
|--------------------------------------------------------------------------|-----------------------------------|----------------|------------|--|
| Collector–Emitter Voltage<br>2N5190G<br>2N5191G<br>2N5192G               | V <sub>CEO</sub>                  | 40<br>60<br>80 | Vdc        |  |
| Collector-Base Voltage<br>2N5190G<br>2N5191G<br>2N5192G                  | 190G<br>191G                      |                | Vdc        |  |
| Emitter-Base Voltage                                                     | V <sub>EBO</sub>                  | 5.0            | Vdc        |  |
| Collector Current                                                        | ۱ <sub>C</sub>                    | 4.0            | Adc        |  |
| Base Current                                                             | Ι <sub>Β</sub>                    | 1.0            | Adc        |  |
| Total Device Dissipation<br>@ T <sub>C</sub> = 25°C<br>Derate above 25°C | P <sub>D</sub>                    | 40<br>320      | W<br>mW/°C |  |
| Operating and Storage Junction<br>Temperature Range                      | T <sub>J</sub> , T <sub>stg</sub> | -65 to +150    | °C         |  |
| ESD – Human Body Model                                                   | HBM                               | 3B             | V          |  |
| ESD – Machine Model                                                      | MM                                | С              | V          |  |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL CHARACTERISTICS

| Characteristic                       | Symbol         | Max  | Unit |
|--------------------------------------|----------------|------|------|
| Thermal Resistance, Junction-to-Case | $R_{\thetaJC}$ | 3.12 | °C/W |



### **ON Semiconductor®**

http://onsemi.com

## 4.0 AMPERES NPN SILICON POWER TRANSISTORS 40, 60, 80 VOLTS – 40 WATTS



| Y      | = | rear            |
|--------|---|-----------------|
| WW     | = | Work Week       |
| 2N519x | = | Device Code     |
|        |   | x = 0, 1, or 2  |
| G      | = | Pb-Free Package |

#### **ORDERING INFORMATION**

| Device  | Package             | Shipping      |
|---------|---------------------|---------------|
| 2N5190G | TO–225<br>(Pb–Free) | 500 Units/Box |
| 2N5191G | TO-225<br>(Pb-Free) | 500 Units/Box |
| 2N5192G | TO–225<br>(Pb–Free) | 500 Units/Box |

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### **ELECTRICAL CHARACTERISTICS\*** (T<sub>C</sub> = $25^{\circ}$ C unless otherwise noted)

| Characteristic                                                                                                                                | Symbol                | Min            | Max        | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------|------------|------|
| OFF CHARACTERISTICS                                                                                                                           |                       |                |            |      |
| Collector-Emitter Sustaining Voltage (Note 1)<br>$(I_C = 0.1 \text{ Adc}, I_B = 0)$<br>2N5190G<br>2N5191G<br>2N5192G                          | V <sub>CEO(sus)</sub> | 40<br>60<br>80 |            | Vdc  |
| Collector Cutoff Current                                                                                                                      | I <sub>CEO</sub>      |                |            | mAdc |
| (V <sub>CE</sub> = 40 Vdc, I <sub>B</sub> = 0)<br>2N5190G                                                                                     |                       | _              | 1.0        |      |
| (V <sub>CE</sub> = 60 Vdc, I <sub>B</sub> = 0)<br>2N5191G                                                                                     |                       | _              | 1.0        |      |
| (V <sub>CE</sub> = 80 Vdc, I <sub>B</sub> = 0)<br>2N5192G                                                                                     |                       | _              | 1.0        |      |
| Collector Cutoff Current                                                                                                                      | I <sub>CEX</sub>      |                |            | mAdc |
| (V <sub>CE</sub> = 40 Vdc, V <sub>EB(off)</sub> = 1.5 Vdc)<br>2N5190G                                                                         |                       | -              | 0.1        |      |
| $(V_{CE} = 60 \text{ Vdc}, V_{EB(off)} = 1.5 \text{ Vdc})$<br>2N5191G                                                                         |                       | -              | 0.1        |      |
| $(V_{CE} = 80 \text{ Vdc}, V_{EB(off)} = 1.5 \text{ Vdc})$<br>2N5192G                                                                         |                       | -              | 0.1        |      |
| $(V_{CE} = 40 \text{ Vdc}, V_{EB(off)} = 1.5 \text{ Vdc}, T_C = 125^{\circ}\text{C})$<br>2N5190G                                              |                       | -              | 2.0        |      |
| $(V_{CE} = 60 \text{ Vdc}, V_{EB(off)} = 1.5 \text{ Vdc}, T_C = 125^{\circ}\text{C})$<br>2N5191G                                              |                       | -              | 2.0        |      |
| (V <sub>CE</sub> = 80 Vdc, V <sub>EB(off)</sub> = 1.5 Vdc, T <sub>C</sub> = 125°C)<br>2N5192G                                                 |                       | -              | 2.0        |      |
| Collector Cutoff Current<br>( $V_{CB} = 40 \text{ Vdc}, I_E = 0$ )                                                                            | I <sub>CBO</sub>      |                |            | mAdc |
| $(V_{CB} = 40 \text{ Vdc}, I_{E} = 0)$<br>2N5190G<br>$(V_{CB} = 60 \text{ Vdc}, I_{E} = 0)$                                                   |                       | -              | 0.1        |      |
| $(V_{CB} = 50 \text{ Vdc}, I_{E} = 0)$<br>(V <sub>CB</sub> = 80 Vdc, I <sub>E</sub> = 0)                                                      |                       | -              | 0.1        |      |
| 2N5192G                                                                                                                                       |                       | -              | 0.1        |      |
| Emitter Cutoff Current<br>( $V_{BE} = 5.0 \text{ Vdc}, I_{C} = 0$ )                                                                           | I <sub>EBO</sub>      | _              | 1.0        | mAdc |
| DN CHARACTERISTICS (Note 1)                                                                                                                   |                       |                |            |      |
| DC Current Gain                                                                                                                               | h <sub>FE</sub>       |                |            | -    |
| (I <sub>C</sub> = 1.5 Adc, V <sub>CE</sub> = 2.0 Vdc)<br>2N5190G/2N5191G<br>2N5192G                                                           |                       | 25<br>20       | 100<br>80  |      |
| (I <sub>C</sub> = 4.0 Adc, V <sub>CE</sub> = 2.0 Vdc)<br>2N5190G/2N5191G<br>2N5192G                                                           |                       | 10<br>7.0      |            |      |
| Collector-Emitter Saturation Voltage<br>$(I_C = 1.5 \text{ Adc}, I_B = 0.15 \text{ Adc})$<br>$(I_C = 4.0 \text{ Adc}, I_B = 1.0 \text{ Adc})$ | V <sub>CE(sat)</sub>  |                | 0.6<br>1.4 | Vdc  |
| Base–Emitter On Voltage<br>( $I_C = 1.5 \text{ Adc}, V_{CE} = 2.0 \text{ Vdc}$ )                                                              | V <sub>BE(on)</sub>   | _              | 1.2        | Vdc  |
| YNAMIC CHARACTERISTICS                                                                                                                        |                       |                |            |      |
| Current–Gain – Bandwidth Product                                                                                                              | f <sub>T</sub>        |                |            | MHz  |

 $(I_C = 1.0 \text{ Adc}, V_{CE} = 10 \text{ Vdc}, f = 1.0 \text{ MHz})$ 2.0 Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. \*JEDEC Registered Data. 1. Pulse Test: Pulse Width ≤ 300 µs, Duty Cycle ≤ 2.0%.







Figure 11. Rating and Thermal Data Active–Region Safe Operating Area

There are two limitations on the power handling ability of a transistor; average junction temperature and second breakdown. Safe operating area curves indicate  $I_C - V_{CE}$  limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate.

The data of Figure 11 is based on  $T_{J(pk)} = 150^{\circ}$ C;  $T_{C}$  is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided  $T_{J(pk)} \le 150^{\circ}$ C. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown.



Figure 12. Thermal Response





A train of periodical power pulses can be represented by the model shown in Figure A. Using the model and the device thermal response, the normalized effective transient thermal resistance of Figure 12 was calculated for various duty cycles.

To find  $\theta_{JC}(t)$ , multiply the value obtained from Figure 12 by the steady state value  $\theta_{JC}$ .

Example:

The 2N5190 is dissipating 50 watts under the following conditions:  $t_1 = 0.1$  ms,  $t_p = 0.5$  ms. (D = 0.2).

Using Figure 12, at a pulse width of 0.1 ms and D = 0.2, the reading of  $r(t_1, D)$  is 0.27.

The peak rise in function temperature is therefore:

 $\Delta T = r(t) \times P_P \times \theta_{JC} = 0.27 \times 50 \times 3.12 = 42.2^{\circ}C$ 

#### PACKAGE DIMENSIONS



TO-225 CASE 77-09 **ISSUE AC** 



NOTES: 1. DIMENSIONING AND TOLERANCING PER

ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. NUMBER AND SHAPE OF LUGS OPTIONAL.

|                                 | MILLIMETERS |       |  |
|---------------------------------|-------------|-------|--|
| DIM                             | MIN MAX     |       |  |
| Α                               | 2.40        | 3.00  |  |
| A1                              | 1.00        | 1.50  |  |
| b                               | 0.60        | 0.90  |  |
| b2                              | 0.51        | 0.88  |  |
| C                               | 0.39        | 0.63  |  |
| D                               | 10.60       | 11.10 |  |
| Е                               | 7.40        | 7.80  |  |
| е                               | 2.04        | 2.54  |  |
| L                               | 14.50       | 16.63 |  |
| L1                              | 1.27 2.54   |       |  |
| Р                               | 2.90        | 3.30  |  |
| Q                               | 3.80        | 4.20  |  |
| STYLE 1:                        |             |       |  |
| PIN 1. EMITTER<br>2 4 COLLECTOR |             |       |  |

3. BASE

ON Semiconductor and 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. Al listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without imitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and ovary in different applications and actual performance may vary over time. All operating parameters, including "Typical" may be provided for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

For additional information, please contact your local Sales Representative