## STF12N50DM2 # N-channel 500 V, 0.299 Ω typ., 11 A MDmesh™ DM2 Power MOSFET in a TO-220FP package Datasheet - production data Figure 1: Internal schematic diagram ### **Features** | Order code | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | ID | |-------------|-----------------|--------------------------|------| | STF12N50DM2 | 500 V | 0.350 Ω | 11 A | - Fast-recovery body diode - Extremely low gate charge and input capacitance - Low on-resistance - 100% avalanche tested - Extremely high dv/dt ruggedness - Zener-protected ### **Applications** Switching applications ### **Description** This high voltage N-channel Power MOSFET is part of the MDmesh DM2 fast recovery diode series. It offers very low recovery charge and time (Qrr, trr) combined with low R<sub>DS(on)</sub>, rendering it suitable for the most demanding high efficiency converters and ideal for bridge topologies and ZVS phase-shift converters. **Table 1: Device summary** | Order code | Marking | Package | Packing | |-------------|----------|----------|---------| | STF12N50DM2 | 12N50DM2 | TO-220FP | Tube | Contents STF12N50DM2 ## Contents | 1 | Electric | al ratings | 3 | |---|----------|-------------------------------------|----| | 2 | Electric | al characteristics | 4 | | | 2.1 | Electrical characteristics (curves) | 6 | | 3 | Test cir | cuits | 8 | | 4 | Packag | e information | 9 | | | 4.1 | TO-220FP package information | 10 | | 5 | Revisio | n history | 12 | STF12N50DM2 Electrical ratings # 1 Electrical ratings Table 2: Absolute maximum ratings | Symbol | Parameter | Value | Unit | |--------------------------------|--------------------------------------------------------------------------------------------------------|------------|------| | V <sub>G</sub> s | Gate-source voltage | ±25 | V | | I <sub>D</sub> <sup>(1)</sup> | Drain current (continuous) at T <sub>C</sub> = 25 °C | 11 | Α | | I <sub>D</sub> <sup>(1)</sup> | Drain current (continuous) at T <sub>C</sub> = 100 °C | 8 | А | | I <sub>DM</sub> <sup>(2)</sup> | Drain current (pulsed) | 44 | Α | | Ртот | Total dissipation at T <sub>C</sub> = 25 °C | 25 | W | | dv/dt (3) | Peak diode recovery voltage slope | 40 | V/ns | | dv/dt (4) | MOSFET dv/dt ruggedness | 50 | V/ns | | V <sub>ISO</sub> | Insulation withstand voltage (RMS) from all three leads to external heat sink (t = 1 s, $T_C$ = 25 °C) | 2500 | V | | T <sub>stg</sub> | Storage temperature range | 55 to 150 | °C | | Tj | Operating junction temperature range | -55 to 150 | C | ### Notes: Table 3: Thermal data | Symbol | Parameter | Value | Unit | |-----------------------|--------------------------------------|-------|------| | R <sub>thj-case</sub> | Thermal resistance junction-case max | 5 | °C/W | | R <sub>thj-amb</sub> | Thermal resistance junction-amb max | 62.5 | C/VV | **Table 4: Avalanche characteristics** | Symbol | Parameter | Value | Unit | |-----------------|---------------------------------------------------------------------------------------------|-------|------| | I <sub>AR</sub> | Avalanche current, repetetive or not repetetive (pulse width limited by $T_{\text{jmax}}$ ) | 2.5 | Α | | Eas | Single pulse avalanche energy (starting $T_j$ = 25 °C, $I_D$ = $I_{AR}$ , $V_{DD}$ = 50 V) | 320 | mJ | <sup>&</sup>lt;sup>(1)</sup>Limited by maximum junction temperature. <sup>&</sup>lt;sup>(2)</sup>Pulse width limited by safe operating area. $<sup>^{(3)}</sup>$ IsD $\leq$ 11 A, di/dt $\leq$ 400 A/µs; VDS peak < V(BR)DSS, VDD = 80% V(BR)DSS $<sup>^{(4)}</sup>$ V<sub>DS</sub> $\leq 400$ V Electrical characteristics STF12N50DM2 ## 2 Electrical characteristics (T<sub>C</sub> = 25 °C unless otherwise specified). Table 5: Static | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------|--------------------------------------------------|--------------------------------------------------------------------------------|------|-------|-------|------| | $V_{(BR)DSS}$ | Drain-source<br>breakdown voltage | $V_{GS} = 0 \text{ V}, I_D = 1 \text{ mA}$ | 500 | | | > | | | I <sub>DSS</sub> Zero gate voltage drain current | $V_{GS} = 0 \text{ V}, V_{DS} = 500 \text{ V}$ | | | 1 | μΑ | | IDSS | | $V_{GS} = 0 \text{ V}, V_{DS} = 500 \text{ V},$ $T_{C} = 125 \text{ °C}^{(1)}$ | | | 100 | μΑ | | Igss | Gate-body leakage current | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = ±25 V | | | ±10 | μA | | V <sub>GS(th)</sub> | Gate threshold voltage | V <sub>DS</sub> = V <sub>GS</sub> , I <sub>D</sub> = 250 μA | 3 | 4 | 5 | ٧ | | R <sub>DS(on)</sub> | Static drain-source on-resistance | V <sub>G</sub> S = 10 V, I <sub>D</sub> = 5.5 A | | 0.299 | 0.350 | Ω | #### Notes: Table 6: Dynamic | Symbol | Parameter Test conditions | | Min. | Тур. | Max. | Unit | |------------------|-------------------------------|-------------------------------------------------------|------|------|------|------| | Ciss | Input capacitance | | - | 628 | - | pF | | Coss | Output capacitance | V <sub>DS</sub> = 100 V, f = 1 MHz, | - | 38 | - | pF | | C <sub>rss</sub> | Reverse transfer capacitance | $V_{GS} = 0 V$ | - | 1.2 | - | pF | | Coss eq. (1) | Equivalent output capacitance | V <sub>DS</sub> = 0 V to 400 V, V <sub>GS</sub> = 0 V | - | 69 | - | pF | | R <sub>G</sub> | Intrinsic gate resistance | f = 1 MHz open drain | - | 7 | - | Ω | | Qg | Total gate charge | $V_{DD} = 400 \text{ V}, I_{D} = 11 \text{ A},$ | - | 16 | - | nC | | $Q_gs$ | Gate-source charge | V <sub>GS</sub> = 10 V (see <i>Figure 15: "Test</i> | - | 4.6 | - | nC | | $Q_{gd}$ | Gate-drain charge | circuit for gate charge behavior") | - | 7 | - | nC | ### Notes: Table 7: Switching times | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------|---------------------|------------------------------------------------------------------------|------|------|------|------| | t <sub>d(on)</sub> | Turn-on delay time | V <sub>DD</sub> = 250 V, I <sub>D</sub> = 5.5 A | - | 12.5 | - | ns | | tr | Rise time | $R_G = 4.7 \Omega$ , $V_{GS} = 10 V$ (see Figure 14: "Test circuit for | - | 9 | - | ns | | t <sub>d(off)</sub> | Turn-off-delay time | resistive load switching times" | ı | 28 | 1 | ns | | t <sub>f</sub> | Fall time | and Figure 19: "Switching time waveform") | - | 9.8 | - | ns | <sup>&</sup>lt;sup>(1)</sup>Defined by design, not subject to production test. $<sup>^{(1)}</sup>$ $C_{\text{oss eq.}}$ is defined as a constant equivalent capacitance giving the same charging time as $C_{\text{oss}}$ when $V_{\text{DS}}$ increases from 0 to 80% $V_{\text{DSS}}$ Table 8: Source drain diode | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------|------|-------|------|------| | Isp | Source-drain current | | - | | 11 | Α | | I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) | | - | | 44 | Α | | V <sub>SD</sub> <sup>(2)</sup> | Forward on voltage | V <sub>G</sub> S = 0 V, I <sub>SD</sub> = 11 A | - | | 1.6 | V | | t <sub>rr</sub> | Reverse recovery time | I <sub>SD</sub> = 11 A, di/dt = 100 A/μs, | - | 140 | | ns | | Qrr | Reverse recovery charge | V <sub>DD</sub> = 60 V (see Figure 16:<br>"Test circuit for inductive load<br>switching and diode recovery | - | 0.707 | | μC | | I <sub>RRM</sub> | Reverse recovery current | times") | - | 10.1 | | Α | | t <sub>rr</sub> | Reverse recovery time | I <sub>SD</sub> = 11 A, di/dt = 100 A/μs, | - | 190 | | ns | | Qrr | Reverse recovery charge | V <sub>DD</sub> = 60 V, T <sub>i</sub> = 150 °C (see<br>Figure 16: "Test circuit for<br>inductive load switching and | - | 1.111 | | μC | | I <sub>RRM</sub> | Reverse recovery current | diode recovery times") | - | 11.7 | | Α | ### Notes: <sup>&</sup>lt;sup>(1)</sup>Pulse width is limited by safe operating area $<sup>^{(2)}\</sup>text{Pulse}$ test: pulse duration = 300 $\mu\text{s},$ duty cycle 1.5% # 2.1 Electrical characteristics (curves) Figure 2: Safe operating area GIPD040316FQ5FFSOA I<sub>D</sub> (A) Operation in this a limited by max. R 10<sup>1</sup> t<sub>p</sub>= 10 μs t<sub>p</sub>= 100 μs 10<sup>0</sup> t<sub>p</sub>= 1 ms T<sub>i</sub>≤ 150 °C T<sub>c</sub>= 25 °C t<sub>p</sub>= 10 ms single pulse 10-1 10<sup>1</sup> $\vec{V}_{DS}(V)$ 10° 10<sup>2</sup> Test circuits STF12N50DM2 ## 3 Test circuits Figure 14: Test circuit for resistive load switching times Figure 15: Test circuit for gate charge behavior 12 V 47 KQ 100 NF D.U.T. VGS 1 KQ 100 NF D.U.T. AM01468v1 Figure 16: Test circuit for inductive load switching and diode recovery times 577 STF12N50DM2 Package information # 4 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark. # 4.1 TO-220FP package information Figure 20: TO-220FP package outline Table 9: TO-220FP package mechanical data | Dim | | mm | | |------|------|------|------| | Dim. | Min. | Тур. | Max. | | Α | 4.4 | | 4.6 | | В | 2.5 | | 2.7 | | D | 2.5 | | 2.75 | | E | 0.45 | | 0.7 | | F | 0.75 | | 1 | | F1 | 1.15 | | 1.70 | | F2 | 1.15 | | 1.70 | | G | 4.95 | | 5.2 | | G1 | 2.4 | | 2.7 | | Н | 10 | | 10.4 | | L2 | | 16 | | | L3 | 28.6 | | 30.6 | | L4 | 9.8 | | 10.6 | | L5 | 2.9 | | 3.6 | | L6 | 15.9 | | 16.4 | | L7 | 9 | | 9.3 | | Dia | 3 | | 3.2 | Revision history STF12N50DM2 # 5 Revision history **Table 10: Document revision history** | Date | Revision | Changes | |-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 26-Aug-2014 | 1 | First release. | | 07-Mar-2016 | 2 | Text and formatting changes throughout document In Section 1: "Electrical ratings": - updated Table 4: "Avalanche characteristics" In Section 2: "Electrical characteristics" - updated Table 6: "Dynamic", Table 7: "Switching times" and Table 8: "Source drain diode" Added Section 2.1: "Electrical characteristics (curves)" Updated Section 4: "Package information" | ### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2016 STMicroelectronics - All rights reserved