

## **Complementary Darlington Power Transistor**

## DPAK For Surface Mount Applications MJD128T4G (PNP)

Designed for general purpose amplifier and low speed switching applications.

#### **Features**

- Monolithic Construction With Built-in Base-Emitter Shunt Resistors
- High DC Current Gain:  $h_{FE} = 2500$  (Typ) @  $I_C = 4.0$  Adc
- Epoxy Meets UL 94 V-0 @ 0.125 in.
- ESD Ratings:
  - ♦ Human Body Model, 3B > 8000 V
  - ♦ Machine Model, C > 400 V
- NJV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These are Pb-Free Devices\*

#### **MAXIMUM RATINGS**

| Rating                                                              | Symbol                            | Value          | Unit      |
|---------------------------------------------------------------------|-----------------------------------|----------------|-----------|
| Collector-Emitter Voltage                                           | V <sub>CEO</sub>                  | 120            | Vdc       |
| Collector-Base Voltage                                              | V <sub>CB</sub>                   | 120            | Vdc       |
| Emitter-Base Voltage                                                | V <sub>EB</sub>                   | 5              | Vdc       |
| Collector Current<br>Continuous<br>Peak                             | lc                                | 8<br>16        | Adc       |
| Base Current                                                        | I <sub>B</sub>                    | 120            | mAdc      |
| Total Power Dissipation @ T <sub>C</sub> = 25°C Derate above 25°C   | P <sub>D</sub>                    | 20<br>0.16     | W<br>W/°C |
| Total Power Dissipation*  @ T <sub>A</sub> = 25°C Derate above 25°C | P <sub>D</sub>                    | 1.75<br>0.014  | W<br>W/°C |
| Operating and Storage Junction<br>Temperature Range                 | T <sub>J</sub> , T <sub>stg</sub> | -65 to<br>+150 | °C        |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL CHARACTERISTICS

| Characteristic                                      | Symbol          | Max  | Unit |
|-----------------------------------------------------|-----------------|------|------|
| Thermal Resistance, Junction-to-Case                | $R_{\theta JC}$ | 6.25 | °C/W |
| Thermal Resistance,<br>Junction-to-Ambient (Note 1) | $R_{\theta JA}$ | 71.4 | °C/W |

These ratings are applicable when surface mounted on the minimum pad sizes recommended.

# SILICON POWER TRANSISTOR 8 AMPERES 120 VOLTS, 20 WATTS



DPAK CASE 369C STYLE 1

#### **MARKING DIAGRAM**



A = Assembly Location

Y = Year

WW = Work Week

J128 = Device Code

G = Pb-Free Package

#### **ORDERING INFORMATION**

| Device       | Package           | Shipping <sup>†</sup> |
|--------------|-------------------|-----------------------|
| MJD128T4G    | DPAK<br>(Pb-Free) | 2,500/Tape & Reel     |
| NJVMJD128T4G | DPAK<br>(Pb-Free) | 2,500/Tape & Reel     |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <a href="https://example.com/BRD8011/D">BRD8011/D</a>.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted)

| Characteristic                                                                                                                             | Symbol                | Min         | Max    | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------|--------|------|
| OFF CHARACTERISTICS                                                                                                                        |                       |             | 1      | •    |
| Collector–Emitter Sustaining Voltage $(I_C = 30 \text{ mAdc}, I_B = 0)$                                                                    | V <sub>CEO(sus)</sub> | 120         | -      | Vdc  |
| Collector Cutoff Current (V <sub>CE</sub> = 120 Vdc, I <sub>B</sub> = 0)                                                                   | I <sub>CEO</sub>      | -           | 5      | mA   |
| Collector Cutoff Current (V <sub>CB</sub> = 100 Vdc, I <sub>E</sub> = 0)                                                                   | I <sub>CBO</sub>      | -           | 10     | μAdc |
| Emitter Cutoff Current (V <sub>BE</sub> = 5 Vdc, I <sub>C</sub> = 0)                                                                       | I <sub>EBO</sub>      | -           | 2      | mAdc |
| ON CHARACTERISTICS                                                                                                                         |                       |             | 1      | •    |
| DC Current Gain<br>( $I_C = 4$ Adc, $V_{CE} = 4$ Vdc)<br>( $I_C = 8$ Adc, $V_{CE} = 4$ Vdc)                                                | h <sub>FE</sub>       | 1000<br>100 | 12,000 | -    |
| Collector–Emitter Saturation Voltage (I <sub>C</sub> = 4 Adc, I <sub>B</sub> = 16 mAdc) (I <sub>C</sub> = 8 Adc, I <sub>B</sub> = 80 mAdc) | V <sub>CE(sat)</sub>  | -<br>-      | 2<br>4 | Vdc  |
| Base–Emitter Saturation Voltage (1) $(I_C = 8 \text{ Adc}, I_B = 80 \text{ mAdc})$                                                         | V <sub>BE(sat)</sub>  | -           | 4.5    | Vdc  |
| Base-Emitter On Voltage<br>(I <sub>C</sub> = 4 Adc, V <sub>CE</sub> = 4 Vdc)                                                               | V <sub>BE(on)</sub>   | -           | 2.8    | Vdc  |
| DYNAMIC CHARACTERISTICS                                                                                                                    |                       |             | 1      | •    |
| Current-Gain-Bandwidth Product ( $I_C = 3$ Adc, $V_{CE} = 4$ Vdc, $f = 1$ MHz)                                                             | h <sub>fe</sub>       | 4           | -      | MHz  |
| Output Capacitance<br>(V <sub>CB</sub> = 10 Vdc, I <sub>E</sub> = 0, f = 0.1 MHz)                                                          | C <sub>ob</sub>       | -           | 300    | pF   |
| Small-Signal Current Gain (I <sub>C</sub> = 3 Adc, V <sub>CE</sub> = 4 Vdc, f = 1 kHz)                                                     | h <sub>fe</sub>       | 300         | -      | -    |

<sup>2.</sup> Pulse Test: Pulse Width  $\leq$  300  $\mu$ s, Duty Cycle  $\leq$  2%.

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.



Figure 1. Power Derating

#### TYPICAL ELECTRICAL CHARACTERISTICS



Figure 7. Small-Signal Current Gain

Figure 6. Collector Cut-Off Region



Figure 8. Capacitance



Figure 9. Switching Times Test Circuit

Figure 10. Switching Times



Figure 11. Thermal Response



Figure 12. Maximum Forward Bias Safe Operating REA

There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate  $I_C$  –  $V_{CE}$  limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate.

The data of Figure 12 is based on  $T_{J(pk)} = 150^{\circ}C$ ;  $T_{C}$  is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided  $T_{J(pk)} < 150^{\circ}C$ .  $T_{J(pk)}$  may be calculated from the data in Figure 11. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown.



Figure 13. Darlington Schematic

### **DPAK (SINGLE GAUGE)**

CASE 369C ISSUE G

**DATE 31 MAY 2023** 





- DIMENSIONING AND TOLERANCING ASME Y14.5M, 1994. CONTROLLING DIMENSION: INCHES
- THERMAL PAD CONTOUR OPTIONAL WITHIN DIMENSIONS 63,
- L3. AND Z. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH,
  PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR
  GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE.
- DIMENSIONS D AND E ARE DETERMINED AT THE DUTERMOST EXTREMES OF THE PLASTIC BODY.

  DATUMS A AND B ARE DETERMINED AT DATUM PLANE H.
- OPTIONAL MOLD FEATURE.

| DIM        | INC       | INCHES |          | ETERS    |  |
|------------|-----------|--------|----------|----------|--|
| MIM        | MIN.      | MAX.   | MIN.     | MAX.     |  |
| Α          | 0.086     | 0.094  | 2.18     | 2.38     |  |
| A1         | 0.000     | 0.005  | 0.00     | 0.13     |  |
| ھ          | 0.025     | 0.035  | 0.63     | 0.89     |  |
| b2         | 0.028     | 0.045  | 0.72     | 1.14     |  |
| <b>b</b> 3 | 0.180     | 0.215  | 4.57     | 5.46     |  |
| Ū          | 0.018     | 0.024  | 0.46     | 0.61     |  |
| -2         | 0.018     | 0.024  | 0.46     | 0.61     |  |
| D          | 0.235     | 0.245  | 5.97     | 6.22     |  |
| E          | 0.250     | 0.265  | 6.35     | 6.73     |  |
| е          | 0.090 BSC |        | 2.29 BSC |          |  |
| Η          | 0.370     | 0.410  | 9.40     | 10.41    |  |
| L          | 0.055     | 0.070  | 1.40     | 1.78     |  |
| L1         | 0.114     | REF    | 2.90     | 2.90 REF |  |
| L2         | 0.020     | BSC    | 0.51 BSC |          |  |
| L3         | 0.035     | 0.050  | 0.89     | 1.27     |  |
| L4         |           | 0.040  | -        | 1.01     |  |
| Z          | 0.155     |        | 3.93     |          |  |





BOTTOM VIEW

BOTTOM VIEW

ALTERNATE CONSTRUCTIONS





CW ROTATED 90°

#### **GENERIC MARKING DIAGRAM\***



| XXXXXX | = Device Code       |
|--------|---------------------|
| Α      | = Assembly Location |
| L      | = Wafer Lot         |
| Υ      | = Year              |
| WW     | = Work Week         |
| G      | = Pb-Free Package   |

RECOMMENDED MOUNTING FOOTPRINT\* \*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DUWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

S

| STYLE 1:                    | STYLE 2:                 | STYLE 3:                  | STYLE 4:                | STYLE 5:                  |
|-----------------------------|--------------------------|---------------------------|-------------------------|---------------------------|
| PIN 1. BASE                 | PIN 1. GATE              | PIN 1. ANODE              | PIN 1. CATHODE          | PIN 1. GATE               |
| <ol><li>COLLECTOR</li></ol> | <ol><li>DRAIN</li></ol>  | <ol><li>CATHODE</li></ol> | 2. ANODE                | <ol><li>ANODE</li></ol>   |
| <ol><li>EMITTER</li></ol>   | <ol><li>SOURCE</li></ol> | <ol><li>ANODE</li></ol>   | 3. GATE                 | <ol><li>CATHODE</li></ol> |
| <ol><li>COLLECTOR</li></ol> | 4. DRAIN                 | <ol><li>CATHODE</li></ol> | <ol><li>ANODE</li></ol> | <ol><li>ANODE</li></ol>   |

STYLE 7: PIN 1. GATE 2. COLLECTOR STYLE 6: STYLE 8: STYLE 9: STYLE 10: PIN 1. CATHODE 2. ANODE 3. CATHODE PIN 1. MT1 2. MT2 PIN 1. N/C 2. CATHODE 3. ANODE PIN 1. ANODE 2. CATHODE 3 FMITTER 3 RESISTOR ADJUST 3 GATE 4. COLLECTOR 4. CATHODE 4. ANODE 4. CATHODE

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON10527D         | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | DPAK (SINGLE GAUGE) |                                                                                                                                                                                   | PAGE 1 OF 1 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales