## Si5348 Rev E Data Sheet # Network Synchronizer for SyncE/ 1588 PTP Telecom Boundary (T-BC) and Slave (T-SC) Clocks The Si5348 combines the industry's smallest footprint and lowest power network synchronizer clock with unmatched frequency synthesis flexibility and ultra-low jitter. The Si5348 is ideally suited for wireless backhaul, IP radio, small and macro cell wireless communications systems, and data center switches requiring both traditional and packet based network synchronization. The three independent DSPLLs<sup>™</sup> are individually configurable as a SyncE PLL, IEEE 1588 DCO or a general-purpose PLL for processor/FPGA clocking. The Si5348 can also be used in legacy SETS systems needing Stratum 3/3E compliance. The optional digitally controlled oscillator (DCO) mode provides precise timing adjustment to 1 ppt for 1588 (PTP) clock steering applications. The unique design of the Si5348 allows the TCXO/OCXO reference input to determine the device's frequency accuracy and stability. The Si5348 is programmable via a serial interface with in-circuit programmable non-volatile memory so it always powers up into a known configuration. Programming the Si5348 is easy with ClockBuilder Pro<sup>™</sup> software. Factory pre-programmed devices are also available. #### Applications: - Synchronous Ethernet (SyncE) ITU-T G.8262 EEC Option 1 & 2 - Telecom Boundary Clock (T-BC) as defined by ITU-T G.8273.2 - IEEE 1588 (PTP) slave clock synchronization - Stratum 3/3E, G.812, G.813 network synchronization #### **KEY FEATURES** - Three independent DSPLLs in a single monolithic IC supporting flexible SyncE/ IEEE 1588 and SETS architectures - · Ultra-low jitter of 95 fs - Enhanced hitless switching minimizes output phase transients - · Input frequency range: - · External crystal: 48 to 54 MHz - REF clock: 5 to 250 MHz - · Diff clock: 8 kHz to 750 MHz - · LVCMOS clock: 8 kHz to 250 MHz - · Output frequency range: - Differential: 1 PPS to 718.5 MHz - LVCMOS: 1 PPS to 250 MHz - · Meets the requirements of: - ITU-T G.8262 (SyncE) EEC Options 1 and 2 - ITU-T G.812 Type III, IV - ITU-T G.813 Option 1 - Telcordia GR-1244, GR-253 (Stratum-3/3E) #### 1. Feature List The Si5348 features are listed below: - Three independent DSPLLs in a single monolithic IC supporting flexible SyncE/IEEE 1588 and SETS architectures - · Ultra-Low Jitter - 95 fs typ (12 kHz to 20 MHz) - · Meets the requirements of: - ITU-T G.8273.2 T-BC - ITU-T G.8262 (SyncE) EEC Options 1 & 2 - ITU-T G.812 Type III, IV - ITU-T G.813 Option 1 - Telcordia GR-1244, GR-253 (Stratum-3/3E) - Each DSPLL generates any output frequency from any input frequency - · Input frequency range: - · External crystal: 48-54 MHz - REF clock: 5–250 MHz - Diff clock: 8 kHz-750 MHz - LVCMOS clock: 8 kHz-250 MHz - · Output frequency range: - · Differential: 1 PPS to 718.5 MHz - · LVCMOS: 1 PPS to 250 MHz - · Independent Frequency-on-the-fly for each DSPLL - Enhanced hitless switching minimizes output phase transients for 8 kHz, 19.44 MHz, 25 MHz, and other input frequencies. - Pin or software controllable DCO on each DSPLL with typical resolution to 1 ppt/step - TCXO/OCXO reference input determines DSPLL free-run/holdover accuracy and stability - Programmable jitter attenuation bandwidth per DSPLL: 0.001 Hz to 4 kHz - Highly configurable output drivers: LVDS, LVPECL, LVCMOS, HCSL, CML - · Core voltage: - VDD: 1.8 V ±5%VDDA: 3.3 V ±5% - Independent output supply pins: 3.3 V, 2.5 V, or 1.8 V - · Built-in power supply filtering - · Status monitoring: LOS, OOF, LOL - Serial Interface: I<sup>2</sup>C or SPI (3-wire or 4-wire) - ClockBuilder<sup>TM</sup> Pro software tool simplifies device configuration - 5 input, 7 output, 64 QFN - Temperature range: -40 to +85 °C - · Pb-free, RoHS-6 compliant ## 2. Related Documents Table 2.1. Related Documentation and Software | Document/Resource | Description/URL | |----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------| | Si5348 Rev E Family Reference Manual | To be used in conjunction with this data sheet, which contains more detailed explanations about the operation of the device. | | Crystal Reference Manual | https://www.silabs.com/documents/public/reference-manuals/si534x-8x-recommended-crystals-rm.pdf | | Si5348 EVB User Guide | Instructions about how to use the evaluation kits. | | Frequently Asked Questions | TBD | | Quality and Reliability | http://www.silabs.com/quality | | Development Kits | https://www.silabs.com/products/development-tools/timing/clock#highper-formance | | ClockBuilder Pro (CBPro) Software | https://www.silabs.com/products/development-tools/software/clockbuilder-pro-software | | AN1077: Selecting the Right Clocks for Timing Synchronization Applications | https://www.silabs.com/documents/public/application-notes/an1077-selecting-clocks-for-timing-synchronization.pdf | | UG123: SiOCXO1-EVB Evaluation Board Users Guide | https://www.silabs.com/documents/public/user-guides/UG123.pdf | | UGTBD: SiTCXO1-EVB Evaluation Board User's Guide | Link TBD | | ANTBDX: Holdover Consideration for Si5348 Network Synchronizer | Link TBD | ## 3. Ordering Guide Table 3.1. Si5348 Ordering Guide | Ordering Part Number | # of<br>DSPLLs | Output Clock Frequency<br>Range | Package | RoHS-6, Pb-Free | Temperature<br>Range | | |------------------------------|----------------|---------------------------------|--------------------------|-----------------|----------------------|--| | Si5348A-E-GM <sup>1, 2</sup> | 3 | 1 Hz to 718.5 MHz | 64-Lead 9x9 QFN | Yes | –40 to 85 °C | | | Si5348B-E-GM <sup>1, 2</sup> | 3 | 1 Hz to 350 MHz | 04-Lead 9x9 QFN | 165 | -40 to 65 C | | | Si5348-E-EVB | _ | _ | Evaluation Board | _ | _ | | | SiOCXO1-EVB — | | 12.800 MHz | OCXO Evaluation<br>Board | _ | _ | | ## Note: - 1. Add an R at the end of the device part number to denote tape and reel ordering options. - 2. Custom, factory pre-programmed devices are available. Ordering part numbers are assigned by the ClockBuilder Pro software. Part number format is: Si5348A-Dxxxxx-GM, where "xxxxx" is a unique numerical sequence representing the pre-programmed configuration. \*See Ordering Guide table for current product revision \*\* 5 digits; assigned by ClockBuilder Pro Figure 3.1. Ordering Part Number Fields ## **Table of Contents** | 1. | Feature List | . 2 | |----|------------------------------------------------|------------| | 2. | Related Documents | . 3 | | 3. | Ordering Guide | . 4 | | 4. | Functional Description | . 7 | | | 4.1 Standards Compliance | . 7 | | | 4.2 Frequency Configuration | . 7 | | | 4.3 DSPLL Loop Bandwidth | | | | 4.4 Modes of Operation | . 8 | | | 4.4.2 Free-run Mode | . 9 | | | 4.4.5 Holdover Mode | . 9 | | | 4.5 Digitally-Controlled Oscillator (DCO) Mode | | | | 4.6 External Reference (XA/XB, REF/REFb) | .11 | | | 4.7 Inputs (IN0, IN1, IN2, REF, IN3, IN4) | .13 | | | 4.7.1 Input Selection | .13 | | | 4.7.4 Input Configuration and Terminations | .14 | | | 4.7.6 Ramped Input Switching | .14 | | | 4.7.8 Typical Hitless Switching Scenarios | .15 | | | 4.8 Fault Monitoring | .17 | | | 4.8.2 XA/XB LOS Detection | .18 | | | 4.8.5 Fast OOF Monitor | .18 | | | 4.8.7 Interrupt Pin (INTRb) | | | | 4.9 Outputs | .20<br>.20 | | | 4.9.3 Output Signal Format | | | 4.9.5 LVCMOS Output Impedance Selection | 21 | |---------------------------------------------------------------|------| | 4.9.6 LVCMOS Output Signal Swing | 21 | | 4.9.7 LVCMOS Output Polarity | 21 | | 4.9.8 Output Enable/Disable | | | 4.9.9 Output Disable During LOL | | | 4.9.10 Output Disable During XAXB_LOS | | | 4.9.11 Output Driver State When Disabled | | | 4.9.12 Synchronous/Asynchronous Output Disable | | | 4.9.13 Output Divider (R) Synchronization | 22 | | 4.10 Power Management | 22 | | 4.11 In-Circuit Programming | 22 | | 4.12 Serial Interface | 22 | | 4.13 Custom Factory Preprogrammed Parts | 22 | | 5. Register Map | 23 | | 6. Electrical Specifications | 24 | | 7. Typical Application Schematic | 39 | | 8. Detailed Block Diagram | 40 | | 9. Typical Operating Characteristics (Jitter and Phase Noise) | 41 | | 10. Pin Descriptions | . 42 | | 11. Package Outline | . 46 | | 12. PCB Land Pattern | 47 | | 13. Top Marking | 49 | | 14. Device Errata | 50 | | | 50 | ## 4. Functional Description The Si5348 offers three DSPLLs that have identical performance and flexibility which can be independently configured and controlled through the serial interface. Each of the DSPLLs support locked, free-run, and holdover modes of operation with an optional DCO mode for IEEE 1588 applications. The device requires an external crystal and an external reference (TCXO or OCXO) to operate. The reference input (REF/REFb) determines the frequency accuracy and stability while in free-run and holdover modes. The external crystal completes the internal oscillator circuit (OSC) which is used by the DSPLL for intrinsic jitter performance. There are three main inputs (INO - IN2) for synchronizing the DSPLLs. Input selection can be manual or automatically controlled using an internal state machine. Two additional manually selected inputs are available to DSPLL D. Any of the output clocks (OUT0 to OUT6) can be configured to any of the DSPLLs using a flexible crosspoint connection. Output 6 is the only output that can be configured for a 1 Hz output to support 1 PPS. #### 4.1 Standards Compliance Each of the DSPLLs meet the requirements of ITU-T G.8262 (SyncE), G.812, G.813, G.8273.2 (T-BC), in addition to Telcordia GR-1244 and GR-253 as shown in the compliance report. The DCO feature enables IEEE1588 (PTP) implementations in addition to hybrid SyncE + IEEE1588 (T-BC). The following table lists the Si5348 compliance reports for these standards. Table 4.1. Si5348 Standards Compliance Reports | Standard | Compliance Report | |----------------|--------------------------------------------------------------------------------------------------------------------------| | G.8262 (SyncE) | https://www.silabs.com/documents/public/miscellaneous/Si5348_SynchronousEthernet-G.8262_ComplianceTestResults_Rev1.0.pdf | | G.812 | https://www.silabs.com/documents/public/miscellaneous/Si5348_ITU-T_G.812_ComplianceTestResults_Rev1.0.pdf | | G.813 | https://www.silabs.com/documents/public/miscellaneous/Si5348_ITU-T_G.813_ComplianceTestResults_Rev1.0.pdf | | GR-1244 | https://www.silabs.com/documents/public/miscellaneous/Si5348_Telcordia_GR-1244_ComplianceTestResults_Rev1.0.pdf | | GR-253 | https://www.silabs.com/documents/public/miscellaneous/Si5348_Telcordia_GR-253_ComplianceTestResults_Rev1.0.pdf | #### 4.2 Frequency Configuration The frequency configuration for each of the DSPLLs is programmable through the serial interface and can also be stored in non-volatile memory. The combination of fractional input dividers (Pn/Pd), fractional frequency multiplication (Mn/Md), and integer output division (Rn) allows each of the DSPLLs to lock to any input frequency and generate virtually any output frequency. All divider values for a specific frequency plan are easily determined using the ClockBuilder Pro utility. Each PLL can be reconfigured during operation without affecting the others. See 4.4.6 Frequency on the Fly for more information. #### 4.3 DSPLL Loop Bandwidth The DSPLL loop bandwidth determines the amount of input clock jitter and wander attenuation. Register configurable DSPLL loop bandwidth settings of 1 mHz to 4 kHz are available for selection for each of the DSPLLs. Since the loop bandwidth is controlled digitally, each of the DSPLLs will always remain stable with less than 0.1 dB of peaking regardless of the loop bandwidth selection. Table 4.2. Loop Bandwidth Requirements for North America | SONET (Telcordia) | SDH (ITU-T) | SyncE (ITU-T) | Loop Bandwidth | |-------------------|----------------|---------------------|----------------| | GR-253 Stratum 3E | G.812 Type III | _ | 0.001 Hz | | GR-253 Stratum 3 | G.812 Type IV | G.8262 EEC Option 2 | <0.1 Hz | | _ | G.813 Option 1 | G.8262 EEC Option 1 | 1 - 10 Hz | #### 4.3.1 Fastlock Feature Selecting a low DSPLL loop bandwidth (e.g. 0.1 Hz) will generally lengthen the lock acquisition time. The fastlock feature allows setting a temporary Fastlock Loop Bandwidth that is used during the lock acquisition process. Higher fastlock loop bandwidth settings will enable the DSPLLs to lock faster. Fastlock Loop Bandwidth settings in the range of 100 Hz to 4 kHz are available for selection. Once lock acquisition has completed, the DSPLL's loop bandwidth will automatically revert to the DSPLL Loop Bandwidth setting. The fastlock feature can be enabled or disabled independently for each of the DSPLLs. ## 4.4 Modes of Operation Once initialization is complete, each of the DSPLLs operates independently in one of four modes: Free-run Mode, Lock Acquisition Mode, Locked Mode, or Holdover Mode. A state diagram showing the modes of operation is shown in the figure below. The following sections describe each of these modes in greater detail. Figure 4.1. Modes of Operation #### 4.4.1 Initialization and Reset Once power is applied, the device begins an initialization period where it downloads default register values and configuration data from NVM and performs other initialization tasks. Communicating with the device through the serial interface is possible once this initialization period is complete. No clocks will be generated until the initialization is complete. There are two types of resets available. A hard reset is functionally similar to a device power-up. All registers will be restored to the values stored in NVM, and all circuits will be restored to their initial state including the serial interface. A hard reset is initiated using the RSTb pin or by asserting the hard reset bit. A soft reset bypasses the NVM download. It is simply used to initiate register configuration changes. A hard reset affects all DSPLLs, while a soft reset can either affect all or each DSPLL individually. #### 4.4.2 Free-run Mode Once power is applied to the Si5348 and initialization is complete, all three DSPLLs will automatically enter freerun mode. The frequency accuracy of the generated output clocks in freerun mode is entirely dependent on the frequency accuracy of the clock source at the reference inputs (REF/REFb). A TCXO or OCXO is recommended for applications that need frequency accuracy and stability to meet the synchronization standards as shown in the following table: Table 4.3. Free-run Accuracy for North American and European Synchronization Standards | SONET (Telcordia) | SDH (ITU-T) | SyncE (ITU-T) | Free-run Accuracy | |-------------------|----------------|---------------------|-------------------| | GR-253 Stratum 3E | G.812 Type III | _ | ±4.6 ppm | | GR-253 Stratum 3 | G.812 Type IV | G.8262 EEC Option 2 | | | _ | G.813 Option 1 | G.8262 EEC Option 1 | | #### 4.4.3 Lock Acquisition Mode Each of the DSPLLs independently monitors its configured inputs for a valid clock. If at least one valid clock is available for synchronization, a DSPLL will automatically start the lock acquisition process. If the fast lock feature is enabled, a DSPLL will acquire lock using the Fastlock Loop Bandwidth setting and then transition to the DSPLL Loop Bandwidth setting when lock acquisition is complete. During lock acquisition the outputs will generate a clock that follows the VCO frequency change as it pulls-in to the input clock frequency. #### 4.4.4 Locked Mode Once locked, a DSPLL will generate output clocks that are both frequency and phase locked to their selected input clocks. At this point, any XTAL frequency drift will not affect the output frequency. Each DSPLL has its own LOLb pin and status bit to indicate when lock is achieved. Refer to 4.8.6 LOL Detection for more details on the operation of the loss of lock circuit. #### 4.4.5 Holdover Mode Any of the DSPLLs will automatically enter Holdover Mode when the selected input clock becomes invalid and no other valid input clocks are available for selection. Each DSPLL uses an averaged input clock frequency as its final holdover frequency to minimize the disturbance of the output clock phase and frequency when an input clock suddenly fails. The holdover circuit for each DSPLL stores up to 120 seconds of historical frequency data while locked to a valid clock input. The final averaged holdover frequency value is calculated from a programmable window within the stored historical frequency data. Both the window size and delay are programmable as shown in the figure below. The window size determines the amount of holdover frequency averaging. The delay value allows ignoring frequency data that may be corrupt just before the input clock failure. Figure 4.2. Programmable Holdover Window When entering holdover, a DSPLL will pull its output clock frequency to the calculated averaged holdover frequency. While in holdover, the output frequency drift is entirely dependent on the external reference clock connected to the REF/REFb pins. If the clock input becomes valid, a DSPLL will automatically exit the holdover mode and re-acquire lock to the new input clock. This process involves pulling the output clock frequencies to achieve frequency and phase lock with the input clock. This pull-in process is glitchless. The DSPLL output frequency when exiting holdover can be ramped (recommended). Just before the exit is initiated, the difference between the current holdover frequency and the new desired frequency is measured. Using the calculated difference and a user-selectable ramp rate, the output is linearly ramped to the new frequency. The ramp rate can be 0.2 ppm/s, 40,000 ppm/s, or any of about 40 values in between. The DSPLL loop BW does not limit or affect ramp rate selections (and vice versa). CBPro defaults to ramped exit from holdover. The same ramp rate settings are used for both exit from holdover and ramped input switching. For more information on ramped input switching see 4.7.6 Ramped Input Switching. Note: If ramped holdover exit is not selected, the holdover exit is governed either by (1) the DSPLL loop BW or (2) a user-selectable holdover exit BW. #### 4.4.6 Frequency on the Fly The Si5348 Rev E uses register writes to support configuration on the fly to allow certain characteristics to be changed on one DSPLL without affecting the clocks generated from other DSPLLs. These characteristics include Input/Output Frequencies, PLL bandwidth, LOL, and OOF settings. See the Family Reference Manual for more details. ## 4.5 Digitally-Controlled Oscillator (DCO) Mode The DSPLLs support a DCO mode where their output frequencies are adjustable in pre-defined steps defined by frequency step words (FSW). The frequency adjustments are controlled through the serial interface or by pin control using frequency increments (FINC) or decrements (FDEC). A FINC will add the frequency step word to the DSPLL output frequency, while a FDEC will decrement it. The DCO mode is available when the DSPLL is operating in locked mode. The DCO mode is mainly used in IEEE1588 (PTP) applications where a clock needs to be generated based on recovered timestamps. In this case timestamps are recovered by the PHY/MAC. A processor containing servo software controls the DCO to close the timing loop between the master and slave nodes. The processor has the option of using the FINC/FDEC pin controls to update the DCO frequency or by controlling it through the serial interface. ## 4.6 External Reference (XA/XB, REF/REFb) The external crystal at the XA/XB pins determines jitter performance of the output clocks, and the external reference clock at the REF/REFb pins determines the frequency accuracy, wander and stability during free-run or holdover modes. Jitter from the external clock on the REF/REFb pins will have little effect on the output jitter performance, depending upon the selected bandwidth. Figure 4.3. External Reference Connections Note: XA, XB, REF, and REFb must not exceed the maximum input voltage listed in Table 6.3 Input Clock Specifications on page 25. ## 4.6.1 External Crystal (XA/XB) The external crystal (XTAL) is used in combination with the internal oscillator (OSC) to produce an ultra low jitter reference clock for the DSPLLs. The device includes internal XTAL loading capacitors which eliminate the need for external capacitors and also has the benefit of reduced noise coupling from external sources. A crystal in the range of 48 to 54 MHz is recommended for best jitter performance. Although the device includes built-in XTAL load capacitors (CL) of 8 pF, crystals with load capacitances up to 18 pF can also be accommodated. The Si5348 Reference Manual provides additional information on PCB layout recommendations for the crystal to ensure optimum jitter performance. Although not recommended, the device can also accommodate an external clock at the XA/XB pins instead of a crystal. Selection between the external crystal or clock is controlled by register configuration. The internal crystal loading capacitors (CL) are disabled in this mode. Refer to Table 6.12 Crystal Specifications<sup>1</sup> on page 37 for reference clock requirements when using this mode. The Si5348 Rev E Reference Manual provides additional information on PCB layout recommendations for the crystal to ensure optimum jitter performance. Note: XA and XB must not exceed the maximum input voltage listed in Table 6.3 Input Clock Specifications on page 25. ## 4.6.2 External Reference (REF/REFb) The external reference at the REF/REFb pins is used to determine output frequency accuracy and stability during free-run and holdover modes. This reference is usually from a TCXO or OCXO and can be connected differentially or single-ended as shown in the figure below. See the Si5348 Revision E Reference Manual and the Si534x/8x Recommended Crystal, TCXO and OCXOs Reference Manual for more information. Figure 4.5. External Reference Connections Note: REF and REFb must not exceed the maximum input voltage listed in Table 6.3 Input Clock Specifications on page 25. #### 4.7 Inputs (IN0, IN1, IN2, REF, IN3, IN4) There are five inputs that can be used to synchronize DSPLLs A, C and D. The inputs accept both differential and single-ended clocks. A crosspoint between the inputs and the DSPLLs allows any of the inputs (IN0, IN1, IN2, REF) to be connected to DSPLLA, DSPLLC or DSPLLD as shown in the figure below. DSPLL D has two additional inputs (IN3 and IN4) that support LVCMOS input format only. Automatic clock selection can be used on any four inputs for PLLD as long as only one of IN3 or IN4 is in use. If 5 inputs are used, then they must be manually selected and there is no automatic entry into holdover from IN3 or IN4. A reference (REF) must be connected to DSPLLB as a minimum but may also be connected to the other DSPLLs. Figure 4.6. DSPLL Input Selection Crosspoint ## 4.7.1 Input Selection Input selection for each of the DSPLLs can be made manually through register control or automatically using an internal state machine. #### 4.7.2 Manual Input Selection In manual mode the input selection is made by writing to a register. IN0-IN2 and REF is available to DSPLL A and C, IN0-IN4 and REF is available to DSPLL D. If there is no clock signal on the selected input, the DSPLL will automatically enter holdover mode. ## 4.7.3 Automatic Input Selection When configured in this mode, the DSPLLs automatically selects a valid input that has the highest configured priority. The priority scheme is independently configurable for each DSPLL and supports revertive or non-revertive selection. All inputs are continuously monitored for loss of signal (LOS) and/or invalid frequency range (OOF). Only inputs that do not assert both the LOS and OOF monitors can be selected for synchronization by the automatic state machine. The DSPLL(s) will enter either holdover or freerun mode if there are no valid inputs available. When both IN3 and IN4 are used, all clock selection must be manual and automatic entry into holdover is not supported, which means that if the Si5348 is locked to either IN3 or IN4 and the input clock fails, the Si5348 will not go into holdover and will lose lock. When only one of IN3 or IN4 is used, automatic clock selection is available and automatic entry into holdover is supported. Hitless switching with IN3–IN4 is not available. Automatic clock selection can occur between, at most, four input clocks. #### 4.7.4 Input Configuration and Terminations Each of the differential inputs IN0-IN2, and REF are compatible with standard LVDS, LVPECL, HCSL, CML, and single-ended LVCMOS formats, or as a low duty cycle pulsed CMOS format. The standard format inputs have a nominal 50% duty cycle, must be accoupled and use the "Standard" Input Buffer selection as these pins are internally dc-biased to approximately 0.83 V. The pulsed CMOS input format allows pulse-based inputs, such as frame-sync and other synchronization signals having a duty cycle much less than 50%. These pulsed CMOS signals are dc-coupled and use the "Pulsed CMOS" Input Buffer selection. In all cases, the inputs should be terminated near the device input pins as shown in the figure below. The resistor divider values given below will work with up to 1 MHz pulsed inputs. In general, following the "Standard AC Coupled Single Ended" arrangement shown below will give superior iitter performance. ## 4.7.5 Hitless Input Switching Hitless switching is a feature that prevents a phase offset from propagating to the output when switching between two clock inputs that have a fixed phase relationship. A hitless switch can only occur when the two input frequencies are frequency locked, meaning that they have to be exactly at the same frequency, or at an integer frequency relationship to each other. When hitless switching is enabled, the DSPLL simply absorbs the phase difference between the two input clocks during an input switch. When disabled, the phase difference between the two inputs is propagated to the output at a rate determined by the DSPLL Loop Bandwidth. The hitless switching feature supports clock frequencies down to the minimum input frequency of 8 kHz. Hitless switching can be enabled on a per DSPLL basis. Clock inputs 3 and 4 do not support hitless switching. #### 4.7.6 Ramped Input Switching The ramped input switching feature is enabled/disabled depending on both the Pfd frequency and difference in input frequencies (Zero-PPM vs non-zero PPM). The table below shows the selection criteria to enable ramped input switching. The same ramp rate settings are used for both holdover exit and clock switching. For more information on ramped exit from holdover, see 4.4.5 Holdover Mode and the Family Reference Manual. Table 4.4. Recommended Ramped Input Switching Settings for Internal Clock Switches | Maximum Input Frequency Difference | Fpfd < 500 kHz | Fpfd ≥ 500 kHz | | | |------------------------------------|-----------------------------------------------------------------------------|----------------|--|--| | 0 ppm Frequency Locked | Ramped Exit from Holdover | | | | | ≤ 10 ppm | Ramped Input Switching and Ramped Exit from Holdover Ramped Exit from Holdo | | | | | > 10 ppm | Ramped Input Switching and Ramped Exit from Holdover | | | | #### 4.7.7 Glitchless Input Switching The DSPLLs have the ability of switching between two input clock frequencies that are up to ±500 ppm apart. The DSPLL will pull-in to the new frequency using the DSPLL Loop Bandwidth or using the Fastlock Loop Bandwidth if it is enabled. The loss of lock (LOL) indicator will assert while the DSPLL is pulling-in to the new clock frequency. There will be no output runt pulses generated at the output during the transition. All clock inputs, including 3 and 4, support glitchless input switching. ## 4.7.8 Typical Hitless Switching Scenarios Figure 4.7. Output Frequency Transient—Ramped Switching between Two 8 kHz Inputs (±4.6 ppm Offset) Figure 4.8. Output Phase Transient—Hitless Switching between Two 25 MHz Inputs (0 ppm, 180 Degree Phase Shift) ## 4.7.9 Synchronizing to Gapped Input Clocks Each of the DSPLLs support locking to an input clock that has missing periods. This is also referred to as a gapped clock. The purpose of gapped clocking is to modulate the frequency of a periodic clock by selectively removing some of its cycles. Gapping a clock severely increases its jitter, so a phase-locked loop with high jitter tolerance and low loop bandwidth is required to produce a low-jitter periodic clock. The resulting output will be a periodic non-gapped clock with an average frequency of the input with its missing cycles. For example, an input clock of 100 MHz with one cycle removed every 10 cycles will result in a 90 MHz periodic non-gapped output clock. This is shown in the figure below: Figure 4.9. Generating an Averaged Clock Output Frequency from a Gapped Clock Input A valid gapped clock input must have a minimum frequency of 10 MHz with a maximum of two missing cycles out of every eight. Locking to a gapped clock will not trigger the LOS, OOF, and LOL fault monitors. Clock switching between gapped clocks may violate the hitless switching specification in Table 6.8 Performance Characteristics on page 32 when the switch occurs during a gap in either input clock. #### 4.8 Fault Monitoring Three input clocks (IN0, IN1, IN2) and the reference input (REF/REFb) are monitored for loss of signal (LOS) and out-of-frequency (OOF) as shown in the figure below. The reference at the XA/XB pins is also monitored for LOS since it provides a critical reference clock for the DSPLLs. Each of the DSPLLs also has an LOL indicator, which is asserted when synchronization is lost with their selected input clock. IN3 and IN4 can be monitored, but, at most, four input clocks can be monitored simultaneously. Figure 4.10. Si5348 Fault Monitors ## 4.8.1 Input LOS Detection The loss of signal monitor measures the period of each input clock cycle to detect phase irregularities or missing clock edges. Each of the input LOS circuits has its own programmable sensitivity which allows ignoring missing edges or intermittent errors. Loss of signal sensitivity is configurable using the ClockBuilder Pro utility. The LOS status for each of the monitors is accessible by reading a status register. The live LOS register always displays the current LOS state and a sticky register, when set, always stays asserted until cleared. When DSPLLD is configured to use both IN3 and IN4 the LOS outputs are not connected to the holdover entry/exit logic. When configured for one of either IN3 or IN4 (but not both) the LOS for the input clock is connected to the holdover entry/exit logic. Figure 4.11. LOS Status Indicators #### 4.8.2 XA/XB LOS Detection A LOS monitor is available to ensure that the external crystal or reference clock is valid. By default the output clocks are disabled when XAXB LOS is detected. This feature can be disabled such that the device will continue to produce output clocks when XAXB LOS is detected. #### 4.8.3 OOF Detection Input clocks IN0, IN1, IN2 are monitored for frequency accuracy with respect to an OOF reference, which it considers as its "0 ppm" reference. Since a TCXO or OCXO will be connected to the REF input, most applications will declare the REF input to be the OOF reference. The final OOF status is determined by the combination of both a precise OOF monitor and a fast OOF monitor as shown in the figure below. An option to disable either monitor is also available. The live OOF register always displays the current OOF state and its sticky register bit stays asserted until cleared. Figure 4.12. OOF Status Indicator #### 4.8.4 Precision OOF Monitor The precision OOF monitor circuit measures the frequency of all input clocks to within ±1/16 ppm accuracy with respect to the selected OOF frequency reference. A valid input clock frequency is one that remains within the OOF frequency range, which is register configurable up to ±500 ppm in steps of 1/16 ppm. A configurable amount of hysteresis is also available to prevent the OOF status from toggling at the failure boundary. An example is shown in the figure below. In this case, the OOF monitor is configured with a valid frequency range of ±6 ppm and with 2 ppm of hysteresis. An option to use one of the input pins (IN0 - IN2) as the 0 ppm OOF reference instead of the REF/REFb pins is available. This option is register-configurable. XA/XB can also be used as the 0 ppm reference. Figure 4.13. Example of Precise OOF Monitor Assertion and De-assertion Triggers ### 4.8.5 Fast OOF Monitor Because the precision OOF monitor needs to provide 1/16 ppm of frequency measurement accuracy, it must measure the monitored input clock frequencies over a relatively long period of time. This may be too slow to detect an input clock that is quickly ramping in frequency. An additional level of OOF monitoring called the Fast OOF monitor runs in parallel with the precision OOF monitors to quickly detect a ramping input frequency. The Fast OOF monitor asserts OOF on an input clock frequency that has changed by greater than ±4000 ppm. #### 4.8.6 LOL Detection There is an LOL monitor for each of the DSPLLs. The LOL monitor asserts the LOL register bit when a DSPLL has lost synchronization with its selected input clock. There is also a dedicated loss of lock pin that reflects the loss of lock condition for each of the DSPLLs (LOL\_Ab, LOL\_Cb, LOL\_Db) and also for the reference. There are two LOL frequency monitors, one that sets the LOL indicator (LOL Set) and another that clears the indicator (LOL Clear). An optional timer is available to delay clearing of the LOL indicator to allow additional time for the DSPLL to completely lock to the input clock. The timer is also useful to prevent the LOL indicator from toggling or chattering as the DSPLL completes lock acquisition. A block diagram of the LOL monitor is shown in the figure below. The live LOL register always displays the current LOL state and a sticky register always stays asserted until cleared. The LOLb pin reflects the current state of the LOL monitor. Figure 4.14. LOL Status Indicators Each of the LOL frequency monitors has adjustable sensitivity, which is register-configurable from 0.1 ppm to 10,000 ppm. Having two separate frequency monitors allows for hysteresis to help prevent chattering of LOL status. An example configuration where LOCK is indicated when there is less than 0.1 ppm frequency difference at the inputs of the phase detector and LOL is indicated when there is more than 1 ppm frequency difference is shown in Figure 4.15 LOL Set and Clear Thresholds on page 19. Figure 4.15. LOL Set and Clear Thresholds An optional timer is available to delay clearing of the LOL indicator to allow additional time for the DSPLL to completely lock to the input clock. The timer is also useful to prevent the LOL indicator from toggling or chattering as the DSPLL completes lock acquisition. The configurable delay value depends on frequency configuration and loop bandwidth of the DSPLL and is automatically calculated using the ClockBuilderPro utility. #### 4.8.7 Interrupt Pin (INTRb) An interrupt pin (INTRb) indicates a change in state with any of the status indicators for any of the DSPLLs. All status indicators are maskable to prevent assertion of the interrupt pin. The state of the INTRb pin is reset by clearing the sticky status registers. ## 4.9 Outputs The Si5348 supports seven differential output drivers. Each driver has a configurable voltage amplitude and common mode voltage covering a wide variety of differential signal formats including LVPECL, LVDS, HCSL, and CML. In addition to supporting differential signals, any of the outputs can be configured as single-ended LVCMOS (3.3 V, 2.5 V, or 1.8 V) providing up to 14 single-ended outputs, or a combination of differential and single-ended outputs. #### 4.9.1 Output Crosspoint A crosspoint allows any of the output drivers to connect with any of the DSPLLs as shown in the figure below. The crosspoint configuration is programmable and can be stored in NVM so that the desired output configuration is ready at power-up. ## 4.9.2 Support For 1 Hz Output Output 6 of the Si5348 can be configured to generate a 1 Hz clock by cascading the R5 and R6 dividers. Output 5 is still usable in this case but is limited to a maximum frequency of 33.5 MHz. ClockBuilder Pro automatically determines the optimum configuration when generating a 1 Hz output (1 PPS). Figure 4.16. Generating a 1 Hz Output using the Si5348 ## 4.9.3 Output Signal Format The differential output amplitude and common mode voltage are both programmable and compatible with a wide variety of signal formats, including LVDS and LVPECL. In addition to supporting differential signals, any of the outputs can be configured as LVCMOS (3.3 V, 2.5 V, or 1.8 V) drivers providing up to 14 single-ended outputs or a combination of differential and single-ended outputs. #### 4.9.4 Programmable Common Mode Voltage For Differential Outputs The common mode voltage ( $V_{CM}$ ) for the differential modes is programmable and depends on the voltage available at the output's VDDO pin. Setting the common mode voltage is useful when dc-coupling the output drivers. #### 4.9.5 LVCMOS Output Impedance Selection Each LVCMOS driver has a configurable output impedance to accommodate different trace impedances and drive strengths. A source termination resistor is recommended to help match the selected output impedance to the trace impedance. There are three programmable output impedance selections for each VDDO options as shown in the table below. Note that selecting a lower source impedance may result in higher output power consumption. Table 4.5. Typical Output Impedance (Z<sub>S</sub>) | VDDO | CMOS_DRIVE_Selection | | | | | | |-------|----------------------|-----------------|-----------------|--|--|--| | | OUTx_CMOS_DRV=1 | OUTx_CMOS_DRV=2 | OUTx_CMOS_DRV=3 | | | | | 3.3 V | 38 Ω | 30 Ω | 22 Ω | | | | | 2.5 V | 43 Ω | 35 Ω | 24 Ω | | | | | 1.8 V | _ | 46 Ω | 31 Ω | | | | #### 4.9.6 LVCMOS Output Signal Swing The signal swing (V<sub>OL</sub>/V<sub>OH</sub>) of the LVCMOS output drivers is set by the voltage on the VDDO pins. Each output driver has its own VDDO pin allowing a unique output voltage swing for each of the LVCMOS drivers. #### 4.9.7 LVCMOS Output Polarity When a driver is configured as an LVCMOS output, it generates a clock signal on both pins (OUTx and OUTxb). By default the clock on the OUTxb pin is generated with the same polarity (in phase) with the clock on the OUTx pin. The polarity of these clocks is configurable, which enables complementary clock generation and/or inverted polarity with respect to other output drivers. #### 4.9.8 Output Enable/Disable The Si5348 allows enabling/disabling outputs by pin or register control, or a combination of both. Three output enable pins are available (OE0b, OE1b, OE2b). The output enable pins can be mapped to any of the outputs (OUTx) through register configuration. By default OE0b controls all of the outputs while OE1b and OE2b remain unmapped and has no effect until configured. The figure below shows an example of an output enable mapping scheme that is register configurable and can be stored in NVM as the default at power-up. Enabling and disabling outputs can also be controlled by register control. This allows disabling one or more output when the OEb pin(s) has them enabled. By default the output enable register settings are configured to allow the OEb pins to have full control. ## 4.9.9 Output Disable During LOL By default a DSPLL that is out of lock will generate either free-running clocks or generate clocks in holdover mode. There is an option to disable the outputs when a DSPLL is LOL. This option can be useful to force a downstream PLL into holdover. ## 4.9.10 Output Disable During XAXB LOS The internal oscillator circuit (OSC) in combination with the external crystal (XTAL) provides a critical function for the operation of the DSPLLs. In the event of a crystal failure the device will assert an XAXB\_LOS alarm. By default all outputs will be disabled during assertion of the XAXB\_LOS alarm. There is an option to leave the outputs enabled during an XAXB\_LOS alarm, but the frequency accuracy and stability will be indeterminate during this fault condition. #### 4.9.11 Output Driver State When Disabled The disabled state of an output driver is register configurable as disable low or high. ## 4.9.12 Synchronous/Asynchronous Output Disable Outputs can be configured to disable synchronously or asynchronously. In synchronous disable mode the output will wait until a clock period has completed before the driver is disabled. This prevents unwanted runt pulses from occurring when disabling an output. In asynchronous disable mode, the output clock will disable immediately without waiting for the period to complete. ### 4.9.13 Output Divider (R) Synchronization All the output R dividers are reset to a known state during the power-up initialization period. This ensures consistent and repeatable phase alignment across all output drivers. Resetting the device using the RSTb pin or asserting the hard reset bit will have the same result. ## 4.10 Power Management Unused inputs, output drivers, and DSPLLs can be powered down when unused. ## 4.11 In-Circuit Programming The Si5348 is fully configurable using the serial interface ( $I^2C$ or SPI). At power-up the device downloads its default register values from internal non-volatile memory (NVM). Application specific default configurations can be written into NVM allowing the device to generate specific clock frequencies at power-up. Writing default values to NVM is in-circuit programmable with normal operating power supply voltages applied to its $V_{DD}$ and $V_{DDA}$ pins. The NVM is two time writable. Once a new configuration has been written to NVM, the old configuration is no longer accessible. #### 4.12 Serial Interface Configuration and operation of the Si5348 is controlled by reading and writing registers using the I<sup>2</sup>C or SPI interface. The I2C\_SEL pin selects I<sup>2</sup>C or SPI operation. Communication with both 3.3 V and 1.8 V host is supported. The SPI mode operates in either 4-wire or 3-wire mode. #### 4.13 Custom Factory Preprogrammed Parts For applications where a serial interface is not available for programming the device, custom pre-programmed parts can be ordered with a specific configuration written into NVM. A factory pre-programmed part will generate clocks at power-up. Custom, factory-pre-programmed devices are available. Use the ClockBuilder Pro custom part number wizard (www.silabs.com/clockbuilderpro) to quickly and easily request and generate a custom part number for your configuration. In less than three minutes, you will be able to generate a custom part number with a detailed data sheet addendum matching your design's configuration. Once you receive the confirmation email with the data sheet addendum, simply place an order with your local Silicon Labs sales representative. Samples of your pre-programmed device will typically ship in about two weeks. ## 5. Register Map Refer to the Si5348 Rev E Reference Manual for a complete list of register descriptions and settings. ## 6. Electrical Specifications **Table 6.1. Recommended Operating Conditions** | Parameter | Symbol | Min | Тур | Max | Unit | |------------------------------|-------------------|-----------------|-------------|------|------| | Ambient Temperature | T <sub>A</sub> | <del>-4</del> 0 | 25 | 85 | °C | | Junction Temperature | TJ <sub>MAX</sub> | <del>_</del> | <del></del> | 125 | °C | | Core Supply Voltage | V <sub>DD</sub> | 1.71 | 1.80 | 1.89 | V | | | V <sub>DDA</sub> | 3.14 | 3.30 | 3.47 | V | | | $V_{DDO}$ | 3.14 | 3.30 | 3.47 | V | | Output Driver Supply Voltage | | 2.37 | 2.50 | 2.62 | V | | | | 1.71 | 1.80 | 1.89 | V | | Status Pin Supply Voltage | V <sub>DDS</sub> | 3.14 | 3.30 | 3.47 | V | | Otatus i iii Ouppiy Voltage | * DDS | 1.71 | 1.80 | 1.89 | V | <sup>1.</sup> All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. Typical values apply at nominal supply voltages and an operating temperature of 25 °C unless otherwise noted. Table 6.2. DC Characteristics | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------|-------------------|----------------------------------|-----|-------|------|------| | Core Supply Current | I <sub>DD</sub> | | _ | 250 | 460 | mA | | Core Supply Current <sup>1</sup> | I <sub>DDA</sub> | | _ | 125 | 145 | mA | | | | LVPECL Output <sup>2</sup> | | 22 | 26 | mA | | | | @ 156.25 MHz | _ | 22 | 20 | IIIA | | | | LVDS Output <sup>2</sup> | | 15 18 | mA | | | | | @ 156.25 MHz | _ | 15 | 18 | IIIA | | Output Buffer Supply Current | land | 3.3 V LVCMOS <sup>3</sup> output | | 22 | 30 | mA | | Output Buller Supply Current | I <sub>DDOx</sub> | @ 156.25 MHz | _ | 22 | 30 | | | | | 2.5 V LVCMOS <sup>3</sup> output | | 18 23 | 23 | mA | | | | @ 156.25 MHz | _ | 10 | 23 | IIIA | | | | 1.8 V LVCMOS <sup>3</sup> output | | 40 40 | 16 | mA | | | | @ 156.25 MHz | _ | 12 | 16 | IIIA | | Total Power Dissipation <sup>1, 4</sup> | P <sub>d</sub> | Si5348 | _ | 1250 | 1650 | mW | - 1. Si5348 test configuration: 7 x 2.5 V LVDS outputs enabled @156.25 MHz. Excludes power in termination resistors. - 2. Differential outputs terminated into an ac-coupled 100 Ω split termination load. See Si5348 Revision D Reference Manual for additional information. - 3. LVCMOS outputs measured into a 5-inch 50 $\Omega$ PCB trace with 4.7 pF load. The LVCMOS outputs were set to OUTx\_CMOS\_DRV = 3, which is the strongest driver setting. Refer to the Si5348 Reference Manual for more details on register settings. - 4. Detailed power consumption for any configuration can be estimated using ClockBuilderPro when an evaluation board (EVB) is not available. All EVBs support detailed current measurements for any configuration. **Table 6.3. Input Clock Specifications** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | |--------------------------------------------|----------------------|---------------------|-------|-----|-----|------|--| | Standard Input Buffer (IN0, IN1, IN2, REF) | | | | | | | | | Input Frequency Range | | Differential | 0.008 | _ | 750 | | | | | f <sub>IN_DIFF</sub> | Single-ended/LVCMOS | 800.0 | _ | 250 | MHz | | | | | REF | 5 | _ | 250 | | | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------|----------------------|---------------------------------------------------------------------------|--------------------------------------|--------------|--------------------------------------|-----------| | | | Differential AC-coupled f <sub>IN</sub> < 250 MHz | 100 | _ | 1800 | mVpp_se | | Voltage Swing <sup>1</sup> | V <sub>IN</sub> | Differential AC-coupled<br>250 MHz < f <sub>IN</sub> < 750 MHz | 225 | _ | 1800 | mVpp_se | | | | Single-ended AC-coupled f <sub>IN</sub> < 250 MHz | 100 | _ | 3600 | mVpp_se | | Slew Rate <sup>2,3</sup> | SR | | 400 | _ | _ | V/µs | | Duty Cycle | DC | | 40 | _ | 60 | % | | Input Capacitance | C <sub>IN</sub> | | _ | 0.3 | _ | pF | | Input Resistance Differential | R <sub>IN-Diff</sub> | | _ | 16 | _ | kΩ | | Input Resistance Single-ended | R <sub>IN_SE</sub> | | _ | 8 | _ | kΩ | | CMOS Input Buffer—DC Coupl | ed (IN0, IN1, IN2 | , REF) <sup>4</sup> | 1 | | | | | Input Frequency | f <sub>IN_CMOS</sub> | | 0.008 | _ | 250 | MHz | | Input Voltage (see Family Ref- | V <sub>IL</sub> | CMOS_HI_THR = 0 | -0.2 | _ | 0.4 | V | | erence Manual for details) | V <sub>IH</sub> | | 0.8 | _ | _ | V | | | V <sub>IL</sub> | CMOS_HI_THR = 1 | -0.2 | _ | 0.8 | V | | | V <sub>IH</sub> | | 1 | _ | _ | V | | Slew Rate <sup>2, 3</sup> | SR | | 400 | _ | _ | V/µs | | Minimum Pulse Width | PW | Pulse Input | 1.6 | _ | _ | ns | | Input Resistance | R <sub>IN</sub> | | _ | 8 | _ | kΩ | | LVCMOS Input Buffer - AC/DC | Coupled (IN3, IN | 14) | | | | | | Input Frequency | f <sub>IN_CMOS</sub> | | 0.008 | <del>_</del> | 2.048 | MHz | | | V <sub>IL</sub> | | _ | _ | 0.3 x V <sub>DDIO</sub> <sup>5</sup> | V | | Input Voltage | V <sub>IH</sub> | | 0.7 x V <sub>DDIO</sub> <sup>5</sup> | _ | _ | V | | Minimum Pulse Width | PW | Pulse Input | 50 | _ | _ | ns | | Input Resistance | R <sub>IN</sub> | | _ | 20 | _ | kΩ | | XA/XB (Crystal Recommended | ) | | | | | | | | | Full operating range. Jitter performance may be reduced. | 24.97 | _ | 54.06 | MHz | | XA/XB Frequency | f <sub>IN_REF</sub> | Range for best jitter. | 48 | | 54 | MHz | | , , | 114_114_1 | TCXO frequency for SyncE applications. Jitter performance may be reduced. | _ | 40 | _ | MHz | | Input Single-ended Voltage<br>Swing | V <sub>IN_SE</sub> | | 365 | _ | 2000 | mVpp_se | | Input Differential Voltage Swing | V <sub>IN_DIFF</sub> | | 365 | | 2500 | mVpp_diff | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------|--------|----------------|-----|-----|-----|------| | Slew Rate <sup>2, 3</sup> | SR | | 400 | _ | _ | V/µs | 1. Voltage swing is specified as single-ended mVpp. - 2. Recommended for specified jitter performance. Jitter performance could degrade if the minimum slew rate specification is not met (see the Family Reference Manual). - 3. Rise and fall times can be estimated using the following simplified equation: $tr/tf_{80-20} = ((0.8 0.2) \times V_{IN\_Vpp\_se}) / SR$ . - 4. CMOS mode is intended primarily for single-ended LVCMOS input clocks < 1 MHz that must be dc-coupled because they have a duty cycle significantly less than 50%. A typical application example is a low-frequency video frame sync pulse. - 5. VDDIO is determined by the IO\_VDD\_SEL bit to be either VDDA or VDD. **Table 6.4. Control Input Pin Specifications** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------|-------------------|------------------------|------------------------------|------------|-----------------------------------------|------| | Si5348 Control Input Pins (I | 2C_SEL, A0/CSb, A | 1/SDO, SDA/SDIO, SCLK, | RSTb, OE0b, 0 | DE1b, OE2b | , FINC) | | | Input Voltage | V <sub>IL</sub> | | _ | _ | 0.3 ×<br>V <sub>DDIO</sub> <sup>1</sup> | V | | mput voitage | V <sub>IH</sub> | | 0.7 ×<br>V <sub>DDIO</sub> 1 | _ | _ | V | | Input Capacitance | C <sub>IN</sub> | | _ | 2 | _ | pF | | Input Resistance | R <sub>L</sub> | | _ | 20 | _ | kΩ | | Minimum Pulse Width | PW | RSTb, FINC | 100 | _ | _ | ns | | Update Rate | F <sub>UR</sub> | FINC | _ | _ | 1 | MHz | | Si5348 Control Input Pin (FI | DEC) | | | | | | | loguit Valtaga | V <sub>IL</sub> | | _ | _ | 0.3 × V <sub>DDS</sub> | V | | Input Voltage | V <sub>IH</sub> | | 0.7 × V <sub>DDS</sub> | _ | _ | V | | Input Capacitance | C <sub>IN</sub> | | _ | 2 | _ | pF | | Minimum Pulse Width | PW | FDEC | 100 | _ | _ | ns | | Update Rate | F <sub>UR</sub> | FDEC | _ | _ | 1 | MHz | | Note: | | | | | 1 | | Table 6.5. Differential Clock Output Specifications | Parameter | Symbol | Test Con | dition | Min | Тур | Max | Unit | |----------------------------------------|---------------------|-----------------------------------------------------------------------------------|--------|-----|-----|-------|------------| | | f <sub>OUT</sub> | | | | _ | 718.5 | MHz | | Output Frequency | f <sub>OUT1Hz</sub> | 1 PPS signal only available on Output 6 | | | 1 | | Hz | | | | f <sub>OUT</sub> < 40 | 0 MHz | 48 | _ | 52 | % | | Duty Cycle DC | | 400 MHz < f <sub>OUT</sub> < 718.5<br>MHz | | 45 | _ | 55 | % | | Output-Output Skew<br>Using Same DSPLL | T <sub>SKS</sub> | Output clocks at 370 MHz in LVDS differential format connected to the same DSPLL. | | _ | _ | 75 | ps | | OUT-OUTb Skew | T <sub>SK_OUT</sub> | Measured from to negative o | • | _ | 0 | 50 | ps | | Output Voltage Amplitude <sup>1</sup> | V | V <sub>DDO</sub> = 3.3 V,<br>2.5 V, or 1.8 V | LVDS | 350 | 430 | 510 | m)/n = 0.0 | | | V <sub>OUT</sub> | V <sub>DDO</sub> = 3.3 V,<br>or 2.5 V LVPECL | | 640 | 750 | 900 | mVpp_se | <sup>1.</sup> $V_{DDIO}$ is determined by the IO\_VDD\_SEL bit. It is selectable as $V_{DDA}$ or $V_{DD}$ . | Parameter | Symbol | Test Condition | | Min | Тур | Max | Unit | |-------------------------------------------|--------------------------------|--------------------------|-----------------|------|-------------|------|------| | | | V <sub>DDO</sub> = 3.3 V | LVDS | 1.10 | 1.20 | 1.30 | V | | | | VDDO 0.0 V | LVPECL | 1.90 | 2.00 | 2.10 | V | | Common Mode Voltage <sup>1</sup> | $V_{CM}$ | V <sub>DDO</sub> = 2.5 V | LVPECL,<br>LVDS | 1.10 | 1.20 | 1.30 | V | | | | V <sub>DDO</sub> = 1.8 V | sub-LVDS | 0.80 | 0.90 | 1.00 | V | | Rise and Fall Times | t <sub>R</sub> /t <sub>F</sub> | | | | 100 | 150 | no | | (20% to 80%) | 'R''F | | | _ | 100 | 150 | ps | | Differential Output Impedance | Z <sub>O</sub> | | | _ | 100 | _ | Ω | | | | 10 kHz sinusoidal noise | | _ | -101 | _ | dBc | | Dower Cupply Noise Dejection? | PSRR | 100 kHz sinus | soidal noise | _ | <b>-</b> 96 | _ | dBc | | Power Supply Noise Rejection <sup>2</sup> | PSKK | 500 kHz sinus | soidal noise | _ | <b>–</b> 99 | _ | dBc | | | | 1 MHz sinusoidal noise | | _ | <b>–</b> 97 | _ | dBc | | Output-output Crosstalk <sup>3</sup> | XTALK | | | _ | -72 | _ | dBc | - 1. Output amplitude and common mode settings are programmable through register settings and can be stored in NVM. Each output driver can be programmed independently. Note that the maximum LVDS single-ended amplitude can be up to 110 mV higher than the TIA/EIA-644 maximum. Refer to the Si5348 Reference Manual for recommended settings. Not all combinations of voltage amplitude and common mode voltages settings are possible. - 2. Measured for 156.25 MHz carrier frequency. 100 mVpp of sinewave noise added to VDDO running at 3.3 V and noise spur amplitude measured. - 3. Measured across two adjacent outputs, both in LVDS mode, with the victim running at 155.52 MHz and the aggressor at 156.25 MHz. Refer to application note, AN862: Optimizing Si534x Jitter Performance in Next Generation Internet Infrastructure Systems, guidance on crosstalk minimization. Note that all active outputs must be terminated when measuring crosstalk. Table 6.6. LVCMOS Clock Output Specifications | Parameter | Symbol | Test Condit | ion | Min | Тур | Max | Unit | |----------------------------------------|---------------------|--------------------------------------|--------------------------|-------------------------|-----|---------------------------|------| | Output Fragues :- | f <sub>OUT</sub> | | | 0.0001 | _ | 250 | MHz | | Output Frequency | f <sub>OUT1Hz</sub> | Only Available on | Output 6 | | 1 | | Hz | | Duty Ovala | DC | f <sub>OUT</sub> <100 M | Hz | 48 | _ | 52 | 0/ | | Duty Cycle | DC | 100 MHz < f <sub>OUT</sub> < 250 MHz | | 45 | _ | 55 | % | | | | | V <sub>I</sub> | <sub>DDO</sub> = 3.3 V | | | | | | | OUTx_CMOS_DRV=1 | I <sub>OH =</sub> -10 mA | | _ | _ | | | | | OUTx_CMOS_DRV=2 | I <sub>OH =</sub> –12 mA | V <sub>DDO</sub> × 0.85 | _ | _ | V | | | | OUTx_CMOS_DRV=3 | I <sub>OH =</sub> –17 mA | | _ | _ | | | | | | V <sub>I</sub> | <sub>DDO</sub> = 2.5 V | | | | | Output Voltage High <sup>1, 2, 3</sup> | V <sub>OH</sub> | OUTx_CMOS_DRV=1 | I <sub>OH =</sub> –6 mA | | _ | _ | | | | | OUTx_CMOS_DRV=2 | I <sub>OH =</sub> –8 mA | V <sub>DDO</sub> × 0.85 | _ | _<br>_ | V | | | | OUTx_CMOS_DRV=3 | I <sub>OH =</sub> –11 mA | | _ | | | | | | | V <sub>I</sub> | <sub>DDO</sub> = 1.8 V | | | | | | | OUTx_CMOS_DRV=2 | I <sub>OH =</sub> –4 mA | V 0.05 | _ | _ | .,, | | | | OUTx_CMOS_DRV=3 | I <sub>OH =</sub> –5 mA | V <sub>DDO</sub> × 0.85 | _ | _ | V | | | | | V <sub>I</sub> | <sub>DDO</sub> = 3.3 V | | | | | | | OUTx_CMOS_DRV=1 | I <sub>OL</sub> = 10 mA | _ | _ | | | | | | OUTx_CMOS_DRV=2 | I <sub>OL</sub> = 12 mA | _ | _ | V <sub>DDO</sub> × 0.15 | V | | | | OUTx_CMOS_DRV=3 | I <sub>OL</sub> = 17 mA | _ | _ | | | | | | | V <sub>I</sub> | <sub>DDO</sub> = 2.5 V | | | | | Output Voltage Low <sup>1, 2, 3</sup> | V <sub>OL</sub> | OUTx_CMOS_DRV=1 | I <sub>OL</sub> = 6 mA | _ | _ | | | | | | OUTx_CMOS_DRV=2 | I <sub>OL</sub> = 8 mA | _ | _ | V <sub>DDO</sub> × 0.15 | V | | | | OUTx_CMOS_DRV=3 | I <sub>OL</sub> = 11 mA | _ | _ | | | | | | | V <sub>I</sub> | <sub>DDO</sub> = 1.8 V | | | | | | | OUTx_CMOS_DRV=2 | I <sub>OL</sub> = 4 mA | _ | _ | \/ 0.45 | .,, | | | | OUTx_CMOS_DRV=3 | I <sub>OL</sub> = 5 mA | _ | _ | - V <sub>DDO</sub> × 0.15 | V | | LVCMOS Rise and Fall | | V <sub>DDO</sub> = 3.3 | V | _ | 400 | 600 | ps | | Times <sup>3</sup> | tr/tf | V <sub>DDO</sub> = 2.5 V | | _ | 450 | 600 | ps | | (20% to 80%) | | V <sub>DDO</sub> = 1.8 | V | _ | 550 | 750 | ps | | Parameter | Symbol | Test Condition | Min | qvT | Max | Unit | |-----------|--------|----------------|-----|-----|-----|------| | | | | | | | 4 | - 1. Driver strength is a register programmable setting and stored in NVM. Options are OUTx\_CMOS\_DRV = 1, 2, 3. Refer to the Si5348 Reference Manual for more details on register settings. - 2. $I_{OL}/I_{OH}$ is measured at $V_{OL}/V_{OH}$ as shown in the dc test configuration. #### **DC Test Configuration** 3. A 5 pF capacitive load is assumed. The LVCMOS outputs were set to OUTx\_CMOS\_DRV = 3, at 156.25 MHz. Table 6.7. Output Status Pin Specifications | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------|-----------------|-------------------------|---------------------------------------|------|---------------------------------------|------| | Si5348 Status Output Pins ( LO | L_Cb, LOL_Db, | INTRb, LOS1b, LOS2b, SD | A/SDIO <sup>2</sup> , A1/S | SDO) | | | | Output Voltage | V <sub>OH</sub> | I <sub>OH</sub> = –2 mA | V <sub>DDIO</sub> <sup>1</sup> × 0.85 | _ | _ | V | | Output voltage | V <sub>OL</sub> | I <sub>OL</sub> = 2 mA | _ | _ | V <sub>DDIO</sub> <sup>1</sup> × 0.15 | V | | Si5348 Status Output Pins (LO | L_Ab, LOS0b) | | | | | | | Output Voltage | V <sub>OH</sub> | I <sub>OH</sub> = –2 mA | V <sub>DDS</sub> × 0.85 | _ | _ | V | | | V <sub>OL</sub> | I <sub>OL</sub> = 2 mA | _ | _ | V <sub>DDS</sub> × 0.15 | V | - 1. V<sub>DDIO</sub> is determined by the IO\_VDD\_SEL bit. It is selectable as V<sub>DDA</sub> or V<sub>DD</sub>. Users normally select this option in the ClockBuilder Pro GUI. Alternatively, refer to the Si5348 Reference Manual for more details on register settings. - 2. The V<sub>OH</sub> specification does not apply to the open-drain SDA/SDIO output when the serial interface is in I<sup>2</sup>C mode or is unused with I2C\_SEL pulled high. V<sub>OL</sub> remains valid in all cases. **Table 6.8. Performance Characteristics** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------|-------|------|------|----------| | PLL Loop Bandwidth Program-<br>ming Range <sup>1</sup> | f <sub>BW</sub> | | 0.001 | _ | 4000 | Hz | | Initial Start-Up Time | t <sub>START</sub> | Time from power-up to when the device generates free-running clocks | _ | 30 | 45 | ms | | PLL Lock Time <sup>2</sup> | t <sub>ACQ</sub> | With Fastlock enabled | _ | 280 | 300 | ms | | POR to Serial Interface Ready <sup>3</sup> | t <sub>RDY</sub> | | _ | _ | 15 | ms | | Jitter Peaking | J <sub>PK</sub> | Measured with a frequency plan running a 25 MHz input, 25 MHz output, and a loop bandwidth of 4 Hz | _ | _ | 0.1 | dB | | Jitter Tolerance | J <sub>TOL</sub> | Compliant with G.8262 Options 1&2 Carrier Frequency = 10.3125 GHz Jitter Modulation Frequency = 10 Hz | _ | 3180 | _ | UI pk-pk | | | | Single automatic switch<br>between two 8 kHz inputs,<br>DSPLL BW = 400 Hz | _ | 0.5 | 1.2 | ns | | Maximum Phase Transient Dur- | | Single automatic switch<br>between two 2 MHz in-<br>puts, DSPLL BW = 400 Hz | _ | 0.2 | 0.3 | ns | | ing a Hitless Switch <sup>4</sup> | tswiтсн | Single manual switch be-<br>tween two 8 kHz inputs,<br>DSPLL BW = 400 Hz | _ | 0.5 | 1.0 | ns | | | | Single manual switch be-<br>tween two 2 MHz inputs,<br>DSPLL BW = 400 Hz | _ | 0.2 | 0.25 | ns | | Pull-in Range | ω <sub>P</sub> | | _ | 500 | _ | ppm | | RMS Phase Jitter <sup>5</sup> | J <sub>GEN</sub> | 12 kHz to 20 MHz | _ | 95 | 125 | fs rms | - 1. Actual loop bandwidth might be lower; refer to CBPro for actual value on your frequency plan. - 2. Lock Time can vary significantly depending on several parameters, such as bandwidths, LOL thresholds, etc. For this case, lock time was measured with fastlock bandwidth set to 100 Hz, LOL set/clear thresholds of 3/0.3 ppm respectively, using INO as clock reference by removing the reference and enabling it again, then measuring the delta time between the first rising edge of the clock reference and the LOL indicator de-assertion. - 3. Measured as time from valid VDD/VDDA rails (90% of their value) to when the serial interface is ready to respond to commands. - 4. Maximum Phase Transient during Hitless Switch will degrade with lower Fpfd. Fpfd frequencies greater than 500 kHz will result in lower phase transients. Consult your CBPro Design report for the Fpfd frequency of your configuration. Measurements taken with cover placed over crystal to reduce wander. See the Family Reference Manual for further details. - 5. Jitter generation test conditions: $f_{\text{IN}}$ = 19.44 MHz, $f_{\text{OUT}}$ = 156.25 MHz LVPECL. Table 6.9. I<sup>2</sup>C Timing Specifications (SCL,SDA) | | | | Standard Mode | | Fast Mode | | | | |--------------------------------------------------|---------------------|----------------|---------------|------|-----------|------|------|--| | Parameter | Symbol | Test Condition | 100 | kbps | 400 | kbps | Unit | | | | | | Min | Max | Min | Max | | | | SCL Clock Frequency | f <sub>SCL</sub> | | _ | 100 | _ | 400 | kHz | | | SMBus Timeout | _ | | 25 | 35 | 25 | 35 | ms | | | Hold time (repeated) START condition | t <sub>HD:STA</sub> | | 4.0 | _ | 0.6 | _ | μs | | | Low period of the SCL clock | t <sub>LOW</sub> | | 4.7 | _ | 1.3 | _ | μs | | | HIGH period of the SCL clock | t <sub>HIGH</sub> | | 4.0 | _ | 0.6 | _ | μs | | | Set-up time for a repeated START condition | t <sub>SU:STA</sub> | | 4.7 | _ | 0.6 | _ | μs | | | Data hold time | t <sub>HD:DAT</sub> | | 100 | _ | 100 | _ | ns | | | Data set-up time | t <sub>SU:DAT</sub> | | 250 | _ | 100 | _ | ns | | | Rise time of both SDA and SCL signals | t <sub>r</sub> | | _ | 1000 | 20 | 300 | ns | | | Fall time of both SDA and SCL signals | t <sub>f</sub> | | _ | 300 | _ | 300 | ns | | | Set-up time for STOP condition | t <sub>SU:STO</sub> | | 4.0 | _ | 0.6 | _ | μs | | | Bus free time between a STOP and START condition | t <sub>BUF</sub> | | 4.7 | _ | 1.3 | _ | μs | | | Data valid time | t <sub>VD:DAT</sub> | | _ | 3.45 | _ | 0.9 | μs | | | Data valid acknowledge time | t <sub>VD:ACK</sub> | | _ | 3.45 | _ | 0.9 | μs | | Figure 6.1. I<sup>2</sup>C Serial Port Timing Standard and Fast Modes Table 6.10. SPI Timing Specifications (4-Wire) | Parameter | Symbol | Min | Тур | Max | Unit | |----------------------------------------|------------------|-----|-----|-----|----------------| | SCLK Frequency | f <sub>SPI</sub> | _ | _ | 20 | MHz | | SCLK Duty Cycle | T <sub>DC</sub> | 40 | _ | 60 | % | | SCLK Period | T <sub>C</sub> | 50 | _ | _ | ns | | Delay Time, SCLK Fall to SDIO Turn-on | T <sub>D1</sub> | _ | _ | 18 | ns | | Delay Time, SCLK Fall to SDIO Next-bit | T <sub>D2</sub> | _ | _ | 15 | ns | | Delay Time, CSb Rise to SDIO Tri-State | T <sub>D3</sub> | _ | _ | 15 | ns | | Setup Time, CSb to SCLK | T <sub>SU1</sub> | 5 | _ | _ | ns | | Hold Time, SCLK fall to CSb | T <sub>H1</sub> | 5 | _ | _ | ns | | Setup Time, SDI to SCLK Rise | T <sub>SU2</sub> | 5 | _ | _ | ns | | Hold Time, SDI to SCLK Rise | T <sub>H2</sub> | 5 | _ | _ | ns | | Delay Time Between Chip Selects (CSb) | T <sub>CS</sub> | 2 | _ | _ | T <sub>C</sub> | Figure 6.2. 4-Wire SPI Serial Interface Timing Table 6.11. SPI Timing Specifications (3-Wire) | Parameter | Symbol | Min | Тур | Max | Units | |----------------------------------------|------------------|-----|-----|-----|----------------| | SCLK Frequency | f <sub>SPI</sub> | _ | _ | 20 | MHz | | SCLK Duty Cycle | T <sub>DC</sub> | 40 | _ | 60 | % | | SCLK Period | T <sub>C</sub> | 50 | _ | _ | ns | | Delay Time, SCLK Fall to SDIO Turn-on | T <sub>D1</sub> | _ | _ | 20 | ns | | Delay Time, SCLK Fall to SDIO Next-bit | T <sub>D2</sub> | _ | _ | 15 | ns | | Delay Time, CSb Rise to SDIO Tri-State | T <sub>D3</sub> | _ | _ | 15 | ns | | Setup Time, CSb to SCLK | T <sub>SU1</sub> | 5 | _ | _ | ns | | Hold Time, SCLK Fall to CSb | T <sub>H1</sub> | 5 | _ | _ | ns | | Setup Time, SDI to SCLK Rise | T <sub>SU2</sub> | 5 | _ | _ | ns | | Hold Time, SDI to SCLK Rise | T <sub>H2</sub> | 5 | _ | _ | ns | | Delay Time Between Chip Selects (CSb) | T <sub>CS</sub> | 2 | _ | _ | T <sub>C</sub> | Figure 6.3. 3-Wire SPI Serial Interface Timing Table 6.12. Crystal Specifications<sup>1</sup> | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------|-------------------|----------------------------------------------------------------------------|-----|-----|-----|-------------| | Crystal Frequency Range | f <sub>XTAL</sub> | | 48 | _ | 54 | MHz | | Load Capacitance | C <sub>L</sub> | | _ | 8 | _ | pF | | Crystal Drive Level | dL | | _ | _ | 200 | μW | | Equivalent Series Resistance | r <sub>ESR</sub> | Refer to the Family Reference Manual to determine ESR and shunt capacitand | | | | | | Shunt Capacitance | Co | | | | | сараснапсе. | Table 6.13. Thermal Characteristics | Parameter | Symbol | Test Condition <sup>1</sup> | Value | Unit | |-----------------------------------------|-----------------|-----------------------------|----------|------| | Si5348-64QFN | | | <u>'</u> | | | The second Best States | | Still Air | 22 | | | Thermal Resistance Junction to Ambient | $\Theta_{JA}$ | Air Flow 1 m/s | 19.4 | | | | | Air Flow 2 m/s | 18.3 | - | | Thermal Resistance | | | | - | | Junction to Case | θ <sub>JC</sub> | | 9.5 | °C/W | | Thermal Resistance | Θ <sub>JB</sub> | | 9.4 | | | Junction to Board | $\Psi_{JB}$ | | 9.3 | | | Thermal Resistance | | | | - | | Junction to Top Center | $\Psi_{ m JT}$ | | 0.2 | | <sup>1.</sup> Refer to the Si534x/8x Recommended Crystal, TCXO and OCXOs Reference Manual for recommended 48 to 54 MHz crystals. The Si5348 is designed to work only with crystals that meet these specifications, and not with XOs. <sup>1.</sup> Based on PCB Dimension: 3" x 4.5", PCB Thickness: 1.6 mm, PCB Land/Via: 36, Number of Cu Layers: 4. Table 6.14. Absolute Maximum Ratings 1, 2, 3,4 | Parameter | Symbol | Test Condition | Value | Unit | |--------------------------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------|-----------------------------------|-----------| | Storage Temperature Range | T <sub>STG</sub> | | -55 to 150 | °C | | | V <sub>DD</sub> | | -0.5 to 3.8 | V | | DC Supply Veltage | $V_{DDA}$ | | -0.5 to 3.8 | V | | DC Supply Voltage | $V_{DDO}$ | | -0.5 to 3.8 | V | | | V <sub>DDS</sub> | | -0.5 to 3.8 | V | | | V <sub>11</sub> 5 | IN0 - IN4, REF | -1.0 to V <sub>DDA</sub><br>+ 0.3 | V | | Input Voltage Range | V <sub>12</sub> | RSTb, OE0b, OE1b, OE2b, I2C_SEL,FINC, FDEC, A1/ SDO, SDA/SDIO, SCLK, A0/ CSb, | -0.5 to V <sub>DDA</sub><br>+ 0.3 | V | | | V <sub>I3</sub> | XA/XB | -0.5 to 2.7 | V | | Latch-up Tolerance | LU | | JESD78 | Compliant | | ESD Tolerance | НВМ | 100 pF, 1.5 kΩ | 2.0 | kV | | Max Junction Temperature in Operation | T <sub>JCT</sub> | | 125 | °C | | Soldering Temperature (Pb-free profile) <sup>3</sup> | T <sub>PEAK</sub> | | 260 | °C | | Soldering Temperature Time at T <sub>PEAK</sub> (Pb-free profile) <sup>4</sup> | T <sub>P</sub> | | 20-40 | S | - 1. Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - 2.64-QFN package is RoHS-6 compliant. - 3. For detailed MSL and packaging information, go to www.silabs.com/support/quality/pages/RoHSInformation.aspx. - 4. The device is compliant with JEDEC J-STD-020. - 5. The minimum voltage at these pins can be as low as –1.0 V when an ac input signal of 8 kHz or greater is applied. See Table 6.3 Input Clock Specifications on page 25 spec for Single-Ended AC-Coupled f<sub>IN</sub> < 250 MHz. # 7. Typical Application Schematic # **Telecom Boundary Clock (T-BC)** Figure 7.1. Using the Si5348 as a Telecom Boundary Clock # 8. Detailed Block Diagram Figure 8.1. Si5348-E Detailed Block Diagram #### 9. Typical Operating Characteristics (Jitter and Phase Noise) Figure 9.1. Input = 25 MHz; Output = 156.25 MHz, 2.5 V LVDS with Rakon 12.8 MHz Reference ### 10. Pin Descriptions #### **Top View** 48 FINC IN1 47 IN1b 2 LOS1b VDD 46 LOL\_Cb 3 IN3 45 OUT3 4 IN4 5 OUT3b 43 **RSTb** VDDO3 6 42 **RSVD** X1 **GND** XΑ 8 41 RSVD ΧB **Pad** 40 **RSVD** 9 39 I2C\_SEL X2 10 11 38 OUT2 OE0b 37 **INTRb** 12 OUT2b 36 VDDO2 VDDA 13 IN2 14 35 OUT1 IN2b OUT1b 15 VDDO1 SCLK 16 A0/CSb LOS0b LOL\_Ab VDDS RSVD OE1b SDA/SDIO Si5348 64QFN Figure 10.1. Si5348 Pin Descriptions Table 10.1. Si5348 Pin Descriptions <sup>1</sup> | Pin Name <sup>1</sup> | Pin Number | Pin Type <sup>2</sup> | Function | | |-----------------------|------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | nputs | | | | | | XA | 8 | I | Crystal Input. Input pin for external crystal (XTAL). | | | XB | 9 | I | | | | X1 | 7 | I | XTAL Shield. Connect these pins directly to the XTAL ground pins. The | | | X2 | 10 | I | XTAL ground pins should be separated from the PCB ground plane. Refer to the Si5348 Reference Manual for layout guidelines. | | | IN0 | 63 | I | Clock Inputs. IN0-IN2 accept an input clock for synchronizing the de | | | IN0b | 64 | I | They support both differential and single-ended clock signals. Refer to Input Configuration and Terminations for information on input termination | | | IN1 | 1 | I | options. These pins are high-impedance and must be terminated externally. The negative side of the differential input must be grounded through | | | IN1b | 2 | I | a capacitor when accepting a single-ended clock. IN3 and IN4 only sup- | | | IN2 | 14 | I | port single-ended LVCMOS signals. These pins are high-impedance and must be terminated externally. Unused inputs can be disabled by register | | | IN2b | 15 | I | configuration and the pins left unconnected. | | | IN3 | 4 | I | | | | IN4 | 5 | I | | | | REF | 61 | l | Reference Input. This input accepts a reference clock from a stable | | | REFb | 62 | I | source (eg. TCXO or OCXO) that is used to determine free-run frequence accuracy and stability during free-run or holdover of the DSPLL or Date of These inputs can accept differential or single-ended connections. Resulting the Si534x/8x Recommended Crystal, TCXO, and OCXOs Reference Manual for information on recommended TCXOs and OCXOs. | | | Outputs | | | | | | OUT0 | 31 | 0 | Output Clocks. These output clocks support a programmable sign | | | OUT0b | 30 | 0 | plitude and common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided | | | OUT1 | 35 | 0 | in 4.9 Outputs. Unused outputs should be left unconnected. | | | OUT1b | 34 | 0 | | | | OUT2 | 38 | 0 | | | | OUT2b | 37 | 0 | | | | OUT3 | 45 | 0 | | | | OUT3b | 44 | 0 | | | | OUT4 | 51 | 0 | | | | OUT4b | 50 | 0 | | | | OUT5 | 54 | 0 | | | | OUT5b | 53 | 0 | | | | OUT6 | 59 | 0 | | | | OUT6b | 58 | 0 | | | | Serial Interface | 1 | | · | | | Pin Name <sup>1</sup> | Pin Number | Pin Type <sup>2</sup> | Function | |-----------------------|------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I2C_SEL | 39 | l | <b>I2C Select<sup>3</sup></b> . This pin selects the serial interface mode as I <sup>2</sup> C (I2C_SEL = 1) or SPI (I2C_SEL = 0). This pin is internally pulled up to the voltage selected by the IO_VDD_SEL register bit. This pin is 3.3 V tolerant. | | SDA/SDIO | 18 | I/O | Serial Data Interface³. This is the bidirectional data pin (SDA) for the $I^2C$ mode, or the bidirectional data pin (SDIO) in the 3-wire SPI mode, or the input data pin (SDI) in 4-wire SPI mode. When not in SPI mode, this pin must be pulled-up using an external resistor of at least 1 k $\Omega$ . No pull-up resistor is needed when in SPI mode unless the master SPI driver is open drain. This pin is 3.3 V tolerant. | | A1/SDO | 17 | I/O | Address Select 1/Serial Data Output <sup>3</sup> . In I <sup>2</sup> C mode this pin functions as the A1 address input pin and does not have an internal pull up or pull down resistor. In 4-wire SPI mode, this is the serial data output (SDO) pin. and drives high to the voltage selected by the IO_VDD_SEL pin. This pin is 3.3 V tolerant. This pin must be pulled up externally when unused. | | SCLK | 16 | I | <b>Serial Clock Input</b> <sup>3</sup> . This pin functions as the serial clock input for both I <sup>2</sup> C and SPI modes. This pin does not have an internal pull-up or pull-down. When in I <sup>2</sup> C mode or unused, this pin must be pulled-up using an external resistor of at least 1 k $\Omega$ . No pull-up resistor is needed when in SPI mode unless the SPI master driver is open drain. This pin is 3.3 V tolerant. | | A0/CSb | 19 | I | <b>Address Select 0/Chip Select</b> <sup>3</sup> . This pin functions as the hardware controlled address A0 input pin in I <sup>2</sup> C mode. In SPI mode, this pin functions as the chip select input (active low). This pin is internally pulled-up by a 20 kΩ resistor to the voltage selected by the IO_VDD_SEL register bit. This pin is 3.3 V tolerant. | | Control/Status | | | | | INTRb | 12 | 0 | Interrupt <sup>3</sup> . This pin is asserted low when a change in device status has occurred. It should be left unconnected when not in use. | | RSTb | 6 | I | <b>Device Reset</b> <sup>3</sup> . Active low input that performs power-on reset (POR) of the device. Resets all internal logic to a known state and forces the device registers to their default values. Clock outputs are disabled during reset. This pin is internally pulled-up. | | OE0b | 11 | I | Output Enable 0-2 <sup>3</sup> . These output enable pins have a programmable | | OE1b | 26 | I | register mask which allows them to control any of the output clocks. By default the OE0b pin enables all output clocks and OE1b, OE2b have no | | OE2b | 27 | I | control over the output clocks until register configured. These pins are internally pulled low and can be left unconnected when not in use. | | LOL_Ab | 21 | Ο | Loss of Lock_Ab <sup>4</sup> /Cb <sup>3</sup> /Db <sup>3</sup> . These output pins indicate when DSPLL A, | | LOL_Cb | 3 | 0 | C, D is out-of-lock (low) or locked (high). They can be left unconnected when not in use. | | LOL_Db | 28 | 0 | | | LOS0b | 20 | 0 | Loss of Signal for 0b <sup>4</sup> , 1b <sup>3</sup> , 2b <sup>3</sup> . These pins reflect the loss of signal | | LOS1b | 47 | 0 | register status bits for inputs (0b, 1b, 2b). These pins can be left unconnected when not in use. | | LOS2b | 55 | 0 | | | FDEC | 25 | I | <b>Frequency Decrement Pin</b> <sup>4</sup> . This pin is used to step-down the output frequency of a selected DSPLL. The frequency change step size is register configurable. This pin does not have an internal pullup/pulldown and must be externally pulled high or low when unused. | | Pin Name <sup>1</sup> | Pin Number | Pin Type <sup>2</sup> | Function | |-----------------------|------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FINC | 48 | I | Frequency Increment Pin <sup>3</sup> . This pin is used to step-up the output frequency of a selected DSPLL. The frequency change step size is register configurable. The DSPLL(s) affected by the frequency change is determined by the M_FSTEP_MSK_PLLx register settings. This pin is pulled low internally and can be left unconnected when not in use. | | RSVD | 24 | - | Reserved. These pins are connected to the die. Leave disconnected. | | | 40 | - | | | | 41 | - | | | | 42 | - | | | NC | 23 | - | No Connect. These pins are not connected to the die. Leave disconnec- | | | 56 | - | ted. | | Power | | | | | VDD | 32 | Р | Core Supply Voltage. The device core operates from a 1.8 V supply. | | | 46 | | See the Si5348 Reference Manual for power supply filtering recommendations. A 0402 1 $\mu$ F capacitor should be placed very near each of these | | | 60 | | pins. | | VDDA | 13 | Р | Core Supply Voltage 3.3 V. This core supply pin requires a 3.3 V power source. See the Si5348 Reference Manual for power supply filtering recommendations. A 0402 1 $\mu$ F capacitor should be placed very near each of these pins. | | VDDS | 22 | Р | <b>Status Output Voltage</b> . The voltage on this pin determines VOL/VOH on the LOL_Ab and LOS0b status output pins, as well as the FDEC input. Connect to either 3.3 V or 1.8 V. A 0.1 $\mu$ F bypass capacitor should be placed very close to this pin. | | VDD00 | 29 | Р | Output Clock Supply Voltage 0-6. Supply voltage (3.3 V, 2.5 V, 1.8 V) | | VDDO1 | 33 | Р | for OUTn outputs. Leave VDDO pins of unused output drivers unconnected. An alternate option is to connect the VDDO pin to a power supply | | VDDO2 | 36 | Р | and disable the output driver to minimize current consumption. A 0402 1 µF capacitor should be placed very near each of these pins. | | VDDO3 | 43 | Р | a paradicir dilegia de piadea very fical each er allege pinte. | | VDDO4 | 49 | Р | - | | VDDO5 | 52 | Р | | | VDDO6 | 57 | Р | | | GND PAD | - | Р | <b>Ground Pad</b> . This pad provides connection to ground and must be connected for proper operation. Use as many vias as practical and keep the via length to an internal ground plan as short as possible. | - 1. Refer to the Si5348 Reference Manual for more information on register setting names. - 2. I = Input, O = Output, P = Power. - 3. The IO\_VDD\_SEL control bit (0x0943 bit 0) selects 3.3 V or 1.8 V operation. - 4. The voltage on the VDDS pin(s) determines 3.3 V or 1.8 V operation. ### 11. Package Outline The figure below illustrates the package details for the Si5348. The table below lists the values for the dimensions shown in the illustration. Figure 11.1. Si5348 9x9 mm 64-Pin Quad Flat No-Lead (QFN) Table 11.1. Package Dimensions | Dimension | Min | Nom | Max | |-----------|----------|----------|------| | A | 0.80 | 0.85 | 0.90 | | A1 | 0.00 | 0.02 | 0.05 | | b | 0.18 | 0.25 | 0.30 | | D | | 9.00 BSC | | | D2 | 5.10 | 5.20 | 5.30 | | е | 0.50 BSC | | | | E | 9.00 BSC | | | | E2 | 5.10 | 5.20 | 5.30 | | L | 0.30 | 0.40 | 0.50 | | aaa | _ | _ | 0.15 | | bbb | _ | _ | 0.10 | | ccc | _ | _ | 0.08 | | ddd | _ | _ | 0.10 | | eee | _ | _ | 0.05 | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Solid State Outline MO-220. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. #### 12. PCB Land Pattern The figure below illustrates the PCB land pattern details for the devices. The table below lists the values for the dimensions shown in the illustration. Refer to the Si5348 Reference Manual for information about thermal via recommendations. Figure 12.1. Si5348 PCB Land Pattern **Table 12.1. PCB Land Pattern Dimensions** | Dimension | Si5348 (Max) | |-----------|--------------| | C1 | 8.90 | | C2 | 8.90 | | E | 0.50 | | X1 | 0.30 | | Y1 | 0.85 | | X2 | 5.30 | | Y2 | 5.30 | #### General - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. - 3. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition is calculated based on a fabrication Allowance of 0.05 mm. #### Solder Mask Design 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad. #### Stencil Design - 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - 3. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - 4. A 3x3 array of 1.25 mm square openings on 1.80 mm pitch should be used for the center ground pad. #### **Card Assembly** - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 13. Top Marking Figure 13.1. Si5348 Top Marking Table 13.1. Top Marking | Line | Characters | Description | |------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Si5348g- | Base part number and Device Grade. | | | | Si5348: Packet Network Synchronizer for SyncE/1588; 64-QFN | | | | g = Device Grade. See 3. Ordering Guide for more information. | | | | – = Dash character. | | 2 | Rxxxxx-GM | R = Product revision. (See 3. Ordering Guide for current revision.) | | | | xxxxx = Customer specific NVM sequence number. (Optional NVM code assigned for custom, factory pre-programmed devices. Characters are not included for standard, factory default configured devices). See 3. Ordering Guide for more information. -GM = Package (QFN) and temperature range (–40 to +85 °C). | | 3 | YYWWTTTTT | YYWW = Characters correspond to the year (YY) and work week (WW) of package assembly. | | | | TTTTTT = Manufacturing trace code. | | 4 | Circle w/ 1.6 mm (64-QFN) diameter | Pin 1 indicator; left-justified | | | e4 | Pb-free symbol; Center-Justified | | | TW | TW = Taiwan; Country of Origin (ISO Abbreviation) | ### 14. Device Errata Please log in or register at www.silabs.com to access device errata documents. # 15. Revision History #### Revision 0.95 May, 2018 Initial release Revision E. www.silabs.com/quality #### Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### **Trademark Information** Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadio®, EZRadio®, Gecko®, ISOmodem®, Micrium, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri, Z-Wave, and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA