#### **DATA SHEET** # SKY12343-364LF: 0.01 to 4.0 GHz Seven-Bit Digital Attenuator with Serial and Parallel Drivers ## **Applications** - · Cellular and 3G infrastructure - WiMAX, LTE, 4G infrastructure #### **Features** - Broadband operation: 0.01 to 4.0 GHz - Attenuation range: 31.75 dB with 0.25 dB LSB - TTL/CMOS-compatible serial, parallel, or latched parallel control interface - Single supply voltage: +3.3 or +5 V - Small QFN (32-pin, 5 x 5 mm) Pb-free package (MSL1, 260 °C per JEDEC J-STD-020) Skyworks Green<sup>™</sup> products are compliant with all applicable legislation and are halogen-free. For additional information, refer to Skyworks Definition of Green<sup>™</sup>, document number SQ04-0074. Figure 1. SKY12343-364LF Block Diagram ### Description The SKY12343-364LF is a GaAs broadband seven-bit pHEMT digital attenuator with a 0.25 dB least significant bit (LSB). The programming logic levels are TTL/CMOS-compatible with both a dual mode serial controller and an integrated Serial Peripheral Interface (SPI) controller. The SKY12343-364LF attenuator features low insertion loss, excellent attenuation accuracy, a 31.75 dB attenuation range, and high-linearity performance. The device is an ideal choice for a wide variety of 3G and 4G cellular infrastructure applications. A functional block diagram is shown in Figure 1. The pin configuration and package are shown in Figure 2. Signal pin assignments and functional pin descriptions are provided in Table 1. Table 1. SKY12343-364LF Signal Descriptions | Pin | Name | Description | Pin | Name | Description | |-----|------|---------------------------------------------------------------------------|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | N/C | No connection <sup>1</sup> | 17 | N/C | No connection <sup>1</sup> | | 2 | VDD | DC power supply | 18 | RF2 | RF input/output to digital attenuator | | 3 | P/S | P/S Serial or parallel operation select. Logic low enables parallel mode. | | N/C | No connection <sup>1</sup> | | 4 | A0 | Address bit A0 | 20 | N/C | No connection <sup>1</sup> | | 5 | N/C | No connection <sup>1</sup> | 21 | A2 | Address bit A2 | | 6 | N/C | No connection (Note 1) | 22 | A1 | Address bit A1 | | 7 | RF1 | RF input/output to digital attenuator | 23 | LATCH_ENABLE | On rising edge of pulse, shifts the most recent clocked-<br>in data and address bits to set the attenuation state. In<br>parallel mode, if this signal is logic high, changes to the<br>V1 through V7 signals occur directly. If this signal is<br>logic low, the attenuator does not change states until<br>this signal is raised. | | 8 | N/C | No connection <sup>1</sup> | 24 | CLOCK | Clock input | | 9 | N/C | No connection <sup>1</sup> | 25 | DATA_IN | Serial data input | | 10 | N/C | No connection <sup>1</sup> | 26 | V1 | Parallel attenuation control input | | 11 | N/C | No connection <sup>1</sup> | 27 | V2 | Parallel attenuation control input | | 12 | N/C | No connection <sup>1</sup> | 28 | V3 | Parallel attenuation control input | | 13 | N/C | No connection <sup>1</sup> | 29 | V4 | Parallel attenuation control input | | 14 | N/C | No connection <sup>1</sup> | 30 | V5 | Parallel attenuation control input | | 15 | N/C | No connection <sup>1</sup> | 31 | V6 | Parallel attenuation control input | | 16 | N/C | No connection <sup>1</sup> | 32 | V7 | Parallel attenuation control input | <sup>1</sup> May be connected to ground with no change in performance. ## **Functional Description** The SKY12343-364LF is a seven-bit digital attenuator comprised of a GaAs attenuator and a silicon CMOS driver. The attenuation setting is controlled by a serial or parallel interface. Pin 3 (P/S) selects the input mode of the attenuator. A logic low signal applied to pin 3 enables parallel mode; a logic high enables serial mode. Control logic levels are defined in Table 2. #### **Serial Data Programming** #### Parallel Mode Interface In parallel mode, the desired attenuation state is selected using the seven CMOS-compatible control lines, V1 through V7 (pins 26 through 32). The logic for these pins is presented in Table 3. A logic level low on these pins places the device in the minimum insertion loss state while a logic high places the part in the maximum 31.75 dB insertion loss state. Intermediate levels of attenuation are the total attenuation represented by the major bits selected with logic high. When the LATCH\_ENABLE signal (pin 23) is held high, direct parallel programming through pins 26 through 32 is possible which is useful for manual control of the device attenuation states. For latched parallel programming, the LATCH\_ENABLE signal should be held low while the inputs to pins 26 through 32 are applied for the desired attenuation state. When the LATCH\_ENABLE signal is pulsed high to low, the desired attenuation state is latched. #### Serial Mode Interface In serial mode, the SKY12343-364LF is programmed using an 8-bit attenuation word and an 8-bit address word as shown in Figure 3. The attenuation word controls the attenuation state of the device as shown in Table 4. As with parallel mode programming, intermediate levels of attenuation are the total attenuation represented by the major bits selected with logic high. For systems that use multiple SKY12343-364LF devices on a single programming bus, up to eight devices can be individually addressed using the address word and the device address signals A0, A1, and A2 (pins 4, 22, and 21, respectively). A device responds to a change in an attenuation setting when its address matches the address defined by the address word. The address word logic is shown in Table 5. Note that the logic levels of bits A3 to A7 of the address word are "don't care" bits as shown in Figure 3. Serial input data (DATA\_IN pin) is shifted into the register on the rising edge of the CLOCK signal (pin 24), Least Significant Bit (LSB) first. The attenuator changes states on the rising edge of the LATCH\_ENABLE signal (pin 23) according to the most recent seven bits of shifted data accepted since the previous falling edge of the LATCH\_ENABLE signal. The shift register must be loaded with LATCH\_ENABLE held at logic low to prevent the attenuator from changing attenuation states as data is entered. Once the attenuation data is loaded, the LATCH\_ENABLE input should be toggled high and then low to set the new attenuation state. Refer to the timing diagram in Figure 4 and timing parameters in Table 6. #### **Power Up and Initialization** **Power Up.** Voltage in the allowable range from 3.3 to 5.0 V is applied to the VDD signal (pin 2). At power up, LATCH\_ENABLE should be logic low. Immediately after power up, wait approximately 400 $\mu$ s before setting LATCH\_ENABLE logic high to allow for internal device voltages to settle. During this period, the device defaults to the maximum insertion loss state of 31.75 dB. Direct Parallel Mode (P/S pin set to logic low and LATCH\_ENABLE pin set to logic high). The SKY12343\_364LF should always be powered up with the LATCH\_ENABLE signal at logic low. Therefore, powering up in direct parallel mode is not recommended. The device attenuation state can be preset to any value with the appropriate logic levels on pins 26 to 32 before power up. Immediately after power up and the associated 400 $\mu$ s delay, LATCH\_ENABLE can be toggled to logic high. The device attenuation state changes to the attenuation level that corresponds to the logic levels on pins 26 to 32. If these attenuation logic levels are allowed to float, the device powers up in the minimum insertion loss state when LATCH\_ENABLE is set to logic high. Latched Parallel Mode (P/S pin and LATCH\_ENABLE pin set to logic low). The device attenuation state can be preset to any value with the appropriate logic levels on pins 26 to 32 before power up. Immediately after power up and the associated 400 $\mu s$ delay, the device attenuation changes to the attenuation level that corresponds to the logic levels on pins 26 to 32 on the rising edge of the first LATCH\_ENABLE signal. As noted above, the device attenuation state defaults to the minimum insertion loss if pins 26 to 32 are allowed to float. In latched parallel mode, the attenuation setting on pins 26 to 32 can be latched into the internal register at the falling edge of the LATCH ENABLE signal. Serial Addressable Mode (P/S pin set to logic high and LATCH\_ENABLE pin set to logic low). For power up in this mode, the parallel control input pins 26 to 32 must be set to logic low. The device powers up in the maximum insertion loss state and remains in that condition until the next programming word is latched after the initial $400~\mu s$ delay. ## **Electrical and Mechanical Specifications** The absolute maximum ratings of the SKY12343-364LF are provided in Table 7. Electrical specifications are provided in Table 8. Typical performance characteristics of the SKY12343-364LF are illustrated in Figures 5 through 18. November 20, 2024 Table 2. SKY12343-364LF Control Logic Levels | Parameter | Symbol | Test Condition | Min | Max | Units | |------------|--------|----------------------------|------------|------------|--------| | Logic high | High | VCC = 3.3 V<br>VCC = 5.0 V | 3.0<br>3.0 | 3.3<br>5.0 | V<br>V | | Logic low | Low | VCC = 3.3 V<br>VCC = 5.0 V | 0 0 | 1.3<br>1.9 | V<br>V | Table 3. SKY12343-364LF Parallel Mode Truth Table (Enabled by Logic Low on Pin 3) | V7<br>(Pin 32) | V6<br>(Pin 31) | V5<br>(Pin 30) | V4<br>(Pin 29) | V3<br>(Pin 28) | V2<br>(Pin 27) | V1<br>(Pin 26) | Attenuation Setting<br>(RF1 <-> RF2) | | | | | |----------------|----------------|----------------|----------------|----------------|----------------|----------------|--------------------------------------|--|--|--|--| | Low Insertion loss | | | | | | High | Low | Low | Low | Ow | Low | Low | 0.25 dB | | | | | | Low | High | Low | Low | J Low | Low | Low | 0.50 dB | | | | | | Low | Low | High | Low | Low | Low | Low | 1.00 dB | | | | | | Low | Low | Low | High | Low | Low | Low | 2.00 dB | | | | | | Low | Low | Low | Low | High | Low | Low | 4.00 dB | | | | | | Low | Low | Low | Low | Low | High | Low | 8.00 dB | | | | | | Low | Low | Low | Low | Low | Low | High | 16.00 dB | | | | | | High 31.75 dB | | | | | | Low | High | Low | High | High | High | Low | 14.50 dB (example) | | | | | Table 4. SKY12343-364LF Serial Mode Attenuation Word Truth Table (Enabled by Logic High on Pin 3) | Bit D7<br>(MSB) | Bit D6 | Bit D5 | Bit D4 | Bit D3 | Bit D2 | Bit D1 | Bit DO<br>(LSB) | Attenuation Word<br>Setting<br>(RF1 <-> RF2) | |-----------------|--------|--------|--------|--------|--------|--------|-----------------|----------------------------------------------| | Low Insertion loss | | Low High | 0.25 dB | | Low | Low | Low | Low | Low | Low | High | Low | 0.50 dB | | Low | Low | Low | Low | Low | High | Low | Low | 1.00 dB | | Low | Low | Low | Low | High | Low | Low | Low | 2.00 dB | | Low | Low | Low | High | Low | Low | Low | Low | 4.00 dB | | Low | Low | High | Low | Low | Low | Low | Low | 8.00 dB | | Low | High | Low | Low | Low | Low | Low | Low | 16.00 dB | | Low | High 31.75 dB | | Low | Low | High | High | High | Low | High | Low | 14.50 dB (example) | **Table 5. SKY12343-364LF Serial Mode Address Word Truth Table** | Bit A7<br>(MSB) | Bit A6 | Bit A5 | Bit A4 | Bit A3 | Bit A2<br>(Pin 21) | Bit A1<br>(Pin 22) | Bit A0<br>(Pin 4, LSB) | Address Setting | |-----------------|--------|--------|--------|--------|--------------------|--------------------|------------------------|-----------------| | Χ | Х | Х | Х | Х | Low | Low | Low | 000 | | Х | Х | Х | Х | Х | Low | Low | High | 001 | | Х | Х | Х | Х | Х | Low | High | Low | 010 | | Х | Х | Х | Х | Х | Low | High | High | 011 | | Х | Х | Х | Х | Х | High | Low | Low | 100 | | Х | Х | Х | Х | Х | High | Low | High | 101 | | Х | Х | Х | Х | Х | High | High | Low | 110 | | Х | Х | Х | Х | Х | High | High | High | 111 | Figure 3. SKY12343-364LF Serial Addressable Register Map Figure 4. Power-Up/Power-Down Timing Table 6. Power-Up/Power-Down Timing Parameters (VDD = 3.5 V ~ 5.0 V) | Parameter | Symbol | Minimum | Maximum | Units | |--------------------------------------------------------------|----------|-----------|-------------|--------| | Farameter | Syllibol | Millinium | Maxilliulli | Ullits | | Serial input setup time | T1 / | 10 | | ns | | Setup time from shift clock to latch enable | T2 / | 10 | | ns | | Internal propagation delay, latch enable to parallel outputs | T3 ( ) | 10 | | ns | | Serial clock frequency | fclk | | 10 | MHz | Table 7. SKY12343-364LF Absolute Maximum Ratings<sup>1</sup> 6 | Parameter | Symbol | Minimum | Typical | Maximum | Units | |----------------------------------|-----------------|---------|---------|-------------|-------| | Supply voltage | V <sub>DD</sub> | 3.0 | 5.0 | +6.0 | V | | Control voltage | Vctl | 0 | 5 | <b>V</b> DD | V | | RF input power | Pin | | | +25 | dBm | | Storage temperature | Тѕтс | -65 | | +150 | °C | | Operating temperature | Тор | -40 | | +85 | °C | | Electrostatic discharge: | ESD | | | | | | Human Body Model (HBM), Class 1C | | 1000 | | 2000 | V | <sup>1</sup> Exposure to maximum rating conditions for extended periods may reduce device reliability. There is no damage to device with only one parameter set at the limit and all other parameters set at or below their nominal value. Exceeding any of the limits listed here may result in permanent damage to the device. **ESD HANDLING**: Although this device is designed to be as robust as possible, electrostatic discharge (ESD) can damage this device. This device must be protected at all times from ESD when handling or transporting. Static charges may easily produce potentials of several kilovolts on the human body or equipment, which can discharge without detection. Industry-standard ESD handling precautions should be used at all times. Table 8. SKY12343-364LF Electrical Specifications $^1$ (Top = +25 °C, Vod = 3.3 to 5.0 V, Vc $\pi$ = 3.3 V to Vod, Characteristic Impedance [Zo] = 50 $\Omega$ , Unless Otherwise Noted) | Parameter | Symbol | Test Condition | Min | Typical | Max | Units | |----------------------------------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------|--------|------------|----------------|--------------| | RF Specifications | | | | | | | | | | 0.01 to 1.5 GHz | | 1.8 | 2.0 | dB | | Insertion loss | IL | 1.5 to 3.0 GHz | | 1.9 | 3.0 | dB | | Attenuation range | Attn | 0.01 to 4.0 GHz | | 0.25 | 31.75 | dB | | | | 0.01 to 3.0 GHz: | | | | | | | | 0 dB to 7.75 dB Attn | | | ±(0.20 + 1.5%) | dB | | Attenuation accuracy | | 8 dB to 31.75 dB Attn | | | ±(0.15 + 5%) | dB | | | | 3.0 to 4.0 GHz: | | | | | | | | 0 dB to 31.75 dB Attn | $\sim$ | | ±(0.25 + 4.5%) | dB | | Return loss | RL | 0.01 to 4.0 GHz | $\sim$ | 18 | | dB | | Relative phase | PH | 0.01 to 4.0 GHz | · / | 44 | | deg | | | | 0.5 MHz to 3.0 GHz: | | | | | | | | IL state, Vop = 5 V | | +35 | | dBm | | 1 dB input compression point | IP1dB | Attn states, Vop = 5 V | | +27 | | dBm | | | | IL state, Vob = 3.3 V | | +30 | 1 | dBm | | | | Attn states = VDD = 3.3 V | | +24 | | dBm | | | ( 2 | 0.5 MHz to 3.0 GHz: | | | | | | 0.1 dB input compression point | IP0.1dB | IL state, Vob = 5 V | | +32 | | dBm | | o. Fub input compression point | ii o. rub | Attn states, VDD = 5 V<br>IL state, VDD = 3.3 V | | +26<br>+26 | | dBm<br>dBm | | | | Attn states = $VDD = 3.3 V$ | | +23 | | dBm | | | | 0.5 to 3.0 GHz, two tones | | | | | | | | @ +18 dBm, 20 MHz | | | | | | Third order input intercept point | IIP3 | spacing: | | | | | | | | $V_{DD} = 5 V$ | | +50 | | dBm | | | | VDD = 3.3 V | | +42 | | dBm | | Typical spurious value | | 0.01 to 0.1 GHz | | -120 | | dBm | | | | 0.1 to 4.0 GHz | | -125 | | dBm | | | | VDD = 3.0 V, Bit= 3.0 V | | 23<br>26 | | mVpp<br>mVpp | | Video feedthrough | <b>V_</b> FD | $V_{DD} = 3.3 \text{ V}, \text{ Bit} = 3.3 \text{ V}$<br>$V_{DD} = 5.0 \text{ V}, \text{ Bit} = 3.3 \text{ V}$ | | 26<br>37 | | mVpp<br>mVpp | | | | $V_{DD} = 5.0 \text{ V}, \text{ Bit} = 5.0 \text{ V}$ | | 37 | | mVpp | | | | V <sub>DD</sub> = 3.0 V, Bit= 3.0 V | | 53 | | nSec | | OFF → ON switching time | t ou | $V_{DD} = 3.3 \text{ V}, \text{ Bit} = 3.3 \text{ V}$ | | 47 | | nSec | | 50% CTRL → 90% | t_on | $V_{DD} = 5.0 \text{ V}, \text{ Bit} = 3.3 \text{ V}$ | | 52 | | nSec | | | | $V_{DD} = 5.0 \text{ V}, \text{ Bit} = 5.0 \text{ V}$ | | 53 | | nSec | | ON NOTE quitables the | | V <sub>DD</sub> = 3.0 V, Bit= 3.0 V | | 93 | | nSec | | $ON \rightarrow OFF$ switching time 50% CTRL $\rightarrow$ 10% | t_off | $V_{DD} = 3.3 \text{ V}, \text{ Bit} = 3.3 \text{ V}$<br>$V_{DD} = 5.0 \text{ V}, \text{ Bit} = 3.3 \text{ V}$ | | 71<br>42 | 1 | nSec<br>nSec | | JU /U OTNE 7 10/0 | | VDD = 5.0 V, Bit = 3.3 V<br>VDD = 5.0 V, Bit = 5.0 V | | 42 | | nSec | | | | V <sub>DD</sub> = 3.0 V, Bit= 3.0 V | | 12 | | nSec | | OFF → ON rise time | + =:== | VDD = 3.3 V, Bit= 3.3 V | | 13 | 1 | nSec | | 10% → 90% | t_rise | $V_{DD} = 5.0 \text{ V}, \text{ Bit} = 3.3 \text{ V}$ | | 24 | | nSec | | | | $V_{DD} = 5.0 \text{ V}, \text{ Bit} = 5.0 \text{ V}$ | | 24 | | nSec | | ON NOTE fall there | | V <sub>DD</sub> = 3.0 V, Bit= 3.0 V | | 21 | | nSec | | ON → OFF fall time | t_fall | $V_{DD} = 3.3 \text{ V}, \text{ Bit} = 3.3 \text{ V}$ | | 18 | | nSec | | 90% → 10% | | $V_{DD} = 5.0 \text{ V}, \text{ Bit} = 3.3 \text{ V}$<br>$V_{DD} = 5.0 \text{ V}, \text{ Bit} = 5.0 \text{ V}$ | | 13<br>13 | | nSec<br>nSec | Performance is guaranteed only under the conditions listed in this table. ## **Typical Performance Characteristics** (Top = +25 °C, Vod = 3.3 V, Vctl = 3.3 V, Characteristic Impedance [Zo] = $50 \Omega$ , Vod = 5 V, Unless Otherwise Noted) **Figure 5. Attenuation Step vs Attenuation Setting** Figure 6. Attenuation vs Attenuation Setting Figure 7. Major State Bit Error vs Frequency **Figure 8. Attenuation Error vs Attenuation Setting** Figure 9. Insertion Loss vs Frequency 8 Figure 10. Input Return Loss vs Frequency Figure 13. Output Return Loss (16 dB State) vs Frequency Figure 15. Relative Phase (31.75 dB State) vs Temperature Figure 16. Attenuation Error vs Attenuation Setting @ 900 MHz Figure 17. Attenuation Error vs Attenuation Setting @ 1800 MHz Figure 18. Attenuation Error vs Attenuation Setting @ 3000 MHz ## **Evaluation Board Description** The SKY12343-364LF Evaluation Board is used to test the performance of the SKY12343-364LF digital attenuator. An assembly drawing for the Evaluation Board is shown in Figure 19 and an Evaluation Board schematic diagram is shown in Figure 20. Table 9 provides the Evaluation Board Bill of Materials (BOM) list. ## **Package Dimensions** 10 The PCB layout footprint for the SKY12343-364LF is shown in Figure 21. Typical part markings are noted in Figure 22. Package dimensions are shown in Figure 23, and tape and reel dimensions are provided in Figure 24. ## **Package and Handling Information** Instructions on the shipping container label regarding exposure to moisture after the container seal is broken must be followed. Otherwise, problems related to moisture absorption may occur when the part is subjected to high temperature during solder assembly. The SKY12343-364LF is rated to Moisture Sensitivity Level 1 (MSL1) at 260 °C. It can be used for lead or lead-free soldering. For additional information, refer to the Skyworks Application Note, *Solder Reflow Information*, document number 200164. Care must be taken when attaching this product, whether it is done manually or in a production solder reflow environment. Production quantities of this product are shipped in a standard tape and reel format. Figure 19. SKY12343-364LF Evaluation Board Assembly Diagram Figure 20. SKY12343-364LF Evaluation Board Schematic Diagram **Table 9. Recommended Evaluation Board Bill of Materials** 12 | Component | Value | Size | Manufacturer | |-----------|---------|------|--------------| | C1 | 0.01 μF | 0402 | Murata | Figure 21. SKY12343-364LF PCB Layout Footprint Figure 22. Typical Part Markings #### DATA SHEET • SKY12343-364LF: SEVEN-BIT DIGITAL ATTENUATOR Figure 23-SKY12343-364LF Package Dimensions - Notes: 1. Carrier tape: black conductive polystyrene, non-bakeable material. 2. Cover tape material: transparent conductive HSA. 3. Cover tape size: 9.20 mm width. 4. ESD-surface resistivity is ≥1 x 10<sup>5</sup> ~ ≤1 x 10<sup>10</sup> Ohms/square per EIA, JEDEC TNR Specification. 5. All measurements are in millimeters. S1602 Figure 24. SKY12343-364LF Tape and Reel Dimensions ### **Ordering Information** | Part Number | Product Description | Evaluation Board Part Numbers | | |----------------|-------------------------------------------------------------------------------|-------------------------------|--| | SKY12343-364LF | 0.01 to 4.0 GHz Seven-Bit Digital Attenuator with Serial and Parallel Drivers | SKY12343-364LF-EVB | | Copyright © 2010-2011, 2019, 2024, Skyworks Solutions, Inc. All Rights Reserved. Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers and may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes. No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks' Terms and Conditions of Sale THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale. Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of Skyworks' published specifications or parameters. Skyworks, the Skyworks symbol, Sky5®, Sky0ne®, SkyBlue™, Skyworks Green™, ClockBuilder®, DSPLL®, ISOmodem®, ProSLIC®, SiPHY®, and RFelC® are trademarks or registered trademarks of Skyworks Solutions, Inc. or its subsidiaries in the United States and other countries. Third-party brands and names are for identification purposes only and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.