### **Applications** - Dual-mode GPS and Galileo receivers - Software-defined GNSS radio systems - High sensitivity / low power GNSS / A-GNSS apps. - Portable navigation devices, mobile phones, and GNSS peripheral devices - Telematics equipment ### **Features** - Single conversion L1-band GPS/Galileo radio with integrated IF filter - 2-bit serialized digital I/Q output at near-zero IF - Integrated LNA with high-gain (18.5 dB typ.) and low NF (1.65 dB typ.) - Very low 2.15 dB typ. RF system noise figure - Low 10 mA operating current with 2.7-3.6 V supply; 8 mA with internal LNA disabled - Low standby current 3 µA typical - Fully integrated VCO and resonator - Integrated PLL supporting 16.368 MHz reference frequency - I/O supply range extends down to 1.7 V - 2.2 x 2.2 x 0.35 mm, 46 pad, 250um pitch, SnAg solder bump, RoHS-compliant package ### **Ordering Information** | Part No. | Package | Remark | |-----------|------------------------------|---------------------------| | SE4120S-R | 46-Pad Chip-Scale<br>Package | Shipped in Tape<br>& Reel | ### **Product Description** The SE4120S is a highly-integrated GNSS radio front end IC offering high performance and low power operation in a wide range of low-cost applications. It supports GPS and dual-mode L1-band GPS/Galileo products. The SE4120S features a conditioned interface for software implementations of GNSS baseband signal processing. The SE4120S includes an on-chip LNA, a low IF receiver with a linear AGC and an advanced multi-bit I/Q analog to digital converter (ADC) with serialized data output. The receiver incorporates a fully integrated image reject mixer, obviating the need for a SAW filter in many applications. The SE4120S's on-chip IF filter may be adjusted from 2.2 MHz BW (for GPS only) to 4.4MHz BW (for simultaneous reception of Galileo and GPS signals). The digitized I/Q output, centered nearzero IF, is available in a serialized data stream to facilitate software signal processing. The highly-integrated PLL synthesizer of the SE4120S requires only two passive components to implement an off-chip loop filter. The SE4120S is optimized for the lowest possible power consumption consistent with a very low external component count. The SE4120S incorporates current-controlled lowspurious output buffers which may be run from a separate external supply to interface to low voltage systems. Output buffers supply sufficient current to drive most baseband devices directly. ### **Functional Block Diagram** ### **Pad Diagram** ### **Pad Description** | Pad | Label | Function | Connection | | | | |-----|----------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1 | VCC_LNA | Analogue power supply for LNA | Connect to VCC via dedicated decoupling network, to enable LNA. | | | | | | | | Connect to GND to disable LNA | | | | | 2 | GND | GND connection | Connect to GND | | | | | 3 | VCC_AGC | Analogue power supply for AGC | Connect to VCC | | | | | 4 | LNA_IN | LNA RF input | DC blocking capacitor required. Connect to matching network in a compact RF layout. | | | | | 5 | GND | GND connection | Compact to CNID | | | | | 6 | GND | GND connection | Connect to GND | | | | | 7 | NC | (reserved) | Leave unconnected | | | | | 8 | GND | GND connection | | | | | | 9 | GND | GND connection | Connect to GND | | | | | 10 | GND | GND connection | | | | | | 11 | VDD_FSE1 | Power supply for configuration logic | 0 11 1/00 | | | | | 12 | VDD_FSE2 | Power supply for configuration logic | Connect to VCC | | | | | 13 | VAGC | AGC filter capacitor | Single capacitor to GND (Pad also allows external control of AGC when AGC_DIS='1') | | | | | 14 | RX_EN | Receiver enable | Connect to VDD level to enable Radio Connect to VSSN / GND to disable Radio | | | | | 15 | AGC_DIS | AGC Inhibit Input | AGC Gain hold (Connect to VDD) or Enable AGC (Connect to VSSN / GND) | | | | | 16 | VSSN | Ground return for digital interface | Connect to GND, or digital ground for baseband IC | | | | | 17 | VDDN | Digital power supply for digital interface | Connect to VDD, or digital supply for baseband IC | | | | | 18 | NC | (reserved) | Lagrarmostad | | | | | 19 | NC | (reserved) | Leave unconnected | | | | | 20 | GND | GND connection | Connect to GND | | | | | 21 | Fs_SEL0 | Serial IF data output select (bit 0) | Select desired serial data output, sample rate, and format, as per "Fs_SEL Hardware Configuration" Table (Connect to RX_EN (pact 14) or VSSN / GND as required) | | | | | 22 | CLK_OUT | Sample clock output | ADC Sample Clock output, at VDDN logic levels | | | | | 23 | DATA_OUT | Serialized IF data output | ADC serial I/Q output at VDDN logic levels | | | | | 24 | SYNC | IF data sync output | ADC data Sync output at VDDN logic levels | | | | | Pad | Label | Function | Connection | |-----|---------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25 | FILT_BW | IF filter bandwidth select | Connect to RX_EN (pad 14) for dual-mode<br>Galileo+GPS operation<br>Connect to VSSN / GND for GPS only | | 26 | Fs_SEL1 | Serial IF data output select (bit 1) | Select desired serial data output, sample rate, and format, as per "Fs_SEL Hardware Configuration" Table (Connect to RX_EN (pad 14) or VSSN / GND as required) | | 27 | NC | (reserved) | Leave unconnected | | 28 | XTAL1 | Crystal/TCXO connection | If using TCXO reference source: Connect to AC coupled TCXO reference signal If using Crystal reference source: Connect to Crystal input 1 (XTAL1) | | 29 | GND | GND connection | Connect to GND | | 30 | XTAL2 | Crystal connection | If using TCXO reference source: Leave unconnected If using Crystal reference source: Connect to Crystal input 2 (XTAL 2) | | 31 | VSSQ | Ground return for quiet digital circuits | Connect to GND | | 32 | VDDQ | Power supply for quiet digital circuits | Connect to VCC | | 33 | VSSCP | Ground return for PLL Charge-Pump | Connect to GND | | 34 | VDDCP | Power supply for PLL Charge-Pump | Connect to VCC | | 35 | VTUNE | VCO tuning voltage input / PLL Charge pump output | Connect to PLL filter network | | 36 | GND | GND connection | Connect to GND | | 37 | GND | GND connection | Connect to GND | | 38 | MIX_IN | Mixer input | DC coupled RF input to RF Mixer | | 39 | OSC_EN | Crystal oscillator enable | If using TCXO reference source (NO crystal oscillator needed): Connect to VSSN / GND If using Crystal reference source, with crystal oscillator: Connect to VDDN | | 40 | GND | GND connection | Connect to GND | | 41 | RVI | Program baseband output drive current | Leave unconnected or Connect to via resistor to analogue VCC for up to 2x output drive current | | 42 | VCC_RF | Analogue power supply for RF blocks | Connect both pads to VCC | | 43 | VCC_RF | Analogue power supply for RF blocks | Connect both page to VOC | | 44 | GND | GND connection | Connect to GND | | 45 | NC | (reserved) | Leave unconnected | | 46 | LNA_OUT | LNA RF output | RF output from LNA. DC blocked, with 10 k $\Omega$ (nom) DC impedance to ground. | ### **Functional Description** ### LNA LNA performance is the largest single contributor to overall system sensitivity in both GPS and Galileo signal reception. The internal LNA of the SE4120S allows excellent performance to be achieved from a low-power GNSS receiver without requiring any additional active components. The Galileo and GPS L1 input signals are both centered on 1575.42 MHz, and can be simultaneously applied to LNA\_IN (pad 4). The SE4120S LNA input requires a minimum of external matching components to achieve good RF gain with minimal noise figure: only a single series inductor and single shunt capacitor are required. The input requires a DC blocking cap if circuitry prior the LNA has a DC bias. Although attention should be paid to track lengths and interference throughout the design, the LNA input matching circuit is the only RF circuit critically sensitive to layout. The LNA output includes internal 50 $\Omega$ matching for connection to the mixer input either directly or via an optional external filter. In applications where the internal LNA is not needed, the LNA can be disabled by connecting VCC\_LNA (pad 1) to GND. This will save approximately 1.9 mA of active current. ### Mixer RF Input The mixer RF input, MIX\_IN (pad 38), is a single ended 50 $\Omega$ input, designed to interface either to LNA\_OUT (pad 46) or to the output of an external filter. An external active antenna can also be connected to the mixer input. The image reject mixer ensures that the receiver's full sensitivity is achieved without an external filter. For applications where additional selectivity is required, an external filter can be added between the LNA OUT and MIX IN pads. ### IF Filter The SE4120S includes a fully integrated Intermediate Frequency (IF) filter which provides excellent interference rejection with no additional external components. The filter has a 3rd order Butterworth bandpass response. The IF filter operates in two modes. In one mode, Galileo and GPS signals are allowed to pass; in the other, only GPS signals are captured. The two modes can be set by a Logic '1' on FILT\_BW (pad 25) for Galileo + GPS (4.4 MHz BW), and a Logic '0' on the same pin for GPS only (2.2 MHz BW). In both cases, the nominal center frequency of the filter is preset to 4.092 MHz. ### AGC and ADC The SE4120S features a linear IF chain with a multibit analogue-to-digital converter (ADC). An Automatic Gain Control (AGC) system is included. This provides gain control over a range greater than 40 dB so that signals are presented at an optimum level to the input of the ADC. The ADC quantizes the IF signal into a traditional 2-bit real digital IF data comprising MAG and SIGN components. The MAG values control the AGC loop, such that the MAG bit is active (HIGH) for approximately 33% of the time. The SIGN and MAG signals are fed into a data downconverter and serializer, which in turn generates I/Q digital data that is ultimately available from DATA\_OUT (pad 23). Refer to the "Digital Down Sampler" section below for further information. The AGC time constant is determined by a single external capacitor connected between the VAGC pin, and VSSN / GND. The settling-time of the AGC is within 10 ms with a 10nF capacitor. The AGC system also features a control-inhibit facility, via AGC\_DIS (pad 15). By connecting AGC\_DIS to VDDN, the internal AGC controller is inhibited and the gain held at the level set prior to the inhibition. While the AGC controller is inhibited, it is possible to control the AGC gain from an external source by applying a low-impedance voltage to VAGC (pad 13). ### Digital Downconverter / Serializer The SE4120S includes a digital signal conditioning and serial interface function which prepares the digitized GNSS signal data for baseband signal processing. This interface provides a near-zero IF signal data at a minimum data rate and formatted for efficient processing via synchronous serial interface hardware commonly found on microprocessor integrated circuits. The 2-bit real IF data input to the Downconverter/Serializer is downconverted and represented as 2-bit in-phase (I) and 2-bit quadrature (Q) components of the signal bandwidth centered at near-zero frequency (0 Hz when using a 16.368 MHz reference). To allow the lowest possible sample rate, the downconverted IF signal is further filtered to re-shape the noise spectrum and remove any significant degradation from aliasing. Both frequency conversion and filtering functions are performed digitally, avoiding the tolerance, offset and imbalance imperfections associated with analogue converters. The output data is can be presented in two ways: - a series of 8-bit streams of alternating I and Q samples with an Active LO SYNC framing pulse at the beginning of every 8 bits of data. This format is referred to as "Byte Sync." - a continuous stream of alternating I and Q samples with an Active HI SYNC pulse coinciding with every SIGN I bit. This format is referred to as "Pulse Sync." Each sample is presented as alternate I & Q bit values. In 2-bit I/Q mode, a single bit is allocated to I and a single bit allocated to Q. In 4-bit I/Q mode, a SIGN bit and a MAG bit are allocated to each of the I & Q samples. ## Serial Data Output format / Sampling Frequency Selection The serial IF data output is available on a three-wire bus system comprising a single-bit DATA\_OUT (pad 13), SYNC (pad 24) and CLK\_OUT (pad 22). The output of the data can be configured to be either Byte Sync (distinct 8-bit sequences of data) or Pulse Sync (continuous datastream). The data which is encoded in these formats is derived from the internal ADC in either 2-bit I/Q (1-bit I & 1-bit Q) or 4-bit I/Q (2-bit I and 2-bit Q). Diagrams showing Pulse Sync and Byte Sync serial data appear below. The following truth table gives the permutations for the serial IF data output. The required configuration may be set by wiring the Fs\_SEL[1:0] pads (26, 21) HIGH or LOW to select the required mode. In each of the modes, the same frequency appears at CLK\_OUT (pad 22), but in Byte-Sync, wait-states (clock-idle cycles) will be inserted. Fs\_SEL Hardware Configuration | Fs_SEL<br>[1:0] | Data Output<br>Sampling<br>Rate | Data<br>Output<br>Format | Serial<br>Output<br>Format | | | | |-----------------|---------------------------------|--------------------------|----------------------------|--|--|--| | 00 | 8.184 MSPS | 2 bit I/Q | Pulse | | | | | 01 | 5.456 MSPS | 2 bit I/Q | Byte | | | | | 10 | 4.092 MSPS | 2 bit I/Q | Byte | | | | | 11 | 4.092 MSPS | 4-bit I/Q | Pulse | | | | ### **Power-up Sequencing** To use the SE4120S device with either the Fs\_SEL0 (pad 21), Fs\_SEL1 (pad 26) or FILT\_BW (pad 25) connections set to a logic '1' to enable one of the Hardware Configurations described above, the pins concerned should be connected directly to the signal driving RX\_EN (pad 14). The RX\_EN signal should be set to VDD levels (logic '1') a short time (>100us) after main VCC/VDD power is applied to the SE4120S device. ### **Pulse-Sync Serial Data Output Formats** ### **Byte-Sync Serial Data Output Formats** ### **PLL and Loop Filter** The entire phase-locked loop (PLL) generating the local oscillator for the mixer is contained on-chip, with the exception of the PLL loop filter. A PLL loop filter can be implemented by attaching a series capacitor (220 pF) and a resistor (33 k $\Omega$ ) between VTUNE (pad 35) and GND / VSSN. The PLL follows a classic 3<sup>rd</sup>-order response; this is achieved in conjunction with an on-chip 10 pF capacitor connected between VTUNE and GND / VSSN. Typical PLL Loop Bandwidth is set to be 200 kHz. The reference frequency for the PLL may be supplied either externally or using the on-chip crystal oscillator. ### **Crystal Oscillator** The SE4120S features a very low power crystal oscillator which may be used to provide the frequency reference. The oscillator is primarily designed to work with parallel resonant crystals, but can equally be driven from an external TCXO. The crystal drive level is carefully controlled so that the device is well suited for use with miniature surface mount crystals. The crystal oscillator is a Pierce configuration, as shown in the following diagram. The application circuit is designed to work with parallel resonant crystals with a parallel load capacitance of approx. 10 pF. ### **SE4120S Crystal Oscillator** The PCB layout should avoid excessive track length between XTAL1 (pad 28) and XTAL2 (pad 30) and the crystal. The capacitors at each terminal of the crystal should be mounted adjacent to the crystal and have a low impedance connection to the ground plane, in order to maintain the Oscillator Loop Gain and Phase-Noise performance under all conditions. The SE4120S can also be used with an external TCXO as shown in the following diagram. The TCXO should provide a clipped sinewave signal. The XTAL2 pad should be left unconnected in this configuration. ### **SE4120S TCXO Connection** ### **Clock and Data Output Coupling** The high input sensitivity achieved by the SE4120S's internal LNA requires careful control of harmonically related sources of interference. For this reason the CLK\_OUT (pad 22), DATA\_OUT (pad 23) and SYNC (pad 24) outputs provide carefully controlled current and slew-rate. The data and clock outputs of the SE4120S are specified to drive up to 10 pF load (max standard CMOS input capacitance). The output drive of the SE4120S can be adjusted with a resistor, connected between VDDQ (pad 32) and RVI (pad 41), as shown in the Logic Level Characteristics section below. The output current drive is determined by a bias current ratio internal to the SE4120S and the external resistor. ### **Power Management** The SE4120S has 3 levels of power control: standby, oscillator only and active. These are controlled by two enable inputs, RX\_EN (pad 14) and OSC\_EN (pad 39). A table showing the Power Control states follows: ### **SE4120S Power Control States** | RX_EN | OSC_EN | Power State | |-------|--------|------------------------------------| | 0 | 0 | Standby | | 0 | 1 | Oscillator only | | 1 | 0 | Fully active (external reference) | | 1 | 1 | Fully active (internal oscillator) | In standby mode all circuits are off and the device consumes only leakage current. The oscillator-only mode is provided for applications where it is required to keep the sample clock (CLK\_OUT (pad 22)) available when active GPS reception is not needed. This feature allows a clock to be maintained with reduced current consumption. There are two settings in the SE4120S Power Control States table for fully active operation depending on whether an external signal or the internal crystal oscillator is used to provide the reference frequency. When using an external reference, approximately 0.4 mA of supply current is saved. The RX\_EN input, (pad 14), has a 1.5 M $\Omega$ pull-down resistor to GND, on-chip. This ensures that the RFIC will put itself in standby (or oscillator only mode if OSC\_EN is controlled separately) when the RX\_EN controller on the baseband is tri-stated to an impedance much greater than 1.5 M $\Omega$ . The internal LNA can be disabled by connecting the Vcc supply connection to the LNA, VCC\_LNA (pad 1) to GND. This may be desirable in some applications, and prevents the LNA from consuming any current, saving approximately 1.9 mA. ### **Logic Interfacing** The SE4120S Logic inputs can either be driven from an external Baseband IC, or permanently set, by connecting to either VDDN (pad 17) for Logic '1', or VSSN (pad 16) for Logic '0'. The digital interface on the SE4120S, supplied from VDDN has been designed to operate at the same voltage as the GPS baseband IC across a wider voltage range than the RF sections of the device. It will accommodate the lower voltage baseband ICs down to 1.7 V. The SE4120S Logic Input signals are shown in the following table: ### **SE4120S Logic Inputs** | Pad | Name | Description | Logic | |-----|---------|--------------------------------------------|--------------------------------------------------------------------------------| | 14 | RX_EN | Radio enable | '1' Enable radio '0' Standby mode | | 15 | AGC_DIS | AGC inhibit input | '1' Hold AGC Gain<br>'0' Enable AGC | | 21 | Fs_SEL0 | Serial IF data<br>format select<br>(bit 0) | See table: "Fs SEL | | 26 | Fs_SEL1 | Serial IF data<br>format select<br>(bit 1) | Hardware<br>Configuration" | | 25 | FILT_BW | IF Filter<br>bandwidth<br>select | '1' Dual-mode<br>Galileo/GPS<br>(4.4MHz)<br>'0' GPS only<br>(2.2MHz) | | 39 | OSC_EN | Crystal<br>oscillator<br>enable | '1' Crystal source<br>with osc enabled<br>'0' TCXO source<br>with osc disabled | # L1 Band GPS & Galileo Signal Spectra The GPS signal is a Binary Phase-Shift Keying (BPSK) modulated spread spectrum signal with a chip rate of 1.023 MSPS. The Galileo signal is a Binary Offset Carrier (BOC) modulated spread-spectrum signal with sub-carrier at 1 MHz offset and a chip-rate of 1.023 MSPS. ### **Absolute Maximum Ratings** These are stress ratings only. Exposure to stresses beyond these maximum ratings may cause permanent damage to, or affect the reliability of the device. Avoid operating the device outside the recommended operating conditions defined below. This device can be damaged by electro-static discharges. Handling and assembly of this device should be at ESD protected workstations. | Symbol | Parameter | Note | Min. | Max. | Unit | |----------------------------------|----------------------------------------------------|------|------|----------------------|------| | V <sub>CC</sub> /V <sub>DD</sub> | Supply Voltage | 1 | -0.3 | +3.6 | V | | V <sub>xss</sub> | Voltage on any pad with respect to V <sub>SS</sub> | 1 | -0.3 | V <sub>DD</sub> +0.3 | V | | LNA_IN <sub>MAX</sub> | LNA input power | 1 | - | +3 | dBm | | ESD | Electrostatic discharge immunity (HBM) | 1, 2 | - | 2 | kV | | T <sub>STG</sub> | Storage temperature range | 1 | -40 | +150 | °C | | T <sub>SLDR</sub> | Solder reflow temperature | 1 | - | +250 | °C | Note: - (1) No damage assuming only one parameter is set at limit at a time with all other parameters set at or below the recommended operating conditions. - (2) ESD checked to the Human Body Model (HBM). A charged 100 pF capacitor discharged through a switch and 1.5k ohm series resistor into the component. ### **Recommended Operating Conditions** | Symbol | Parameter | Note | Min. | Max. | Unit | |-----------------|-------------------------------|------|------|------|------| | T <sub>A</sub> | Ambient Operating Temperature | - | -40 | +85 | °C | | V <sub>CC</sub> | Main Supply Voltage | 1 | 2.7 | 3.6 | V | | $V_{DDN}$ | Digital I/O Supply Voltage | - | 1.7 | 3.6 | V | **Note:** (1) All supply pads except V<sub>DDN</sub>. ### **DC Electrical Characteristics** Conditions: $V_{CC} = V_{DD} = 3.3 \text{ V}$ , $T_A = 25 ^{\circ}\text{C}$ | Symbol | Parameter | Note | Min. | Тур. | Max. | Unit | |----------------------|----------------------------------------------------------------------|------|------|------|------|------| | Icc | Total supply current, all circuits active | 1 | - | 10 | - | mA | | I <sub>CC(OSC)</sub> | Total supply current, receiver shut down, clock circuits only active | | - | 1 | - | mA | | I <sub>CC(OFF)</sub> | Supply current, all circuits shut down | | - | 3 | 10 | μΑ | | I <sub>CC(LNA)</sub> | LNA supply current | | - | 1.9 | - | mA | Note: (1) Using on-chip crystal oscillator with CLK\_OUT (pad 22), DATA\_OUT (pad 23) and SYNC (pad 24) outputs unloaded. ### **AC Electrical Characteristics, LNA** Conditions: $V_{CC} = V_{DDN} = 3.3 \text{ V}$ , $T_A = 25 \,^{\circ}\text{C}$ , $f_{RF} = 1575.42 \,\text{MHz}$ unless otherwise stated | Symbol | Parameter | Note | Min. | Тур. | Max. | Unit | |-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------------------------------------------------------------|------|------| | S <sub>21</sub> | Forward Gain | - | - | 18.5 | - | dB | | NF | Noise Figure | 1 | - | 1.65 | - | dB | | S <sub>11</sub> | Input 50 $\Omega$ return loss | 1 | - | 7 | - | dB | | S <sub>22</sub> | Output 50 $\Omega$ return loss, f <sub>RF</sub> =1570 MHz to 1580 MHz | - | - | 18 | - | dB | | P <sub>1dB</sub> | 1dB Gain Compression | - | - | -29 | - | dBm | | - | 1dB GPS Signal Gain Compression<br>(1575.42MHz) in presence of CW Blocking<br>Signal | - | - | - | - | - | | P <sub>1dBLNBLK</sub> | 1227.6 MHz (GPS L2)<br>824 - 849 MHz (GSM850)<br>880 - 915 MHz (GSM900)<br>1710 - 1785 MHz (DCS)<br>1850 - 1910 MHz (PCS)<br>1920 - 1980 MHz (W-CDMA)<br>2.4 -2.5 GHz (WLAN/Bluetooth) | 2, 3 | - | -24.0<br>-22.7<br>-22.0<br>-22.8<br>-19.0<br>-16.2<br>-7.0 | - | dBm | | t <sub>R</sub> | Recovery Time From 0 dBm Input Overload Signal | 4 | - | 1.3 | - | μs | Note: - (1) With specified input matching network - (2) Levels do not include effects of any external RF filtering - (3) 1575.42 MHz signal for blocking measurement is CW at a fixed level of -50 dBm (4) LNA has recovered when forward gain (S<sub>21</sub>) has resettled to achieve its minimum specification limit. ### **AC Electrical Characteristics, Receiver** Conditions: $V_{CC}$ = $V_{DD}$ =3.3 V, $T_A$ =25 °C, $f_{RF}$ = 1575.42 MHz unless otherwise stated | Symbol | Parameter | Note | Min. | Тур. | Max. | Unit | |--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------------------------------------------------------------|------|--------| | NF <sub>RX_GPS</sub> | Noise figure, f <sub>RF</sub> =1570 to 1580 MHz, input to 'MIX_IN' – GPS mode | 1 | - | 8.2 | - | dB | | NF <sub>RX_GAL</sub> | Noise figure, f <sub>RF</sub> =1570 to 1580 MHz, input to 'MIX_IN' – Galileo mode | ı | - | 9.8 | - | dB | | S <sub>11</sub> | Input 50 $\Omega$ return loss, f <sub>RF</sub> =1570 MHz to 1580 MHz | - | - | 19 | - | dB | | f <sub>IF_ADC</sub> | IF center frequency at input to ADC (16.368 MHz reference) | ı | 1 | 4.092 | 1 | MHz | | f <sub>IF_DATA_OUT</sub> | IF center frequency at DATA_OUT | 1 | i | 0 | 1 | Hz | | $M_{IX\_IR}$ | Mixer image rejection | 2 | 20 | 40 | - | dB | | P <sub>MAX</sub> | Maximum signal load at MIX_IN (Pin 21) (for normal AGC operation) | 3 | 1 | ı | -137 | dBm/Hz | | P <sub>1dBRXBL</sub> k | 1dB GPS signal gain compression (1575.42MHz) in presence of CW blocking signal 1227.6 MHz (GPS L2) 824 - 849 MHz (GSM850) 880 - 915 MHz (GSM900) 1710 - 1785 MHz (DCS) 1850 - 1910 MHz (PCS) 1920 - 1980 MHz (W-CDMA) 2.4 -2.5 GHz (WLAN/Bluetooth) | 4, 5 | | -36.2<br>-37.7<br>-38.0<br>-34.8<br>-33.4<br>-32.3<br>-28.0 | | dBm | | t <sub>R</sub> | Recovery time from -20 dBm Input overload signal | 6 | - | 2 | | ms | Note: - (1) Near-zero IF - (2) Ratio of level through mixer between wanted input signal at 1575.42 MHz and image signal at 1567.236MHz. - (3) The application should be designed to meet this maximum level across 1575.42 ±5 MHz. An absence of strong interferers is assumed. - (4) Levels do not include effects of any external RF filtering. - (5) 1575.42MHz signal for blocking measurement is CW at a fixed level of -101 dBm. - (6) AGC loop disabled. Receiver is deemed to have recovered when the rms signal level in the ADC has resettled to its initial value ±1.5 dB. ### AC Electrical Characteristics, IF Filter – GPS Mode Conditions: $V_{CC}$ = $V_{DD}$ =3.3 V, $T_A$ =25 °C | Symbol | Parameter | Note | Min. | Тур. | Max. | Unit | |---------------------|-----------------------------------------------------------|------|------|-------|------|------| | f <sub>IF</sub> | IF center frequency | - | - | 4.092 | - | MHz | | BW <sub>GPS</sub> | -3dB bandwidth | - | - | 2.05 | - | MHz | | A <sub>RIPGPS</sub> | Amplitude ripple , $f_{\text{C}} \pm 512 \text{ kHz}$ | - | - | 0.4 | - | dBpp | | $\DeltaT_gGPS$ | Group delay variation, $f_{\text{C}} \pm 512 \text{ kHz}$ | - | - | 75 | - | ns | | Av <sub>2GPS</sub> | Selectivity at f <sub>C</sub> ± 2 MHz | - | - | 12 | - | dB | | Av <sub>4GPS</sub> | Selectivity at f <sub>C</sub> ± 4 MHz | - | - | 25 | - | dB | ### AC Electrical Characteristics, IF Filter – Galileo + GPS Mode Conditions: $V_{CC}$ = $V_{DD}$ =3.3 V, $T_A$ =25 °C | Symbol | Parameter | Note | Min. | Тур. | Max. | Unit | |---------------------|--------------------------------------------------------|------|------|-------|------|------| | f <sub>IF</sub> | IF center frequency | - | - | 4.092 | - | MHz | | $BW_GAL$ | -3dB bandwidth | - | - | 4.4 | - | MHz | | A <sub>RIPGAL</sub> | Amplitude ripple , $f_{\text{C}} \pm 1.023~\text{MHz}$ | - | - | 1.0 | - | dBpp | | $\DeltaT_{gGAL}$ | Group delay variation, $f_C \pm 1.023~\text{MHz}$ | - | - | 68 | - | ns | | Av <sub>2GAL</sub> | Selectivity at f <sub>C</sub> ± 3.5 MHz | - | - | 8 | - | dB | | Av <sub>5GAL</sub> | Selectivity at f <sub>C</sub> + 5 MHz | - | - | 18 | - | dB | ### AC Electrical Characteristics, VCO and Local Oscillator Conditions: $V_{CC}$ = $V_{DD}$ =3.3 V, $T_A$ =25 °C, TCXO frequency = 16.368 MHz | Symbol | Parameter | Note | Min. | Тур. | Max. | Unit | |-------------------|--------------------------------------|------|------|----------|------|--------| | f <sub>LO</sub> | LO center frequency | 1 | - | 1571.328 | - | MHz | | L <sub>1k</sub> | LO SSB phase noise at 1 kHz offset | - | - | -84 | -65 | dBc/Hz | | L <sub>10k</sub> | LO SSB phase noise at 10 kHz offset | - | - | -89 | -65 | dBc/Hz | | L <sub>100k</sub> | LO SSB phase noise at 100 kHz offset | - | - | -87 | -80 | dBc/Hz | **Note:** (1) VCO runs at twice the local oscillator frequency. ### **AC Electrical Characteristics, Crystal Oscillator** Conditions: $V_{CC} = V_{DDN} = 3.3 \text{ V}, T_A = 25 ^{\circ}\text{C}$ | Symbol | Parameter | Note | Min. | Тур. | Max. | Unit | |-------------------------------------------------------|-----------------------------------------------------------------------------------------------|------|--------------|--------------|--------------|---------------| | f <sub>XTAL</sub> | Oscillator Frequency | - | - | 16.368 | - | MHz | | R <sub>X</sub><br>C <sub>LOAD</sub><br>P <sub>X</sub> | Recommended crystal parameters ESR Load capacitance Drive power specification | 1 | -<br>-<br>50 | -<br>22<br>- | 80<br>-<br>- | Ω<br>pF<br>µW | | t <sub>START</sub> | Oscillator Startup Time To 95 % Of Final<br>Amplitude And Within 10 ppm Of Final<br>Frequency | - | 1 | 2 | - | ms | | V <sub>IN</sub> | External oscillator drive level | - | 0.2 | 1 | - | V p-p | **Note:** (1) Recommended crystal parameters assume a parallel, fundamental mode crystal is used. ### **Logic Level Characteristics** Conditions: Vcc = VDDN = 3.3 V, TA = 25 °C | Symbol | Parameter | Note | Min. | Тур. | Max. | Unit | |-----------------------|-----------------------------------------------------------|------|-------------------------|-------|------------------|------| | ViH | Logic High Input Voltage | 1 | 0.7Vddn | - | V <sub>DDN</sub> | ٧ | | VIL | Logic Low Input Voltage | 1 | 0 | - | 0.3VDDN | V | | lı_н | Input Current Logic High Voltage | 1 | - | 200 | - | nA | | I <sub>IH_RX_EN</sub> | Input Current Logic High Voltage for RX_EN Input (pad 14) | 2 | - | 2.2 | - | μΑ | | lıL | Input Current Logic Low Voltage | 1 | - | -200 | - | nA | | C <sub>ILOAD</sub> | Input Load Capacitance | 1 | - | - | 2 | pF | | V <sub>OH</sub> | Logic High Output Voltage | 3 | V <sub>DDN</sub> - 0.1V | - | $V_{DDN}$ | V | | V <sub>OL</sub> | Logic Low Output Voltage | 3 | 0 | - | 0.1 | V | | Іон | Output Current Logic High Voltage | 3, 4 | - | 1.45 | - | mA | | Іоь | Output Current Logic Low Voltage | 3, 4 | - | -1.45 | - | mA | | C <sub>OLOAD</sub> | Output Load Capacitance | 3 | - | - | 10 | pF | Note: - (1) Applies to all Logic pads used as inputs: AGC\_DIS (pad 15), Fs\_SEL0 (pad 21), Fs\_SEL1 (pad 26), FILT BW (pad 25), OSC EN (pad 39), and RX EN (pad 14). - (2) Applies to RX EN (pad 14) only. Figure dominated by 1.5 M $\Omega$ (nom) on-chip pull-down resistor. - (3) Applies to all Logic pads used as outputs: CLK\_OUT (pad 22), DATA\_OUT (pad 23), and SYNC (pad 24). - (4) Output Current set at Nominal level; no Current Setting Resistor on RVI (pad 41). Positive value indicates current source; negative value indicates current sink. ### **Logic Output Current Drive Adjustment Settings** The Logic Outputs on the SE4120S can be adjusted to compensate for parasitics in application board layout. This can be achieved by adding a resistor between RVI (pad 41) and VDDQ (pad 32) as shown below. The additional interface capacitance of PCB tracking and connectors between the SE4120S output and baseband IC input is included in these figures. These figures are Typical only, and are not guaranteed across temperature and silicon process. Conditions: $V_{CC} = V_{DD} = 3.3 \text{ V}, T_A = 25 ^{\circ}\text{C}$ | Obligations. Vec - VBD - 0.0 V, TA - 20 O | | | | | | |---------------------------------------------------------------------------|-------------------------------------------------|------------------------|--|--|--| | Current Setting Resistor Value (RVI (pad 41) to VDDQ (pad 32)) $(\Omega)$ | Maximum Allowable<br>Capacitive Loading<br>(pF) | Current Drive<br>Level | | | | | Not Fitted | 5 | Nominal | | | | | 100K | 6 | X 1.2 | | | | | 39K | 7 | X 1.4 | | | | | 0R | 10 | X 2.0 | | | | ### **Logic Timing Characteristics** Conditions: $C_L \le 10$ pF, $V_{CC} = V_{DD} = 3.3$ V, $T_A = 25$ °C at Maximum Buffer Current | Symbol | Parameter | Note | Min. | Тур. | Max. | Unit | |--------------------|------------------------------|------|------|------|------|------| | t <sub>PER</sub> | Clock Period | - | - | 61.1 | - | ns | | t <sub>PWL</sub> | Clock Low Width | 1 | 10 | - | - | ns | | t <sub>PWH</sub> | Clock High Width | 1 | 10 | - | - | ns | | t <sub>DEL</sub> | Clock To Data Delay Time | 2 | - | - | 12 | ns | | t <sub>SETUP</sub> | Setup Time | 1 | 10 | - | - | ns | | t <sub>HOLD</sub> | Hold Time | - | 10 | - | - | ns | | t <sub>R</sub> | Rise Time, 10-90% | 1 | - | - | 17 | ns | | t <sub>R/F</sub> | Rise and Fall Time, 10 - 90% | 1 | - | - | 17 | ns | Note: (1) Values dependent on output drive set. (2) Maximum Values dependent on load capacitance and output drive current level; determined by resistor on RVI (pad 41). ### **Logic Output Data Timing Diagram** Conditions: C<sub>L</sub> ≤ 10 pF at Maximum Buffer Current **Typical Applications Circuit Diagram** ## Package Information balls] WLCSP DIE INFORMATION 2 Rows [46 solder Lead-Free Solder WAFER BACKGRIND THICKNESS: 0.25 mm HYSOL 4549 $2.204 \text{ mm} \times 2.180 \text{ mm}$ SOLDER BUMP DIAMETER: 0.10 mm 46 pads 0.25 mm 184A02 UNDERFILL MATERIAL: PERIPHERAL PAD: BUMP MATERIAL: BUMP MATRIX: BUMP PITCH: WLCSP MARKING [BOTTOM VIEW] WLCSP SOLDER BUMPED DIE [TOP VIEW] WLCSP SOLDER BUMPED DIE [SIDE VIEW] Sige Semiconductor No part of this dicher's with the proper written consent of side semiconductor. Noted to inscribe the difference of the infermating convince pressure the proper written consent of side semiconductor. SE4120S WLCSP OUTLINE DRAWING & MARKING ### **Recommended Reflow Temperature Profile** | Profile Feature | SnPb Eutectic Assembly | Lead (Pb) Free Assembly | | | | | | |---------------------------------------------------------------|------------------------|-------------------------|--|--|--|--|--| | Average ramp-up rate (T <sub>L</sub> to T <sub>P</sub> ) | 3 °C/Second Max. | 3 °C/Second Max. | | | | | | | Preheat | | | | | | | | | Temperature min. (T <sub>smin</sub> ) | 100 °C | 150 °C | | | | | | | Temperature max. (T <sub>smax</sub> ) | 150 °C | 200 °C | | | | | | | Time (min. to max) (t <sub>s</sub> ) | 60-120 s | 60-80 s | | | | | | | Ramp Up | | | | | | | | | Tsmax to t∟ | - | 3 °C/s Max. | | | | | | | Time 25 °C to peak temperature | 6 Minutes Max. | 8 Minutes Max. | | | | | | | Reflow | | | | | | | | | Temperature (t <sub>L</sub> ) | 183 °C | 217 °C | | | | | | | Time maintained above t <sub>∟</sub> | 60-150 s | 60-150 s | | | | | | | Peak temperature (t <sub>p</sub> ) | 240 +/-5 °C | 260 +0/-5 °C | | | | | | | Time within 5 °C of actual peak temperature (t <sub>p</sub> ) | 10-30 s | 20-40 s | | | | | | | Ramp-Down | Ramp-Down | | | | | | | | Ramp-down rate | 6 °C/s Max. | 6 °C/s Max. | | | | | | ### Reflow Profile (Reference JEDEC J-STD-020) ### **Tape and Reel Information** | Parameter | Value | |------------------|----------| | Devices per reel | 3000 | | Reel diameter | 7 inches | | Tape width | 12 mm | ### **Underfill Requirements** The assembly of a CSP onto an electrical substrate requires special handling, and will normally need an underfill liquid epoxy mold compound. When fully cured, the underfill material forms a rigid, low stress seal that dissipates stress on solder joints and extends thermal cycling performance. SiGe Semiconductor recommends the use of Loctite Hysol 4549 as an underfill material, and this should be cured for 30 minutes at +165° Celcius. Attaching the CSP without an underfill will make the circuit more susceptible to mechanical damage. This damage can even occur if components in close proximity to the CSP are soldered or unsoldered on the substrate, without evenly preheating the entire board and die, prior to soldering or unsoldering. This can ultimately result in mechanical damage to the solder joint between the board and the die, which may impact electrical connectivity. Contact SiGe Semiconductor for more information. ### **Pad Coordinates** The SE4120S pad coordinates are shown below. The origin of the coordinates (i.e. X = 0, Y = 0) is located at the center of the SE4120S package. Please refer to the Pad Diagram at the front of this datasheet when interpreting the coordinates in the table below. ### **SE4120S Bump Pad Coordinates** | Bump | Bump Label | Bump co | ordinates | |--------|------------|---------|-----------| | number | Битр Labei | X [µm] | Y [µm] | | 1 | VCC_LNA | -967 | 875 | | 2 | GND | -967 | 625 | | 3 | VCC_AGC | -717 | 500 | | 4 | LNA_IN | -967 | 375 | | 5 | GND | -717 | 250 | | 6 | GND | -967 | 125 | | 7 | NC | -717 | 0 | | 8 | GND | -967 | -125 | | 9 | GND | -717 | -250 | | 10 | GND | -967 | -375 | | 11 | VDD_FSE1 | -717 | -500 | | 12 | VDD_FSE2 | -967 | -625 | | 13 | VAGC | -967 | -875 | | 14 | RX_EN | -625 | -954 | | 15 | AGC_DIS | -500 | -704 | | 16 | VSSN | -375 | -954 | | 17 | VDDN | -250 | -704 | | 18 | NC | -125 | -954 | | 19 | NC | 0 | -704 | | 20 | GND | 125 | -954 | | 21 | Fs_SEL0 | 250 | -704 | | 22 | CLK_OUT | 375 | -954 | | 23 | DATA_OUT | 500 | -704 | | 24 | SYNC | 625 | -954 | | 25 | FILT_BW | 967 | -875 | | 26 | Fs_SEL1 | 967 | -625 | | 27 | NC | 717 | -500 | | Bump | Dumm Label | Bump cod | ordinates | |--------|------------|----------|-----------| | number | Bump Label | X [μm] | Υ [μm] | | 28 | XTAL1 | 967 | -375 | | 29 | GND | 717 | -250 | | 30 | XTAL2 | 967 | -125 | | 31 | VSSQ | 717 | 0 | | 32 | VDDQ | 967 | 125 | | 33 | VSSCP | 717 | 250 | | 34 | VDDCP | 967 | 375 | | 35 | VTUNE | 967 | 625 | | 36 | GND | 967 | 875 | | 37 | GND | 625 | 954 | | 38 | MIX_IN | 375 | 954 | | 39 | OSC_EN | 250 | 704 | | 40 | GND | 125 | 954 | | 41 | RVI | 0 | 704 | | 42 | VCC_RF | -125 | 954 | | 43 | VCC_RF | -250 | 704 | | 44 | GND | -375 | 954 | | 45 | NC | -500 | 704 | | 46 | LNA_OUT | -625 | 954 | http://www.sige.com Email: sales@sige.com ### **Customer Service Locations:** North America: Hong Kong 1050 Morrison Drive, Suite 100 Phone: +852 3428 7222 Ottawa ON K2H 8K7 Canada Fax: +852 3579 5450 Phone: +1 613 820 9244 San Diego Fax: +1 613 820 4933 Phone: +1 858 668 3541 (ext. 226) Fax: +1 858 668 3546 **United Kingdom** Phone: +44 1279 464217 Fax: +44 1279 464201 ### **Product Preview** The datasheet contains information from the product concept specification. SiGe Semiconductor, Inc. reserves the right to change information at any time without notification. ### **Preliminary Information** The datasheet contains information from the design target specification. SiGe Semiconductor, Inc. reserves the right to change information at any time without notification. Production testing may not include testing of all parameters. Information furnished is believed to be accurate and reliable and is provided on an "as is" basis. SiGe Semiconductor, Inc. assumes no responsibility or liability for the direct or indirect consequences of use of such information nor for any infringement of patents or other rights of third parties, which may result from its use. No license or indemnity is granted by implication or otherwise under any patent or other intellectual property rights of SiGe Semiconductor, Inc. or third parties. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SiGe Semiconductor, Inc. products are NOT authorized for use in implantation or life support applications or systems without express written approval from SiGe Semiconductor, Inc. Copyright 2009 SiGe Semiconductor, Inc. All Rights Reserved