# **STA2500D** # Bluetooth™ V2.1 + EDR ("Lisbon") for automotive applications ### **Features** - Based on Ericsson technology licensing baseband core (EBC) - Bluetooth<sup>™</sup> specification compliance: V2.1 + EDR ("Lisbon") - Point-to-point, point-to-multipoint (up to 7 slaves) and scatternet capability - Support ACL and SCO links - Extended SCO (eSCO) links - Faster connection - HW support for packet types - ACL: DM1, DM3, DM5, DH1, DH3, DH5, 2-DH1, 2-DH3, 2-DH5, 3-DH1, 3-DH3, 3-DH5 - SCO: HV1, HV3 and DV - eSCO: EV3, EV4, EV5, 2-EV3, 2-EV5, 3-EV3, 3-EV5 - Adaptive frequency hopping (AFH) - Channel quality driven data rate (CQDDR) - "Lisbon" features - Encryption pause/resume (EPR) - Extended inquiry response (EIR) - Link supervision time out (LSTO) - Secure simple pairing - Sniff subrating - Quality of service (QoS) Packet boundary flag Erroneous data delivery - Transmit power - Power class 2 and power class 1.5 (above 4 dBm) - Programmable output power - Power class 1 compatible - HCI - HCI H4 and enhanced H4 transport layer - HCI proprietary commands (e.g. peripherals control) - Single HCI command for patch/upgrade download - eSCO over HCl supported - Supports pitch-period error concealment (PPEC) - Efficient and flexible support for WLAN coexistence scenarios LFBGA48 (6x6x1.4mm; 0.8mm Pitch) - Low power consumption - Ultra low power architecture with 3 different low-power levels - Deep sleep modes, including host-power saving feature - Dual wake-up mechanism: initiated by the host or by the Bluetooth device - Communication interfaces - Fast UART up to 4 MHz - Flexible SPI interface up to 13 MHz - PCM interface - Up to 10 additional flexibly programmable GPIOs - External interrupts possible through the GPIOs - Fast I<sup>2</sup>C interface as master - Clock support - System clock input (digital or sine wave) at 9.6, 10, 13, 16, 16.8, 19.2, 26, 33.6 or 38.4 MHz - Low power clock input at 3.2 kHz, 32 kHz and 32.768 kHz - ARM7TDMI CPU - Memory organization - On chip RAM, including provision for patches - On chip ROM, preloaded with SW up to HCI - Ciphering support up to 128-bit key - Single power supply with internal regulators for core voltage generation - Supports 1.65 V to 2.85 V I/O systems - Auto calibration (VCO, filters) September 2013 Doc ID 16067 Rev 3 1/58 # **Contents** | 1 | Desc | cription | 6 | |---|------|---------------------------------------------------|------| | 2 | Quic | ck reference data | 7 | | | 2.1 | Absolute maximum ratings | 7 | | | 2.2 | Operating ranges | 7 | | | 2.3 | I/O specifications | 8 | | | 2.4 | Clock specifications | 8 | | | 2.5 | Current consumption | . 10 | | 3 | Bloc | ck diagram and electrical schematic | . 12 | | 4 | Pino | out | . 13 | | | 4.1 | Pin description and assignment | . 13 | | | 4.2 | HW configuration of the STA2500D | . 16 | | | 4.3 | I/O Supply | . 17 | | 5 | Fund | ctional description | . 18 | | | 5.1 | Transmitter | . 18 | | | 5.2 | Receiver | . 18 | | | 5.3 | PLL | . 18 | | | 5.4 | Bluetooth controller V1.2 and V2.0 + EDR features | . 19 | | | 5.5 | Bluetooth controller V2.1 + EDR ("Lisbon") | . 19 | | | 5.6 | Processor and memory | . 19 | | | 5.7 | TX output power control | . 20 | | 6 | Gene | eral specification | . 21 | | | 6.1 | Receiver | . 21 | | | 6.2 | Transmitter | . 24 | | | 6.3 | Class 1 operation | . 26 | | | 6.4 | Power-up | . 26 | | | 6.5 | System clock | . 27 | | | 6.6 | Low power clock | . 27 | | | 6.7 | Clock detection | . 27 | | | 6.8 | Clock re | equest signals | 27 | |----|-------|------------|--------------------------------------------------------|----| | | 6.9 | Interrup | ots | 29 | | | 6.10 | Low pov | wer modes | 29 | | | | 6.10.1 | Overview | 29 | | | | 6.10.2 | Some examples for the usage of the low power modes | 30 | | | | 6.10.3 | Deep sleep mode entry and wake-up | 30 | | | 6.11 | Patch R | RAM | 37 | | | 6.12 | Downlo | ad of SW parameter file | 37 | | | 6.13 | Bluetoo | th - WLAN coexistence in collocated scenario | 38 | | | | 6.13.1 | Algorithm 1: PTA (packet traffic arbitration) | 38 | | | | 6.13.2 | Algorithm 2: WLAN master | 39 | | | | 6.13.3 | Algorithm 3: Bluetooth master | 39 | | | | 6.13.4 | Algorithm 4: two-wire mechanism | | | | | 6.13.5 | Algorithm 5: Alternating wireless medium access (AWMA) | 40 | | 7 | Digit | al interfa | aces | 41 | | | 7.1 | The UA | RT interface | 41 | | | 7.2 | The SP | I interface | 41 | | | 7.3 | | :M interface | | | | 7.4 | | AG interface | | | | 7.5 | | te I/O functions | | | | 7.6 | | Cinterface | | | • | | | | 40 | | 8 | | - | t layer | | | | 8.1 | | RT transport layer | | | | 8.2 | | ed H4 SPI transport layer | 49 | | | 8.3 | | transport layer | | | | 8.4 | eSCO d | over HCI | 49 | | 9 | Pack | age info | ormation | 50 | | 10 | Refe | rences . | | 52 | | 11 | Acro | nyms ar | nd abbreviations | 53 | | 12 | Orde | r codes | | 56 | | 13 | Revis | sion hist | tory | 57 | | | | | | | **Contents** List of tables STA2500D # List of tables | rable r. | Absolute maximum ratings | / | |-----------|----------------------------------------------------------------------------------------|----| | Table 2. | Operating ranges | | | Table 3. | DC input specification | 8 | | Table 4. | DC output specification | 8 | | Table 5. | System clock supported frequencies | 8 | | Table 6. | System clock overall specifications | 8 | | Table 7. | System clock, sine wave specifications | 9 | | Table 8. | System clock, digital clock DC specifications | 9 | | Table 9. | System clock, digital clock AC specifications | 9 | | Table 10. | Low power clock specifications | 9 | | Table 11. | Current consumption | | | Table 12. | The STA2500D pin list (functional and supply) | 4 | | Table 13. | Configuration programming | 7 | | Table 14. | I/O supply split diagram | | | Table 15. | Mbps receiver parameters - GFSK | 11 | | Table 16. | Mbps receiver parameters - $\pi$ /4-DQPSK | 2 | | Table 17. | Mbps receiver parameters - 8-DPSK | 23 | | Table 18. | Transmitter parameters | | | Table 19. | Output power: class 1 control signals | | | Table 20. | Output power: class 1 device pin configuration (depending on SW parameter download). 2 | | | Table 21. | Output power: class 1 device pin configuration (depending on SW parameter download). 2 | 26 | | Table 22. | Use of the BT_CLK_REQ_IN and BT_CLK_REQ_OUT signals in different modes 2 | 28 | | Table 23. | Low power modes2 | | | Table 24. | WLAN HW signal assignment4 | Ю | | Table 25. | SPI timing parameters | ŀ3 | | Table 26. | PCM interface parameters | | | Table 27. | PCM interface timing (at PCM_CLK = 2048 kHz)4 | | | Table 28. | Examples of BT_GPIO pin programming | | | Table 29. | Package markings legend5 | | | Table 30. | References | | | Table 31. | Acronyms and abbreviations | | | Table 32. | Ordering information | 6 | | Tahla 33 | Document revision history | 7 | STA2500D List of figures # **List of figures** | Figure 1. | Block diagram and electrical schematic | 12 | |------------------|--------------------------------------------------------------------------------------------|-------| | Figure 2. | Pinout (bottom view) | 13 | | Figure 3. | Active high clock request input and output combined with UART or SPI | 28 | | Figure 4. | Active low clock request input and output combined with UART | 28 | | Figure 5. | Active low clock request input and output combined with SPI | 28 | | Figure 6. | Deep sleep mode entry and wake-up through H4 UART | 32 | | Figure 7. | Entering deep sleep mode through enhanced H4 SPI | | | Figure 8. | Wake-up by the host through enhanced H4 SPI | 33 | | Figure 9.<br>SPI | Wake-up by the Bluetooth controller with data transmission to the host, through enhance 34 | ed H4 | | Figure 10. | Deep sleep mode entry and wake-up through H4 SPI | 35 | | Figure 11.<br>36 | Entering deep sleep mode, pending data on UART interface, through UART with hands | | | Figure 12. | Wakeup by host through UART with handshake | 37 | | Figure 13. | PTA diagram | | | Figure 14. | WLAN master | | | Figure 15. | Bluetooth master | 39 | | Figure 16. | SPI interface | 41 | | Figure 17. | SPI data transfer timing for data length of 8 bits and lsb first, full duplex | 42 | | Figure 18. | SPI setup and hold timing | 43 | | Figure 19. | PCM (A-law, μ-law) standard mode | 44 | | Figure 20. | Linear mode | 44 | | Figure 21. | Multislot operation | 44 | | Figure 22. | PCM interface timing | 45 | | Figure 23. | UART transport layer | 48 | | Figure 24. | LFBGA48 (6x6x1.4mm) mechanical data and package dimensions | 50 | | Figure 25 | Package markings | 51 | Description STA2500D # 1 Description The STA2500D is a single chip Bluetooth solution that is fully optimized for automotive applications such as telematics, navigation and portable navigation. Power consumption levels are targeted at battery powered devices and single chip solution brings cost advantages. Manufacturers can easily and quickly integrate the STA2500D on their product to enable a rapid time to market. STA2500D supports the Bluetooth specification V2.1 + EDR ("Lisbon") and is optimized in terms of RF performance and cost. The STA2500D is a ROM-based solution targeted at applications requiring integration up to HCI level. Patch RAM is available, enabling multiple patches/upgrades and fast time to volume. The STA2500D's main interfaces are UART or SPI for HCI transport, PCM for voice and GPIOs for control purposes. The radio has been designed specifically for single chip requirements, for low power consumption and minimum BOM count. STA2500D Quick reference data ### 2 Quick reference data BT\_VIO\_x means BT\_VIO\_A, BT\_VIO\_B. BT\_HVx means BT\_HVA, BT\_HVD. (See also *Table 12*.) ## 2.1 Absolute maximum ratings The absolute maximum rating (AMR) corresponds to the maximum value that can be applied without leading to instantaneous or very short-term unrecoverable hard failure (destructive breakdown). Table 1. Absolute maximum ratings | Symbol | Parameter | Min. | Max. | Unit | |---------------------|--------------------------------------------------------------------------------------------------------------|------|-------|------| | BT_HVx | Core supply voltages | -0.3 | 4.0 | V | | BT_VIO_A | Supply voltage I/O | -0.3 | 4.0 | V | | BT_VIO_B | Supply voltage I/O (for the low power clock) | -0.3 | 4.0 | V | | BT_V <sub>in</sub> | Input voltage of any digital pin | -0.3 | 4.0 | V | | V <sub>ssdiff</sub> | $\label{eq:maximum} \mbox{Maximum voltage difference between different types of } \mbox{$V_{\rm ss}$ pins.}$ | -0.3 | 0.3 | V | | T <sub>stg</sub> | Storage temperature | - 65 | + 150 | °C | ## 2.2 Operating ranges Operating ranges define the limits for functional operation and parametric characteristics of the device. Functionality outside these limits is not implied. Table 2. Operating ranges | Symbol | Parameter | Min. | Тур. | Max. | Unit | |---------------------|----------------------------------------------|------|------|------|------| | BT_T <sub>amb</sub> | Operating ambient temperature | -40 | 25 | +85 | °C | | BT_HVx | Core supply voltages | 2.65 | 2.75 | 2.85 | V | | BT_VIO_A | I/O supply voltage | 1.65 | - | 2.85 | ٧ | | BT_VIO_B | I/O supply voltage (for the low power clock) | 1.17 | - | 2.85 | V | Quick reference data STA2500D ### 2.3 I/O specifications The I/Os comply with the EIA/JEDEC standard JESD8-B. Table 3. DC input specification | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------------------|----------------------------------------------------------------------------------------------------|--------------------|------|-------------------------------------|------| | V <sub>IL_BT</sub> | Low level input voltage | -0.2 | - | 0.35 *<br>BT_VIO_x | V | | V <sub>IH_BT</sub> | High level input voltage | 0.65 *<br>BT_VIO_x | - | (BT_VIO_x<br>+ 0.2) and<br>(≤ 2.85) | V | | C <sub>in_BT</sub> | Input capacitance <sup>(1)</sup> | 1 | - | 2.5 | pF | | R <sub>pu</sub> | Pull-up equivalent resistance (with $V_{in} = 0 \text{ V}$ ) | 31 | 47 | 73 | kΩ | | R <sub>pd</sub> | Pull-down equiv. resistance (with V <sub>in</sub> = BT_VIO_x) | 29 | 50 | 100 | kΩ | | V <sub>hyst</sub> | Schmitt trigger hysteresis (at BT_VIO_A = 1.8 V) except for BT_CONFIG1-3, BT_RESETN, BT_WAKEUP | 0.4 | 0.5 | 0.6 | V | | V <sub>hyst</sub> | Schmitt trigger hysteresis (at BT_VIO_x = 1.8 V) for BT_CONFIG1-3, BT_RESETN, BT_WAKEUP, BT_LP_CLK | 0.223 | - | 0.314 | V | | V <sub>hyst</sub> | Schmitt trigger hysteresis (at BT_VIO_B = 1.3 V) | 0.2 | - | 0.3 | V | <sup>1.</sup> Except for the system clock. Table 4. DC output specification | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |--------------------|---------------------------|----------------------------|--------------------|------|------|------| | V <sub>OL_BT</sub> | Low level output voltage | $I_d = X^{(1)} \text{ mA}$ | - | - | 0.15 | V | | V <sub>OH_BT</sub> | High level output voltage | $I_d = X^{(1)} \text{ mA}$ | BT_VIO_x<br>- 0.25 | - | - | V | <sup>1.</sup> X is the source/sink current under worst-case conditions according to the drive capabilities (see Section 3) # 2.4 Clock specifications The STA2500D supports, on the BT\_REF\_CLK\_IN pin, the system clock both as a sine wave clock and as a digital clock. For configuration, see *Table 12*: pin BT\_VDD\_CLD (E6). Table 5. System clock supported frequencies | Symbol | Parameter | Values | Unit | |-----------------|----------------------------|------------------------------------------------|------| | F <sub>IN</sub> | Clock input frequency list | 9.6, 10, 13, 16, 16.8, 19.2,<br>26, 33.6, 38.4 | MHz | Table 6. System clock overall specifications | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------------------|------------------------------|------|------|------|------| | F <sub>INTOL</sub> | Tolerance on input frequency | -20 | - | 20 | ppm | STA2500D Quick reference data Table 7. System clock, sine wave specifications | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-------------------|-----------------------------------------------------------------------------------|------|------|------|--------| | V <sub>PP</sub> | Peak to peak voltage range | 0.27 | 0.5 | 1.8 | V | | N <sub>H</sub> | Total harmonic content of input signal | - | - | -25 | dBc | | Z <sub>INRe</sub> | Real part of parallel input impedance at pin | 30 | 60 | 90 | kΩ | | Z <sub>INIm</sub> | Imaginary part of parallel input impedance at pin | - | 5 | 8 | pF | | Z <sub>IDRe</sub> | Real impedance discrepancy between active and non-active mode of clock input | - | - | 7 | kΩ | | Z <sub>IDim</sub> | Imaginary impedance discrepancy between active and non-active mode of clock input | - | - | 500 | fF | | | Phase noise @ 10 kHz <sup>(1)</sup> | - | - | -126 | dBc/Hz | <sup>1.</sup> Equivalent to max 10 ps time jitter (rms). Table 8. System clock, digital clock DC specifications | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-----------------|--------------------------|----------------------|------|---------------------------------------|------| | V <sub>IL</sub> | Low level input voltage | -0.2 | - | 0.35 *<br>BT_VDD_CLD | V | | V <sub>IH</sub> | High level input voltage | 0.65 *<br>BT_VDD_CLD | - | (BT_VDD_CLD<br>+ 0.2) and<br>(≤ 2.85) | ٧ | | C <sub>IN</sub> | Input capacitance | - | 5 | 8 | pF | Table 9. System clock, digital clock AC specifications | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------------------|-------------------------------------|------|------|------|--------| | T <sub>RISE</sub> | 10% - 90% rise time | - | 1.5 | 6 | ns | | T <sub>FALL</sub> | 90% - 10% fall time | - | 1.5 | 6 | ns | | D <sub>CYCLE</sub> | Duty cycle | 45 | 50 | 55 | % | | - | Phase noise @ 10 kHz <sup>(1)</sup> | - | - | -121 | dBc/Hz | <sup>1.</sup> Equivalent to max 15 ps time jitter (rms). Table 10. Low power clock specifications The low power clock pin is powered by connecting BT\_VIO\_B to the wanted supply. | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-------------------|-----------------------------------------------|--------------------|------|--------------------|------| | F <sub>IN</sub> | Clock input frequencies | 3.2, 32, 32.768 | | | | | - | Duty cycle | 30 | - | 70 | % | | - | Tolerance on input frequency | -250 | - | 250 | ppm | | V <sub>IL</sub> | Low level input voltage | - | - | 0.35 *<br>BT_VIO_B | V | | V <sub>IH</sub> | High level input voltage | 0.65 *<br>BT_VIO_B | - | - | V | | V <sub>hyst</sub> | Schmitt trigger hysteresis (BT_VIO_B = 1.8 V) | 0.4 | 0.5 | 0.6 | V | Quick reference data STA2500D Table 10. Low power clock specifications (continued) The low power clock pin is powered by connecting BT\_VIO\_B to the wanted supply. | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-------------------|-----------------------------------------------|------|------|------|------| | V <sub>hyst</sub> | Schmitt trigger hysteresis (BT_VIO_B = 1.3 V) | 0.2 | 0.3 | 0.4 | V | | C <sub>IN</sub> | Input capacitance | 1 | - | 2.5 | pF | | T <sub>RISE</sub> | 10% - 90% rise time <sup>(1)</sup> | - | - | 1 | μS | | T <sub>FALL</sub> | 90% - 10% fall time <sup>(1)</sup> | - | - | 1 | μS | | - | Total jitter <sup>(2)</sup> | - | - | 250 | ppm | The rise and fall time are not the most important parameters for the low power clock input due to the Schmitt trigger logic. It is more important that the noise on the Low power clock line remains substantially below the hysteresis in amplitude. ## 2.5 Current consumption $T_{amb}$ = 25°C, 13 MHz digital clock, 7 dBm output power for BR packets, 3 dBm output power for EDR packets. Table 11. Current consumption<sup>(1)</sup> | State | Тур. | Unit | |------------------------------------------------------------------------------------------------------------|------------|------| | Complete Power Down | 1 | μА | | Deep Sleep mode | 20 | μА | | Functional Sleep mode <sup>(2)</sup> | 1.2 | mA | | Sniff mode (1.28 s, 2 attempts, 0 timeouts), combined with H4 UART Deep Sleep mode | | | | (see section 6.10.3) Master mode | 55 | μА | | Slave mode | 83 | μΑ | | Inquiry scan (1.28 seconds period), combined with H4 UART Deep Sleep mode (see section 6.10.3) | 318 | μА | | HW Page scan (1.28 seconds period), combined with H4 UART Deep Sleep mode (see section 6.10.3) | 312 | μА | | HW Inquiry and Page scan (1.28 seconds period), combined with H4 UART Deep Sleep mode (see section 6.10.3) | 591 | μА | | Idle ACL connection (Master) | 3.6 | mA | | Idle ACL connection (Slave) | 8.2 | mA | | Active: audio (HV3) Master (not sniffed) | 11.7 | mA | | Active: audio (HV3) Slave (Sniff 1.28 s, 2 attempts, 0 timeouts) | 10.6 | mA | | Active: data (DH1) Master or Slave<br>(172.8 kbps asymmetrical in TX mode)<br>(172.8 kbps symmetrical) | 23<br>28.5 | mA | <sup>2.</sup> The total jitter is defined as the error that can appear on the actual frequency between two clock edges compared to the perfect frequency. Due to this, the total jitter value must contain the jitter itself and the error due to the accuracy on the clock frequency. The lower the accuracy, the smaller the jitter is allowed to be. STA2500D Quick reference data Table 11. Current consumption<sup>(1)</sup> (continued) | State | Тур. | Unit | |---------------------------------------------------------------------------------------|------|------| | Active: data (DH5) Master or Slave | | | | (723.2 kbps asymmetrical in TX mode) | 35.4 | mA | | (433.9 kbps symmetrical) | 35.4 | mA | | Active: data (2-DH5) Master or Slave (869.7 kbps symmetrical) | 35.4 | mA | | Active: data (3-DH5) Master or Slave (1306.9 kbps symmetrical) | 35.4 | mA | | Active: audio eSCO (EV3), (64 kbps symmetrical T <sub>eSCO</sub> = 6) | | | | Master mode | 12 | mA | | Slave mode | 15 | mA | | Active: audio eSCO (2-EV3), (64 kbps symmetrical T <sub>eSCO</sub> = 12) | | | | Master mode | 7.8 | mA | | Slave mode | 11.7 | mA | | Active: audio eSCO (3-EV3), (64 kbps symmetrical T <sub>eSCO</sub> = 18) | | | | Master mode | 6.5 | mA | | Slave mode | 10.5 | mA | | Active: audio eSCO (EV5), (64 kbps symmetrical T <sub>eSCO</sub> = 36), Master mode | 8 | mA | | Active: audio eSCO (EV5), (64 kbps symmetrical T <sub>eSCO</sub> = 36), Slave mode | 11.9 | mA | | Active: audio eSCO (2-EV5), (64 kbps symmetrical T <sub>eSCO</sub> = 36), Master mode | 6.3 | mA | | Active: audio eSCO (3-EV5), (64 kbps symmetrical T <sub>eSCO</sub> = 36), Master mode | 5.75 | mA | <sup>1.</sup> The power consumption (except for power safe modes i.e. complete power down and deep sleep mode) will rise (with approx. 200 $\mu$ A) if an analog system clock is used instead of a digital clock. <sup>2.</sup> In functional sleep mode, the baseband clock is still running. # 3 Block diagram and electrical schematic Figure 1. Block diagram and electrical schematic 577 STA2500D Pinout ### 4 Pinout Figure 2. Pinout (bottom view) # 4.1 Pin description and assignment Table 12 shows the pin list of the STA2500D. In columns "Reset" and "Default after reset", the "PD/PU" shows the pads implementing an internal pull-down/up. The column "Reset" shows the state of the pins during hardware reset; the column "Default after reset" shows the state of the pins after the hardware reset state is left, but before any software parameter download. The column "Type" describes the pin directions: - I for Input (All inputs have a Schmitt trigger function.) - O for Output - I/O for Input/Output - O/t for tri-state output Pinout STA2500D For the output pin the default drive capability is 2 mA, except for pin K3 (BT\_GPIO\_11) and pin L3 (BT\_GPIO\_8) where it is 8 mA such that when used for Class 1, these 2 pins can be used for a switch control in a cheaper way. Table 12. The STA2500D pin list (functional and supply) | Name | Pin<br># | Description | Туре | Reset <sup>(1)</sup> | Default <sup>(2)</sup><br>after reset | |-------------------------------|----------|-------------------------------------------------------------------------------------|--------------------|--------------------------------------|---------------------------------------| | Clock and reset pins | | | | | | | BT_RESETN | D3 | Global reset - active low | - | - | | | BT_REF_CLK_IN | D6 | Reference clock input <sup>(3)</sup> | I | Input | Input | | BT_LP_CLK | G3 | Low power clock input | - | - | | | SW initiated low power | r mod | le | • | | | | BT_CLK_REQ_OUT_1 | C4 | Wake-up signal to Host (Active high or Active low, depending on configuration pins) | | Input PD/PU,<br>depends on<br>config | Output<br>depends on<br>config | | BT_CLK_REQ_OUT_2 | G7 | Wake-up signal to Host. Active low (SPI mode only) | I/O <sup>(4)</sup> | Input PU | I/O depends<br>on config | | BT_CLK_REQ_IN_1 | E6 | Clock request input (Active high) | | Input PD | Input PD | | BT_CLK_REQ_IN_2 | G6 | Clock request input (Active low) | | Input PU | Input PU | | BT_HOST_WAKEUP/<br>BT_SPI_INT | F7 | Wake-up signal to Host or SPI interrupt | | Input PD | Output | | BT_WAKEUP | C5 | Wake-up signal to Bluetooth (Active high) | I/O | Input (5) | Input | | UART interface | | | | | | | BT_UART_RXD/ | F5 | UART receive data | | | Input PD | | BT_SPI_DI | FO | SPI data in | | | Input PD | | BT_UART_TXD/ | F6 | UART transmit data | | Input PD | Output high | | BT_SPI_DO | го | SPI data out | I/O <sup>(4)</sup> | | Input PD | | BT_UART_CTS/ | G4 | UART clear to send | 1/0\ | | Input PU | | BT_SPI_CLK | G4 | SPI clock | | Input PU | Input PD | | BT_UART_RTS/ | F4 | UART request to send | | Input PO | Output low | | BT_SPI_CSN | 4 | SPI chip select | | | Input PU | | PCM interface | | | | | | | BT_PCM_SYNC | C2 | PCM frame signal | | | | | BT_PCM_CLK | D1 | PCM clock signal | I/O <sup>(4)</sup> | Input PD | Innut DD | | BT_PCM_A | D2 | PCM data | 7 1/0 | Iniput PD | Input PD | | BT_PCM_B | E1 | PCM data | | | | | JTAG interface | • | | • | | | | BT_GPIO_9 | B1 | JTAG_TDI or GPIO | - | Input PU <sup>(6)</sup> | Input PU <sup>(6)</sup> | STA2500D Pinout Table 12. The STA2500D pin list (functional and supply) (continued) | Name | Pin<br># | Description | Туре | Reset <sup>(1)</sup> | Default <sup>(2)</sup><br>after reset | |----------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------|---------------------------------------| | BT_GPIO_11 | B2 | JTAG_TDO or GPIO | - | Input PD <sup>(6)</sup> | Input PD <sup>(6)</sup> | | BT_GPIO_10 | C1 | JTAG_TMS or GPIO | I/O <sup>(4)</sup> | Input PD <sup>(6)</sup> | Input PD <sup>(6)</sup> | | BT_GPIO_16 | В3 | JTAG_NTRST (Active low) or Alternate function. | - | Input PD <sup>(6)</sup> | Input PD <sup>(6)</sup> | | BT_GPIO_8 | СЗ | JTAG_TCK or GPIO | - | Input PD <sup>(6)</sup> | Input PD <sup>(6)</sup> | | General purpose inpu | t/outp | ut pins | | | | | BT_GPIO_0 | D5 | General purpose I/O | I/O <sup>(4)</sup> | Input PD | Input PD | | Configuration pins | | | | • | • | | BT_CONFIG_1 | E2 | | - | - | - | | BT_CONFIG_2 | F1 | Configuration signal | I | Input | Input | | BT_CONFIG_3 | F2 | | - | - | - | | RF signals | • | | • | | | | BT_RFP | А3 | D''' '' I DE '' | 1/0 | - | - | | BT_RFN | A4 | Differential RF port | I/O | - | - | | Power supply | | | | | | | BT_HVA | A7 | Davies avents (Compact to 0.75 M) | | | | | BT_HVD | G1 | Power supply (Connect to 2.75 V) | - | - | - | | BT_VIO_A | G5 | 1.65 V to 2.85 V I/Os supply <sup>(7)</sup> | - | - | - | | BT_VIO_B | F3 | 1.17 V to 2.85 V I/Os supply <sup>(7)</sup> | - | - | - | | BT_VDD_CLD | E7 | System clock supply 1.65 V to 2.85 V (Connect to BT_VIO_A in case of a digital reference clock input, to BT_VSSANA in case of an analog reference clock input.) | - | - | - | | BT_VSSDIG | E3 | Digital ground | _ | _ | _ | | טועפטי_וע | E4 | Digital ground | _ | _ | _ | | | B4 | | | | | | BT_VSSANA | В6 | Analog ground | - | - | - | | | C6 | | | | | | BT_VSSRF | A2<br>A5 | RF ground | - | - | - | | BT_VDD_CL | D7 | Internal supply decoupling/Regulator output. Need 220nF decoupling capacitor to BT_VSSANA. | - | - | - | Pinout STA2500D Table 12. The STA2500D pin list (functional and supply) (continued) | Name | Pin<br># | Description | Туре | Reset <sup>(1)</sup> | Default <sup>(2)</sup><br>after reset | |------------|----------|---------------------------------------------------------------------------------------------|------|----------------------|---------------------------------------| | BT_VDD_D | G2 | Internal supply decoupling/Regulator output. Need 220nF decoupling capacitor to BT_VSSDIG. | - | - | - | | BT_VDD_DSM | В7 | Internal supply decoupling/Regulator output. Need 220nF decoupling capacitor to BT_VSSANA. | - | - | - | | BT_VDD_N | C7 | Internal supply decoupling/Regulator output. Need 220nF decoupling capacitor to BT_VSSANA. | - | - | - | | BT_VDD_RF | A1 | Internal supply decoupling/Regulator output. Need 220nF decoupling capacitor to BT_VSSRF. | - | - | - | | Other pins | | | | | | | BT_TEST1 | B5 | Toet nin | I/O | Input (8) | Input <sup>(8)</sup> | | BT_TEST2 | A6 | Test pin | 1/0 | iliput · / | input · / | | BT_AF_PRG | E5 | Test pin (Leave unconnected) <sup>(9)</sup> | I/O | Open | Open | <sup>1.</sup> Pin behaviour during HW reset (BT\_RESETN low). - 3. See also pin BT\_VDD\_CLD in Table 12. - 4. Reconfigurable I/O pin.The functionality of these I/Os can be configured through software parameter download (see Section 7.5). - 5. Should be strapped to BT\_VSSDIG if not used. - 6. JTAG mode. - 7. Described in Section 4.3. - 8. To be strapped to BT\_VSSANA. - Pin is ST reserved for test function and it must be soldered to an isolated pad (not connected to anything, just floating). # 4.2 HW configuration of the STA2500D By means of the three configuration pins, one can select the Host interface (UART or SPI) and clock request signal polarity to be used at startup. The available combinations of Host interface and protocol are illustrated in *Table 13* (where '1' = BT\_VIO\_A and '0' = BT\_VSSDIG). Additionally, the polarity of the BT\_CLK\_REQ signals can be programmed through the same pins. The polarity of the BT\_CLK\_REQ\_IN and BT\_CLK\_REQ\_OUT signals is further described in *Section 6.8*. <sup>2.</sup> Pin behaviour immediately after HW reset and internal chip initialization, but before SW parameter download. STA2500D Pinout Table 13. Configuration programming | BT_CONFIG_1 | BT_CONFIG_2 | BT_CONFIG_3 | Communication<br>Protocol | BT_CLK_REQ_OUT_1 | BT_CLK_REQ_OUT_2 | |-------------|-------------|-------------|--------------------------------|------------------|------------------------| | 0 | 1 | 0 | H4 UART | Active high | Depending on SW config | | 0 | 1 | 1 | H4 UART | Active low | Depending on SW config | | 1 | 1 | 0 | Reserved | Reserved | Reserved | | 1 | 1 | 1 | Reserved | Reserved | Reserved | | 1 | 0 | 0 | Reserved | Reserved | Reserved | | 1 | 0 | 1 | Enhanced H4 SPI <sup>(1)</sup> | Active high | Active low | | 0 | 0 | 1 | Reserved | Reserved | Reserved | | 0 | 0 | 0 | Reserved | Reserved | Reserved | In order to get other SPI modes, the Host must send a specific configuration at start-up in addition of these configuration pins. # 4.3 I/O Supply The device STA2500D has two different I/O supplies: BT\_VIO\_A and BT\_VIO\_B. The two different pins may be potentially connected to separate dedicated voltage supplies in order to harmonize the digital levels to the platform. They are linked to different interfaces as described in *Table 14*. Table 14. I/O supply split diagram | I/O supply name | Voltage<br>range [V] | Function | Associated pins | |-----------------|----------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------| | | | Configuration | BT_CONFIG_1, BT_CONFIG_2, BT_CONFIG_3 | | | | | BT_WAKEUP | | | | Control | BT_RESETN | | | | | BT_CLK_REQ_OUT_1, BT_CLK_REQ_OUT_2 | | BT VIO A | | GPIO (JTAG) | BT_GPIO_8 (JTAG_TCK), BT_GPIO_9 (JTAG_TDI),<br>BT_GPIO_10 (JTAG_TMS), BT_GPIO_11 (JTAG_TDO),<br>BT_GPIO_16 (JTAG_NTRST) | | BI_VIO_A | 1.65 - 2.85 | PCM | BT_PCM_A, BT_PCM_B, BT_PCM_SYNC, BT_PCM_CLK | | | | Control | BT_REG_CTRL | | | | UART (SPI) | BT_UART_RXD (SPI_DI), BT_UART_TXD (SPI_DO), BT_UART_RTS (SPI_CSN), BT_UART_CTS (SPI_CLK), BT_HOST_WAKEUP (SPI_INT) | | | | Control (GPIO) | BT_CLK_REQ_IN_1 (GPIO_1), BT_CLK_REQ_IN_2 (GPIO_2) | | | | GPIO | BT_GPIO_0 | | BT_VIO_B | 1.17 - 2.85 | Low - power clock | BT_LP_CLK | # 5 Functional description ### 5.1 Transmitter The transmitter uses the serial transmit data from the Bluetooth Controller. The transmitter modulator converts this data into GFSK, $\pi/4$ -DQPSK or 8-DPSK modulated I and Q digital signals for respectively 1, 2 and 3 Mbps transmission speed. These signals are then converted to analog signals that are low pass filtered before up-conversion. The carrier frequency drift is limited by a closed loop PLL. ### 5.2 Receiver The STA2500D implements a low-IF receiver for Bluetooth modulated input signals. The radio signal is taken from a balanced RF input and amplified by an LNA. The mixers are driven by two quadrature LO signals, which are locally generated from a VCO signal running at twice the frequency. The I and Q mixer output signals are band pass filtered by a polyphase filter for channel filtering and image rejection. The output of the band pass filter is amplified by a VGA to the optimal input range for the A/D converter. Further channel filtering is done in the digital part. The digital part demodulates the GFSK, $\pi$ /4-DQPSK or 8-DPSK coded bit stream by evaluating the phase information. RSSI data is extracted. Overall automatic gain amplification in the receive path is controlled digitally. The RC time constants for the analog filters are automatically calibrated on chip. ### 5.3 PLL The on chip VCO is part of a PLL. The tank resonator circuitry for the VCO is completely integrated without need of external components. Variations in the VCO centre frequency are calibrated out automatically. ### 5.4 Bluetooth controller V1.2 and V2.0 + EDR features The Bluetooth controller is backward compatible with the Bluetooth specification V1.2 [] and V2.0 + EDR []. Here below is a list with the main features of those specifications: - Adaptive Frequency Hopping (AFH): hopping kernel, channel assessment as Master and as Slave - Fast Connection: Interlaced scan for Page and Inquiry scan, answer FHS at first reception, RSSI used to limit range - Extended SCO (eSCO) links: supports EV3, EV4 and EV5 packets - Channel Quality Driven Data Rate change (CQDDR) - QoS Flush - Synchronization: BT clocks are available at HCI level for synchronization of parallel applications on different Slaves - L2CAP Flow & Error control - LMP SCO handling - 2 Mbps packet types - ACL: 2-DH1, 2-DH3, 2-DH5 - eSCO: 2-EV3, 2-EV5 - 3 Mbps packet types - ACL: 3-DH1, 3-DH3, 3-DH5 - eSCO: 3-EV3, 3-EV5 ### 5.5 Bluetooth controller V2.1 + EDR ("Lisbon") - Encryption Pause/Resume (EPR) - Extended Inquiry Response (EIR) - Link Supervision Time Out (LSTO) - Secure Simple Pairing - Sniff Subrating - Quality of Service (Qos) - Packet Boundary Flag - Erroneous Data Delivery ## 5.6 Processor and memory - ARM7TDMI - On chip RAM, including provision for patches - On chip ROM, preloaded with SW up to HCI ### 5.7 TX output power control The STA2500D supports output power control with advanced features: - Basic feature: - With the standard TX power control algorithm enabled, the STA2500D will adapt its output power when a remote BT device supports the RSSI feature; this allows the remote device to measure the link strength and to request the STA2500D to decrease/increase its output power. In case the remote device does not support the RSSI feature, the STA2500D will use its 'default' output power level. - Advanced features, available via specific HCl commands: - Enhanced power control feature: allows the STA2500D to decrease autonomously its output power until the remote BT device, supporting the RSSI feature, requests to increase the output power. # 6 General specification All the values are provided according to the Bluetooth specification V2.1 + EDR ("Lisbon") unless otherwise specified. The below values are preliminary and will be updated in the next version of this datasheet. ### 6.1 Receiver All specifications below are given at device pin level and with the conditions as specified. Parameters are given for each of the 3 modulation types supported. Typical is defined at $T_{amb}$ = 25 °C, BT\_HV = 2.75 V. Minimum and Maximum are worst cases over corner lots and temperature. Parameters are given at device pin, except for receiver interferers measured at antenna with a filter having a typical attenuation of 2.3 dB. Table 15. Mbps receiver parameters - GFSK | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |---------------------------|-------------------------------------------------------|--------------------------------------|------|-------|------|------| | RFin | Input frequency range | - | 2402 | - | 2480 | MHz | | RXsensC | Receiver sensitivity (Clean transmitter) | @ BER 0.1% | - | -88 | -86 | dBm | | RXsensD | Receiver sensitivity (Dirty transmitter) | @ BER 0.1% | - | -87 | -84 | dBm | | RXmax | Maximum useable input signal level | @ BER 0.1% | ı | 10 | 15 | dBm | | Receiver blo | cking performance @ BER 0.1% | on Channel 58 (without Filter | ) | | | | | - | signal in GSM band 900 MHz<br>(824 MHz to 960 MHz) | @ Input signal<br>strength = -67 dBm | - | -15 | - | dBm | | - | signal in GSM band 1800 MHz<br>(1805 MHz to 1990 MHz) | @ Input signal<br>strength = -67 dBm | - | -2.5 | - | dBm | | - | signal in WCDMA band<br>(2010 MHz to 2170 MHz) | @ Input signal<br>strength = -67 dBm | - | -1.5 | - | dBm | | Receiver inte | erferer performance @ BER 0.1% | ,<br>0 | | | | | | C/I <sub>co-channel</sub> | Co-channel interference | @ Input signal<br>strength = -60 dBm | - | 9.5 | 11 | dB | | C/I <sub>1MHz</sub> | Adjacent (±1 MHz) interference | @ Input signal<br>strength = -60 dBm | - | -9 | 0 | dB | | C/I <sub>+2MHz</sub> | Adjacent (+2 MHz) interference | @ Input signal<br>strength = -60 dBm | - | -40 | -30 | dB | | C/I <sub>-2MHz</sub> | Adjacent (-2 MHz) interference | @ Input signal<br>strength = -67 dBm | - | -26 | -9 | dB | | C/I <sub>+3MHz</sub> | Adjacent (+3 MHz) interference | @ Input signal<br>strength = -67 dBm | - | -46.5 | -40 | dB | Table 15. Mbps receiver parameters - GFSK (continued) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | | | |---------------------------|----------------------------------|--------------------------------------------------|------|------|------|------|--|--| | C/I <sub>-3MHz</sub> | Adjacent (-3 MHz) interference | @ Input signal<br>strength = -67 dBm | - | -43 | -20 | dB | | | | C/I <sub>≥4MHz</sub> | Adjacent (≥ ±4 MHz) interference | @ Input signal<br>strength = -67 dBm | - | -48 | -40 | dB | | | | Receiver inter-modulation | | | | | | | | | | IMD | Inter-modulation | Measured as defined in BT test specification []. | -39 | -32 | = | dBm | | | Typical is defined at $T_{amb}$ = 25 °C, BT\_HV = 2.75 V. Minimum and Maximum are worst cases over corner lots and temperature. Parameters are given at device pin, except for receiver interferers measured at antenna with a filter having a typical attenuation of 2.3 dB. Table 16. Mbps receiver parameters - $\pi/4$ -DQPSK | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------------------------------------------|-------------------------------------------------------|--------------------------------------|------|-------|-------|------| | RFin | Input frequency range | = | 2402 | | 2480 | MHz | | RXsensC | Receiver sensitivity (Clean transmitter) | @ BER 0.01% | - | -87 | -85 | dBm | | RXsensD | Receiver sensitivity (Dirty transmitter) | @ BER 0.01% | - | -86.5 | -84.5 | dBm | | RXmax | Maximum useable input signal level | @ BER 0.1% | -15 | -9 | ı | dBm | | Receiver blo | cking performance @ BER 0.1% | on channel 58 (without Filter) | ) | | | | | - | signal in GSM band 900 MHz<br>(824 MHz to 960 MHz) | @ Input signal<br>strength = -67 dBm | - | -15.5 | - | dBm | | - | signal in GSM band 1800 MHz<br>(1805 MHz to 1990 MHz) | @ Input signal<br>strength = -67 dBm | - | -3.5 | - | dBm | | signal in WCDMA band<br>(2010 MHz to 2170 MHz) | | @ Input signal<br>strength = -67 dBm | - | -2.5 | - | dBm | | Receiver inte | erferer performance @ BER 0.1% | ·<br>· | | | | | | C/I <sub>co-channel</sub> | Co-channel interference | @ Input signal<br>strength = -60 dBm | - | 11 | 13 | dB | | C/I <sub>1MHz</sub> | Adjacent (±1 MHz) interference | @ Input signal<br>strength = -60 dBm | - | -11.5 | 0 | dB | | C/I <sub>+2MHz</sub> | Adjacent (+2 MHz) interference | @ Input signal<br>strength = -60 dBm | - | -40 | -30 | dB | | L C/Low L Adjacent (-2 MHz) interterence L | | @ Input signal<br>strength = -67 dBm | - | -20 | -7 | dB | | C/I <sub>+3MHz</sub> Adjacent (+3 MHz) interference | | @ Input signal<br>strength = -67 dBm | - | -48.5 | -40 | dB | Table 16. Mbps receiver parameters - $\pi/4$ -DQPSK (continued) | Ī | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |---|----------------------|----------------------------------|--------------------------------------|------|------|------|------| | | C/I <sub>-3MHz</sub> | Adjacent (-3 MHz) interference | @ Input signal<br>strength = -67 dBm | - | -47 | -20 | dB | | | C/I <sub>≥4MHz</sub> | Adjacent (≥ ±4 MHz) interference | @ Input signal<br>strength = -67 dBm | - | -48 | -40 | dB | Typical is defined at $T_{amb}$ = 25 °C, BT\_HV = 2.75 V. Minimum and Maximum are worst cases over corner lots and temperature. Parameters are given at device pin, except for receiver interferers measured at antenna with a filter having a typical attenuation of 2.3 dB. Table 17. Mbps receiver parameters - 8-DPSK | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------| | Input frequency range | - | 2402 | - | 2480 | MHz | | Receiver sensitivity (Clean transmitter) | @ BER 0.01% | - | -79.5 | -77.5 | dBm | | Receiver sensitivity (Dirty transmitter) | @ BER 0.01% | - | -77 | -74.5 | dBm | | Maximum useable input signal level | @ BER 0.1% | -20 | -15 | - | dBm | | cking performance @ BER 0.1% | on channel 58 (without Filter | ) | | | | | Signal in GSM band 900 MHz<br>(824 MHz to 960 MHz) | @ Input signal<br>strength = -67 dBm | - | -20 | - | dBm | | Signal in GSM band 1800 MHz<br>(1805 MHz to 1990 MHz) | @ Input signal<br>strength = -67 dBm | - | -14.5 | - | dBm | | Signal in WCDMA band<br>(2010 MHz to 2170 MHz) | @ Input signal<br>strength = -67 dBm | - | -14 | - | dBm | | erferer performance @ BER 0.1% | 6 | | | | | | Co-channel interference | @ Input signal<br>strength = -60 dBm | - | 19 | 21 | dB | | Adjacent (±1 MHz) interference | @ Input signal<br>strength = -60 dBm | - | -4 | 5 | dB | | Adjacent (+2 MHz) interference | @ Input signal<br>strength = -60 dBm | - | -37 | -25 | dB | | Adjacent (-2 MHz) interference | @ Input signal<br>strength = -67 dBm | - | -12 | 0 | dB | | Adjacent (+3 MHz) interference | @ Input signal<br>strength = -67 dBm | - | -46 | -33 | dB | | Adjacent (-3 MHz) interference | erference @ Input signal40 -13 | | -13 | dB | | | Adjacent (≥ ±4 MHz) interference | @ Input signal<br>strength = -67 dBm | - | -43 | -33 | dB | | | Input frequency range Receiver sensitivity (Clean transmitter) Receiver sensitivity (Dirty transmitter) Maximum useable input signal level cking performance @ BER 0.1% Signal in GSM band 900 MHz (824 MHz to 960 MHz) Signal in GSM band 1800 MHz (1805 MHz to 1990 MHz) Signal in WCDMA band (2010 MHz to 2170 MHz) crferer performance @ BER 0.1% Co-channel interference Adjacent (±1 MHz) interference Adjacent (+2 MHz) interference Adjacent (+3 MHz) interference Adjacent (-3 MHz) interference Adjacent (>±4 MHz) interference | Input frequency range Receiver sensitivity (Clean transmitter) Receiver sensitivity (Dirty transmitter) Maximum useable input signal level Cking performance @ BER 0.1% on channel 58 (without Filter) Signal in GSM band 900 MHz (824 MHz to 960 MHz) Signal in GSM band 1800 MHz (1805 MHz to 1990 MHz) Signal in WCDMA band (2010 MHz to 2170 MHz) Creferer performance @ BER 0.1% Co-channel interference Adjacent (±1 MHz) interference Adjacent (+2 MHz) interference Adjacent (+3 MHz) interference Adjacent (+3 MHz) interference Adjacent (-3 MHz) interference Adjacent (≥ ±4 MHz) Adjacent (≥ ±4 MHz) @ Input signal strength = -67 dBm @ Input signal strength = -60 dBm @ Input signal strength = -60 dBm @ Input signal strength = -60 dBm @ Input signal strength = -67 dBm @ Input signal strength = -67 dBm @ Input signal strength = -67 dBm @ Input signal strength = -67 dBm @ Input signal strength = -67 dBm ### Adjacent (-3 MHz) interference ### Adjacent (-3 MHz) interference ### Adjacent (-3 MHz) interference ### Adjacent (-3 MHz) interference ### Adjacent (-2 MHz) interference ### Adjacent (-3 MHz) interference ### Adjacent (-3 MHz) interference ### Adjacent (-3 MHz) interference ### Adjacent (-2 MHz) interference ### Adjacent (-3 MHz) interference ### Adjacent (-3 MHz) interference ### Adjacent (-3 MHz) interference ### Adjacent (-2 MHz) interference ### Adjacent (-3 MHz) interference ### Adjacent (-3 MHz) interference ### Adjacent (-3 MHz) interference ### Adjacent (-3 MHz) interference ### Adjacent (-2 MHz) interference | Input frequency range Receiver sensitivity (Clean transmitter) Receiver sensitivity (Dirty transmitter) Receiver sensitivity (Dirty transmitter) Maximum useable input signal level Cking performance @ BER 0.1% on channel 58 (without Filter) Signal in GSM band 900 MHz (824 MHz to 960 MHz) Signal in GSM band 1800 MHz (1805 MHz to 1990 MHz) Signal in WCDMA band (2010 MHz to 2170 MHz) Signal in WCDMA band (2010 MHz to 2170 MHz) Co-channel interference Adjacent (±1 MHz) interference Adjacent (+2 MHz) interference Adjacent (+3 MHz) interference Adjacent (-3 MHz) interference Adjacent (≥±4 MHz) RER 0.01% - 20 BER 0.1% - 20 Input signal strength = -67 dBm - 3 Input signal strength = -67 dBm - 4 Input signal strength = -60 dBm - 5 Input signal strength = -60 dBm - 6 Input signal strength = -67 | Input frequency range | Input frequency range | ### 6.2 Transmitter Unless otherwise stated, typical is defined at $T_{amb}$ = 25 °C, BT\_HV = 2.75 V. Minimum and Maximum are worst cases over corner lots and temperature. Parameters are given at device pin, except for in-band spurious measured at antenna. Table 18. Transmitter parameters | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------------|-----------------------------------------|---------------------------------------------------------------------------|-------|-------|-------|------| | RFout | Output frequency range | - | 2402 | - | 2480 | MHz | | RF Transmit I | Power | | • | | | | | TXpout<br>(GFSK) | Maximum output power <sup>(1)</sup> | @ 2402 - 2480 MHz<br>@ 25 °C | 6 | 8 | 10 | dBm | | TXpout<br>(GFSK) | Maximum output power <sup>(1)</sup> | @ 2402 - 2480 MHz<br>@ worst cases over<br>corner lots and<br>temperature | 4.5 | 8 | 10.5 | dBm | | TXpout<br>(GFSK) | Minimum output power | @ 2402 - 2480 MHz | -52.5 | -47.5 | -42.5 | dBm | | TXpout (π/4-DQPSK) | Maximum output power <sup>(1) (2)</sup> | @ 2402 - 2480 MHz<br>@ 25 °C | 3.5 | 6 | 8 | dBm | | TXpout (π/4-DQPSK) | Minimum output power <sup>(2)</sup> | @ 2402 - 2480 MHz | -43.5 | -38.5 | -33.5 | dBm | | TXpoutrel (π/4-DQPSK) | Relative transmit power (3) | @ 2402 - 2480 MHz | - | -0.2 | - | dB | | TXpout<br>(8-DPSK) | Maximum output power <sup>(1)</sup> (2) | @ 2402 - 2480 MHz<br>@ 25 °C | 3.5 | 6 | 8 | dBm | | TXpout<br>(8-DPSK) | Minimum output power <sup>(2)</sup> | @ 2402 - 2480 MHz | -43.5 | -38.5 | -33.5 | dBm | | TXpoutrel<br>(8-DPSK) | Relative transmit power (3) | @ 2402 - 2480 MHz | - | -0.2 | - | dB | | In-band spuri | ious emission <sup>(4)</sup> | | • | | | • | | FCC | FCC's 20 dB BW | - | 900 | 930 | 950 | kHz | | ACP_2 | Channel offset = ±2 MHz | - | - | -43.5 | -20 | dBm | | ACP_3 | Channel offset = ±-3 MHz | - | - | -52.5 | -40 | dBm | | ACP_4 | Channel offset ≥ ±4 MHz | - | - | -54.5 | -40 | dBm | | EDR_IBS_1 | Channel offset = ±1 MHz (2 and 3 Mbps) | - | - | -33.5 | -26 | dB | | EDR_IBS_2 | Channel offset = ±2 MHz (2 and 3 Mbps) | - | - | -31.5 | -20 | dBm | | EDR_IBS_3 | Channel offset = ±3 MHz (2 and 3 Mbps) | - | - | -45 | -40 | dBm | | EDR_IBS_4 | Channel offset = ±4 MHz (2 and 3 Mbps) | - | - | -50 | -40 | dBm | Table 18. Transmitter parameters (continued) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------------------------------------------------------------------|--------------------------------|------------------------------------------------------------|------|------|-------|--------| | Initial carrier frequency tolerance (for an exact reference) <sup>(5)</sup> | | | | | | | | ΔF | If_TX-f0I | - | - | 0 | - | kHz | | Carrier freque | ency stability <sup>(6)</sup> | | | | | | | l∆f_sl | Carrier frequency stability | - | - | 3.2 | 10 | kHz | | Carrier freque | ency drift <sup>(7)</sup> | | | | | | | ∆f_p1 | One slot packet | - | - | 12 | 25 | kHz | | l∆f_p3l | Three slots packet | - | - | 14 | 40 | kHz | | l∆f_p5l | Five slots packet | - | - | 14 | 40 | kHz | | Carrier freque | ency drift rate <sup>(7)</sup> | | | | | | | l∆f/50usl | Frequency drift rate | - | - | 8/50 | 20/50 | kHz/µs | | Modulation a | ccuracy <sup>(6) (7) (8)</sup> | | | | | I | | ∆f1avg | Maximum modulation | - | 140 | 163 | 175 | kHz | | ∆f2max | Minimum modulation | - | 115 | 135 | - | kHz | | ∆f1avg/∆f2avg | | - | 0.8 | 0.9 | - | | | - | 2-DH5 RMS DEVM | - | - | 8 | 20 | % | | = | 2-DH5 99% DEVM | - | - | - | 30 | % | | - | 2-DH5 Peak DEVM | - | - | 21 | 35 | % | | = | 3-DH5 RMS DEVM | - | - | 8 | 13 | % | | = | 3-DH5 99% DEVM | - | - | - | 20 | % | | - | 3-DH5 Peak DEVM | - | - | 21 | 25 | % | | TX out of bar | nd emission | | • | • | • | • | | E850 | Emission in GSM band 850 MHz | BW = 200 kHz <sup>(7) (9) (10)</sup> | - | -79 | -76 | dBm | | E900 | Emission in GSM band 900 MHz | BW = 200 kHz <sup>(7)</sup> <sup>(9)</sup> <sup>(10)</sup> | - | -79 | -76 | dBm | | E1500 | Emission in GPS band | BW = 200 kHz <sup>(7) (9) (10)</sup> | - | -85 | -84 | dBm | | E1800 | Emission in GSM band 1800 MHz | BW = 200 kHz <sup>(7) (9) (10)</sup> | - | -87 | -84 | dBm | | E1900 | Emission in GSM band 1900 MHz | BW = 200 kHz <sup>(7) (9) (10)</sup> | - | -87 | -84 | dBm | | Ewcdma | Emission in WCDMA band | BW = 3.8 MHz <sup>(7)</sup> <sup>(9)</sup> <sup>(10)</sup> | - | -78 | -75 | dBm | <sup>1.</sup> Lower transmit power (i.e. Class 2) can be obtained by programming the radio init power table via software parameter download or an HCl command. - 2. Power of GFSK part. - 3. Relative power of EDR part compared to the GFSK part. - 4. At antenna with maximum output power, filter attenuation of 2.3 dB. - 5. Phase noise will add maximum [-10 kHz;10 kHz] for worst case clock 270 mVpp at 13 MHz. - 6. Worst case clock 270 mVpp at 13 MHz. Measurement according to EDR RF test spec V2.0.E.3 []. - 7. With maximum output power (BR or EDR). - 8. Measured on reference design STLC2555\_rev1.1 following eBOM and layout recommendations. - 9. Measurement bandwidth. - 10. Transmitting DH5 packets. ### 6.3 Class 1 operation The STA2500D supports operation at Class 1 output power levels with the use of an external PA. The operation of the external PA and antenna switch are controlled by the following signals: Table 19. Output power: class 1 control signals | Control signal name Function | | |------------------------------|----------------------------------------------| | PAEN | PA enable (active during TX slot) | | PA_VAL0 | Bit 0 of the power level delivered by the PA | | PA_VAL1 | Bit 1 of the power level delivered by the PA | | RXEN | LNA enable (if present) | | AntSw | Control of the antenna switch | | edr_mode | Indication to PA whether TX is EDR or BR | If Class 1 functionality is enabled through SW parameter download, then these 6 control signals are available on the pins as indicated in *Table 20* and *Table 21*. Table 20. Output power: class 1 device pin configuration (depending on SW parameter download) | Function | SW configuration 1 | SW configuration 2 | |----------|--------------------|--------------------| | PAEN | BT_HOST_WAKEUP | BT_GPIO_16 | | PA_VAL0 | BT_GPIO_0 | BT_GPIO_10 | | PA_VAL1 | BT_CLK_REQ_IN_1 | BT_GPIO_9 | | RXEN | BT_CLK_REQ_IN_2 | BT_GPIO_8 | | AntSw | (BT_GPIO_11) | BT_GPIO_11 | Table 21. Output power: class 1 device pin configuration (depending on SW parameter download) | Function SW configuration a | | SW configuration b | SW configuration c | |-----------------------------|------------------|--------------------|------------------------| | edr_mode | BT_CLK_REQ_OUT_1 | BT_CLK_REQ_OUT_2 | not available on a pin | Configuration 2 allows to deploy the STA2500D in Class 1 mode, still maintaining the necessary control signals to coexist and cooperate with a WLAN transceiver. The handshake between the STA2500D and a WLAN device happens in this case through other BT GPIO pins. # 6.4 Power-up The BT\_RESETN pin should be active while powering up BT\_VDD\_HV and should stay active at least two cycles of the low power clock (BT\_LP\_CLK) after power-up is completed. The time between the STA2500D making BT\_CLK\_REQ\_OUT\_x active and the platform providing a stable clock should maximally be 15 ms. ### 6.5 System clock The STA2500D works with a sine wave or digital clock provided on the BT\_REF\_CLK\_IN pin. Detailed specifications are found in *Section 2.4*. ### 6.6 Low power clock The low power clock is used by the Bluetooth Controller as reference clock during the low power modes. It requires an accuracy of $\pm 250$ ppm. The STA2500D requires a digital clock to be provided on the BT\_LP\_CLK pin, with frequencies of 3.2 kHz, 32 kHz and 32.768 kHz. After power-up, the low power clock must be available before the reset is released. It must remain active all the time until the STA2500D is powered off. #### 6.7 Clock detection An integrated automatic detection algorithm detects the system and low power clock frequencies after a hardware reset. The steps in the clock detection routine are: - Identification of the system clock frequency (9.6 MHz, 10 MHz, 13 MHz, 16 MHz, 16.8MHz, 19.2 MHz, 26 MHz, 33.6 MHz or 38.4 MHz) - Identification of the low power clock (3.2 kHz, 32.768 kHz or 32 kHz). ### 6.8 Clock request signals To allow minimum power consumption, a clock request feature is available so that the system clock (BT\_REF\_CLK\_IN) can be stopped when not needed by the Bluetooth system. The clock request signal can be active high or active low, and the STA2500D supports internal propagation of clock request signal coming from another device in the system. Different configurations as described below are supported immediately after reset and in all Bluetooth operation modes, provided that BT\_VIO\_A is available. The clock request functionality is based on four different signals: BT\_CLK\_REQ\_OUT\_1, BT\_CLK\_REQ\_OUT\_2, BT\_CLK\_REQ\_IN\_1, BT\_CLK\_REQ\_IN\_2, with the following function: - BT\_CLK\_REQ\_OUT\_1: active low or high clock request, depending on HW configuration pins (Table ). Support for either push-pull or open drain output. - BT\_CLK\_REQ\_OUT\_2: active low clock request, only used in combination with SPI mode. Support for either push-pull or open drain output. - BT\_CLK\_REQ\_IN\_1: active high clock request input from an other device, depending on HW configuration pin. - BT\_CLK\_REQ\_IN\_2: active low clock request input from an other device. The following modes are supported: Active high clock request input and output combined with UART or SPI: Figure 3. Active high clock request input and output combined with UART or SPI Active low clock request input and output combined with UART: Figure 4. Active low clock request input and output combined with UART Active low clock request input and output combined with SPI: Figure 5. Active low clock request input and output combined with SPI Table 22. Use of the BT\_CLK\_REQ\_IN and BT\_CLK\_REQ\_OUT signals in different modes | BT_CONFIG_1 | BT_CONFIG_2 | BT_CONFIG_3 | Protocol | BT_CLK_<br>REQ_IN_1 | BT_CLK_<br>REQ_IN_2 | BT_CLK_R<br>EQ_OUT_1 | BT_CLK_R<br>EQ_OUT_2 | |-------------|-------------|-------------|--------------------|-------------------------------|------------------------------|----------------------|----------------------| | 0 | 1 | 0 | H4 UART | Active<br>high <sup>(1)</sup> | Active<br>low <sup>(1)</sup> | Active high | not used | | 0 | 1 | 1 | H4 UART | Active<br>low <sup>(1)</sup> | Active low <sup>(1)</sup> | Active low | not used | | 1 | 0 | 1 | Enhanced<br>H4 SPI | Active high | Active low | Active high | Active low | <sup>1.</sup> BT\_CLK\_REQ\_IN\_1 and BT\_CLK\_REQ\_IN\_2 are used in the configuration logic, UNLESS one or both I/Os reprogrammed as alternate function(s) via the Parameter File. The pins which are "not used" are available for alternate functions as described in *Section 7.5*. ### 6.9 Interrupts The user can program the BT\_GPIOs as external interrupt sources. ### 6.10 Low power modes ### 6.10.1 Overview To save power, three low power modes are supported as described in *Table 23*. Depending of the Bluetooth and of the Host's activity, the STA2500D decides to use Sleep mode or Deep Sleep mode. Note however that the Deep Sleep mode must first be activated via SW parameter download or an HCl command prior to any possibility to use it as the default configuration is only Sleep mode. Complete Power Down is entered only after an explicit command from the Host. Table 23. Low power modes | Low power mode | Description | |---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | The STA2500D: | | | - Accepts HCI commands from the Host. | | Sleep mode | - Supports all types of Bluetooth links. | | | Can transfer data over Bluetooth links. | | | <ul> <li>Dynamically switches between sleep and active mode when needed.</li> </ul> | | | - The system clock is still active in part of the design. | | | - Parts of the chip are dynamically powered off depending on the Bluetooth activity. | | | The STA2500D: | | | <ul> <li>Does not accept HCI commands from the Host.</li> </ul> | | Deep Sleep mode | - Supports Page and Inquiry scans. | | | <ul> <li>Supports Bluetooth links that are in Sniff or Sniff Subrating.</li> </ul> | | | <ul> <li>Dynamically switches between Deep Sleep and active mode during Bluetooth<br/>activity. The Deep Sleep mode entry is initiated by the Host, the STA2500D<br/>acknowledges or not. The wake-up mechanism must be enabled by a SW<br/>parameter download before it can be used. More details in section 6.10.3.</li> </ul> | | | - The system clock is not active in any part of the design. | | | - Parts of the chip are dynamically powered off depending on the Bluetooth activity. | | | The STA2500D is effectively powered down: | | | <ul> <li>No Bluetooth activity is supported.</li> </ul> | | | - The HCI interface is shut down. | | | - The system clock is not active in any part of the design. | | | <ul> <li>Most parts of the chip are completely powered off.</li> </ul> | | 0 11 0 0 | - RAM content is not maintained (initialisation is required at wake-up). | | Complete Power Down | <ul> <li>Some pins (UART/SPI I/Os and the 4 clock request signals and BT_GPIO_16)<br/>keep their previous configuration (input or output, pull behaviour) during<br/>Completed Power Down.</li> </ul> | | | <ul> <li>The Complete Power Down entry is initiated by an HCI command followed by a Deep Sleep command, this in order to ensure a smooth transition from active to Complete Power Down state. In order to go out of this mode, either a HW reset or BT_WAKEUP = '1' is needed.</li> </ul> | ### 6.10.2 Some examples for the usage of the low power modes #### Sniff or sniff subrating The STA2500D is in active mode with a Bluetooth connection. Once the transmission is concluded, Sniff or Sniff Subrating is programmed. When one of these two states is entered, the STA2500D goes into Sleep mode. After that, the Host may decide to place the STA2500D in Deep Sleep mode as described in *Section 6.10.3*. The Deep Sleep mode allows for lower power consumption. When the STA2500D needs to send or receive a packet (e.g. at T<sub>sniff</sub> or at the beacon instant), the STA2500D requests the system clock and enters active mode for the needed transmission/reception. Immediately afterwards, the STA2500D will go back to Deep Sleep mode. If some HCI transmission is needed, the UART/SPI link will be reactivated, using one of the four ways explained in *Section 6.10.3* and the STA2500D will move from Deep Sleep mode to Sleep mode. ### Inquiry/page scan When only Inquiry scan or Page scan is enabled, the STA2500D will go in Sleep mode or Deep Sleep mode outside the receiver activity. The selection between Sleep mode and Deep Sleep mode depends on the UART/SPI activity as in Sniff or Sniff Subrating. #### No connection If the Host allows Deep Sleep mode (as described in *Section 6.10.3*) and there is no activity, then the STA2500D puts itself in Deep Sleep mode. It is possible to exit the Deep Sleep mode by using one of the four methods explained in *Section 6.10.3*. In this Deep Sleep mode (no connection), the Host can also decide to put the STA2500D in Complete Power Down to further reduce the power consumption. In this case some part of the STA2500D will be completely powered off. The request to quit the Complete Power Down is done either by putting the BT\_WAKEUP signal to '1' or with an HW reset. #### **Active link** When there is an active link ((e)SCO or ACL), the Bluetooth Controller will not go in Deep Sleep mode and not in Complete Power Down. But the Bluetooth Controller is made in such a way that whenever it is possible, depending on the scheduled activity (number of link, type of link, amount of data exchanged), it goes in Sleep mode. #### 6.10.3 Deep sleep mode entry and wake-up During periods of no activity on the Bluetooth and on the Host side, the chip can be placed in Deep Sleep mode. Four ways to initiate Deep Sleep mode and to wake up are supported (selection is done through software parameter download): they are respectively based on a UART interface in the first case, an SPI interface in the second case and third case, while either UART or SPI interfaces can be used in the fourth case that is based on an handshake mechanism. ### Deep sleep mode entry and wake up through H4 UART It requires BT\_CLK\_REQ\_OUT\_1, BT\_UART\_RXD and BT\_UART\_RTS. The BT\_UART\_RXD is used as wake-up signal from the Host, the BT\_CLK\_REQ\_OUT\_1 requires the clock from the Host and the BT\_UART\_RTS indicates when the STA2500D is available. In this mode, the break function (BT\_UART\_RXD is low for more than 1 word) is used to distinguish between normal operation and low power mode usage. #### Deep sleep mode entry The Host tells the STA2500D that it can go in Deep Sleep mode power by forcing the BT\_UART\_RXD of the STA2500D to '0' for more than 1 word. The STA2500D decides to go in Deep Sleep mode, or not, depending on its scheduled activity and on the number of events or data packets to be sent to the Host. In case it decides to go in Deep Sleep mode, it signals it by forcing BT\_UART\_RTS high; then it asserts BT\_CLK\_REQ\_OUT\_1 low to tell the Host that it does not need the clock anymore. The STA2500D cannot go in Deep Sleep mode by itself. This is a logical consequence of the fact that the system clock is needed to receive characters on the UART. Note that when the system is in Deep Sleep mode, the UART is closed. #### Deep sleep mode wake-up The wake-up procedure can be initiated by the Host or by the STA2500D. In the latter case, it can be with or without communication, depending if there are data to be transmitted to the Host. - Wake-up initiated by the Host The Host sets the BT\_UART\_RXD pin of the STA2500D to '1'. Then the STA2500D asks the Host to restart the system clock by setting BT\_CLK\_REQ\_OUT\_1 to '1'. When the clock is available, the STA2500D confirms it is awake by releasing BT\_UART\_RTS to '0'. - 2. Autonomous wake-up with UART communication (i.e. initiated by the STA2500D) The STA2500D first asks the Host to restart the system clock by setting BT\_CLK\_REQ\_OUT\_1 to '1'. When the clock is available, the STA2500D sets BT\_UART\_RTS low, and then the Host can give confirmation by releasing the BT\_UART\_RXD of the STA2500D. Another possibility is that the STA2500D sets BT\_HOST\_WAKEUP to '1' to request the Host attention. Then the Host can give confirmation by releasing the BT\_UART\_RXD of the STA2500D and the STA2500D sets BT\_UART\_RTS low. The choice between the two possibilities is selected by a software parameter. - Autonomous wake-up without UART communication (i.e. initiated by the STA2500D) The STA2500D asks the Host to restart the system clock by setting BT CLK REQ OUT 1 to '1'. Figure 6. Deep sleep mode entry and wake-up through H4 UART #### Deep sleep mode entry and wake-up through enhanced H4 SPI In this case no additional signals are needed to control the Deep Sleep mode and the wakeup mechanism except for BT\_CLK\_REQ\_OUT\_x (BT\_CLK\_REQ\_OUT\_1 for active high polarity and BT\_CLK\_REQ\_OUT\_2 for active low polarity). The enhanced H4 protocol makes use of three messages: SLEEP, WAKEUP and WOKEN. More details on the enhanced H4 protocol can be found in *Section 8.2*. #### Deep sleep mode entry Entering Deep Sleep mode can only be initiated by the Host sending a SLEEP message to the Bluetooth Controller. If that one accepts it, the device enters Deep Sleep mode: consequently the Bluetooth Controller de-asserts BT\_CLK\_REQ\_OUT\_x and internally gates the system clock. This is illustrated in *Figure 7*. If there is still pending activity at the Bluetooth side on the air, the Bluetooth Controller does not immediately enter Deep Sleep mode and therefore BT\_CLK\_REQ\_OUT\_x stays 'active' during this period: however the Bluetooth Controller will go in Deep Sleep mode at the end of the air activity. If there is pending data to be transferred to the Host, the Bluetooth Controller will request a data transfer: however the Bluetooth Controller will go in Deep Sleep mode at the end of the data transfer. #### Deep sleep mode wake-up Wake-up can be requested by the Host or autonomously by the Bluetooth Controller. In the latter case, it can be with or without communication on the interface (i.e. during Page scan, there is no data to transfer to the Host). #### 1. Wake-up initiated by the Host In the case of a wake-up by the Host, it sends a WAKEUP command and waits for a WOKEN response before starting the data exchange. Of course the Bluetooth Controller must first request the system clock through BT\_CLK\_REQ\_OUT\_x. It should be noted that the WAKEUP message is decoded in the Bluetooth Controller's - SPI HW block even before the system clock is available. This block will generate an interrupt, allowing the Bluetooth Controller to reply with a WOKEN message. This is illustrated in *Figure 8*. - 2. Autonomous wake-up with communication (i.e. initiated by the STA2500D) In the case of an autonomous wake-up with data transmission, the Bluetooth Controller sets BT\_SPI\_INT high to request the SPI interface and waits for BT\_SPI\_CSN going low, indicating the SPI transaction starts. Of course the Bluetooth Controller must first request the system clock through BT\_CLK\_REQ\_OUT\_x before being able to start the process. This is illustrated in Figure 9. Note that the Bluetooth Controller goes back to Deep Sleep mode at the end of the data transfer. - Autonomous wake-up without communication (i.e. initiated by the STA2500D) For autonomous wake-up without SPI communication, the STA2500D only asserts BT\_CLK\_REQ\_OUT\_x to get the system clock. Figure 8. Wake-up by the host through enhanced H4 SPI Figure 9. Wake-up by the Bluetooth controller with data transmission to the host, through enhanced H4 SPI #### Deep sleep mode entry and wake-up through H4 SPI It requires BT\_CLK\_REQ\_OUT\_x (BT\_CLK\_REQ\_OUT\_1 for active high polarity and BT\_CLK\_REQ\_OUT\_2 for active low polarity), BT\_WAKEUP and BT\_SPI\_INT. The BT\_WAKEUP is used as wake-up signal from the Host, the BT\_CLK\_REQ\_OUT\_x requires the clock from the Host and BT\_SPI\_INT is used as a wake-up signal from the Bluetooth Controller. #### Deep sleep mode entry The Host tells the STA2500D that it can go in Deep Sleep mode by forcing the BT\_WAKEUP of the STA2500D to '0'. The STA2500D decides to go in Deep Sleep mode, or not, depending on its scheduled activity and on the number of events or data packets to be sent to the Host. In case it decides to go in Deep Sleep mode, it asserts BT\_CLK\_REQ\_OUT\_x 'inactive' to tell the Host that it does not need the clock anymore. The STA2500D cannot go in Deep Sleep mode by itself. Note that the Host cannot force BT\_WAKEUP to '0' before the end of a write operation from the Host, this in order to allow correct decoding of the message by the Bluetooth Controller. #### Deep sleep mode wake-up The wake-up procedure can be initiated by the Host or by the STA2500D. In the latter case, it can be with or without communication, depending if there are data to be transmitted to the Host. - 1. Wake-up initiated by the Host - The Host sets the BT\_WAKEUP pin of the STA2500D to '1'. Then the STA2500D asks the Host to restart the system clock by setting BT\_CLK\_REQ\_OUT\_x to 'active'. When the clock is available and stable, the Host can use BT\_SPI\_CSN to start an SPI transaction if needed (there is a programmable minimum delay between the assertion of BT\_CLK\_REQ\_OUT\_x and the moment the Host can assert BT\_SPI\_CSN). - Autonomous wake-up with SPI communication (i.e. initiated by the STA2500D) The STA2500D first asks the Host to restart the system clock by setting BT\_CLK\_REQ\_OUT\_x to 'active'. When the clock is available, the STA2500D sets BT\_SPI\_INT high to request the SPI interface to the Host and waits for BT\_SPI\_CSN going low, indicating the SPI - Autonomous wake-up without SPI communication (i.e. initiated by the STA2500D) The STA2500D asks the Host to restart the system clock by setting BT\_CLK\_REQ\_OUT\_x to 'active'. Figure 10. Deep sleep mode entry and wake-up through H4 SPI # Deep sleep mode entry and wake-up through H4 UART or H4 SPI with handshake This method is supported by both H4 UART and H4 SPI. The description below is for H4 UART. It requires BT\_CLK\_REQ\_OUT\_1, BT\_WAKEUP and BT\_HOST\_WAKEUP. The BT\_WAKEUP is used as wake-up signal from the Host, the BT\_CLK\_REQ\_OUT\_1 requires the clock from the Host and BT\_HOST\_WAKEUP is used as a wake-up signal from the Bluetooth Controller. #### Deep sleep mode entry The Host tells the STA2500D that it can go in Deep Sleep mode by forcing the BT\_WAKEUP of the STA2500D to '0'. The STA2500D decides to go in Deep Sleep mode, or not, depending on its scheduled activity and on the number of events or data packets to be sent to the Host. In case it decides to go in Deep Sleep mode, it asserts BT\_CLK\_REQ\_OUT\_1 low to tell the Host that it does not need the clock anymore. On the contrary, if it still wants the interface active for up-transmission, it keeps BT\_HOST\_WAKEUP to '1' as long as needed before de-asserting BT\_CLK\_REQ\_OUT\_1. This is illustrated in *Figure 11*. #### Deep sleep mode wake-up The wake-up procedure can be initiated by the Host or by the STA2500D. In the latter case, it can be with or without communication, depending if there are data to be transmitted to the Host. #### 1. Wake-up initiated by the Host The Host sets the BT\_WAKEUP pin of the STA2500D to '1'. Then the STA2500D asks the Host to restart the system clock by setting BT\_CLK\_REQ\_OUT\_1 to '1'. When the clock is available and stable, the STA2500D puts BT\_UART\_RTS low to allow communication. In case the STA2500D wants to send events to the Host, it then puts - BT\_HOST\_WAKEUP to '1' in order to warm the Host and traffic starts when the Host puts BT\_UART\_CTS to low. This is illustrated in *Figure 12*. - 2. Autonomous wake-up with communication (i.e. initiated by the STA2500D) The STA2500D first asks the Host to restart the system clock by setting BT\_CLK\_REQ\_OUT\_1 to '1'. When the clock is available, the STA2500D requests traffic by asserting HOST\_WAKEUP high. Then either it puts BT\_UART\_RTS low to start traffic exchange directly or it waits for the Host to first assert BT\_WAKEUP high. The selection in between the two behaviours is done by a SW parameter in the Parameter File. - An autonomous wake-up without communication (i.e. initiated by the STA2500D) The STA2500D asks the Host to restart the system clock by setting BT\_CLK\_REQ\_OUT\_1 to '1'. The UART signals are not changing. Figure 11. Entering deep sleep mode, pending data on UART interface, through UART with handshake - Host puts BT\_WAKEUP low. BT Controller notices it. But as there is pending traffic to be send to Host, it keeps HOST\_WAKEUP high as long as needed for up-transmission and then de-asserts HOST\_WAKEUP, telling the Host there is nothing more to transmit. - 2. BT Controller puts UART\_RTS high to set "flow off". This is done in fixed number of instructions. - 3. Then BT Controller puts CLK\_REQ\_OUT\_1 to '0', telling the Host it can cut the clock. This is done in fixed number of instructions. - 4. There is no clock, BT is in Deep Sleep mode. Figure 12. Wakeup by host through UART with handshake - Host pulls BT\_WAKEUP high to wake-up BT Controller. HW starts driving CLK\_REQ\_OUT\_1 high (after 2\*LP\_CLK). - Host starts 13 MHz clock and distribute it when stable. Delay between CLQ\_REQ\_OUT\_1 and usage of stable clock is programmable in between 3 and 39 ms. - 7. When BT Controller starts with clock, it sets "flow on" by putting UART\_RTS low. There is a fixed SW latency. Host can send commands. - BT Controller sets HOST\_WAKEUP high telling to the Host it has events to send to the Host. - 9. When the Host is ready for data transmission, it asserts UART\_CTS low. ### 6.11 Patch RAM The STA2500D includes a HW block that allows patching of the ROM code. Additionally, a SW patch mechanism allows replacing complete SW functions without changing the ROM image. A part of the RAM memory is used for HW and SW patches. ## 6.12 Download of SW parameter file To change the device configuration a set of customizable parameters have been defined and put together in one file, the parameter file. This Parameter File is downloaded at start-up into the STA2500D. Examples of parameters are: radio configuration, PCM settings etc. The same HCl command is used to download the file containing the patches (both those for the SW and HW mechanism). A more detailed description of the SW parameter file is available upon request. ### 6.13 Bluetooth - WLAN coexistence in collocated scenario The coexistence interface uses up to 4 WLAN control signal pins, which can be mapped via software parameter download on different pins of the STA2500D (see *Section 7.5*). The functionality of the 4 WLAN control signal pins depends on the selected algorithm, as explained below and summarized in Table 24. Bluetooth and WLAN 802.11 b/g [] [] technologies occupy the same 2.4 GHz ISM band. The STA2500D implements a set of mechanisms to avoid interference in a collocated scenario. The STA2500D supports 5 different algorithms in order to provide efficient and flexible simultaneous functionality between the two technologies in collocated scenarios: - Algorithm 1: PTA (Packet Traffic Arbitration) based coexistence algorithm defined in accordance with the IEEE 802.15.2 recommended practice []. - Algorithm 2: the WLAN is the Master and it indicates to the STA2500D when not to operate in case of simultaneous use of the air interface. - Algorithm 3: the STA2500D is the Master and it indicates to the WLAN chip when not to operate in case of simultaneous use of the air interface. - Algorithm 4: Two-wire mechanism - Algorithm 5: Alternating Wireless Medium Access (AWMA), defined in accordance with the WLAN 802.11 b/g [] [] technologies. The algorithm is selected via an HCl command. The default algorithm is algorithm 1. ### 6.13.1 Algorithm 1: PTA (packet traffic arbitration) The algorithm is based on a bus connection between the STA2500D and the WLAN chip: Figure 13. PTA diagram By using this coexistence interface it is possible to dynamically allocate bandwidth to the two devices when simultaneous operations are required while the full bandwidth can be allocated to one of them in case the other one does not require activity. The algorithm involves - a priority mechanism, which allows preserving the quality of certain types of link. - a mechanism to indicate that a periodic communication is ongoing. A typical application would be to guarantee optimal quality to the Bluetooth voice communication while an intensive WLAN communication is ongoing. Several algorithms have been implemented in order to provide a maximum of flexibility and efficiency for the priority handling. ST specific HCI commands are implemented to select the algorithm and to tune the priority handling. The combination of time division multiplexing and the priority mechanism avoids the interference due to packet collision. It also allows the maximization of the 2.4 GHz ISM bandwidth usage for both devices while preserving the quality of some critical types of link. ### 6.13.2 Algorithm 2: WLAN master In case the STA2500D has to cooperate, in a collocated scenario, with a WLAN chip not supporting a PTA based algorithm, it is possible to put in place a simpler mechanism. The interface is reduced to 1 line: Figure 14. WLAN master When the WLAN has to operate, it alerts high the BT\_RF\_NOT\_ALLOWED signal and the STA2500D will not operate while this signal stays high. This mechanism permits to avoid packet collision in order to make an efficient use of the bandwidth but cannot provide guaranteed quality over the Bluetooth links. ### 6.13.3 Algorithm 3: Bluetooth master This algorithm represents the symmetrical case of algorithm 2. Also in this case the interface is reduced to 1 line: Figure 15. Bluetooth master When the STA2500D has to operate it alerts high the WLAN\_RF\_NOT\_ALLOWED signal and the WLAN will not operate while this signal stays high. This mechanism permits to avoid packet collision in order to make an efficient use of the bandwidth, it provides high quality for all Bluetooth links but cannot provide guaranteed quality over the WLAN links. ### 6.13.4 Algorithm 4: two-wire mechanism Based on algorithm 2 and 3, the Host decides, on a case-by-case basis, whether WLAN or Bluetooth is master. The Master role can be checked and changed at run-time by the Host via an HCl command. ### 6.13.5 Algorithm 5: Alternating wireless medium access (AWMA) AWMA utilizes a portion of the WLAN beacon interval for Bluetooth operations. From a timing perspective, the medium assignment alternates between usage following WLAN procedures and usage following Bluetooth procedures. The timing synchronization between the WLAN and the STA2500D is done by the HW signal MEDIUM\_FREE. Table 24. WLAN HW signal assignment | WLAN control<br>signal<br>(see also<br><i>Table 28</i> ) | Scenario 1:<br>PTA | Scenario 2:<br>WLAN master | Scenario 3:<br>BT master | Scenario 4:2-wire | Scenario 5:<br>AWMA | |----------------------------------------------------------|--------------------|----------------------------|--------------------------|-------------------------|---------------------| | WLAN 1 | RF_CONFIRM | BT_RF_NOT_<br>ALLOWED | Not used | BT_RF_NOT_<br>ALLOWED | MEDIUM_F<br>REE | | WLAN 2 | RF_REQUEST | Not used | WLAN_RF_NOT_<br>ALLOWED | WLAN_RF_NOT_<br>ALLOWED | Not used | | WLAN 3 | STATUS | Not used | Not used | Not used | Not used | | WLAN 4 | FREQ<br>(optional) | Not used | Not used | Not used | Not used | ## 7 Digital interfaces ### 7.1 The UART interface The STA2500D contains a 4-pin (BT\_UART\_RXD, BT\_UART\_TXD, BT\_UART\_RTS, and BT\_UART\_CTS) UART compatible with 16450, 16550 and 16750 standards. It is running up to 4000 kbps (+1.5% / -1%). The configuration is 8 data bits, 1 start bit, 1 stop bit, and no parity bit. The transmit and receive paths contain a DMA function for low CPU load and high throughput. Auto RTS/CTS is implemented in HW, controllable by SW. The UART accepts all HCI commands as described in the Bluetooth specification, it supports H4 proprietary commands and the Deep Sleep mode entry and wake-up through H4 UART (see *Section : Deep sleep mode entry and wake up through H4 UART*). The complete list of supported proprietary HCI commands is available upon request. At startup, the UART baud rate is fixed at 115200 bps independently of the BT\_REF\_CLK\_IN frequency. A specific HCI command is provided to change the UART baud rate when necessary within the range 9600 bps to 4000 kbps. All standard baud rates and many other ones are supported. ### 7.2 The SPI interface The physical SPI interface is made up of 5 signals: clock, chip select, data in, data out and interrupt. When the SPI mode is selected, these signals are available through the BT\_UART/BT\_SPI and BT\_HOST\_WAKEUP pins. Figure 16. SPI interface - SPI\_CSN (on pin BT\_UART\_RTS/BT\_SPI\_CSN): chip select allows the use of multiple Slaves (1 chip select per Slave). This signal is active low. This signal is mandatory, even with only 1 Slave, because the Host must drive this signal to indicate SPI frames. - SPI\_CLK (on pin BT\_UART\_CTS/BT\_SPI\_CLK): clock signal, active for a multiple of data length cycles during an SPI transfer (SPI\_CSN active). The clock is allowed to be active when SPI\_CSN is not active, in order to serve other Slaves. - SPI\_DO (on pin BT\_UART\_TXD/BT\_SPI\_DO): data transfer from Slave to Master. Data is generated on the negative edge of SPI\_CLK by the Slave and sampled on the Digital interfaces STA2500D positive edge of SPI\_CLK. When SPI\_CSN is inactive, this BT Controller output is in tristate mode. - SPI\_DI (on pin BT\_UART\_RXD/BT\_SPI\_DI): data transfer from Master to Slave. Data is generated on the negative edge of SPI\_CLK by the Master and sampled on the positive edge of SPI\_CLK. - SPI\_INT (on pin BT\_HOST\_WAKEUP/BT\_SPI\_INT): interrupt from the Slave, used to request an SPI transfer by the Slave to the Master. The signal is active high (Host input must be level sensitive). The SPI interface is Master at the Host side, and Slave at Bluetooth Controller side. It is designed to work with the H4 and enhanced H4 protocol. Also synchronous data packet transfer (eSCO) over HCl is supported. The SPI data length and endianness are configurable. The SPI interface can only operate in half duplex mode. Also the use of flow control is configurable. The flow control consists of an indication from the Bluetooth Controller whether its receive buffers are ready to receive data. This indication is available in three ways: - On the SPI\_DO during T<sub>SCS</sub> (time between SPI\_CSN becoming active and SPI\_CLK becoming high), see FC in Figure 17 and Tscs in Figure 18 - In a register that can be read by the Host - Optionally on one of the programmable GPIOs: GPIO\_16. This is enabled by a SW parameter download, see Section 7.5 The default SPI configuration is: - Half duplex mode - 16 bit data length - Most significant byte first - Most significant bit first - Flow control on SPI DO and in a register More detailed information on the SPI interface is available upon request. Figure 17. SPI data transfer timing for data length of 8 bits and lsb first, full duplex Figure 18. SPI setup and hold timing Table 25. SPI timing parameters | Symbol | Description | Min. | Тур. | Max. | Unit | |-------------------|----------------------------------------------|-----------------------------------------------|------|------|------| | P <sub>CL</sub> | SPI_CLK full period | 70 | 0 | 0 | ns | | T <sub>CLH</sub> | High period of SPI_CLK | 16.6 | | | ns | | T <sub>CLL</sub> | Low period of SPI_CLK | 26.4 | | | ns | | T <sub>CSH</sub> | High period of SPI_CSN | 1 * P <sub>CL</sub> | | | ns | | T <sub>CSL</sub> | Low period of SPI_CSN | 9 * P <sub>CL</sub> | | | ns | | T <sub>SCS</sub> | Setup time, SPI_CSN Low to SPI_CLK high | 1 * P <sub>CL</sub> | | | ns | | T <sub>SCL</sub> | Setup time, SPI_CLK Low to SPI_CSN high | <sup>1</sup> / <sub>2</sub> * P <sub>CL</sub> | | | ns | | T <sub>SDC</sub> | Setup time, SPI_MOSI valid to SPI_CLK high | 9.7 | 5 | | ns | | T <sub>HCD</sub> | Hold time, SPI_MOSI valid after SPI_CLK high | 0 | | | ns | | T <sub>SCLD</sub> | Setup time, SPI_CLK Low to SPI_MISO valid | | | 26.5 | ns | ### 7.3 The PCM interface The chip contains a 4-pin direct voice interface to connect to standard CODEC. The interface supports multiport PCM operations for voice transfer. It can be programmed to act as a Master or a Slave via a SW parameter download or via specific HCI commands. The four signals of the multiport PCM interface are: PCM\_CLK : PCM clock PCM\_SYNC : PCM 8 kHz sync (every 125 μs) PCM\_A : PCM data (TX or RX)PCM\_B : PCM data (RX or TX) As a Master the interface by default generates a PCM clock rate of 2048 kHz, but it can be configured to rates from 8 kHz up to 2048 kHz. As a Slave, it can automatically handle external PCM clock rates from 128 kHz up to 4000 kHz. The default PCM\_SYNC rate is 8 kHz. The following external PCM data format are supported: linear (13 - 16 bit), $\mu$ –law (8 bit) or A-law (8 bit). Digital interfaces STA2500D In Slave mode, all possible PCM\_SYNC lengths are supported (including "short frame" (= 1 PCM\_CLK period) and "long frame" (> 1 PCM\_CLK period)). In Master mode, the length is configurable (1 ("short frame"), 8 or 16 ("long frame") PCM\_CLK periods). The start of the PCM data is configurable. One possible configuration is e.g. for a short frame, the falling edge of the PCM\_SYNC indicating the start of the PCM word. Another possible configuration is e.g. for a long frame, the rising edge of the PCM\_SYNC indicating the start of the PCM word. TX data are by default generated on the positive edge of PCM\_CLK and expected to be latched by the external device on the negative edge while RX data are latched on the negative edge of PCM\_CLK. But the inverted clock mode is also supported, whereby the generation of TX data is on the negative edge and the latching of TX and RX data is on the positive edge. One additional PCM\_SYNC signal can be provided via the GPIOs. See *section 7.5* for more details. Figure 19. PCM (A-law, µ-law) standard mode Figure 20. Linear mode Figure 21. Multislot operation The PCM implementation supports from 1 up to 3 slots per frame with the following parameters: 44/58 Doc ID 16067 Rev 3 Table 26. PCM interface parameters | Symbol | Description | Min. | Тур. | Max. | Unit | | |-------------------------|------------------------------------------|--------------------|------|---------------------|--------|--| | PCM Interfa | PCM Interface | | | | | | | F <sub>PCM_CLK</sub> | Frequency of PCM_CLK (Slave) | 128 <sup>(1)</sup> | 2048 | 4000 <sup>(2)</sup> | kHz | | | F <sub>PCM_SYNC</sub> | Frequency of PCM_SYNC | - | 8 | - | kHz | | | P <sub>sync_delay</sub> | Delay of the starting of the first slot | 0 | - | 255 | cycles | | | S <sub>s</sub> | Slot start (programmable for every slot) | 0 | - | 255 | cycles | | | D | Data size | 8 | - | 16 | bits | | | N | Number of slots per frame | 1 | - | 3 | - | | <sup>1.</sup> Note that it is not possible to use 16 bits in Slave case if pcm\_clk is 128kHz. This is the only exception. Table 27. PCM interface timing (at PCM\_CLK = 2048 kHz) | Symbol | Description | | Тур. | Max. | Unit | |------------------|--------------------------------------------------|-----|------|------|------| | t <sub>WCH</sub> | High period of PCM_CLK | 200 | - | - | ns | | t <sub>WCL</sub> | Low period of PCM_CLK | 200 | - | - | ns | | t <sub>WSH</sub> | High period of PCM_SYNC | 200 | - | - | ns | | t <sub>SSC</sub> | Setup time, PCM_SYNC high to PCM_CLK low | 100 | - | - | ns | | t <sub>SDC</sub> | Setup time, PCM_A/B input valid to PCM_CLK low | 100 | - | - | ns | | t <sub>HCD</sub> | Hold time, PCM_CLK low to PCM_A/B input valid | 100 | - | - | ns | | t <sub>DCD</sub> | Delay time, PCM_CLK high to PCM_A/B output valid | - | - | 150 | ns | Figure 22. PCM interface timing <sup>2.</sup> In Master case, the maximum of PCM\_CLK is 2048 kHz. Digital interfaces STA2500D ### 7.4 The JTAG interface The JTAG interface is compliant with the JTAG IEEE Standard 1149.1. It allows both the boundary scan of the digital pins and the debug of the ARM7TDMI application when connected with the standard ARM7 developments tools. It is also used for the industrial test of the device. The JTAG interface is available through the following 5 pins: BT\_GPIO\_8, BT\_GPIO\_10, BT\_GPIO\_11 and BT\_GPIO\_16. ### 7.5 Alternate I/O functions The STA2500D has 10 additional general purpose pins on top of the 4 PCM pins, the 4 UART pins and BT\_CLK\_REQ\_OUT\_1 that can also be reconfigured. They are fully programmable via specific HCI commands. They can be configured as input, output, interrupt with asynchronous or synchronous edge or level detection and/or wake-up. The alternative functions are: - Wake-up by the Host in Deep Sleep mode through UART or SPI with handshake (see Section: Deep sleep mode entry and wake-up through H4 UART or H4 SPI with handshake) - WLAN coexistence control - I2C interface - PCM synchronization - GPIOs - UART / SPI interface - external driver/LNA control for Class 1 operation. 19 pins can be redefined by SW to perform other functions. Pin BT\_HOST\_WAKEUP e.g. can be redefined to perform up to 7 functions, depending on SW settings. 4 exemplary combinations of pin programmings are given in *Table 28*. The available functions are - ex. 1: UART + I2C + Class 1 control - ex. 2: UART + WLAN + Class 1 control - ex. 3: SPI + WLAN + Class 1 control - ex. 4: SPI + WLAN + I<sup>2</sup>C + Class 1 control (The complete list of alternate functions is available upon request). Table 28. Examples of BT GPIO pin programming | STA2500D Pin Name | ex. 1 | ex. 2 | ex. 3 | ex. 4 | |------------------------|----------|----------|----------|----------| | BT_UART_RXD/BT_SPI_DI | UART_RXD | UART_RXD | SPI_DI | SPI_DI | | BT_UART_TXD/BT_SPI_DO | UART_TXD | UART_TXD | SPI_DO | SPI_DO | | BT_UART_CTS/BT_SPI_CLK | UART_CTS | UART_CTS | SPI_CLK | SPI_CLK | | BT_UART_RTS/BT_SPI_CSN | UART_RTS | UART_RTS | SPI_CS | SPI_CS | | BT_PCM_CLK | PCM_CLK | PCM_CLK | PCM_CLK | PCM_CLK | | BT_PCM_SYNC | PCM_SYNC | PCM_SYNC | PCM_SYNC | PCM_SYNC | | BT_PCM_A | PCM_A | PCM_A | PCM_A | PCM_A | Table 28. Examples of BT\_GPIO pin programming (continued) | STA2500D Pin Name | ex. 1 | ex. 2 | ex. 3 | ex. 4 | |-------------------------------|---------------|---------------|---------------|---------------| | BT_PCM_B | PCM_B | PCM_B | PCM_B | PCM_B | | BT_GPIO_0 | I2C_CLK | WLAN1 | WLAN1 | WLAN1 | | BT_CLK_REQ_IN_1 | I2C_DAT | WLAN2 | WLAN2 | I2C_DAT | | BT_CLK_REQ_IN_2 | GPIO_2 | WLAN3 | WLAN3 | WLAN3 | | BT_HOST_WAKEUP/BT_SPI<br>_INT | HOST_WAKEUP | WLAN4 | SPI_INT | SPI_INT | | BT_GPIO_11 | ANT_SWITCH | ANT_SWITCH | ANT_SWITCH | WLAN2 | | BT_GPIO_9 | PA_LEVEL2 | PA_LEVEL2 | PA_LEVEL2 | PA_LEVEL2 | | BT_GPIO_10 | PA_LEVEL1 | PA_LEVEL1 | PA_LEVEL1 | PA_LEVEL1 | | BT_GPIO_8 | RX_ENABLE | RX_ENABLE | RX_ENABLE | RX_ENABLE | | BT_GPIO_16 | PA_ENABLE | PA_ENABLE | PA_ENABLE | PA_ENABLE | | BT_CLK_REQ_OUT_1 | CLK_REQ_OUT_1 | CLK_REQ_OUT_1 | CLK_REQ_OUT_1 | CLK_REQ_OUT_1 | | BT_CLK_REQ_OUT_2 | NA | NA | WLAN4 | IC2_CLK | ## 7.6 The I<sup>2</sup>C interface The I<sup>2</sup>C interface is used to access I2C peripherals. The interface is a fast Master $I^2C$ ; it has full control of the interface at all times. $I^2C$ Slave functionality is not supported. HCI transport layer STA2500D ### 8 HCI transport layer The STA2500D supports the HCI transport layer as defined by the SIG: H4 []. It is supported in combination with UART and SPI mode. The STA2500D also supports an enhanced version of the H4 protocol in combination with SPI mode. ### 8.1 H4 UART transport layer The objective of HCI UART transport layer is to make it possible to use Bluetooth HCI over a serial interface between two UARTs on the same PCB. The HCI UART transport layer assumes that the UART communication is free from line errors. #### **UART** settings The HCI UART transport layer uses the following settings for RS232: Baud rate :configurable (default baud rate 115200 bps) Number of data bits :8 Parity bit :no parity Stop bit :1 stop bit Flow control :RTS/CTS Flow-off response time :500 µs The flow-off response time defines the maximum time that the STA2500D can still receive data after setting RTS high. RTS/CTS flow control is used to prevent temporary UART buffer overrun between the Bluetooth Controller and the Host. The RS232 signals should be connected in a null-modem fashion, i.e. the Bluetooth Controller TXD output should be connected to the Host RXD input and the Bluetooth Controller RTS output should be connected to the Host CTS input and vice versa. If the Bluetooth Controller RTS output (connected to the Host CTS input) is low, then the Host is allowed to send. If the Bluetooth Controller RTS output (connected to the Host CTS input) is high, then the Host is not allowed to send. If the Bluetooth Controller CTS input (connected to the Host RTS output) is low, then the Bluetooth Controller is allowed to send. If the Bluetooth Controller CTS input (connected to the Host RTS output) is high, then the Bluetooth Controller is not allowed to send. STA2500D HCI transport layer ### 8.2 Enhanced H4 SPI transport layer This is the default SPI mode. The enhanced H4 protocol is based on the H4 protocol as defined by the SIG []. In addition a messaging protocol is defined for controlling the Deep Sleep mode entry and wake-up, see Section: Deep sleep mode entry and wake-up through enhanced H4 SPI. Three messages are defined: SLEEP, WAKEUP and WOKEN. More details on the messages are available upon request. At SPI level, the default configuration is used: - The SPI interface works in half duplex mode - The data are exchanged in multiple of 16 bits - The most significant byte first - The most significant bit first - There is a read and write command from the Host to access the Bluetooth device - The Bluetooth device requests a transfer by the activation of the interrupt line - Flow control on SPI\_DO and in a register ### 8.3 H4 SPI transport layer As stated in the previous section, the SPI interface is configurable. One possible configuration is the following, implementing a simple H4 SPI transport layer. - The SPI interface works in half duplex mode - The data are exchanged in multiples of 8 bits - The least significant bit first - There is a read and write command from the Host to access the Bluetooth device - The Bluetooth device requests a transfer by the activation of the interrupt line - Flow control on BT\_SPI\_DO and in a register ### 8.4 eSCO over HCI The STA2500D supports synchronous data packet transfer (eSCO) over HCI. Package information STA2500D ## 9 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <u>www.st.com</u>. ECOPACK® is an ST trademark. Figure 24. LFBGA48 (6x6x1.4mm) mechanical data and package dimensions Figure 25. Package markings Table 29. Package markings legend | Item | Description | Format | Value | |------|--------------------|--------|--------| | Α | Type + version | XXXXXX | 2500D7 | | В | Assembly Plant | Р | - | | С | BE sequence (LL) | LL | - | | D | Assembly Year (Y) | Υ | - | | Е | Assembly Week (WW) | WW | - | | F | Second_lvl_intct | - | - | | G | Standard ST Logo | - | - | | Н | Dot (pin A1) | - | - | Note: The ECO level is reflected in the "Order code" (see Table 32) References STA2500D ## 10 References Table 30. References | ID | Short<br>name | Name | Date | Owner | |------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------| | [1] | - | Specification of the Bluetooth System V2.1 + EDR ("Lisbon") | Not yet released | Bluetooth SIG | | [2] | - | Specification of the Bluetooth System V2.0 + EDR | November<br>2004 | Bluetooth SIG | | [3] | - | Specification of the Bluetooth System V1.2 | November<br>2003 | Bluetooth SIG | | [4] | - | Specification of the Bluetooth System - Host Controller Interface [Transport Layer] Volume 04 Revision 1.2 or later, 2006, part A: UART v1.1 | January<br>2006 | Bluetooth SIG | | [5] | - | Radio Frequency Test Suite Structure (TSS) and Test<br>Purposes (TP) System Specification 1.2/2.0/2.0 + EDR,<br>document number RF.TS/2.0.E.3 | March<br>2005 | Bluetooth SIG | | [6] | - | IEEE 802.15.2, IEEE Recommended Practice for Telecommunications and Information exchange between systems – Local and metropolitan area networks Specific Requirements - Part 15.2: Coexistence of Wireless Personal Area Networks with Other Wireless Devices Operating in Unlicensed Frequency Band | August<br>2003 | IEEE | | [7] | WLAN | IEEE 802.11, IEEE Standards for Information Technology Telecommunications and Information Exchange between Systems Local and Metropolitan Area Network Specific Requirements Part 11: Wireless LAN Medium Access Control (MAC) and Physical Layer (PHY) Specifications | 1999 | IEEE | | [8] | 802.11b | IEEE 802.11b, Supplement to 802.11-1999, Wireless LAN MAC and PHY specifications: Higher speed Physical Layer (PHY) extension in the 2.4 GHz band | 1999 | IEEE | | [9] | 802.11g | IEEE 802.11g, IEEE Standard for Information technology— Telecommunications and information exchange between systems—Local and metropolitan area networks—Specific requirements—Part 11: Wireless LAN Medium Access Control (MAC) and Physical Layer (PHY) specifications— Amendment 4: Further Higher-Speed Physical Layer Extension in the 2.4 GHz Band | 2003 | IEEE | | [10] | - | STLC2500C_DS_Rev2.0.pdf, Datasheet of Bluetooth 2.0&EDR compliant single chip, Rev2.0 or later | - | - | # 11 Acronyms and abbreviations Table 31. Acronyms and abbreviations | 2-DH12-DH32-DH5 Bluetooth 2 Mbps ACL packet types 2-EV3 2-EV5 Bluetooth 2 Mbps synchronous packet types 3-DH1 3-DH3 3-DH5 3-EV3 3-EV5 Bluetooth 3 Mbps ACL packet types 8-DPSK 8 phase Differential Phase Shift Keying A/D Analog to Digital AC Alternating Current ACL Asynchronous Connection Oriented AHB Advanced High-performance Bus A-law Audio encoding standard AMBA Advanced Micro-controller Bus Architecture AMR Absolute Maximum Rating APB Advanced Peripheral Bus ARM7 Micro-processor ARM7DMI Micro-processor AWMA Alternating Wireless Medium Access BB Base Band BER Bit Error Rate BOM Bill Of Materials BR Basic Rate BT Bluetooth BW Band Width C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change CVSD Continuous Variable Slope Delta modulation | Acronyms/<br>abbreviation | Description | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------------------------| | 2-EV5 Bluetooth 2 Mbps synchronous packet types 3-DH1 3-DH3 3-DH5 3-DH5 Bluetooth 3 Mbps ACL packet types 3-EV5 Bluetooth 3 Mbps synchronous packet types 8-DPSK 8 phase Differential Phase Shift Keying A/D Analog to Digital AC Alternating Current ACL Asynchronous Connection Oriented AHB Advanced High-performance Bus A-law Audio encoding standard AMBA Advanced Micro-controller Bus Architecture AMR Absolute Maximum Rating APB Advanced Peripheral Bus ARM7 Micro-processor ARM7TDMI Micro-processor AWMA Alternating Wireless Medium Access BB Base Band BER Bit Error Rate BOM Bill Of Materials BR Basic Rate BT Bluetooth BW Band Width C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder Decoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | | Bluetooth 2 Mbps ACL packet types | | 3-DH3 3-DH5 3-Bluetooth 3 Mbps ACL packet types 3-EV3 3-EV5 Bluetooth 3 Mbps synchronous packet types 8-DPSK 8 phase Differential Phase Shift Keying A/D Analog to Digital AC Alternating Current ACL Asynchronous Connection Oriented AHB Advanced High-performance Bus A-law Audio encoding standard AMBA Advanced Micro-controller Bus Architecture AMR Absolute Maximum Rating APB Advanced Peripheral Bus ARM7 Micro-processor ARM7TDMI Micro-processor AWMA Alternating Wireless Medium Access BB Base Band BER Bit Error Rate BOM Bill Of Materials BR Basic Rate BT Bluetooth BW Band Width C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | _ | Bluetooth 2 Mbps synchronous packet types | | 8-EV5 8-DPSK 8 phase Differential Phase Shift Keying A/D Analog to Digital AC Alternating Current ACL Asynchronous Connection Oriented AHB Advanced High-performance Bus A-law Audio encoding standard AMBA Advanced Micro-controller Bus Architecture AMR Absolute Maximum Rating APB Advanced Peripheral Bus ARM7 Micro-processor ARM7TDMI Micro-processor AWMA Alternating Wireless Medium Access BB Base Band BER Bit Error Rate BOM Bill Of Materials BR Basic Rate BT Bluetooth BW Band Width C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | 3-DH3 | Bluetooth 3 Mbps ACL packet types | | A/D Analog to Digital AC Alternating Current ACL Asynchronous Connection Oriented AHB Advanced High-performance Bus A-law Audio encoding standard AMBA Advanced Micro-controller Bus Architecture AMR Absolute Maximum Rating APB Advanced Peripheral Bus ARM7 Micro-processor ARM7TDMI Micro-processor AWMA Alternating Wireless Medium Access BB Base Band BER Bit Error Rate BOM Bill Of Materials BR Basic Rate BT Bluetooth BW Band Width C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | | Bluetooth 3 Mbps synchronous packet types | | ACL Asynchronous Connection Oriented ACL Asynchronous Connection Oriented AHB Advanced High-performance Bus A-law Audio encoding standard AMBA Advanced Micro-controller Bus Architecture AMR Absolute Maximum Rating APB Advanced Peripheral Bus ARM7 Micro-processor ARM7TDMI Micro-processor AWMA Alternating Wireless Medium Access BB Base Band BER Bit Error Rate BOM Bill Of Materials BR Basic Rate BT Bluetooth BW Band Width C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | 8-DPSK | 8 phase Differential Phase Shift Keying | | ACL Asynchronous Connection Oriented AHB Advanced High-performance Bus A-law Audio encoding standard AMBA Advanced Micro-controller Bus Architecture AMR Absolute Maximum Rating APB Advanced Peripheral Bus ARM7 Micro-processor ARM7TDMI Micro-processor AWMA Alternating Wireless Medium Access BB Base Band BER Bit Error Rate BOM Bill Of Materials BR Basic Rate BT Bluetooth BW Band Width C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | A/D | Analog to Digital | | AHB Advanced High-performance Bus A-law Audio encoding standard AMBA Advanced Micro-controller Bus Architecture AMR Absolute Maximum Rating APB Advanced Peripheral Bus ARM7 Micro-processor ARM7TDMI Micro-processor AWMA Alternating Wireless Medium Access BB Base Band BER Bit Error Rate BOM Bill Of Materials BR Basic Rate BT Bluetooth BW Band Width C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | AC | Alternating Current | | A-law Audio encoding standard AMBA Advanced Micro-controller Bus Architecture AMR Absolute Maximum Rating APB Advanced Peripheral Bus ARM7 Micro-processor ARM7TDMI Micro-processor AWMA Alternating Wireless Medium Access BB Base Band BER Bit Error Rate BOM Bill Of Materials BR Basic Rate BT Bluetooth BW Band Width C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | ACL | Asynchronous Connection Oriented | | AMBA Advanced Micro-controller Bus Architecture AMR Absolute Maximum Rating APB Advanced Peripheral Bus ARM7 Micro-processor ARM7TDMI Micro-processor AWMA Alternating Wireless Medium Access BB Base Band BER Bit Error Rate BOM Bill Of Materials BR Basic Rate BT Bluetooth BW Band Width C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | AHB | Advanced High-performance Bus | | AMR Absolute Maximum Rating APB Advanced Peripheral Bus ARM7 Micro-processor ARM7TDMI Micro-processor AWMA Alternating Wireless Medium Access BB Base Band BER Bit Error Rate BOM Bill Of Materials BR Basic Rate BT Bluetooth BW Band Width C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | A-law | Audio encoding standard | | APB Advanced Peripheral Bus ARM7 Micro-processor ARM7TDMI Micro-processor AWMA Alternating Wireless Medium Access BB Base Band BER Bit Error Rate BOM Bill Of Materials BR Basic Rate BT Bluetooth BW Band Width C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | AMBA | Advanced Micro-controller Bus Architecture | | ARM7TDMI Micro-processor AWMA Alternating Wireless Medium Access BB Base Band BER Bit Error Rate BOM Bill Of Materials BR Basic Rate BT Bluetooth BW Band Width C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | AMR | Absolute Maximum Rating | | ARM7TDMI Micro-processor AWMA Alternating Wireless Medium Access BB Base Band BER Bit Error Rate BOM Bill Of Materials BR Basic Rate BT Bluetooth BW Band Width C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | APB | Advanced Peripheral Bus | | AWMA Alternating Wireless Medium Access BB Base Band BER Bit Error Rate BOM Bill Of Materials BR Basic Rate BT Bluetooth BW Band Width C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | ARM7 | Micro-processor | | BB Base Band BER Bit Error Rate BOM Bill Of Materials BR Basic Rate BT Bluetooth BW Band Width C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | ARM7TDMI | Micro-processor | | BER Bit Error Rate BOM Bill Of Materials BR Basic Rate BT Bluetooth BW Band Width C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | AWMA | Alternating Wireless Medium Access | | BOM Bill Of Materials BR Basic Rate BT Bluetooth BW Band Width C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | BB | Base Band | | BR Basic Rate BT Bluetooth BW Band Width C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | BER | Bit Error Rate | | BT Bluetooth BW Band Width C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | ВОМ | Bill Of Materials | | BW Band Width C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | BR | Basic Rate | | C/I Carrier-to-co-channel Interference CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | ВТ | Bluetooth | | CMOS Complementary Metal Oxide Semiconductor CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | BW | Band Width | | CODEC COder DEcoder CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | C/I | Carrier-to-co-channel Interference | | CPU Central Processing Unit CQDDR Channel Quality Driven Data Rate change | CMOS | Complementary Metal Oxide Semiconductor | | CQDDR Channel Quality Driven Data Rate change | CODEC | COder DEcoder | | · · · | CPU | Central Processing Unit | | CVSD Continuous Variable Slope Delta modulation | CQDDR | Channel Quality Driven Data Rate change | | | CVSD | Continuous Variable Slope Delta modulation | | DC Direct Current | DC | Direct Current | Table 31. Acronyms and abbreviations (continued) | Acronyms/<br>abbreviation | Description | | |---------------------------|----------------------------------------------|--| | DEVM | Differential Error Vector Amplitude | | | DH1<br>DH3<br>DH5 | Bluetooth 1 Mbps ACL packet types | | | DM1<br>DM3<br>DM5 | Bluetooth 1 Mbps ACL packet types | | | DMA | Direct Memory Access | | | DV | Bluetooth 1 Mbps synchronous packet type | | | EBC | Ericsson technology licensing Baseband Core | | | EDR | Enhanced Data Rate | | | EIR | Extended Inquiry Response | | | EPR | Encryption Pause/Resume | | | eSCO | extended SCO | | | EV3<br>EV4<br>EV5 | Bluetooth 1 Mbps synchronous packet types | | | FHS | Frequency Hopping Synchronization | | | GFSK | Gaussian Frequency Shift Keying | | | GPIO | General Purpose I/O pin | | | GSM | Global System for Mobile communications | | | H4 | UART based HCI transport | | | HCI | Host Controller Interface | | | HV1<br>HV3 | Bluetooth 1 Mbps synchronous packet types | | | HW | HardWare | | | I/O | Input/Output | | | I2C | Inter-Integrated Circuit | | | IF | Intermediate Frequency | | | ISM | Industrial, Scientific and Medical | | | JTAG | Joint Test Action Group | | | L2CAP | Logical Link Control and Adaptation Protocol | | | LMP | Link Manager Protocol | | | LNA | Low Noise Amplifier | | | LO | Local Oscillator | | | LSTO | Link Supervision Time Out | | | μ-law | Audio encoding standard | | Table 31. Acronyms and abbreviations (continued) | Acronyms/<br>abbreviation | Description | |---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | π/4-DQPSK | $\pi/4$ rotated Differential Quaternary Phase Shift Keying | | PA | Power Amplifier | | PCB | Printed Circuit Board | | PCM | Pulse Code Modulation | | PD | Pull-Down | | PLL | Phase Locked Loop | | PPEC | Pitch-Period Error Concealment | | PTA | Packet Traffic Arbitration | | PU | Pull-Up | | QoS | Quality of Service | | RAM | Random Access Memory | | RC | Resistance-Capacitance | | RF | Radio Frequency | | rms | root mean squared | | ROM | Read Only Memory | | RS232 | ANSI/EIA/TIA-232-F, September 1997, Interface Between Data Terminal Equipment and Data Circuit-Terminating Equipment Employing Serial Binary Data Interchange | | RSSI | Receive Signal Strength Indication | | RX | Receive | | SCO | Synchronous Connection Oriented | | SIG | Bluetooth Special Interest Group | | SPI | Serial Peripheral Interface | | ST | STMicroelectronics | | SW | SoftWare | | TBD | To Be Defined | | T <sub>eSCO</sub> | eSCO interval | | T <sub>SCO</sub> | SCO interval | | T <sub>sniff</sub> | Sniff interval | | TX | Transmit | | UART | Universal Asynchronous Receiver/Transmitter | | VCO | Voltage Controlled Oscillator | | VGA | Variable Gain Amplifier | | WCDMA | Wideband Code Division Multiple Access | | WFBGA | Very Very Thin Profile Fine Pitch Ball Grid Array | | WLAN | Wireless Local Area Network | | WLCSP | Wafer-Level Chip Scale Package | Order codes STA2500D ## 12 Order codes Table 32. Ordering information | Order code | Package | Packing | Production | |-------------|---------|---------------|----------------------------| | STA2500DC | LFBGA48 | Tray | Simplified production flow | | STA2500DCTR | LFBGA48 | Tape and reel | Simplified production flow | | STA2500D | LFBGA48 | Tray | Automotive version | | STA2500DTR | LFBGA48 | Tape and reel | Automotive version | STA2500D Revision history # 13 Revision history Table 33. Document revision history | Date | Revision | Changes | |-------------|----------|---------------------------------------------------------------------------------------| | 24-Jul-2009 | 1 | Initial release. | | 18-Jan-2010 | 2 | Removed device summary table in cover page. Added Section 12: Order codes on page 56. | | 17-Sep-2013 | 3 | Updated Disclaimer | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2013 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 58/58 Doc ID 16067 Rev 3