### Galvanically isolated 4 A half-bridge gate driver #### **Product status link** STGAP2D ### Product label #### **Features** - 1700 V dual channel gate driver - Driver current capability: 4 A sink / source at 25 °C - dV/dt transient immunity ±100 V/ns - Overall input-output propagation delay: 75 ns - UVLO function - Configurable interlocking function - Dedicated SD and BRAKE pins - Gate driving voltage up to 26 V - 3.3 V, 5 V TTL/CMOS inputs with hysteresis - Temperature shutdown protection - · Standby function - UL 1577 recognized #### **Applications** - Motor driver for industrial drives, factory automation, home appliances and fans - 600/1200 V inverters - · Battery chargers - Induction heating - Welding - UPS - Power supply units - DC-DC converters - Power Factor Correction #### **Description** The STGAP2D is a half-bridge gate driver which isolates the gate driving channels from the low voltage control and interface circuitry. The gate driver is characterized by 4 A capability and rail-to-rail outputs, making the device also suitable for high power inverter applications such as motor drivers in industrial applications. The device integrates protection functions: dedicated $\overline{SD}$ and $\overline{BRAKE}$ pins are available, UVLO and thermal shutdown are included to easily design high reliability systems, and an interlocking function prevents outputs from being high at the same time. The input to output propagation delay results are contained within 75 ns, providing high PWM control accuracy. A standby mode is available in order to reduce idle power consumption. # 1 Block diagram Figure 1. Block diagram DS12746 - Rev 4 page 2/22 # Pin description and connection diagram Figure 2. Pin connection (top view) Table 1. Pin description | Pin # | Pin name | Туре | Function | |--------|----------|---------------|-------------------------------------------------| | 1 | VDD | Power supply | Control logic supply voltage. | | 2 | INA | Logic input | Control logic input for Channel A, active high. | | 3 | INB | Logic input | Control logic input for Channel B, active high. | | 4 | SD | Logic input | Shutdown input, active low. | | 5 | BRAKE | Logic input | Control logic input, active low. | | 6 | iLOCK | Analog input | Interlocking enable/disable. | | 7 | GND | Power supply | Control logic ground. | | 9 | VH_B | Power supply | Channel B gate driving positive supply. | | 10 | GOUT_B | Analog output | Channel B Sink/Source output. | | 11 | GNDISO_B | Power supply | Channel B gate driving isolated ground. | | 14 | VH_A | Power supply | Channel A gate driving positive supply. | | 15 | GOUT_A | Analog output | Channel A Sink/Source output. | | 16 | GNDISO_A | Power supply | Channel A gate driving isolated ground. | | Others | - | - | Not connected. | DS12746 - Rev 4 page 3/22 ### 3 Electrical data ### 3.1 Absolute maximum ratings Table 2. Absolute maximum ratings | Symbol | Parameter | Test condition | Min. | Max. | Unit | |-------------------|------------------------------------------------------|--------------------------|-------|------------|------| | VDD | Logic supply voltage vs. GND | - | -0.3 | 6.5 | V | | $V_{LOGIC}$ | Logic pins voltage vs. GND | - | -0.3 | 6.5 | V | | iLOCK | Interlocking enable vs. GND | | -0.3 | VDD + 0.3 | V | | VH_x | Positive supply voltage (VH_x vs. GNDISO_x) | - | -0.3 | 28 | V | | $V_{OUT}$ | Voltage on gate driver outputs (GOUT_x vs. GNDISO_x) | - | -0.3 | VH_x + 0.3 | V | | $V_{ISO-OP}$ | Input to output isolation voltage (GND vs. GNDISO_x) | DC or peak | -1700 | +1700 | V | | TJ | Junction temperature | - | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | - | -50 | 150 | °C | | P <sub>Din</sub> | Power Dissipation input chip | T <sub>amb</sub> = 25 °C | - | 40 | mW | | P <sub>Dout</sub> | Power Dissipation output chip | T <sub>amb</sub> = 25 °C | - | 1.16 | W | | ESD | HBM (human body model) | - | | 2 | kV | #### 3.2 Thermal data Table 3. Thermal data | Symbol | Parameter | Package | Value | Unit | |---------------------|----------------------------------------|---------|-------|------| | R <sub>th(JA)</sub> | Thermal resistance junction to ambient | SO-16 | 90 | °C/W | ### 3.3 Recommended operating conditions Table 4. Recommended operating conditions | Symbol | Parameter | Test conditions | Min. | Max. | Unit | |---------------------------|-------------------------------------------------------------|-----------------|-------|-------|------| | VDD | Logic supply voltage vs. GND | - | 3.1 | 5.5 | V | | V <sub>LOGIC</sub> | Logic pins voltage vs. GND | - | 0 | 5.5 | V | | iLOCK | Interlocking enable vs. GND | | 0 | VDD | V | | VH_x | Positive supply voltage (VH_x vs. GNDISO_x) | - | - | 26 | V | | GNDISO <sub>A-B</sub> (1) | Floating grounds differential voltage (GNDISO_A - GNDISO_B) | DC or peak | -1500 | +1500 | V | | F <sub>SW</sub> | Maximum switching frequency (2) | - | - | 1 | MHz | | t <sub>OUT</sub> | Pulse width | - | 100 | - | ns | | TJ | Operating junction Temperature | - | -40 | 125 | °C | | T <sub>amb</sub> | Ambient temperature | - | -40 | 125 | °C | <sup>1.</sup> Characterization data, 1200 V max. tested in production. DS12746 - Rev 4 page 4/22 <sup>2.</sup> Actual limit depends on power dissipation and $T_{\rm J}$ ## 4 Electrical characteristics Table 5. Electrical characteristics ( $T_J = 25$ °C, $VH_x = 15$ V, VDD = 5 V unless otherwise specified) | Symbol | Pin | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------|-----------|----------|----------|------| | Dynamic c | haracteristics | | | | | | | | t <sub>Don</sub> | INA, INB, SD,<br>BRAKE | Input to output propagation delay ON | See Figure 8 | 50 | 75 | 90 | ns | | t <sub>Doff</sub> | INA, INB, SD,<br>BRAKE | Input to output propagation delay OFF | See Figure 8 | 50 | 75 | 90 | ns | | t <sub>r</sub> | - | Rise time | C <sub>L</sub> = 4.7 nF, | - | 30 | - | ns | | t <sub>f</sub> | - | Fall time | See Figure 8 | - | 30 | - | ns | | PWD | - | Pulse width distortion (1) | | - | - | 20 | ns | | t <sub>deglitch</sub> | INA, INB, $\overline{\text{SD}}$ , $\overline{\text{BRAKE}}$ | Inputs deglitch filter | | - | 20 | 40 | ns | | CMTI (2) | - | Common-mode transient immunity, dV <sub>ISO</sub> /dt | V <sub>CM</sub> = 1500 V,<br>see Figure 9 | 100 | - | - | V/ns | | Supply vol | tage | 1 100 1 | ooo : igaile o | | | | | | VH <sub>on</sub> | - | VH_x UVLO turn-on threshold | | 8.6 | 9.1 | 9.6 | V | | VH <sub>off</sub> | _ | VH x UVLO turn-off threshold | | 7.9 | 8.4 | 8.9 | V | | VH <sub>hyst</sub> | - | VH_x UVLO hysteresis | | 0.6 | 0.75 | 0.95 | V | | I <sub>QHU_A</sub> , I <sub>QHU_B</sub> | - | VH_x undervoltage quiescent supply current | VH_x = 7 V | - | 1.3 | 1.8 | mA | | I <sub>QH_A</sub> ,<br>I <sub>QH_B</sub> | - | VH_x quiescent supply current | | - | 1.3 | 1.8 | mA | | I <sub>QHSBY_A</sub> ,<br>I <sub>QHSBY_B</sub> | - | Standby VH_x quiescent supply current | | - | 400 | 550 | μА | | SafeClp | - | GOUT active clamp | I <sub>GOUT</sub> = 0.2 A,<br>VH floating | - | 2 | 2.3 | V | | $I_{QDD}$ | - | VDD quiescent supply current | | - | 1.8 | 2.4 | mA | | I <sub>QDDSBY</sub> | - | Stand-by VDD quiescent supply current | Standby mode | - | 40 | 80 | μA | | Logic inpu | ts | | | | | | | | V <sub>il</sub> | INA, INB, <del>SD</del> ,<br>BRAKE | Low-level logic threshold voltage | | 0.29·VDD | 0.33·VDD | 0.37·VDD | V | | V <sub>ih</sub> | INA, INB, <del>SD</del> ,<br>BRAKE | High-level logic threshold voltage | | 0.62·VDD | 0.66·VDD | 0.7·VDD | V | | I <sub>logic_h</sub> | INA, INB, $\overline{\text{SD}}$ , $\overline{\text{BRAKE}}$ | Logic inputs high-level input bias current | V <sub>logic</sub> = 5 V | 33 | 50 | 70 | μA | | I <sub>logic_I</sub> | INA, INB, $\overline{\text{SD}}$ , $\overline{\text{BRAKE}}$ | Logic inputs low-level input bias current | V <sub>logic</sub> = 0 V | - | - | 1 | μA | | R <sub>pd</sub> | INA, INB, $\overline{SD}$ , $\overline{BRAKE}$ | Logic inputs pull-down resistor | | 70 | 100 | 150 | kΩ | | Interlockin | g | | | | | | | | iLOCK <sub>en</sub> | iLOCK | Interlocking enable voltage | | 0.7·VDD V | | | V | | iLOCK_I | iLOCK | iLOCK low-level bias current | iLOCK = GND | 35 | 55 | 75 | μA | | iLOCK_h | iLOCK | iLOCK high-level bias current | iLOCK = VDD | | | 1 | μA | | iLOCK_pu | iLOCK | iLOCK pull-up resistor | | 66 | 90 | 142 | kΩ | DS12746 - Rev 4 page 5/22 | Symbol | Pin | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-----------------------|--------------------|-------------------------------------------|---------------------------------------------|-----------|------------|------|------| | Driver buf | fer section | | | | | | | | | | Course shout sinouit summent | T <sub>J</sub> = 25 °C | - | 4 | - | | | I <sub>GON</sub> | GOUT | Source short-circuit current | $T_{\rm J}$ = -40 to +125 °C <sup>(2)</sup> | 3 | - | 5 | A | | | COLIT | Oint, about singuit assessed | T <sub>J</sub> = 25 °C | - | 4 | - | | | I <sub>GOFF</sub> | GOUT | Sink short-circuit current | $T_{\rm J}$ = -40 to +125 °C <sup>(2)</sup> | 3 | - | 5.5 | A | | V <sub>GONH</sub> | GOUT | G <sub>ON</sub> output high-level voltage | I <sub>GON</sub> = 100 mA | VH - 0.15 | VH - 0.125 | - | V | | V <sub>GOFFL</sub> | GOUT | G <sub>OFF</sub> output low-level voltage | I <sub>GOFF</sub> = 100 mA | - | 110 | 120 | mV | | R <sub>GON</sub> | GOUT | Source R <sub>DS_ON</sub> | I <sub>GON</sub> = 100 mA | - | 1.25 | 1.5 | Ω | | R <sub>GOFF</sub> | GOUT | Sink R <sub>DS_ON</sub> | I <sub>GOFF</sub> = 100 mA | - | 1.1 | 1.2 | Ω | | Overtemp | erature protection | | | | | | | | T <sub>SD</sub> | | Shutdown temperature | | 170 | - | - | °C | | T <sub>hys</sub> | | Temperature hysteresis | | - | 20 | - | °C | | Standby | | | | | | | | | t <sub>STBY</sub> | - | Standby time | | 200 | 280 | 500 | μs | | t <sub>WUP</sub> | - | Wake-up time | See Section 5.6 | 10 | 20 | 35 | μs | | t <sub>awake</sub> | - | Wake-up delay | OGC OCCION 5.0 | 90 | 140 | 200 | μs | | t <sub>stbyfilt</sub> | - | Standby filter | | 200 | 280 | 800 | ns | $<sup>1. \</sup>quad PWD = max \; (|t_{Don(A)} - t_{Don(B)}|, \; |t_{Doff(A)} - t_{Doff(B)}|, \; |t_{Doff(A)} - t_{Don(B)}|, \; |t_{Doff(B)} - t_{Don(A)}|).$ Table 6. Isolation related specifications | Parameter | Symbol | Value | Unit | Conditions | |--------------------------------------------------|--------|-------|------|--------------------------------------------------------------------------------------| | Clearance<br>(Minimum External Air Gap) | CLR | 4 | mm | Measured from input terminals to output terminals, shortest distance through air | | Creepage (*) (Minimum External Tracking) | CPG | 4 | mm | Measured from input terminals to output terminals, shortest distance path along body | | Comparative Tracking Index (Tracking Resistance) | СТІ | ≥ 400 | V | DIN IEC 112/VDE 0303 Part 1 | | Isolation Group | | II | | Material Group (DIN VDE 0110, 1/89, Table 1) | DS12746 - Rev 4 page 6/22 <sup>2.</sup> Characterization data, not tested in production. **Table 7. Isolation characteristics** | Parameter | Symbol Test Conditions | | Characteristic | Unit | | |---------------------------------|------------------------|------------------------------------|----------------|-------------------|--| | | | Method a, Type test | | | | | | | t <sub>m</sub> = 10 s | 1750 | $V_{PEAK}$ | | | Input to Output test voltage | V <sub>PR</sub> | Partial discharge < 5 pC | | | | | In accordance with VDE 0884-11 | VPR | Method b1, 100% Production test | | V <sub>PEAK</sub> | | | | | t <sub>m</sub> = 1 s | 2000 | | | | | | Partial discharge < 5 pC | | | | | Transient Overvoltage | V | t <sub>ini</sub> = 60 s | 4800 | V | | | (Highest Allowable Overvoltage) | | Type test | 4000 | V <sub>PEAK</sub> | | | Maximum Surge Test Voltage | V <sub>IOSM</sub> | Type test | 4800 | V <sub>PEAK</sub> | | | Isolation Resistance | R <sub>IO</sub> | V <sub>IO</sub> = 500 V, Type test | >109 | Ω | | Table 8. UL 1577 isolation voltage ratings | Description | Symbol | Characteristic | Unit | |-------------------------------------------------|----------------------|----------------|-------------------------| | Isolation Withstand Voltage, 1 min (Type test) | V <sub>ISO</sub> | 2828/4000 | V <sub>rms</sub> / PEAK | | Isolation Test Voltage, 1 sec (100% production) | V <sub>ISOtest</sub> | 3394/4800 | V <sub>rms</sub> / PEAK | Recognized under the UL 1577 Component Recognition Program - file number E362869 DS12746 - Rev 4 page 7/22 ### 5 Functional description #### 5.1 Gate driving power supply and UVLO The STGAP2D is a flexible and compact gate driver with 4 A output current and rail-to-rail outputs. The device allows implementing either unipolar or bipolar gate driving. Figure 3. Power supply configuration for unipolar and bipolar gate driving Undervoltage protection is available on VH\_x supply pin. A fixed hysteresis sets the turn-off threshold, thus avoiding intermittent operation. When VH\_x voltage goes below the VH<sub>off</sub> threshold, the output buffer enters 'safe state'. When VH\_x voltage reaches the VH<sub>on</sub> threshold, the device returns to normal operation and sets the output according to actual input pins status. The VDD and VH\_x supply pins must be properly filtered with local bypass capacitors. The use of capacitors with different values in parallel provides both local storage for impulsive current supply and high-frequency filtering. We recommend using low-ESR SMT ceramic capacitors for the best filtering performance. A 100 nF ceramic capacitor must be placed as close as possible to each supply pin, and a second bypass capacitor with value between 1 $\mu$ F and 10 $\mu$ F should be placed close to it. #### 5.2 Power-up, power-down and safe state The following conditions define the safe state: - GOUT n-channel = ON state - GOUT p-channel = high impedance Such conditions are maintained at power-up of the isolated side ( $VH_x < VH_{on}$ ) and during whole device power-down phase ( $VH < VH_{off}$ ), regardless of the value of the input pins. The device integrates a structure that clamps the driver output to a voltage not higher than SafeClp when VH voltage is not high enough to actively turn the internal GOUT n-channel on. If VH\_x positive supply pin is floating or not supplied, the GOUT pin is therefore clamped to a voltage smaller than SafeClp. If the supply voltage VDD of the control section of the device is not supplied, the output is put in safe state and remains in this condition until the VDD voltage returns to operative conditions. After power-up of both isolated and low voltage side, the device output state depends on the status of the input pins. DS12746 - Rev 4 page 8/22 #### 5.3 Control Inputs The device is controlled through the following logic inputs: - SD: active low shutdown input; - BRAKE: active low brake input; - INA, INB: active high logic inputs for channel A and channel B driver outputs; - iLOCK: used to enable or disable the interlocking protection The operation of the driver IOs is described in Table 9. Table 9. Inputs truth table (applicable when device is not in UVLO or "safe state") | | Output pins | | | | | | | |--------------|-------------|----|-------|-----|-----|--------|--------| | | iLOCK | SD | BRAKE | INA | INB | GOUT_A | GOUT_B | | | Х | L | Х | Х | X | Low | Low | | | Х | Н | L | Х | X | Low | HIGH | | | Х | Н | Н | L | L | Low | Low | | | Х | Н | Н | Н | L | HIGH | Low | | | Х | Н | Н | L | Н | Low | HIGH | | Interlocking | VDD | Н | Н | Н | Н | Low | Low | | | GND | Н | Н | Н | Н | HIGH | HIGH | <sup>1.</sup> X: Don't care. A deglitch filter allows input signals with duration shorter than t<sub>deglitch</sub> to be ignored, thereby preventing any noise spikes in the application from generating unwanted commutations. #### 5.4 Watchdog The isolated HV side has a watchdog function to identify when it is not able to communicate with the LV side; for example, because the VDD of the LV side is not supplied. In this case, the output of the driver is forced into 'safe state' until the communication link is properly established again. #### 5.5 Thermal shutdown protection The device provides a thermal shutdown protection. When junction temperature reaches the $T_{SD}$ temperature threshold, the device is forced into 'safe state'. Device operation is restored as soon as the junction temperature falls below $T_{SD}$ - $T_{hys}$ . #### 5.6 Standby function The device can be put in standby mode to reduce the power consumption of both the control interface and gate driving sides. In standby mode, the quiescent current from VDD and VH $_x$ supply pins is reduced to $I_{QDDS}$ and $I_{QHS}$ , respectively, and the output remains in 'safe state' (the output is actively forced low). To enter standby, keep the $\overline{SD}$ low while keeping the other input pins (INA, INB and $\overline{BRAKE}$ ) high ('standby' value) for a time longer than $t_{STBY}$ . During standby, the inputs can change from the 'standby' value. To exit standby, inputs must be put in any combination different from the 'standby' value for a time longer than $t_{stbyfilt}$ , and then in the "standby" value for a time t such that $t_{WUP} < t < t_{STBY}$ . When the input configuration is changed from the 'standby' value, the output is enabled and set according to inputs state after a time t<sub>awake</sub>. DS12746 - Rev 4 page 9/22 Figure 4. Standby state sequences #### Sequence to enter stand-by mode #### Sequence to exit stand-by mode #### 5.7 Interlocking function The interlocking function prevents outputs GOUT\_A and GOUT\_B from being high at the same time, regardless of the status of the input pins INA and INB. In half-bridge topologies this protection avoids shoot-through in case that wrong input signals are generated by the controller device. In case the status of INA and INB is such to require both channels to be ON at the same time, the driver turns both channels off. In some topologies it is required to allow both channels to be ON at the same time: this can be achieved by disabling the interlocking function trough the iLOCK pin. The iLOCK pin shall be either connected to VDD, which enables the interlocking function, or to GND, which disables the interlocking function and allows parallel operation of Channel A and Channel B. Refer to Section 5.3 for complete logic inputs truth table. DS12746 - Rev 4 page 10/22 # 6 Typical application diagrams Figure 5. Half-bridge configuration Figure 6. Half-bridge configuration with negative gate driving DS12746 - Rev 4 page 11/22 ### 7 Layout #### 7.1 Layout guidelines and considerations In order to optimize the PCB layout, the following considerations should be taken into account: - SMD ceramic capacitors (or different types of low-ESR and low-ESL capacitors) must be placed close to each supply rail pin. A 100 nF capacitor must be placed between VDD and GND and between VH\_x and GNDISO\_x, as close as possible to device pins, in order to filter high-frequency noise and spikes. In order to provide local storage for pulsed current a second capacitor with value in the range between 1 µF and 10 µF should also be placed close to the supply pins. - As a good practice it is suggested to add filtering capacitors close to logic inputs of the device (INA, INB, BRAKE, SD), in particular for fast switching or noisy applications. - The power transistors must be placed as close as possible to the gate driver, so to minimize the gate loop area and inductance that might bring about noise or ringing. - To avoid degradation of the isolation between the primary and secondary side of the driver, there should not be any trace or conductive area below the driver. - If the system has multiple layers, it is recommended to connect the VH\_x and GNDISO\_x pins to internal ground or power planes through multiple vias of adequate size. These vias should be located close to the IC pins to maximize thermal conductivity. #### 7.2 Layout example An example of STGAP2D suggested half-bridge with negative gate driving PCB layout is shown in Figure 7; the main signals have been highlighted by different colors. It is recommended to follow this example for proper positioning and connection of filtering capacitors. Figure 7. Suggested PCB layout for half-bridge configuration with negative driving voltage DS12746 - Rev 4 page 12/22 # Testing and characterization information Figure 8. Timings definition Figure 9. CMTI test circuit DS12746 - Rev 4 page 13/22 ## 9 Package information To meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions, and product status are available at: www.st.com. ECOPACK is an ST trademark. #### 9.1 SO-16 narrow package information Table 10. SO-16 narrow package dimensions | Dim. | | mm | NOTES | | |--------|------|---------|-------|---------| | Dilli. | Min. | Тур. | Max. | NOTES | | A | 1.35 | - | 1.75 | - | | A1 | 0.10 | - | 0.25 | - | | b | 0.35 | - | 0.49 | (1) | | С | 0.19 | - | 0.25 | - | | D | 9.80 | - | 10.00 | (2) | | E | 5.80 | - | 6.20 | - | | E1 | 3.80 | - | 4.00 | (2) | | е | | 1.27BSC | - | | | L | 0.40 | - | 1.25 | - | | h | 0.25 | - | 0.50 | - | | θ | 0 | - | 7 | degrees | <sup>1.</sup> Dimension "b" and "E1" does not include dam bar protrusion (allowable dam bar protrusion shall be 0.127 mm total). DS12746 - Rev 4 page 14/22 <sup>2.</sup> Dimension "D" and "E1" do not include mold protrusions (maximum 0.15 mm per side). Figure 10. SO-16 package outline DS12746 - Rev 4 page 15/22 # 10 Suggested land pattern Figure 11. SO-16 suggested land pattern DS12746 - Rev 4 page 16/22 # 11 Ordering information Table 11. Device summary | Order code | Output configuration | Package | Package marking | Packing | |------------|----------------------|---------|-----------------|---------------| | STGAP2DM | GOUT | SO-16 | GAP2DM | Tube | | STGAP2DMTR | GOUT | SO-16 | GAP2DM | Tape and Reel | DS12746 - Rev 4 page 17/22 ## **Revision history** **Table 12. Document revision history** | Date | Version | Changes | |-------------|---------|-------------------------------------------------------------| | 24-Aug-2018 | 1 | Initial release. | | | 2 | Added iLOCK pin for interlocking function disable. | | 26-Jan-2022 | | Added Table 6, Table 7, and Table 8. | | | | Updated Table 2, Table 4, and Table 5. | | | | Updated Figure 3. | | 25-Jul-2022 | 3 | Updated Table 2, added UL file certification | | | 4 | Updated Table 2: storage and ambient temperature symbol. | | 03-Sep-2024 | | Updated Table 4: added T <sub>amb</sub> . | | | | Updated Table 7: V <sub>PR</sub> test conditions and value. | DS12746 - Rev 4 page 18/22 ## **Contents** | 1 | Blo | ck diagram | 2 | | | | |------|--------|---------------------------------------|----|--|--|--| | 2 | Pin | description and connection diagram | 3 | | | | | 3 | Elec | Electrical data | | | | | | | 3.1 | Absolute maximum ratings | 4 | | | | | | 3.2 | Thermal data | 4 | | | | | | 3.3 | Recommended operating conditions | 4 | | | | | 4 | Elec | ctrical characteristics | 5 | | | | | 5 | Fun | ctional description | 8 | | | | | | 5.1 | Gate driving power supply and UVLO | 8 | | | | | | 5.2 | Power-up, power-down and safe state | 8 | | | | | | 5.3 | Control Inputs | 9 | | | | | | 5.4 | Watchdog | 9 | | | | | | 5.5 | Thermal shutdown protection | 9 | | | | | | 5.6 | Standby function | 9 | | | | | | 5.7 | Interlocking function | 10 | | | | | 6 | Тур | ical application diagrams | 11 | | | | | 7 | Lay | out | 12 | | | | | | 7.1 | Layout guidelines and considerations | 12 | | | | | | 7.2 | Layout example | 12 | | | | | 8 | Tes | ting and characterization information | 13 | | | | | 9 | Pac | kage information | 14 | | | | | | 9.1 | SO-16 narrow package information | 14 | | | | | 10 | Sug | gested land pattern | 16 | | | | | 11 | Ord | ering information | 17 | | | | | Rev | ision | history | 18 | | | | | List | of ta | bles | 20 | | | | | List | of fic | nures | 21 | | | | ## **List of tables** | Table 1. | Pin description | . 3 | |-----------|--------------------------------------------------------------------------------------------------------|-----| | Table 2. | Absolute maximum ratings | . 4 | | Table 3. | Thermal data | . 4 | | Table 4. | Recommended operating conditions | . 4 | | Table 5. | Electrical characteristics (T <sub>J</sub> = 25 °C, VH_x = 15 V, VDD = 5 V unless otherwise specified) | . 5 | | Table 6. | Isolation related specifications | . 6 | | Table 7. | Isolation characteristics | | | Table 8. | UL 1577 isolation voltage ratings | . 7 | | Table 9. | Inputs truth table (applicable when device is not in UVLO or "safe state") | . 9 | | Table 10. | SO-16 narrow package dimensions | 14 | | Table 11. | Device summary | 17 | | Table 12 | Document revision history | 18 | DS12746 - Rev 4 page 20/22 # **List of figures** | Figure 1. | Block diagram | . 2 | |------------|----------------------------------------------------------------------------------|-----| | Figure 2. | Pin connection (top view) | . 3 | | Figure 3. | Power supply configuration for unipolar and bipolar gate driving | . 8 | | Figure 4. | Standby state sequences | 10 | | Figure 5. | Half-bridge configuration | 11 | | Figure 6. | Half-bridge configuration with negative gate driving | 11 | | Figure 7. | Suggested PCB layout for half-bridge configuration with negative driving voltage | 12 | | Figure 8. | Timings definition | 13 | | Figure 9. | CMTI test circuit | 13 | | Figure 10. | SO-16 package outline | 15 | | Figure 11. | SO-16 suggested land pattern | 16 | DS12746 - Rev 4 #### **IMPORTANT NOTICE - READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2024 STMicroelectronics – All rights reserved DS12746 - Rev 4 page 22/22