#### PROFET™ Wire Guard smart power high-side switch #### **Features** - Selectable integrated I2t function for wire harness protection - Operating current < 60 μA for active supply in key-off mode - IDL pin for microcontroller wake-up in idle mode - · Adjustable overcurrent threshold - · Capacitive load switching mode - · Sequential diagnosis for status readout - Reverse ON for low power dissipation in reverse polarity - Switch-on capability while inverse current condition (Inverse ON) ### **Potential applications** - Replaces electromechanical relays, fuses and discrete circuits - · Protection of wire harness and system supply - · Main switch for ECU power supplies - Switch for active power supplies in key-off mode - Suitable for resistive, inductive and capacitive loads up to 21.5 A #### **Product validation** Qualified for automotive applications. Product validation according to AEC-Q100 Grade 1. #### **Description** The device is a smart power high-side switch, providing enhanced protection and diagnosis functions. Besides standard device protection functions it offers a selectable 12t protection, an adjustable overcurrent protection, an idle mode as well as a sequential diagnosis mode via IS pin. | V <sub>BAT</sub> | Optional Optional | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Logic supply C <sub>VS1</sub> R <sub>CND</sub> | | | Optional See chapter 1 "potential applications" | | Product type | Package | Marking | |----------------|-------------|----------| | BTG70020A-1ESW | PG-TSDSO-24 | 70020A1W | ### **Datasheet** # **Table of contents** | | Table of contents | 2 | |--------|---------------------------------------|---| | 1 | Product description | 5 | | 1.1 | Product summary | 5 | | 1.2 | Further features | 5 | | 2 | Block diagram and terms | 6 | | 2.1 | Block diagram | 6 | | 2.2 | Terms | 6 | | 3 | Pin configuration | 7 | | 3.1 | Pin assignment | 7 | | 3.2 | Pin definitions and functions | 7 | | 4 | General product characteristics | 9 | | 4.1 | Absolute maximum ratings | 9 | | 4.2 | Functional range | 2 | | 4.3 | Thermal resistance | 2 | | 4.4 | PCB setup | 3 | | 4.5 | Thermal impedance | 4 | | 5 | Logic pins | 5 | | 5.1 | Latched input pin (IN) | 5 | | 5.2 | Diagnosis pin (DEN) | 6 | | 5.3 | I2t selection pin (I2t) 1 | 7 | | 5.4 | Overcurrent threshold pin (OCT) | 8 | | 5.5 | Idle mode pin (IDL) | 9 | | 5.6 | Electrical characteristics logic pins | 9 | | 6 | Power supply | 2 | | 6.1 | Operation modes | 2 | | 6.1.1 | Unsupplied | 4 | | 6.1.2 | Power-up | 4 | | 6.1.3 | Sleep mode | 4 | | 6.1.4 | l2t mode | 4 | | 6.1.5 | Inactive with diagnosis mode | 4 | | 6.1.6 | 12t with diagnosis mode | 4 | | 6.1.7 | Idle mode | 5 | | 6.1.8 | Active with diagnosis | 5 | | 6.1.9 | CLS mode | 5 | | 6.1.10 | CLS with diagnosis mode | 5 | | 6.1.11 | Inactive mode | 5 | | 6.1.12 | Fault mode | 5 | | 6.2 | Undervoltage on VS | 6 | ### **Datasheet** # Table of contents | 6.3 | Electrical characteristics power supply | 26 | |--------|--------------------------------------------------------------------|----| | 6.3.1 | Electrical characteristics - power supply | 27 | | 7 | Power stages | 29 | | 7.1 | Output ON-state resistance | 29 | | 7.2 | Switching loads | 29 | | 7.2.1 | Switching resistive loads | 29 | | 7.2.2 | Switching inductive loads | 30 | | 7.2.3 | Capacitive load switching | 31 | | 7.3 | Advanced switching characteristics | 32 | | 7.3.1 | Inverse current behavior | 32 | | 7.4 | Electrical characteristics power stages | 34 | | 8 | Device protection | 38 | | 8.1 | Overtemperature protection | 38 | | 8.2 | Overcurrent threshold protection | 39 | | 8.3 | Device protection and diagnosis in case of fault | 42 | | 8.3.1 | Intelligent latch reset strategy after device protection triggered | 42 | | 8.4 | Additional protections | 45 | | 8.4.1 | Reverse polarity protection | 45 | | 8.4.2 | Overvoltage protection | 45 | | 8.5 | Protection against loss of connection | 45 | | 8.5.1 | Loss of battery and loss of load | 45 | | 8.5.2 | Loss of ground | 46 | | 8.6 | Electrical characteristics device protection | 46 | | 9 | System protection | 49 | | 9.1 | I2t protection | 49 | | 9.1.1 | I2t protection and idle mode | 51 | | 9.1.2 | Intelligent latch reset strategy after I2t protection triggered | 51 | | 9.2 | Electrical characteristics protection | 54 | | 10 | Diagnosis | 56 | | 10.1 | Sequential diagnosis | 58 | | 10.1.1 | Current sense (address #1 - IN=high) | 61 | | 10.1.2 | Open load in OFF (address #1 - IN = low) | 63 | | 10.1.3 | I2t setting (address #2 - IN = x) | 64 | | 10.1.4 | I2t status (address #3 - IN = x) | 65 | | 10.1.5 | OCT setting (address #4 - IN = x) | 65 | | 10.1.6 | Digital current sense (address #5 - IN = high) | 66 | | 10.1.7 | Sense verification current (address #5 - IN = low) | 67 | | 10.2 | SENSE timings | 67 | | 10.3 | Electrical characteristics diagnosis | | | 10.3.1 | Electrical characteristics diagnosis - power output stages | 72 | 3 ### **Datasheet** Table of contents | 11 | Application information | 76 | |------|---------------------------------|----| | 11.1 | Application setup | 76 | | 11.2 | External components | 76 | | 11.3 | Further application information | 77 | | 12 | Package outlines | 78 | | 13 | Revision history | 80 | | | Disclaimer | Ω1 | #### **Datasheet** 1 Product description # 1 Product description # 1.1 Product summary ### Table 1 Product summary | Parameter | Symbol | Values | |-------------------------------------------------------------------|---------------------------|----------------------| | Minimum operating voltage | V <sub>S(OP)</sub> | 4.1 V | | Minimum operating voltage (cranking) | V <sub>S(UV)</sub> | 2.75 V | | Maximum operating voltage | $V_{S}$ | 28 V | | Minimum overvoltage protection ( $T_J = 25^{\circ}\text{C}$ ) | V <sub>DS(CLAMP)_25</sub> | 35 V | | Maximum current in sleep mode (T <sub>J</sub> ≤ 85°C) | I <sub>VS(SLEEP)_85</sub> | 1.3 µA | | Operating current in idle mode (channel ON) | I <sub>GND(IDLE)</sub> | 60 µA | | Maximum operating current | I <sub>GND(I2t_D)</sub> | 7.4 mA | | Typical ON-state resistance ( $T_J$ = 25°C) | R <sub>DS(ON)_25</sub> | $2.2~\text{m}\Omega$ | | Maximum ON-state resistance ( $T_J = 150$ °C) | R <sub>DS(ON)_150</sub> | $4.1~\text{m}\Omega$ | | Nominal load current ( <i>T</i> <sub>A</sub> = 85°C) | / <sub>L(NOM)_85</sub> | 21.5 A | | Highest configurable overcurrent detection threshold | I <sub>L(HOCT)40</sub> | 142 A | | $(T_{\rm J} = -40^{\circ}\text{C}, I_{\rm OCT} = 50 \mu\text{A})$ | | | | Typical current sense ratio at $I_L = I_{L(NOM)_85}$ | k <sub>ILIS</sub> | 24500 | ### 1.2 Further features Further features are named in detail as follows: - Green product (RoHS compliant) - Proportional load current sense - Open load in ON and OFF state - Short circuit protection to ground and battery - Readout of I2t and overcurrent protection settings - Readout of wire harness protection status - Absolute and dynamic temperature limitation with intelligent latch - Adjustable overcurrent protection (tripping) with intelligent latch - Selectable I2t function for wire harness protection with intelligent latch - Undervoltage shutdown - Overvoltage protection with external components 2 Block diagram and terms # 2 Block diagram and terms # 2.1 Block diagram Figure 1 Block diagram ### 2.2 Terms Figure 2 shows all terms used in this datasheet, with associated convention for positive values. Figure 2 Voltage and current convention 3 Pin configuration # 3 Pin configuration # 3.1 Pin assignment Figure 3 Pin configuration # 3.2 Pin definitions and functions | Pin | Symbol | Function | |-----|-------------|------------------------------------------------------------------------------------------------------------------------------| | EP | VS (exposed | Supply voltage | | | pad) | Battery voltage. | | 6 | GND | Ground | | | | Ground connection for the internal logic. | | 7 | IN | Input channel | | | | Digital signal to switch ON the channel ("high" active). | | | | If not used: connect with a 10 k $\Omega$ resistor either to GND pin or to module ground. | | 8 | DEN | Diagnostic enable | | | | Digital signal to enable device diagnosis ("high" active) and to clear the protection latch of channel. | | | | If not used: connect with a 10 k $\Omega$ resistor either to GND pin or to module ground. | | 9 | IS | SENSE current output | | | | Analog/digital signal for diagnosis. | | | | If not used: left open. | | 10 | I2t | Selectable I2t protection curve | | | | A resistor $R_{12t}$ needs to be connected between 12t pin and GND pin to select one of the available 12t protection curves. | | | | If not used: left open. Curve selection as described in Chapter 9.1. | ### **Datasheet** 3 Pin configuration | Pin | Symbol | Function | |--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------| | 11 | IDL | Idle mode open drain output | | | | Digital signal to inform / wake-up the microcontroller in case of idle mode ("high impedance" in idle/sleep mode; "low" in all other modes). | | | | If not used: left open. | | 12 OCT | ОСТ | Adjustable overcurrent threshold | | | | A resistor $R_{\rm OCT}$ needs to be connected between OCT pin and GND pin to adjust the overcurrent threshold. | | | | If not used: left open. Threshold selection as described in Figure 27. | | 1-5 | NC | Not connected, internally not bonded. | | 13-24 | OUT | Output | | | | Protected high-side power output channel <sup>1)</sup> . | <sup>1)</sup> All output pins of the channel must be connected together on the PCB. All pins of the output are internally connected together. PCB traces have to be designed to withstand the maximum current which can flow. #### 4 General product characteristics # 4 General product characteristics # 4.1 Absolute maximum ratings ## Table 2 Absolute maximum ratings $T_J$ = -40°C to +150°C; all voltages and currents according to the voltage and current conventions, specified in Chapter 2.2 (unless otherwise specified) | Parameter | Symbol | | Values | <u> </u> | Unit | Note or condition | P-Number | |----------------------------------------------------------|-----------------------|--------------|--------|----------|------|-----------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Supply pins | | · | | | | | | | Power supply voltage | V <sub>S</sub> | -0.3 | _ | 28 | V | 1) | PRQ-128 | | Load dump voltage | V <sub>BAT(LD)</sub> | - | - | 35 | V | Suppressed load dump acc. to ISO16750-2 (2012) $R_i = 2 \Omega$ | PRQ-130 | | Supply voltage for short circuit protection | V <sub>BAT(SC)</sub> | 0 | - | 24 | V | Setup acc. to AEC-Q100-012 | PRQ-132 | | Reverse polarity<br>voltage | V <sub>BAT(REV)</sub> | -18 | - | - | V | t $\leq$ 5 min<br>$T_A = 25$ °C<br>Setup as described | PRQ-134 | | Current through GND<br>pin | I <sub>GND</sub> | -50 | - | 50 | mA | in Figure 54 1) R <sub>GND</sub> according to Chapter 11 | PRQ-138 | | Logic & control pins (di | gital input = | DI) DI = IN, | DEN | | | | | | Current through DI pin | I <sub>DI</sub> | -1 | _ | 2 | mA | 1) 2) | PRQ-141 | | Current through DI pin -<br>reverse battery<br>condition | I <sub>DI(REV)</sub> | -1 | - | 10 | mA | 1) 2)<br>t ≤ 5 min | PRQ-142 | | Analog & control pins ( | analog input | = AI) | | | | | | | AI = I2t, OCT | | | | | | | | | Current through AI pin | I <sub>AI</sub> | -2 | _ | 1 | mA | 1) 2) | PRQ-359 | | Current through AI pin -<br>reverse battery<br>condition | I <sub>AI(REV)</sub> | -10 | - | 1 | mA | 1) 2)<br>t ≤ 5 min | PRQ-362 | | (table continues) | 1 | I | 1 | I | 1 | | 1 | #### **Datasheet** 4 General product characteristics #### (continued) Absolute maximum ratings Table 2 $T_J = -40$ °C to +150°C; all voltages and currents according to the voltage and current conventions, specified in Chapter 2.2 (unless otherwise specified) | Parameter | Symbol | | Values | | Unit | Note or condition | P-Number | |---------------------------------------------------------------|-----------------------|-------|--------|------------------------|------|--------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Logic & control pins (di | gital output = | = DO) | • | | | | | | DO = IDL | | | | | | | | | Voltage at DO pin | $V_{DO}$ | -0.3 | _ | 5.5 | V | 1) 2) | PRQ-828 | | Current through DO pin | I <sub>DO</sub> | -1 | _ | 2 | mA | 1) 2) | PRQ-360 | | Current through DO pin - reverse battery condition | I <sub>DO(REV)</sub> | -1 | - | 10 | mA | 1) 2)<br>t ≤ 5 min | PRQ-361 | | IS pin | | | | | | | | | Voltage at IS pin | $V_{IS}$ | -1.5 | _ | Vs | V | 1) | PRQ-144 | | | | | | | | $I_{\rm IS} < I_{\rm IS(OFF)}$ | | | Current through IS pin | I <sub>IS</sub> | -25 | - | I <sub>IS(SAT)</sub> , | mA | 1) | PRQ-146 | | Temperatures | | · | | | | | | | Junction temperature | $T_{J}$ | -40 | _ | 150 | °C | 1) | PRQ-147 | | Storage temperature | $T_{STG}$ | -55 | _ | 150 | °C | 1) | PRQ-148 | | ESD robustness | 1 | | 1 | | | , | | | ESD robustness all pins (HBM) | V <sub>ESD_HBM1</sub> | -2 | - | 2 | kV | 1)<br>HBM <sup>3)</sup> | PRQ-149 | | ESD robustness OUT<br>vs. GND and VS<br>connected (HBM) | V <sub>ESD_HBM2</sub> | -4 | - | 4 | kV | 1)<br>HBM <sup>3)</sup> | PRQ-150 | | ESD robustness all pins (CDM) | V <sub>ESD_CDM1</sub> | -500 | _ | 500 | V | 1)<br>CDM <sup>4)</sup> | PRQ-151 | | ESD robustness corner<br>pins (CDM) - (pins 1, 12,<br>13, 24) | V <sub>ESD_CDM2</sub> | -750 | - | 750 | V | 1)<br>CDM <sup>4)</sup> | PRQ-1178 | - 1) Not subject to production test - specified by design. - $\label{lem:maximum} \mbox{Maximum VDI/VDO/VAI to be considered for latch-up tests: 5.5 V.}$ - 2) 3) 4) Human body model (HBM) robustness according to AEC - Q100-002. Charged device model (CDM) robustness according to AEC - Q100-011 Rev-D; voltage level refers to test condition (TC) mentioned in the standard. #### **Datasheet** 4 General product characteristics #### Notes: - 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the datasheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation. Table 3 Absolute maximum ratings - power stages | Parameter | Symbol | | Values | | | Note or condition | P-Number | |-----------------------------------------------------|-----------------|------|--------|----------------------|----|-------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Load current | / <sub>L</sub> | - | _ | I <sub>L(HOCT)</sub> | А | 1) | PRQ-157 | | Maximum energy<br>dissipation - single<br>pulse | E <sub>AS</sub> | - | _ | 270 | mJ | 1) $I_{L} = 2 \cdot I_{L(NOM)_{85}}$ $T_{J(0)} = 150^{\circ}C$ $V_{S} = 28 \text{ V}$ | PRQ-1123 | | Maximum energy<br>dissipation - repetitive<br>pulse | E <sub>AR</sub> | - | - | 70 | mJ | 1) $I_{L} = I_{L(NOM)_{-85}}$ $T_{J(0)} = 85^{\circ}C$ $V_{S} = 13.5 \text{ V}$ 1M cycles | PRQ-1124 | <sup>1)</sup> Not subject to production test - specified by design. #### **Datasheet** 4 General product characteristics # 4.2 Functional range #### Table 4 Functional range $V_{\rm S} = 5 \text{ V to } 20 \text{ V}, T_{\rm J} = -40 ^{\circ} \text{C to } +150 ^{\circ} \text{C}$ Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_1 = 2.1 \Omega$ | Parameter | Symbol | Values | | | Unit | Note or condition | P-Number | |------------------------------------------------------------|-------------------------|--------|------|------|------|---------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Supply voltage range for normal operation | V <sub>S(NOR)</sub> | 5 | 13.5 | 20 | V | 1) | PRQ-158 | | Lower extended supply voltage range for operation (normal) | V <sub>S(EXT,LOW)</sub> | 2.75 | - | 5 | V | 1) 2) 3) 4) (Parameter deviations possible) | PRQ-159 | | Upper extended supply voltage range for operation | V <sub>S(EXT,UP)</sub> | 20 | - | 28 | V | (Parameter deviations possible) | PRQ-160 | | Junction temperature | TJ | -40 | _ | 150 | °C | 1) | PRQ-161 | <sup>1)</sup> Not subject to production test - specified by design. #### 4.3 Thermal resistance #### Table 5 Thermal resistance This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org | Parameter | Symbol | | Values | | Unit | Note or condition | P-Number | |----------------------------------------------------|-------------------|------|--------|------|------|-----------------------------|----------| | | | Min. | Тур. | Max. | | | | | Thermal characterization parameter junction to top | $\Psi_{JTOP}$ | - | 0.6 | 1.0 | K/W | 1) 2) | PRQ-1126 | | Thermal resistance junction to case | R <sub>thJC</sub> | - | 0.9 | 1.5 | K/W | 2) Simulated at exposed pad | PRQ-1127 | | Thermal resistance junction to ambient | R <sub>thJA</sub> | - | 25.4 | - | K/W | 1) 2) | PRQ-1128 | <sup>1)</sup> Not subject to production test - specified by design. <sup>2)</sup> In case of $V_S$ voltage decreasing refer to the maximum voltage of $V_{S(UV)}$ . In case of $V_S$ voltage increasing refer to the maximum voltage of $V_{S(OP)}$ . <sup>3)</sup> Calculation of I2t protection curve with $I_L = 0$ A for $V_S < 2.75$ V (GND resistor voltage drop not included). <sup>4)</sup> Device protection functions still operative. According to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; the product (chip + package) was simulated on a 76.2 × 114.3 × 1.5 mm board with 2 inner copper layers (2 × 70 μm Cu, 2 × 35 μm Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer. Simulation done at *T*<sub>A</sub> = 105°C, *P*<sub>DISSIPATION</sub> = 1 W. #### **Datasheet** 4 General product characteristics ## 4.4 PCB setup Figure 4 1s0p PCB cross section Figure 5 2s2p PCB cross section Figure 6 PCB setup for thermal simulations Figure 7 Thermal vias on PCB for 2s2p PCB setup 4 General product characteristics # 4.5 Thermal impedance Figure 8 Typical thermal impedance Figure 9 Typical thermal resistance 5 Logic pins ## 5 Logic pins The device has two digital pins: One to control the output stage and the other one to control the diagnosis. Furthermore, there are two analog input pins for either selecting a generic I2t protection curve, or adjusting the overcurrent threshold; one open drain output pin for idle mode indication is available. ## 5.1 Latched input pin (IN) The input pin IN activates the output channel. The input circuitry is compatible with 3.3 V and 5 V microcontrollers. The Latched Input feature activates an internal pull up current source in order to keep the input high after it's activation. This feature is deactivated when the DEN pin is set to high. The electrical equivalent of the input circuitry is shown in Figure 10. Indicating the behavior of the digital input current at IN pin $I_{\text{IN(H)}}$ by the change of the DEN and IN pin. In case the pin is not used, it must be connected with a 10 k $\Omega$ resistor either to GND pin or module ground. The latched input feature allows the microcontroller to switch the GPIO controlling the IN pin into high impedance, while keeping the mode of the input status unchanged. The input latch maintains the last mode of the input status as long as: - Either the IN pin is not actively driven above or below the input thresholds - · The DEN pin is kept low Figure 10 IN pin circuitry The logic thresholds for "low" and "high" states are defined by parameters $V_{\text{DI(TH)}}$ and $V_{\text{IN(HYS)}}$ . The relationship between these two values is shown in Figure 11. The voltage $V_{\text{IN}}$ needed to ensure a "high" state is always higher than the voltage needed to ensure a "low" state. 5 Logic pins Figure 11 Input threshold voltages and hysteresis ## 5.2 Diagnosis pin (DEN) The diagnosis enable (DEN) pin controls the diagnosis circuitry and can be used to reset the latched protection. The protection circuitry is not disabled by the DEN pin. When the DEN pin is set to "high", the diagnosis is enabled (see Chapter 10.1.1 for more details) as well as the sequential diagnosis by applying a dedicated DEN "low" pulse (see Figure 42 for more details). When it is set to "low", the diagnosis is disabled and the IS pin is set to high impedance. The latched protection is reset with a dedicated DEN "high" pulse (see Figure 32). Figure 12 DEN pin circuitry When the device is in idle mode and the DEN pin is set to "high", the diagnosis is enabled (change from idle mode either to I2t with diagnosis mode or active with diagnosis mode). When the DEN pin is set to "low" and all idle mode conditions are fulfilled, the device changes to idle mode. #### **Datasheet** 5 Logic pins The protection latch is reset by applying a pulse (rising edge followed by a falling edge) at the DEN pin while the IN pin is "low" (see Chapter 8.3 and Figure 32 for more details). ## 5.3 I2t selection pin (I2t) The I2t selection pin (I2t) is used to select one of the six available I2t protection curves. The selection is made by the value of the resistor connected between I2t pin and GND pin. Figure 13 I2t selection circuitry The device recognizes an I2t pin short if the resistance between I2t pin and GND is lower than $R_{\rm I2t\_SHORT}$ . In this case the I2t protection changes to I2t protection curve 1 and additionally a sense current of $I_{\rm IS(I2t\_SHORT)}$ is sent out at the IS pin when the sequential diagnosis address #2 is selected. If the resistance between I2t pin and GND is higher than $R_{\text{I2t\_OPEN}}$ an I2t pin open is detected by the device. In this case the I2t protection curve 1 is internally selected and additionally a sense current of $I_{\text{IS(I2t\_OPEN)}}$ is sent out at the IS pin when the sequential diagnosis address #2 is selected. 17 5 Logic pins # 5.4 Overcurrent threshold pin (OCT) The overcurrent threshold (OCT) pin is used for an analog adjustment of the overcurrent threshold by connecting a resistor between the OCT pin and GND pin. Figure 14 OCT adjustment circuitry The device recognizes an OCT pin short if the current between the OCT pin and GND is higher than $I_{\text{OCT\_SHORT}}$ . In this case the overcurrent threshold is internally set to the highest configurable overcurrent threshold $I_{\text{L(HOCT)}}$ . Additionally, a sense current of $I_{\text{IS(OCT\_SHORT)}}$ is sent out at the IS pin when the sequential diagnosis address #4 is selected. If the current between the OCT pin and GND is lower than $I_{\text{OCT\_OPEN}}$ an OCT pin open is detected by the device. In this case the overcurrent threshold is internally set to the highest configurable overcurrent threshold $I_{\text{L(HOCT)}}$ . Additionally, a sense current of $I_{\text{IS(OCT\_OPEN)}}$ is sent out at the IS pin when the sequential diagnosis address #4 is selected. 5 Logic pins # 5.5 Idle mode pin (IDL) The idle mode output pin (IDL) is an open drain output. It is set to high impedance in case of idle mode and sleep mode, and it is pulled down in all other modes. Figure 15 Idle mode pin circuitry # 5.6 Electrical characteristics logic pins ### Table 6 Electrical characteristics - logic pins $V_{\rm S}$ = 5 V to 20 V, $T_{\rm J}$ = -40°C to +150°C Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ | Parameter | Symbol | | Values | i | Unit | Note or condition | P-Number | |---------------------------------------|-------------------------|------|--------|------|------|----------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Digital input (DI) pins: | IN, DEN | | | | | | | | Digital input voltage threshold | $V_{\rm DI(TH)}$ | 0.8 | 1.3 | 2 | V | See Figure 10, Figure<br>11 and Figure 12 | PRQ-168 | | Digital input clamping voltage | V <sub>DI(CLAMP1)</sub> | - | 7 | - | V | I) I <sub>DI</sub> = 1 mA See Figure 10 and Figure 12 | PRQ-169 | | Digital input clamping<br>voltage | V <sub>DI(CLAMP2)</sub> | 6.5 | 7.5 | 8.5 | V | I <sub>DI</sub> = 2 mA<br>See Figure 10 and Figure<br>12 | PRQ-170 | | Digital input hysteresis<br>at IN pin | V <sub>IN(HYS)</sub> | 0.30 | 0.45 | _ | V | See Figure 10, Figure 11 | PRQ-172 | ### **Datasheet** 5 Logic pins # Table 6 (continued) Electrical characteristics - logic pins $V_{\rm S}$ = 5 V to 20 V, $T_{\rm J}$ = -40°C to +150°C Unless otherwise specified typical values: $V_{\rm S}$ = 13.5 V, $T_{\rm J}$ = 25°C | Parameter | Symbol | | Values | ; | Unit | Note or condition | P-Number | |---------------------------------------------|-------------------------|------|----------|----------|------|----------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Digital input hysteresis at DEN pin | V <sub>DEN(HYS)</sub> | 0.20 | 0.35 | - | V | See Figure 10, Figure 11 and Figure 12 | PRQ-1244 | | Digital input current at IN pin ("high") | I <sub>IN(H)</sub> | 1 | 10 | 25 | μΑ | V <sub>DI</sub> = 2 V<br>DEN = "high"<br>See Figure 10 | PRQ-173 | | Digital input current at<br>IN pin ("high") | I <sub>IN(H)</sub> | -25 | -8 | -1 | μΑ | V <sub>DI</sub> = 1.4 V<br>DEN = "low"<br>See Figure 10 | PRQ-930 | | Digital input current at IN pin ("low") | I <sub>IN(L)</sub> | 1 | 10 | 25 | μΑ | V <sub>DI</sub> = 0.8 V<br>DEN = "high"<br>See Figure 10 | PRQ-174 | | Digital input current at DEN pin ("high") | I <sub>DEN(H)</sub> | 1 | 10 | 25 | μΑ | V <sub>DI</sub> = 2 V<br>See Figure 12 | PRQ-931 | | Digital input current at DEN pin ("low") | I <sub>DEN(L)</sub> | 1 | 10 | 25 | μΑ | V <sub>DI</sub> = 0.8 V<br>See Figure 12 | PRQ-932 | | Digital output (DO) pin | : IDL | | <u>'</u> | <u> </u> | | | | | Digital output clamping voltage | V <sub>DO(CLAMP1)</sub> | - | 7 | - | V | I) I <sub>DO</sub> = 1 mA Sleep or idle mode (where IDL is highohmic) See Figure 15 | PRQ-880 | | Digital output voltage<br>("low") | V <sub>DO(L)</sub> | 0 | - | 0.4 | V | I <sub>DO</sub> = 0.2 mA<br>Not in sleep or idle<br>mode (then IDL is low<br>ohmic) | PRQ-367 | | Analog input (AI) pin: I | 2t, OCT | | | | | | | | Analog input clamping voltage | V <sub>AI(CLAMP1)</sub> | _ | 6.5 | - | V | I) I <sub>AI</sub> = -1 mA See Figure 13 and Figure 14 | PRQ-881 | | Maximum analog input current | I <sub>AI_MAX</sub> | 100 | 300 | 500 | μА | - | PRQ-371 | | OCT pin reference voltage (table continues) | V <sub>OCT</sub> | 0.44 | 0.50 | 0.55 | V | $I_{\text{OCT\_MIN}} \le I_{\text{OCT}} \le I_{\text{OCT\_MAX}}$ | PRQ-891 | ### **Datasheet** 5 Logic pins # Table 6 (continued) Electrical characteristics - logic pins $V_{\rm S}$ = 5 V to 20 V, $T_{\rm J}$ = -40°C to +150°C Unless otherwise specified typical values: $V_{\rm S}$ = 13.5 V, $T_{\rm J}$ = 25°C | Parameter | Symbol | Values | | Unit | Note or condition | P-Number | | |---------------------------|------------------|--------|------|------|-------------------|---------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | | | I2t pin reference voltage | V <sub>I2t</sub> | 0.48 | 0.59 | 0.69 | V | $R_{\rm I2t\_MIN} \le R_{\rm I2t} \le R_{\rm I2t\_MAX}$ | PRQ-892 | <sup>1)</sup> Not subject to production test - specified by design. 6 Power supply ## 6 Power supply The device is supplied by $V_S$ , which is used for the internal logic as well as supply for the power output stage. $V_S$ has an undervoltage detection circuit, which prevents the activation of the power output stage and diagnosis in case the applied voltage is below the undervoltage threshold ( $V_S < V_{S(UV)}$ ). During power up, the internal power-on signal is set when supply voltage ( $V_S$ ) exceeds the minimum operating voltage ( $V_S > V_{S(OP)}$ ). ## **6.1** Operation modes The device has the following operation modes in case of $V_S > V_{S(OP)}$ : - · Sleep mode - I2t mode - 12t with diagnosis mode - · Inactive with diagnosis mode - · Idle mode - Active with diagnosis - Capacitive load switching (CLS) mode - Capacitive load switching (CLS) with diagnosis mode - Inactive mode The transition between operation modes is determined according to these variables: - · Logic level at IN pin - PWM signal at IN pin - Logic level at DEN pin - Internal protection latch - Load current I<sub>1</sub> level - V<sub>DS</sub> voltage level - Junction temperature - Status of the selected I2t protection curve Figure 16 Operation mode state diagram A more detailed description of the transitions, including the transition conditions and duration times are provided in the following table. ## **Datasheet** 6 Power supply ## Table 7 Transition descriptions | Name | Start state | End state | Transition condition | Duration time | |-------------|-------------------------|-------------------------|----------------------------------------------------------------------------------------------|--------------------------| | pwrdw | Sleep | Unsupplied | $V_{\rm VS} < V_{\rm VS(UV)}$ | n.a. | | pwrup | Unsupplied | Sleep | $V_{\text{VS}} > V_{\text{VS(UV)}}$ | n.a. | | iwd_slp | Inactive with diagnosis | Sleep | DEN = "low" AND $S_{12t\_A} < (S_{12t\_I} - S_{12t\_HYST})$ | t <sub>T(iwd_slp)</sub> | | ina_slp | Inactive | Sleep | $S_{12t\_A} < (S_{12t\_I} - S_{12t\_HYST})$ | t <sub>T(F10u)</sub> | | slp_i2t | Sleep | I2t | IN = "high" | $t_{ON}$ | | cls_i2t | CLS | I2t | (IN = "high" OR $V_{\rm DS}$ < $V_{\rm DS(OLOFF)}$ ) AND DEN = "low" | t <sub>T(CLS_I2t)</sub> | | idle_I2t | Idle | I2t | $I_{L} > I_{L(IDLE)}$ | t <sub>T(IDLE_I2t)</sub> | | i2twd_i2t | I2t with diagnosis | I2t | DEN = "low" | t <sub>T(F10u)</sub> | | ina_i2t | Inactive | I2t | IN = "high" | t <sub>ON</sub> | | i2t_cls | I2t | CLS | IN = "pwm" AND $V_{DS}$<br>> $V_{DS(OLOFF)}$ | $t_{T(I2t\_CLS)}$ | | clswd_cls | CLS with diagnosis | CLS | DEN = "low" | t <sub>T(F10u)</sub> | | i2t_idle | I2t | Idle | $I_L < (I_{L(IDLE)} - I_{L(IDLE\_HYST)})$ AND<br>$S_{12t\_A} < (S_{12t\_I} - S_{12t\_HYST})$ | t <sub>T(I2t_IDLE)</sub> | | awd_idle | Active with diagnosis | Idle | DEN = "low" | t <sub>T(AWD_IDLE)</sub> | | idle_awd | Idle | Active with diagnosis | DEN = "high" | t <sub>T(F10u)</sub> | | i2t_i2twd | I2t | I2t with diagnosis | DEN = "high" | t <sub>sIS(ON15)</sub> | | awd_i2twd | Active with diagnosis | I2t with diagnosis | $I_{L} > I_{L(IDLE)}$ | t <sub>sIS(ON15)</sub> | | clswd_i2twd | CLS with diagnosis | I2t with diagnosis | IN = "high" OR $V_{DS}$ < $V_{DS(OLOFF)}$ | t <sub>T(CLS_I2t)</sub> | | iwd_i2twd | Inactive with diagnosis | I2t with diagnosis | IN = "high" | t <sub>ON</sub> | | cls_clswd | CLS | CLS with diagnosis | DEN = "high" | t <sub>sIS(ON234)</sub> | | i2twd_clswd | I2t with diagnosis | CLS with diagnosis | IN = "pwm"<br>AND $V_{DS} > V_{DS(OLOFF)}$ | $t_{T(I2t\_CLS)}$ | | slp_iwd | Sleep | Inactive with diagnosis | DEN = "high" | t <sub>sIS(ON234)</sub> | | awd_iwd | Active with diagnosis | Inactive with diagnosis | IN = "low" | t <sub>OFF</sub> | | i2twd_iwd | I2t with diagnosis | Inactive with diagnosis | IN = "low" | t <sub>OFF</sub> | #### **Datasheet** 6 Power supply Table 7 (continued) Transition descriptions | Name | Start state | End state | Transition condition | <b>Duration time</b> | |-----------|-------------------------|-------------------------|----------------------|-------------------------| | clswd_iwd | CLS with diagnosis | Inactive with diagnosis | IN = "low" | t <sub>OFF</sub> | | ina_iwd | Inactive | Inactive with diagnosis | DEN = "high" | t <sub>sIS(ON234)</sub> | | i2t_ina | I2t | Inactive | IN = "low" | t <sub>OFF</sub> | | cls_ina | CLS | Inactive | IN = "low" | t <sub>OFF</sub> | | idle_ina | Idle | Inactive | IN = "low" | t <sub>OFF</sub> | | iwd_ina | Inactive with diagnosis | Inactive | DEN = "low" | t <sub>T(F10u)</sub> | #### 6.1.1 Unsupplied In this state the device is either unsupplied (no voltage applied to VS pin) or the supply voltage is below the undervoltage threshold. #### 6.1.2 Power-up The power-up condition is entered when the supply voltage $(V_S)$ is applied to the device. The supply is rising until it is above the minimum operating output voltage $V_{S(OP)}$ , therefore the internal power-on signals are set. #### 6.1.3 Sleep mode The device is in sleep mode when all digital input pins (IN, DEN) are set to "low" and the I2t status calculation is below the initial status $S_{12t-1}$ minus the 12t status hysteresis $S_{12t-HYST}$ . When the device is in sleep mode, the output is OFF. The current consumption is minimum (see parameter $I_{VS(SLEEP)}$ ). No overtemperature or overcurrent protection mechanism is active when the device is in sleep mode. If a protection was previously triggered and has not been reset, the device will not enter sleep mode (see Chapter 8.3.1 for further details). #### 6.1.4 12t mode Datasheet The I2t mode is entered as soon as the IN pin is set to "high". The device is calculating the I2t status $S_{12t}$ and switches the channel OFF as soon as the I2t protection function (selected curve) is triggered. A detailed explanation of the I2t status calculation can be found in Chapter 9.1. The current consumption is specified with I<sub>GND(I2t D)</sub> (measured at GND pin because the current at VS pin includes the load current). Overcurrent, overtemperature and overvoltage protections are active. Since the DEN pin is set to "low" the diagnosis is not available. #### 6.1.5 **Inactive with diagnosis mode** The device is in inactive with diagnosis mode as long as DEN pin is set to "high" while input pin is set to "low". The channel is OFF. The initial I2t status value for the I2t status calculation depends on the actual I2t status. A detailed explanation of the I2t status calculation can be found in Chapter 9.1. The current consumption is specified by the parameter operating current in inactive with diagnosis mode $I_{\text{GND(INACT}}$ D). Additionally, the sequential diagnosis is enabled and depending on the address the selected setting is present at the IS pin (for further information see Figure 42). #### 6.1.6 12t with diagnosis mode The device enters I2t with diagnosis mode as soon as the IN and DEN pin are set to "high". Similar to I2t mode the device is calculating the I2t status $S_{12t}$ and switches the channel OFF as soon as the I2t protection function (selected curve) is triggered. A detailed explanation of the I2t status calculation can be found in Chapter 9.1. The current #### **Datasheet** 6 Power supply consumption is specified with $I_{\text{GND(I2t\_D)}}$ (measured at GND pin because the current at VS pin includes the load current). Overcurrent, overtemperature and overvoltage protections are active. Additionally, the sequential diagnosis is enabled and depending on the address the selected setting is present at the IS pin (for further information see Figure 42). #### 6.1.7 Idle mode Idle mode is the low power mode of the device where the current consumption is reduced to $I_{\sf GND(IDLE)}$ while the output channel stays ON. Idle mode is entered automatically when the device fulfills the following idle mode entry conditions: - IN pin is set to "high" - Load current level is below I<sub>L(IDLE)</sub> I<sub>L(IDLE\_HYST)</sub> - DEN pin is set to "low" - I2t protection status calculation $S_{I2t\_A} < (S_{I2t\_I} S_{I2t\_HYST})$ The idle mode is left when the device fulfills one of the following idle mode exit conditions: - IN pin is set to "low" - Load current level is above I<sub>L(IDLE)</sub> - DEN pin is set to "high" During idle mode the I2t protection as well as the temperature protection and sequential diagnosis function is not active. # 6.1.8 Active with diagnosis The active with diagnosis state is entered out of idle mode when the DEN pin is set to "high" and $I_L < I_{L(IDLE)}$ . The transition time from active with diagnosis to idle is defined by $t_{T(awd\_idle)}$ . During this state the I2t calculation is not active since $I_L < I_{L(IDLE)}$ and no $I_{L(I2t\_I)}$ is applied. The current consumption is specified with $I_{GND(I2t\_D)}$ (measured at GND pin because the current at VS pin includes the load current). Overcurrent, overtemperature and overvoltage protections are active. Additionally, the sequential diagnosis is enabled and depending on the address the selected setting is present at the IS pin (for further information see Figure 42). #### **6.1.9 CLS mode** The device has a capacitive load switching (CLS) mode implemented to charge capacitive loads. To enter the CLS mode an input frequency of $f_{VIN(CLS)}$ with the duty cycle of $DC_{VIN(CLS)}$ has to be applied at the input pin (for more details see Chapter 7.2.3). The device current consumption in CLS mode is specified by the parameter $I_{GND(I2t_D)}$ . ## 6.1.10 CLS with diagnosis mode The CLS with diagnosis mode is entered as soon as the pwm signal for CLS mode ( $f_{VIN(CLS)}$ ) and $DC_{VIN(CLS)}$ ) is applied at the IN pin and the DEN pin is set to "high". The device calculates the I2t status $S_{12t}$ (with $I_L$ =0 A). Overcurrent, overtemperature and overvoltage protections are active. Additionally, the sequential diagnosis is enabled. Depending on the address several settings are present at the IS pin (for further information see Figure 42). The device current consumption is specified by the parameter $I_{GND(I2t-D)}$ . #### 6.1.11 Inactive mode The inactive mode is a transition mode between I2t mode to sleep mode or idle mode to sleep mode. The device enters inactive mode as soon as the IN pin is set to "low" while the DEN pin is "low". The device stays in this mode until the I2t status calculation has reached a value below the I2t hysteresis curve. The channel is OFF and the current consumption is specified by the parameter $I_{\text{GND(I2t D)}}$ . #### 6.1.12 Fault mode The device is in fault mode as soon as a device protection or I2t protection event happen. The output then switches off. In fault mode, with IN="high" and DEN="high", $I_{\rm IS(FAULT)}$ is present and no sequential diagnosis is available at the IS pin. With IN = "low" and DEN = "high" sequential diagnosis is available (for details see Chapter 10) at the IS pin. 6 Power supply # 6.2 Undervoltage on VS The undervoltage mechanism is triggered below $V_{S(UV)}$ or $V_{S(UV\_IDLE)}$ . If the device is operative (in I2t mode, I2t with diagnosis mode, CLS mode, CLS with diagnosis mode, inactive mode or inactive with diagnosis mode, active with diagnosis mode) and the supply voltage drops below the undervoltage threshold $V_{S(UV)}$ , the internal logic switches OFF the output channel and the I2t calculation is reset. The power supply undervoltage shutdown in idle mode is triggered when the supply voltage drops below $V_{S(UV\_IDLE)}$ during idle mode, resulting in the switch OFF of the output channel. Figure 17 V<sub>S</sub> undervoltage behavior # 6.3 Electrical characteristics power supply #### Table 8 Electrical characteristics - power supply $T_1 = -40^{\circ}\text{C to } +150^{\circ}\text{C}$ Unless otherwise specified typical values: $T_1 = 25$ °C Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_1 = 2.1 \Omega$ | Parameter | Symbol | | Values | | Unit | Note or condition | P-Number | |---------------------------------------------------|-------------------------|------|--------|------|------|------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | VS pin | | | | | | | · | | Power supply<br>undervoltage<br>shutdown (normal) | V <sub>S(UV)</sub> | 2.0 | 2.4 | 2.75 | V | $V_S$ decreasing<br>IN = "high"<br>From $V_{DS} \le 0.5 \text{ V to}$<br>$V_{DS} = V_S$ | PRQ-186 | | Power supply<br>undervoltage<br>shutdown in idle | V <sub>S(UV_IDLE)</sub> | 2.3 | 2.6 | 2.9 | V | $V_{\rm S}$ decreasing Idle mode IN = "high" From $V_{\rm DS} \le 0.5$ V to $V_{\rm DS} = V_{\rm S}$ | PRQ-1434 | #### **Datasheet** 6 Power supply #### Table 8 (continued) Electrical characteristics - power supply $T_{\rm J}$ = -40°C to +150°C Unless otherwise specified typical values: $T_J = 25$ °C Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_L = 2.1 \Omega$ | Parameter | Symbol | | Values | | Unit | Note or condition | P-Number | |-----------------------------------------------|---------------------|------|--------|------|------|-----------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Power supply minimum operating voltage | V <sub>S(OP)</sub> | 2.2 | 3.1 | 4.1 | V | $V_S$ increasing<br>IN = "high"<br>From $V_{DS} = V_S$ to<br>$V_{DS} \le 0.5 \text{ V}$ | PRQ-188 | | Power supply undervoltage shutdown hysteresis | V <sub>S(HYS)</sub> | - | 0.75 | _ | V | 1) V <sub>S(OP)</sub> - V <sub>S(UV)</sub> | PRQ-190 | <sup>1)</sup> Not subject to production test - specified by design. ## 6.3.1 Electrical characteristics - power supply ## Table 9 Power supply $V_{\rm S} = 5 \text{ V to } 20 \text{ V}, T_{\rm J} = -40 ^{\circ} \text{C to } +150 ^{\circ} \text{C}$ Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_L = 2.1 \Omega$ | Parameter | Symbol | Values | | | Unit | Note or condition | P-Number | |------------------------------------------------------------|--------------------------|--------|------|----------|------|-------------------|----------| | | | Min. | Тур. | Max. | | | | | Transition times | | | | <u>'</u> | | · | | | Transition time for fast transition | t <sub>T(F10u)</sub> | - | 15 | 25 | μs | 1) | PRQ-1377 | | Transition time cls mode to I2t mode | t <sub>T(CLS_I2t)</sub> | - | 40 | 80 | μs | 1) | PRQ-1376 | | Transition time idle mode to I2t mode | t <sub>T(IDLE_I2t)</sub> | 9 | 15.5 | 24 | μs | 1) | PRQ-1378 | | Transition time active with diagnosis mode to idle mode | $t_{T(AWD\_IDLE)}$ | 210 | 280 | 350 | μs | 1) | PRQ-1379 | | Transition time I2t mode to cls mode | t <sub>T(I2t_CLS)</sub> | 30 | 70 | 140 | μs | 1) | PRQ-1380 | | Transition time inactive with diagnosis mode to sleep mode | $t_{T(iwd\_slp)}$ | 150 | 210 | 300 | μs | 1) | PRQ-1410 | ### **Datasheet** 6 Power supply ## Table 9 (continued) Power supply $V_{\rm S} = 5 \text{ V to } 20 \text{ V}, T_{\rm J} = -40 ^{\circ}\text{C to } +150 ^{\circ}\text{C}$ Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_L$ = 2.1 $\Omega$ | Parameter | Symbol | | Values | | Unit | Note or condition | P-Number | |----------------------------------------------------------------------------|----------------------------|------|--------|------|------|-----------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Current consumption | | | 1 | ' | , | | | | Supply current<br>consumption in sleep<br>mode with loads at TJ ≤<br>85°C | /VS(SLEEP)_85 | - | 0.1 | 1.3 | μΑ | 1) $V_S = 20 \text{ V}$ $V_{OUT} = V_{I2t} = V_{OCT} = 0 \text{ V}$ $IN = DEN = \text{`low''}$ $T_J \le 85^{\circ}\text{C}$ | PRQ-1129 | | Supply current<br>consumption in sleep<br>mode with loads at TJ =<br>150°C | I <sub>VS(SLEEP)_150</sub> | - | 1.5 | 38 | μΑ | $V_{S} = 20 \text{ V}$ $V_{OUT} = V_{I2t} = V_{OCT} = 0 \text{ V}$ $IN = DEN = \text{`low''}$ $T_{J} = 150^{\circ}\text{C}$ | PRQ-1130 | | Operating current in inactive with diagnosis mode | I <sub>GND(INACT_D)</sub> | _ | 1.5 | 2.3 | mA | $V_S = 20 \text{ V}$ $IN = \text{"low"}$ $DEN = \text{"high"}$ | PRQ-197 | | Operating current in I2t with diagnosis mode (channel ON) | I <sub>GND(I2t_D)</sub> | - | 5 | 7.4 | mA | V <sub>S</sub> = 20 V<br>IN = DEN = "high" | PRQ-195 | | Operating current in idle mode (channel ON) | / <sub>GND(IDLE)</sub> | - | 50 | 60 | μΑ | $V_S = 20 \text{ V}$ IN = "high" DEN = "low" $I_L < I_{L(IDLE)}$ | PRQ-355 | | Idle currents | | ' | | | | | | | Load current hysteresis for idle mode entry | I <sub>L(IDLE_HYST)</sub> | _ | 0.055 | _ | A | See Chapter 6.1.7 | PRQ-1461 | | Load current threshold for idle mode exit | I <sub>L(IDLE)</sub> | 1.6 | 4.3 | 7 | А | See Chapter 6.1.7 | PRQ-1132 | <sup>1)</sup> Not subject to production test - specified by design. 7 Power stages ## 7 Power stages The high-side power stage is built using an N-channel vertical power MOSFET with charge pump. ## 7.1 Output ON-state resistance The ON-state resistance $R_{\rm DS(ON)}$ depends mainly on junction temperature $T_{\rm J}$ . Figure 18 shows the variation of $R_{\rm DS(ON)}$ across the whole $T_{\rm J}$ range. The value "2" on the y-axis corresponds to the maximum $R_{\rm DS(ON)}$ measured at $T_{\rm J}$ = 150°C. Figure 18 $R_{DS(ON)}$ variation factor The behavior in reverse polarity is described in Chapter 8.4.1. ## 7.2 Switching loads ## 7.2.1 Switching resistive loads When switching resistive loads, the switching times and slew rates shown in Figure 19 can be considered. The switch energy values $E_{\text{ON}}$ and $E_{\text{OFF}}$ are proportional to load resistance and times $t_{\text{ON}}$ and $t_{\text{OFF}}$ . 7 Power stages Figure 19 Switching a resistive load ## 7.2.2 Switching inductive loads When switching OFF inductive loads with high-side switches, the voltage $V_{\rm OUT}$ drops below ground potential because the inductance intends to continue driving the current. To prevent the destruction of the device due to overvoltage, a voltage clamp mechanism is implemented. The clamping structure limits the negative output voltage so that $V_{\rm DS}$ = $V_{\rm DS(CLAMP)}$ . Figure 20 shows a concept drawing of the implementation. The clamping structure is available in all operation modes listed in Chapter 6.1. All clamping structures ( $V_{IS(CLAMP)}$ , $V_{S(CLAMP)}$ , $V_{DS(CLAMP)}$ ) are implemented with respect to $V_S$ supply. Figure 20 Output clamp concept During demagnetization of inductive loads, energy has to be dissipated in the device. The energy can be calculated using: 30 $$E = V_{\rm DS(CLAMP)} \cdot \left[ \frac{V_{\rm S} - V_{\rm DS(CLAMP)}}{R_{\rm L}} \cdot \ln \left( 1 - \frac{R_{\rm L} \cdot I_{\rm L}}{V_{\rm S} - V_{\rm DS(CLAMP)}} \right) + I_{\rm L} \right] \cdot \frac{L}{R_{\rm L}}$$ (1) #### **Datasheet** 7 Power stages The maximum energy, therefore the maximum inductance for a given current, is limited by the thermal design of the component. Please refer to Table 3 for the maximum allowed values of $E_{AS}$ (single pulse energy) and $E_{AR}$ (repetitive energy). ## 7.2.3 Capacitive load switching When switching a resistive load with the capacitive load switching (CLS) mode the switching times as well as the slew rate will change to $t_{\rm ON\_CLS}$ , $t_{\rm ON\_CLS(DELAY)}$ , $({\rm d}V/{\rm d}t)_{\rm ON\_CLS}$ as shown in Figure 21. The CLS mode is entered by applying a PWM signal at the IN pin with a frequency of $t_{\rm VIN(CLS)}$ and a duty cycle of $DC_{\rm VIN(CLS)}$ . Figure 21 Capacitive load switching timings During this mode the dynamic thermal shut down temperature is reduced to $T_{J\_CLS(DYN)}$ and the device is set to autorestart. The CLS mode and CLS with diagnosis mode has to be left after a maximum time of $t_{\text{CLS}}$ by setting the input to "high" or "low" state. The highest configurable overcurrent detection threshold $I_{\text{L(HOCT)}}$ (for $I_{\text{OCT}} = 50 \,\mu\text{A}$ ) is enabled and the overtemperature protections are active (see Figure 29). The device calculates the I2t status $S_{12t}$ (with $I_L = 0$ A). 7 Power stages Figure 22 Capacitive load switching activations A transition from the CLS mode to the ON mode is automatically done when $V_{\rm DS}$ < $V_{\rm DS(OLOFF)}$ . Before changing from CLS mode (IN = "pwm") to I2t mode (IN = "high"), it must be ensured that there is no short circuit at the output. To distinguish between short circuit and normal load, a current sense measurement must be performed before leaving CLS mode. If the current measurement delivers an expected value, the transition from CLS mode to normal mode is possible. If the current measurement delivers an open load value (no output current), it has to be assumed that there is either an open load or a short circuit at the output. Additionally, a short circuit condition can be excluded by an external voltage measurement at the output. # 7.3 Advanced switching characteristics #### 7.3.1 Inverse current behavior If $V_{\text{OUT}} > V_{\text{S}}$ , a current $I_{\text{L(INV)}}$ flows into the power output transistor (see Figure 23). This condition is known as "inverse current". If the channel is in OFF state, the current flows through the intrinsic body diode generating high power losses. Therefore, the overall device temperature increases. If the channel is in ON state, $R_{\rm DS(INV)}$ can be expected and power dissipation in the output stage is comparable to normal operation in $R_{\rm DS(ON)}$ . During Inverse ON condition, the channel remains in ON or OFF state as long as $|-I_L| < |-I_{L(INV)}|$ . It is possible to switch ON the channel during inverse current condition as long as $|-I_L| < |-I_{L(INV)}|$ (see Figure 24). 7 Power stages Figure 23 **Inverse current circuitry** 33 Figure 24 Inverse ON - channel behavior in case of applied inverse current #### **Datasheet** 7 Power stages No protection mechanism like overtemperature or overcurrent protection is active during applied inverse currents. # 7.4 Electrical characteristics power stages ### Table 10 Electrical characteristics power stages $V_{\rm S}$ = 5 V to 20 V, $T_{\rm J}$ = -40°C to +150°C Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_L$ = 2.1 $\Omega$ | Parameter | Symbol | | Values | | Unit | Note or condition | P-Number | |------------------------------------------------------|----------------------------|------|--------|------|------|-----------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Voltages | | | | | | | · | | Drain to source<br>clamping voltage at TJ<br>= -40°C | V <sub>DS(CLAMP)40</sub> | 33 | 36.5 | 42 | V | $I_L = 5 \text{ mA}$<br>$T_J = -40^{\circ}\text{C}$<br>See Figure 20 | PRQ-203 | | Drain to source<br>clamping voltage at TJ<br>≥ 25°C | V <sub>DS(CLAMP)_25</sub> | 35 | 38 | 44 | V | I) $I_{L} = 5 \text{ mA}$ $T_{J} \ge 25^{\circ}\text{C}$ See Figure 20 | PRQ-204 | | Timings | | | | | | | · | | Switch-ON delay | t <sub>ON(DELAY)</sub> | 10 | 50 | 90 | μs | $V_S = 13.5 \text{ V}$ $V_{OUT} = 10\% V_S$ See Figure 19 | PRQ-205 | | Switch-ON delay in CLS | t <sub>ON_CLS(DELAY)</sub> | 150 | 500 | 850 | μs | $V_{\rm S} = 13.5 \rm V$<br>$V_{\rm OUT} = 10\% V_{\rm S}$<br>See Figure 21 | PRQ-591 | | Switch-OFF delay | t <sub>OFF(DELAY)</sub> | 10 | 75 | 140 | μs | $V_{\rm S} = 13.5 \rm V$<br>$V_{\rm OUT} = 90\% V_{\rm S}$<br>See Figure 19 | PRQ-206 | | Switch-ON time | t <sub>ON</sub> | 40 | 100 | 160 | μs | $V_{\rm S} = 13.5 \rm V$<br>$V_{\rm OUT} = 90\% V_{\rm S}$<br>See Figure 19 | PRQ-207 | | Switch-ON time in CLS | t <sub>ON_CLS</sub> | 350 | 1075 | 1800 | μs | $V_S = 13.5 \text{ V}$ $V_{OUT} = 90\% V_S$ See Figure 21 | PRQ-592 | | Switch-OFF time | t <sub>OFF</sub> | 50 | 120 | 190 | μs | $V_S = 13.5 \text{ V}$ $V_{OUT} = 10\% V_S$ See Figure 19 | PRQ-208 | | Switch-ON/OFF<br>matching (tON - tOFF) | $\Delta t_{\sf SW}$ | -90 | -20 | 50 | μs | V <sub>S</sub> = 13.5 V | PRQ-209 | ### **Datasheet** 7 Power stages ## Table 10 (continued) Electrical characteristics power stages $V_{\rm S} = 5 \text{ V to } 20 \text{ V}, T_{\rm J} = -40 ^{\circ}\text{C to } +150 ^{\circ}\text{C}$ Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_L$ = 2.1 $\Omega$ | Parameter | Symbol | | Values | | Unit | Note or condition | P-Number | |----------------------------------------------------|---------------------------|-------|----------|-------|---------|---------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Input frequency for capacitive load switching mode | $f_{VIN(CLS)}$ | 22 | 30 | 38 | kHz | 2)<br>DC <sub>VIN(CLS)</sub> = 50% | PRQ-588 | | Duty cycle for capacitive load switching | DC <sub>VIN(CLS)</sub> | 30% | 50% | 70% | - | $f_{VIN(CLS)} = 30 \text{ kHz}$ | PRQ-589 | | Voltage slope | | | • | | | | | | Switch-ON slew rate | (dV/dt) <sub>ON</sub> | 0.16 | 0.27 | 0.39 | V/µs | $V_{\rm S}$ = 13.5 V<br>$V_{\rm OUT}$ = 30% $V_{\rm S}$ to 70% $V_{\rm S}$<br>See Figure 19 | PRQ-210 | | Switch-ON slew rate in CLS | (dV/dt) <sub>ON_CLS</sub> | 0.012 | 0.023 | 0.037 | V/µs | $V_{\rm S}$ = 13.5 V<br>$V_{\rm OUT}$ = 30% $V_{\rm S}$ to 70% $V_{\rm S}$<br>See Figure 21 | PRQ-590 | | Switch-OFF slew rate | (dV/dt) <sub>OFF</sub> | -0.39 | -0.27 | -0.16 | V/µs | $V_{\rm S}$ = 13.5 V<br>$V_{\rm OUT}$ = 70% $V_{\rm S}$ to 30% $V_{\rm S}$<br>See Figure 19 | PRQ-211 | | Slew rate matching (dV/dt)ON - (dV/dt)OFF | $\Delta (dV/dt)_{SW}$ | -0.15 | 0 | 0.15 | V/µs | V <sub>S</sub> = 13.5 V | PRQ-212 | | CLS | | | <u>'</u> | | | | | | Maximum time in CLS mode | $t_{CLS}$ | _ | _ | 100 | ms | 2) See Figure 21 | PRQ-872 | | Maximum number of CLS mode activations | n <sub>CLS_ACT</sub> | - | _ | 50 | kcycles | 2) See Figure 21 | PRQ-873 | | Thermal shut down temperature in CLS (dynamic) | $T_{ m J\_CLS(DYN)}$ | - | 20 | - | К | 2) | PRQ-874 | | Output characteristics | | | | | | | | | ON-state resistance at TJ = 25°C | R <sub>DS(ON)_25</sub> | - | 2.2 | - | mΩ | 2)<br>T <sub>J</sub> = 25°C | PRQ-1133 | | ON-state resistance at<br>TJ = 150°C | R <sub>DS(ON)_150</sub> | - | _ | 4.1 | mΩ | T <sub>J</sub> = 150°C | PRQ-1134 | | ON-state resistance in cranking | R <sub>DS(ON)_CRANK</sub> | - | - | 4.7 | mΩ | $T_{\rm J} = 150^{\circ}{\rm C}$<br>$V_{\rm S} = 3.1 {\rm V}$ | PRQ-1135 | ### **Datasheet** 7 Power stages ## Table 10 (continued) Electrical characteristics power stages $V_{\rm S}$ = 5 V to 20 V, $T_{\rm J}$ = -40°C to +150°C Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_L$ = 2.1 $\Omega$ | Parameter | Symbol | Values | | | Unit | Note or condition | P-Number | |-------------------------------------------------------------|--------------------------|--------|------|------|------|---------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | ON-state resistance in idle mode at TJ = 150°C | R <sub>DS(ON)_IDLE</sub> | _ | 4.7 | _ | mΩ | T <sub>J</sub> = 150°C | PRQ-1136 | | ON-state resistance in inverse current at TJ = 25°C | R <sub>DS(INV)_25</sub> | _ | 2.3 | - | mΩ | $T_J = 25^{\circ}\text{C}$ $V_S = 13.5 \text{ V}$ $I_L = -10 \text{ A}$ DEN = "low" See Figure 24 | PRQ-1137 | | ON-state resistance in inverse current at TJ = 150°C | R <sub>DS(INV)_150</sub> | - | - | 4.7 | mΩ | $T_J$ = 150°C<br>$V_S$ = 13.5 V<br>$I_L$ = -10 A<br>DEN = "low"<br>See Figure 24 | PRQ-1138 | | ON-state resistance in<br>reverse polarity at TJ =<br>25°C | R <sub>DS(REV)_25</sub> | - | 4.7 | - | mΩ | $T_J = 25^{\circ}\text{C}$ $V_S = -13.5 \text{ V}$ $I_L = -10 \text{ A}$ See Figure 34 | PRQ-1139 | | ON-state resistance in<br>reverse polarity at TJ =<br>150°C | R <sub>DS(REV)_150</sub> | - | - | 6.3 | mΩ | 2) $T_{J} = 150^{\circ}\text{C}$ $V_{S} = -13.5 \text{ V}$ $I_{L} = -10 \text{ A}$ | PRQ-1140 | | Nominal load current | / <sub>L(NOM)_85</sub> | - | 21.5 | _ | A | $T_A = 85^{\circ}C$ $T_J \le 150^{\circ}C$ | PRQ-1141 | | Output leakage current<br>at TJ ≤ 85°C | I <sub>L(OFF)_85</sub> | - | 0.1 | 1.3 | μΑ | $V_{OUT} = 0 \text{ V}$ $V_{IN} = \text{"low"}$ $T_{J} \le 85^{\circ}\text{C}$ | PRQ-1142 | | Output leakage current at TJ = 150°C | I <sub>L(OFF)_150</sub> | - | - | 38 | μΑ | $V_{OUT} = 0 \text{ V}$ $V_{IN} = \text{"low"}$ $T_{J} = 150^{\circ}\text{C}$ | PRQ-1143 | 36 #### **Datasheet** 7 Power stages #### Table 10 (continued) Electrical characteristics power stages $V_{\rm S} = 5 \text{ V to } 20 \text{ V}, T_{\rm J} = -40 ^{\circ}\text{C to } +150 ^{\circ}\text{C}$ Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_L$ = 2.1 $\Omega$ | Parameter Symbol | Symbol | | Values | i | Unit | Note or condition | P-Number | |-------------------------|------------------------|------|--------|------|------|----------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Inverse current | I <sub>L(INV)</sub> | _ | -21.5 | _ | А | 2) | PRQ-1144 | | capability | | | | | | $V_{\rm S} < V_{\rm OUT}$ | | | | | | | | | IN = "high" | | | | | | | | | See Figure 24 | | | Voltages | | | | | | | · | | Drain source diode | V <sub>DS(DIODE)</sub> | _ | 550 | 700 | mV | / <sub>L</sub> = -190 mA | PRQ-224 | | voltage | | | | | | $T_{\rm J} = 150^{\circ}{\rm C}$ | | | Switching energy | | | | • | | · | | | Switch-ON energy | E <sub>ON</sub> | _ | 1.5 | _ | mJ | 2) | PRQ-225 | | | | | | | | V <sub>S</sub> = 20 V | | | | | | | | | See Figure 19 | | | Switch-OFF energy $E_0$ | E <sub>OFF</sub> | _ | 1.65 | _ | mJ | 2) | PRQ-226 | | | | | | | | V <sub>S</sub> = 20 V | | | | | | | | | See Figure 19 | | 37 <sup>1)</sup> Tested at $T_J = 150$ °C. <sup>2)</sup> Not subject to production test - specified by design. # 8 Device protection The device is protected against overtemperature, overcurrent, reverse battery (with Reverse ON) and overvoltage. Overtemperature and overcurrent protections are disabled when the device is in sleep mode. When the device is in idle mode the overtemperature protection is disabled and the overcurrent protection is enabled. Overtemperature and overcurrent protections are not active during inverse current and in reverse battery condition. Overvoltage protection works in all operation modes. Reverse battery protection works when the GND and VS pins are reverse supplied. ### 8.1 Overtemperature protection The device incorporates an absolute $(T_{J(ABS)})$ as well as a dynamic $(T_{J(DYN)})$ temperature protection circuitry for the channel. An increase of junction temperature $T_J$ above either one of the two thresholds ( $T_{J(ABS)}$ or $T_{J(DYN)}$ ) switches OFF the overheated channel to prevent destruction. The channel remains switched OFF until the junction temperature has reached the "reactivation" condition and a reset was applied as described in Table 11. The behavior is shown in Figure 25 and Figure 26. $T_{J(REF)}$ is the reference temperature used for dynamic temperature protection. Figure 25 Overtemperature protection (absolute) Figure 26 Overtemperature protection (dynamic) When the overtemperature protection circuitry allows the channel to be switched ON again, the intelligent latch strategy described in Chapter 8.3 is followed. ## 8.2 Overcurrent threshold protection The device is protected in case of overload or short circuit to ground by the overcurrent protection $I_{L(OCT)}$ . Furthermore, the overcurrent threshold $I_{L(OCT)}$ can be adjusted from the lowest configurable overcurrent detection threshold $I_{L(LOCT)}$ to the highest configurable overcurrent detection threshold $I_{L(HOCT)}$ by connecting a resistor between the OCT pin and the GND pin of the device. The adjustment of the overcurrent threshold (without considering the $V_{DS}$ reduction) could be done according to formula: $$I_{L(OCT)\_TJ}[A] = \left[ (I_{OCT}[\mu A] - 7.5[\mu A]) \cdot k_{OCT}[A/\mu A] + I_{L(LOCT)\_-40}[A] \right] \cdot \left[ (T_J[^{\circ}C] + 40[^{\circ}C]) \cdot k_{TJ} \cdot 10^{-3} + 1 \right]$$ (2) To select the proper resistor value $R_{\text{OCT}}$ connected between the OCT pin and device ground, the following equation can be considered: $$I_{OCT} = \frac{V_{OCT}}{R_{OCT}} \tag{3}$$ Figure 27 Overcurrent threshold adjustment by I<sub>OCT</sub> In case of an open or short detection of the OCT adjustment current $I_{\text{OCT}}$ at the pin the device changes to the highest configurable overcurrent detection threshold $I_{\text{L(HOCT)}}$ . The overcurrent thresholds are depending on the voltage $V_{DS}$ across the power DMOS. If an overcurrent threshold adjustment current $I_{OCT} < 30 \,\mu\text{A}$ (Typical value) is selected no reduction of the $I_{L(OCT)}$ over $V_{DS}$ takes place (see Figure 28). Figure 28 Adjustable overcurrent threshold variation with $V_{DS}$ In order to allow a higher load inrush current at low ambient temperature, the overcurrent threshold is maximum at low temperature and decreases when $T_1$ increases (see Figure 29). 40 Overcurrent detection threshold decreases linearly with increasing temperature. Figure 29 Adjustable overcurrent threshold variation with $T_{\rm J}$ Power supply voltage $V_S$ can increase above 18 V for short time, for instance in load dump or in jump start condition. Whenever $V_S \ge V_{S(JS)}$ during switch ON, the overcurrent detection current is set to $I_{L(OCT\_JS)}$ . If an overcurrent threshold adjustment current $I_{OCT} < 30 \,\mu\text{A}$ (Typical value) is selected no reduction of the $I_{L(OCT)}$ with $V_S$ takes place (see Figure 30). Figure 30 Adjustable overcurrent with V<sub>S</sub> voltage When $I_L \ge I_{L(OCT)}$ the channel is switched OFF. The channel is allowed to be reactivated according to the intelligent latch strategy described in Chapter 8.3. # 8.3 Device protection and diagnosis in case of fault Any fault event (either overtemperature or overcurrent) that triggers a device protection mechanism has two consequences: - The channel switches OFF and remains latched OFF (internal latch set to "1") - If the sequential diagnosis is active for the channel, the current I<sub>IS(FAULT)</sub> is provided in case of IN = "high" (see Chapter 10.1.1) and for IN = "low" the current I<sub>IS(DEVOFF)</sub> is provided at address #1 (see Chapter 10.1.2 for further details) The channel can be switched ON again if all the protection mechanisms fulfill the "reactivation" conditions described in Table 11 and a reset by DEN or IN was applied. Furthermore, the device has the intelligent latch to protect itself against unwanted repetitive reactivation in fault condition. Table 11 Protection "reactivation" condition | Fault condition | Switch OFF event | "Reactivation" condition | |-----------------|-----------------------------------------------------------------|----------------------------------------------------------| | Overtemperature | $T_{J} \ge T_{J(ABS)}$ or $(T_{J} - T_{J(REF)}) \ge T_{J(DYN)}$ | $T_J < T_{J(ABS)}$ and $(T_J - T_{J(REF)}) < T_{J(DYN)}$ | | Overcurrent | $I_{L} \ge I_{L(OCT)}$ | (including hysteresis) | ### 8.3.1 Intelligent latch reset strategy after device protection triggered In normal condition, when IN is set to "high", the channel is switched ON. In case the device protection is triggered, the output stage is switched OFF. It remains OFF until the channel is reset. There are two ways to reset the channel: With IN pin: By setting the input pin to "low" for a time longer than $t_{\text{DELAY(LR)}}$ ("latch reset delay" time), the channel is reset if the "reactivation" conditions for the protection mechanisms are fulfilled (see Table 11). If the input is set to "high" during the "latch reset delay" time the channel remains switched OFF and the timer $t_{\text{DELAY(LR)}}$ is reset. The timer $t_{\text{DELAY(LR)}}$ restarts as soon as the input pin is set to "low" again. With DEN pin: It is possible to "force" a reset of the internal latch without waiting for $t_{\text{DELAY(LR)}}$ by applying a pulse (rising edge followed by a falling edge) to the DEN pin while IN pin is "low". The pulse applied to DEN pin must have a duration longer than $t_{\text{DEN(LR)}}$ to ensure a reset of the internal latch. Intelligent latch reset strategy after device protection triggered is shown in Figure 31, Figure 32 and Figure 33. Figure 31 Intelligent latch timing diagram for IN reset in case of triggered device protection #### **Datasheet** 8 Device protection Figure 32 Intelligent latch timing diagram for DEN reset in case of triggered device protection Figure 33 Intelligent latch flowchart in case of triggered device protection ## 8.4 Additional protections ### 8.4.1 Reverse polarity protection In reverse polarity condition (also known as reverse battery), the output stage is switched ON (see parameter $R_{\rm DS(REV)}$ ) because of the Reverse ON feature, which limits the power dissipation in the output stage. Each ESD diode of the logic contributes to total power dissipation. The reverse current through the output stage must be limited by the connected load. The current through digital input pins has to be limited as well by an external resistor (please refer to the absolute maximum ratings listed in Table 2 and to application information in Chapter 11). Figure 34 shows a typical application including a device with Reverse ON. A current flowing into GND pin ( $-I_{\rm GND}$ ) during reverse polarity condition is necessary to activate Reverse ON, therefore a resistive path between module ground and device GND pin must be present. Figure 34 Reverse battery protection (application example) #### 8.4.2 Overvoltage protection In case of supply voltages between $V_{S(EXT,UP)}$ and $V_{BAT(LD)}$ , the output transistor is still operational and follows the input pin. In addition to the output clamp for inductive loads as described in Chapter 7.2.2, there is a clamp mechanism available for overvoltage protection for the logic circuit and the output channels, monitoring the voltage between VS and GND pins ( $V_{S(CLAMP)}$ ). # 8.5 Protection against loss of connection #### 8.5.1 Loss of battery and loss of load The loss of connection to battery or load has no influence on device robustness when load and wire harness are purely resistive. In case of driving an inductive load, the energy stored in the inductance must be handled. PROFET™ Wire Guard devices handle the inductivity of the wire harness up to 10 µH with I<sub>L(NOM) 85</sub>. In case of applications where currents and / or the aforementioned inductivity are exceeded, an external suppressor diode (like diode $D_{Z2}$ shown in Chapter 11) is recommended to handle the energy and to provide a well-defined path to the load current. #### **Datasheet** 8 Device protection # 8.5.2 Loss of ground In case of loss of device ground, it is recommended to have a resistor connected between any digital input pin and the microcontroller to ensure a channel switch OFF (as described in Chapter 11). Note: In case that any digital input pin is pulled to ground (either by a resistor or active) a parasitic ground path is available, which could keep the device operational during loss of device ground. # 8.6 Electrical characteristics device protection #### Table 12 Electrical characteristics device protection $V_S = 5 \text{ V to } 20 \text{ V}, T_J = -40^{\circ}\text{C to } +150^{\circ}\text{C}$ Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_1 = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_1 = 2.1 \Omega$ | Parameter | Symbol | | Values | | Unit | Note or condition | P-Number | |-----------------------------------------------------------------------------------------|--------------------------|------|--------|----------|------|-----------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Thermal | | 1 | ' | <b>'</b> | | | | | Thermal shutdown temperature (absolute) | $T_{J(ABS)}$ | 150 | 175 | 200 | °C | 1) 2)<br>See Figure 25 | PRQ-246 | | Thermal shutdown hysteresis (absolute) | T <sub>HYS(ABS)</sub> | - | 30 | _ | K | 3) | PRQ-247 | | Thermal shutdown temperature (dynamic) | $T_{J(DYN)}$ | - | 80 | - | K | 3)<br>See Figure 26 | PRQ-248 | | Voltages | | ' | | | ' | | | | Power supply clamping voltage at TJ = -40°C | V <sub>S(CLAMP)40</sub> | 33 | 36.5 | 42 | V | $I_{VS} = 10 \text{ mA}$ $T_{J} = -40^{\circ}\text{C}$ See Figure 20 | PRQ-251 | | Power supply clamping voltage at TJ ≥ 25°C | V <sub>S(CLAMP)_25</sub> | 35 | 38 | 44 | V | $I_{VS} = 10 \text{ mA}$ $I_{J} \ge 25^{\circ}\text{C}$ See Figure 20 | PRQ-252 | | Low level of overcurrent threshold depending on drain source voltage | $V_{\rm DS(LOCT)}$ | 13.5 | 15.0 | 16.5 | V | 3) | PRQ-1248 | | High level of overcurrent threshold depending on drain source voltage (table continues) | V <sub>DS(HOCT)</sub> | 18 | 20 | 22 | V | 3) | PRQ-1249 | #### **Datasheet** 8 Device protection #### Table 12 (continued) Electrical characteristics device protection $V_{\rm S}$ = 5 V to 20 V, $T_{\rm J}$ = -40°C to +150°C Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_L = 2.1 \Omega$ | Parameter | Symbol Values l | | | | Unit | Note or condition | P-Number | |---------------------------------------------------------------------------------------------|----------------------|------|------|------|------|----------------------------|----------| | | | Min. | Тур. | Max. | | | | | Power supply voltage threshold for overcurrent threshold reduction in case of short circuit | $V_{S(JS)}$ | 20.5 | 22.5 | 24.5 | V | Setup acc. to AEC-Q100-012 | PRQ-253 | | Timings | | • | | | | | | | Latch reset delay time after fault condition | $t_{DELAY(LR)}$ | 40 | 70 | 100 | ms | 1) See Figure 31 | PRQ-254 | | Minimum DEN pulse<br>duration for latch reset | t <sub>DEN(LR)</sub> | 50 | 100 | 150 | μs | 3)<br>See Figure 32 | PRQ-255 | <sup>1)</sup> Functional test only. #### Table 13 Electrical characteristics protection - power output stages $V_{\rm S}$ = 5 V to 20 V, $T_{\rm J}$ = -40 °C to +150 °C Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_L = 2.1 \Omega$ | Parameter | Symbol | | Values | | Unit | Note or condition | P-Number | |--------------------------------------------------------------------|--------------------------|------|--------|------|------|----------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Highest configurable overcurrent detection threshold at TJ = -40°C | I <sub>L(HOCT)40</sub> | 142 | 168 | 193 | A | 1) $T_{J} = -40^{\circ}\text{C}$ $dI/dt = 0.4 \text{ A/}\mu\text{s}$ $I_{OCT} = 50 \mu\text{A}$ | PRQ-1145 | | Highest configurable overcurrent detection threshold at TJ = 25°C | I <sub>L(HOCT)_25</sub> | 129 | 151.5 | 174 | A | 1) 2)<br>$T_J = 25^{\circ}\text{C}$<br>$dI/dt = 0.4 \text{ A/}\mu\text{s}$<br>$I_{OCT} = 50 \mu\text{A}$ | PRQ-1146 | | Highest configurable overcurrent detection threshold at TJ = 150°C | I <sub>L(HOCT)_150</sub> | 108 | 125 | 142 | A | $T_{J} = 150^{\circ}\text{C}$<br>$dI/dt = 0.4 \text{ A/}\mu\text{s}$<br>$I_{OCT} = 50 \mu\text{A}$ | PRQ-1147 | <sup>2)</sup> Tested at $T_J = 150$ °C only. <sup>3)</sup> Not subject to production test - specified by design. #### **Datasheet** 8 Device protection #### Table 13 (continued) Electrical characteristics protection - power output stages $V_{\rm S}$ = 5 V to 20 V, $T_{\rm J}$ = -40 °C to +150 °C Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 \,^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_L = 2.1 \Omega$ | Parameter | Symbol | | Values | | Unit | Note or condition | P-Number | |-----------------------------------------------|-------------------------|------|--------|------|------|----------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Overcurrent detection | I <sub>L(OCT_VDS)</sub> | _ | 94 | _ | А | 1) 2) | PRQ-1148 | | at high VDS | | | | | | $I_{OCT} = 50 \mu A$ | | | | | | | | | $V_{\rm DS} > V_{\rm DS(HOCT)}$ | | | | | | | | | See Figure 28 | | | Overcurrent detection - | I <sub>L(OCT_JS)</sub> | _ | 94 | _ | А | 1) 2) | PRQ-1149 | | jump start condition | | | | | | $V_{\rm S} > V_{\rm S(JS)}$ | | | | | | | | | $I_{OCT} = 50 \mu A$ | | | | | | | | | See Figure 30 | | | Lowest configurable | I <sub>L(LOCT)40</sub> | 15 | 27.5 | 40 | А | 1) | PRQ-1151 | | overcurrent detection | ,_ | | | | | $T_{\rm J} = -40^{\circ}{\rm C}$ | | | threshold | | | | | | $dI/dt = 0.15 A/\mu s$ | | | | | | | | | $I_{OCT} = 7.5 \mu A$ | | | Overcurrent threshold | k <sub>OCT</sub> | _ | 3.307 | _ | _ | 2) | PRQ-1319 | | ratio at TJ = -40°C | | | | | | $T_{J} = -40^{\circ}C$ | | | OCT current threshold for short detection | I <sub>OCT_SHORT</sub> | 83.3 | _ | _ | μA | - | PRQ-885 | | OCT adjustment current | I <sub>OCT</sub> | 7.2 | _ | 52.6 | μA | - | PRQ-599 | | OCT current threshold for open detection | I <sub>OCT_OPEN</sub> | - | _ | 3.8 | μA | - | PRQ-886 | | Overcurrent threshold temperature coefficient | k <sub>TJ</sub> | - | -1.347 | _ | _ | 2) | PRQ-1500 | <sup>1)</sup> Functional test only. <sup>2)</sup> Not subject to production test - specified by design. ### 9 System protection #### 9.1 I2t protection The integrated I2t protection supports the protection of the system including the wire harness and the PCB traces. The I2t protection function is active in I2t mode and I2t with diagnosis mode. While the I2t status calculation (with $I_L = 0$ A) is as well present in Inactive mode, Inactive with diagnosis mode, CLS mode and CLS with diagnosis mode. The I2t protection feature calculates an I2t status $S_{12t}$ , which is based on the load current $I_L$ , the time constant of all I2t protection curves $\tau_{12t}$ and the dedicated IDC of the I2t protection curve $I_{L(12t-X)}$ . The channel is switched off as soon as the I2t status $S_{12t}$ calculation reaches 100% (see Figure 35). Figure 35 12t protection timing When the power stage is switched off due to an I2t protection event, the channel is latched off and the I2t status is further calculated with $I_L = 0$ A. The dedicated trigger time of the I2t protection curve depends on the actual I2t status $S_{12t\_A}$ and can be calculated for constant load currents by: $$t_{\rm I2t\_x\_TRIG} = \begin{cases} \infty & \text{for } I_{\rm L} \leq I_{\rm L(I2t\_x)} \\ \tau_{\rm I2t} & \cdot & \ln \left( \frac{I_{\rm L}^2 - I_{\rm L(I2t\_x)}^2 \cdot S_{\rm I2t\_A}}{I_{\rm L}^2 - I_{\rm L(I2t\_x)}^2} \right) & \text{for constant } I_{\rm L} > I_{\rm L(I2t\_x)} \end{cases}$$ (4) The steady state value of the actual I2t status $S_{12t}$ A can be calculated with the actual steady state current $I_{L}$ A by: $$S_{12t\_A} = \frac{I_{L\_A}^2}{I_{L\_(12t\_x)}^2}$$ (5) The initial value of the I2t status calculation depends on the mode transition and the actual I2t status $S_{\text{I2t\_A}}$ . In case the I2t status calculation is resumed from a value lower than the initial status $S_{\text{I2t\_I}}$ minus the I2t status hysteresis $S_{\text{I2t\_HYST}}$ (for instance the I2t mode is entered for the first time) the I2t calculation is pre-loaded with the initial status value $S_{\text{I2t\_I}}$ . In case the I2t status calculation is resumed from a value higher than the initial status $S_{\text{I2t\_I}}$ minus the I2t status hysteresis $S_{\text{I2t\_HYST}}$ , the I2t status $S_{\text{I2t\_C}}$ calculation will be resumed from the actual I2t status $S_{\text{I2t\_A}}$ . The initial status value $S_{l2t\_l}$ is preloaded for the following transition conditions slp\_i2t, slp\_iwd, idle\_i2t, idle\_ina, awd\_i2twd and awd\_iwd (see Figure 16). In all other transition conditions, the I2t status calculation is resumed from the actual $S_{l2t\_A}$ value. In case the actual I2t status $S_{12t\_A}$ is preloaded by the initial I2t status $S_{12t\_I}$ it has to be replaced in equation 3 (dedicated trigger time of the I2t protection curve) by the initial I2t status $S_{12t\_I}$ which can be calculated by: $$S_{12t\_I} = \frac{I_{L(12t\_I)}^2}{I_{L\_(12t\_x)}^2}$$ (6) To enter sleep mode after the I2t protection feature was triggered the I2t status calculation has to be below the initial status $S_{\text{I2t\_I}}$ minus the I2t status hysteresis $S_{\text{I2t\_HYST}}$ (see Figure 35). This transition time $t_{\text{I2t\_x\_RESET}}$ is given by the following formula (assuming $I_{\text{L}} = 0$ A): $$t_{I2t\_x\_RESET} = \tau_{I2t} \cdot \ln \left( \frac{I_{L(I2t\_x)}^2}{\left( I_{L(I2t\_I)} - I_{L(I2t\_HYST)} \right)^2} \right)$$ (7) As the ambient temperature and the PCB layout influences the thermal behavior of the device, the overtemperature protection might be triggered before $t_{\rm l2t\_x\_TRIG}$ is reached (see Figure 36)). Therefore, the maximum time for a given current is potentially limited by the thermal design of the component. For more information, refer to Table 5. The device has six different I2t protection curves $I_{L(I2t_x)}$ implemented (see Figure 36). The I2t protection curves $I_{L(I2t_x)}$ can be selected by placing the corresponding selection resistor $R_{I2t_x}$ . The resistor must be connected between the I2t pin and the ground pin of the device. See Table 14 for detailed information. In case of an open or short of the selection resistor the device selects the I2t protection curve 1. Figure 36 Energy graph of I2t protection curves **Note**: This is a very simplified overview of the implemented system protection function. For detailed trigger behavior, refer to Table 14. The synchronization time $t_{SYNC(RI2t)}$ for I2t programming resistor setting is a time at which the device internally updates the I2t protection curve setting. During inverse current operation the 12t calculation assumes no load current flowing. In reverse battery condition the 12t calculation is reset and disabled. ## 9.1.1 I2t protection and idle mode In idle mode as well as in active with diagnosis mode, the I2t protection calculation is disabled. To change from I2t mode to idle mode the idle mode entry conditions have to be fulfilled (see Chapter 6.1.7). The minimum transition time from I2t mode to idle mode for $I_L = 0$ A could be calculated by: $$t_{\text{T(I2t\_IDLE)}} = \tau_{\text{I2t}} \quad \cdot \quad \ln \quad \left( \frac{I_{\text{L(I2t\_I)}}^2}{\left( I_{\text{L(I2t\_I)}} - I_{\text{L(I2t\_HYST)}} \right)^2} \right)$$ (8) When the device changes from idle mode into I2t mode, I2t with diagnosis mode (over active with diagnosis mode) and inactive mode, the initial value of the I2t status calculation becomes again pre-loaded with the initial current for I2t protection value $I_{L(I2t-I)}$ (see Figure 37). Figure 37 Idle mode timing # 9.1.2 Intelligent latch reset strategy after I2t protection triggered Any fault event that triggers the I2t protection mechanism has the following consequences: - The channel switches OFF and remains latched OFF (internal latch set to "1") - The calculation of I2t protection curve will be continued - If the diagnosis is active for the channel, depending on the sequential diagnosis address and IN status, different I<sub>IS</sub> currents are provided at the IS pin (for further details see Figure 44) - Address #1 & IN = "high" the $I_{IS(FAUIT)}$ current is provided showing that the channel is switched OFF - Address #1 & IN = "low" the $I_{\rm IS(I2tOFF)}$ current is provided showing that the channel is switched OFF due to triggered I2t protection - Address #2 #5 & IN = "low" the $I_{IS}$ currents are provided as described in Figure 44 The intelligent latch can be reset by IN or DEN at any time of the I2t status calculation. After the reset the channel can be switched ON again and the I2t status will be further calculated. With IN pin: By setting the input pin to "low" for a time longer than $t_{\text{DELAY(LR)}}$ ("latch reset delay" time) the channel is reset. If the input is set to "high" during the "latch reset delay" time, the channel remains switched OFF and the timer $t_{\text{DELAY(LR)}}$ is reset. The timer $t_{\text{DELAY(LR)}}$ restarts as soon as the input pin is set to "low" again (see Figure 38). Figure 38 Intelligent latch timing diagram for IN reset in case of triggered I2t protection With DEN pin: It is possible to "force" a reset of the internal latch without waiting for $t_{\text{DELAY(LR)}}$ by applying a pulse (rising edge followed by a falling edge) to the DEN pin while IN pin is "low". The pulse applied to DEN pin must have a duration longer than $t_{\text{DEN(LR)}}$ to ensure a reset of the internal latch (see Figure 39). Figure 39 Intelligent latch timing diagram for DEN reset in case of triggered I2t protection The intelligent latch strategy in case of device protection triggering is shown in Figure 40. Figure 40 Intelligent latch flowchart in case of triggered I2t protection #### **Datasheet** 9 System protection # 9.2 Electrical characteristics protection #### Table 14 Electrical characteristics I2t protection $V_{\rm S} = 5 \text{ V to } 20 \text{ V}, T_{\rm J} = -40 ^{\circ}\text{C to } +150 ^{\circ}\text{C}$ Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ | Parameter | Symbol | | Values | <b>i</b> | Unit | Note or condition | P-Number | |-----------------------------------------------------------------------------|-------------------------|-------|--------|----------|------|-------------------|----------| | | | Min. | Тур. | Max. | | | | | I2t resistor threshold for short detection | R <sub>I2t_SHORT</sub> | _ | _ | 6 | kΩ | 1) | PRQ-890 | | Selection resistor for<br>I2t protection curve 1 | R <sub>I2t_1</sub> | 9.31 | 9.76 | 10.20 | kΩ | - | PRQ-573 | | Selection resistor for<br>I2t protection curve 2 | R <sub>I2t_2</sub> | 14.06 | 14.70 | 15.30 | kΩ | - | PRQ-574 | | Selection resistor for<br>12t protection curve 3 | R <sub>12t_3</sub> | 20.74 | 21.50 | 22.46 | kΩ | - | PRQ-575 | | Selection resistor for<br>I2t protection curve 4 | R <sub>I2t_4</sub> | 30.91 | 32.40 | 33.66 | kΩ | - | PRQ-576 | | Selection resistor for l2t protection curve 5 | R <sub>12t_5</sub> | 44.39 | 46.40 | 48.09 | kΩ | - | PRQ-577 | | Selection resistor for<br>I2t protection curve 6 | R <sub>I2t_6</sub> | 65.38 | 68.10 | 70.82 | kΩ | _ | PRQ-578 | | I2t resistor threshold for open detection | R <sub>I2t_OPEN</sub> | 130 | _ | - | kΩ | 1) | PRQ-889 | | Synchronization time of selection resistor for 12t protection curve setting | t <sub>SYNC(RI2t)</sub> | 12.8 | 19.2 | 25.6 | μs | 1) | PRQ-944 | | Time constant of all I2t protection curves | τ <sub>l2t</sub> | 14.0 | 20.0 | 26.0 | S | 1) | PRQ-1152 | | IDC of I2t protection curve 1 | I <sub>L(I2t_1)</sub> | 21.5 | 23.9 | 26.3 | A | 1) 2) | PRQ-1153 | | IDC of I2t protection curve 2 | I <sub>L(I2t_2)</sub> | 19.4 | 21.5 | 23.7 | A | 1) 2) | PRQ-1154 | | IDC of I2t protection curve 3 | I <sub>L(I2t_3)</sub> | 17.4 | 19.4 | 21.3 | A | 1) 2) | PRQ-1155 | | IDC of I2t protection curve 4 | I <sub>L(I2t_4)</sub> | 15.7 | 17.4 | 19.2 | A | 1) 2) | PRQ-1156 | | IDC of I2t protection curve 5 | I <sub>L(I2t_5)</sub> | 14.1 | 15.7 | 17.2 | A | 1) 2) | PRQ-1157 | | IDC of I2t protection curve 6 | I <sub>L(I2t_6)</sub> | 12.7 | 14.1 | 15.5 | A | 1) 2) | PRQ-1158 | #### **Datasheet** 9 System protection #### (continued) Electrical characteristics I2t protection Table 14 $V_{\rm S} = 5 \text{ V to } 20 \text{ V}, T_{\rm J} = -40 ^{\circ}\text{C to } +150 ^{\circ}\text{C}$ Unless otherwise specified typical values: $V_S$ = 13.5 V, $T_J$ = 25°C | Parameter Symbol | Symbol | | Values | | | Note or condition | P-Number | |------------------------------------|--------------------------|------|--------|------|---|---------------------------|----------| | | | Min. | Тур. | Max. | | | | | IDC of I2t Hysteresis<br>Curve | I <sub>L(I2t_HYST)</sub> | 0.24 | 0.3 | 0.36 | А | 1) 2) | PRQ-1314 | | Initial current for I2t protection | I <sub>L(I2t_I)</sub> | 4.8 | 5.5 | 6.2 | A | 1) 2) | PRQ-1159 | | Transition times | | | | | | | | | Transition time I2t to idle | t <sub>T(I2t_IDLE)</sub> | 1.7 | 2.24 | 2.8 | S | 1) I <sub>L</sub> < 10 mA | PRQ-1131 | Not subject to production test - specified by design. <sup>1)</sup> 2) 12t DC trigger level specified for times longer than 200s. # 10 Diagnosis For diagnosis purposes the device provides a sense current signal ( $I_{IS}$ ) at IS pin. In case of disabled diagnostics (DEN pin set to "low"), IS pin becomes high impedance. A sense resistor $R_{\mathsf{SENSE}}$ must be connected between IS pin and module ground if the diagnosis is used. $R_{\mathsf{SENSE}}$ value has to be higher than 820 $\Omega$ (or 400 $\Omega$ when a central reverse battery protection is externally present on the battery feed) to limit the power losses in the sense circuitry. A typical value is $R_{SENSE} = 1.2 \text{ k}\Omega$ . Due to the internal connection between IS pin and $V_S$ supply voltage, it is not recommended to connect the IS pin to the sense current output of other devices if they are supplied by a different battery feed. See Figure 41 for details as an overview. Figure 41 Diagnosis block diagram Table 15 gives a reference to the state of the IS pin during the operation of the device. Table 15 SENSE signal, function of application condition | Application condition | Input<br>level | DEN<br>level | V <sub>OUT</sub> | Diagnostic input | |-------------------------------------------|----------------|--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------| | Normal operation and short circuit to GND | "low" | "high" | ~GND | #1: Z $I_{IS(DEVOFF)}, I_{IS(I2tOFF)} \text{ if latch } \neq 0$ #2: $I_{IS(I2t)}$ #3: $I_{IS(STATUS\_I2t)}$ #4: $I_{IS(OCT)}$ | | Overtemperature | | | Z | #1: / <sub>IS(DEVOFF)</sub> | #### **Datasheet** 10 Diagnosis #### (continued) SENSE signal, function of application condition Table 15 | Application condition | Input<br>level | DEN<br>level | $V_{OUT}$ | Diagnostic input | |---------------------------------|----------------|--------------|----------------------------------------------|----------------------------------------------------------------| | | levet | level | | #2.1 | | | | | | #2: I <sub>IS(I2t)</sub> | | | | | | #3: I <sub>IS(STATUS_I2t)</sub> | | | | | | #4: I <sub>IS(OCT)</sub> | | h a uk ai ua uik ka 17 | | | 17 | #5: I <sub>IS(VER)</sub> | | hort circuit to $V_{S}$ | | | $V_{S}$ | #1: / <sub>IS(OLOFF)</sub> | | | | | | $I_{IS(DEVOFF)}$ , $I_{IS(I2tOFF)}$ if latch $\neq 0$ | | | | | | #2: I <sub>IS(I2t)</sub> | | | | | | #3: / <sub>IS(STATUS_I2t)</sub> | | | | | | #4: I <sub>IS(OCT)</sub> | | | | | | #5: / <sub>IS(VER)</sub> | | pen load | | | $< V_{\rm S} - V_{\rm DS(OLOFF)}^{1)}$ | #1: Z | | | | | $> V_{\rm S} - V_{\rm DS(OLOFF)}^{1)}$ | #1: / <sub>IS(OLOFF)</sub> | | | | | | (in both cases I <sub>IS(DEVOFF)</sub> ) | | | | | | I <sub>IS(I2tOFF)</sub> if latch ≠ 0) | | | | | | #2: / <sub>IS(I2t)</sub> | | | | | | #3: I <sub>IS(STATUS_I2t)</sub> | | | | | | #4: I <sub>IS(OCT)</sub> | | | | | | #5: / <sub>IS(VER)</sub> | | nverse current | | | $\sim V_{\rm INV} = V_{\rm OUT} > V_{\rm S}$ | #1: / <sub>IS(OLOFF)</sub> | | | | | | I <sub>IS(DEVOFF)</sub> , I <sub>IS(I2tOFF)</sub> if latch ≠ 0 | | | | | | #2: / <sub>IS(I2t)</sub> | | | | | | #3: I <sub>IS(STATUS_I2t)</sub> | | | | | | #4: / <sub>IS(OCT)</sub> | | | | | | #5: / <sub>IS(VER)</sub> | | Iormal operation | "high" | | ~V <sub>S</sub> | $#1: I_{IS} = I_{L} / k_{ILIS}$ | | | | | | #2: / <sub>IS(I2t)</sub> | | | | | | #3: I <sub>IS(STATUS_I2t)</sub> | | | | | | #4: I <sub>IS(OCT)</sub> | | | | | | $#5: I_{IS} = I_L / k_{ILDIS}$ | | verload | | | < <i>V</i> <sub>S</sub> | #1: / <sub>IS(FAULT)</sub> | | Short circuit to GND | | | ~GND | #1: / <sub>IS(FAULT)</sub> | | Overtemperature | | | Z | #1: / <sub>IS(FAULT)</sub> | | Short circuit to V <sub>S</sub> | | | $V_{S}$ | #1: I <sub>IS</sub> < I <sub>L</sub> / k <sub>ILIS</sub> | # Table 15 (continued) SENSE signal, function of application condition | Application condition | Input<br>level | DEN<br>level | V <sub>OUT</sub> | Diagnostic input | |-----------------------|----------------|--------------|----------------------------------------------|---------------------------------| | | | | | #2: I <sub>IS(I2t)</sub> | | | | | | #3: / <sub>IS(STATUS_I2t)</sub> | | | | | | #4: I <sub>IS(OCT)</sub> | | | | | | $#5: I_{IS} = I_L / k_{ILDIS}$ | | Open load | | | ~VS <sup>2)</sup> | #1: $I_{IS} = I_{IS(EN)}$ | | | | | | #2: I <sub>IS(I2t)</sub> | | | | | | #3: / <sub>IS(STATUS_I2t)</sub> | | | | | | #4: / <sub>IS(OCT)</sub> | | | | | | $#5: I_{IS} = I_{IS(EN)}$ | | Inverse current | | | $\sim V_{\rm INV} = V_{\rm OUT} > V_{\rm S}$ | #1: $I_{IS} = I_{IS(EN)}$ | | | | | | #2: I <sub>IS(I2t)</sub> | | | | | | #3: / <sub>IS(STATUS_12t)</sub> | | | | | | #4: I <sub>IS(OCT)</sub> | | | | | | #5: $I_{IS} = I_{IS(EN)}$ | | CLS mode | "pwm" | "high" | < V <sub>S</sub> - V <sub>DS(OLOFF)</sub> | #1: Z | | | | | | #2: I <sub>IS(I2t)</sub> | | | | | | #3: / <sub>IS(STATUS_I2t)</sub> | | | | | | #4: I <sub>IS(OCT)</sub> | | | | | | #5: Z | | All conditions | n.a. | "low" | n.a. | Z | <sup>1)</sup> With additional pull-up resistor # 10.1 Sequential diagnosis In ON and OFF state the device differentiates between the following diagnosis functions: | Address | IN | Function | | |---------|--------|----------------------------|--| | #1 | "high" | Current sense | | | #1 | "low" | Open load in OFF | | | #2 | "x" | I2t setting | | | #3 | "x" | I2t status | | | #4 | "x" | OCT setting | | | #5 | "high" | Digital current sense | | | #5 | "low" | Sense verification current | | <sup>2)</sup> The output current has to be smaller than $I_{L(OL)}$ . #### **Datasheet** 10 Diagnosis To sequentially change to the next diagnosis address (for example, "current sense" to "I2t setting") a pulse at the DEN pin (falling edge followed by a rising edge) has to be applied for a time of $t_{\text{DEN(SD\_AC)}}$ ("DEN pulse duration for sequential diagnosis address change"). If the pulse is shorter than $t_{\text{DEN(SD\_AH)}}$ ("DEN pulse duration for sequential diagnosis address hold)" no address change is performed. The timing and modes are shown in Figure 42. After sweeping through the last diagnosis address the device starts again at the first diagnosis address. Figure 42 Sequential diagnosis function If the pulse applied at the DEN pin is "low" for a duration longer than the DEN pulse duration for sequential diagnosis timeout $t_{\text{DEN(SD\_TO)}}$ , the actual diagnosis address is reset (see Figure 43). With the next DEN pin "high" signal the sequential diagnosis starts at the first diagnosis address (depending on the IN pin set to "high" or "low"). Figure 43 Sequential diagnosis timing The PWM signal ( $f_{VIN(CLS)}$ ) with $DC_{VIN(CLS)}$ ) which needs to be applied at the input pin in order to enter the CLS mode will be decoded from the diagnosis as IN equal to "high". The states as well as the corresponding sense currents of the sequential diagnosis function are depicted in Figure 44. Figure 44 Sequential diagnosis modes A more detailed description of the transitions, including the transition conditions and duration times are provided in the following table. Table 16 Transition descriptions | Name | Start state | End state | Transition condition | <b>Duration time</b> | |-------------|-----------------------|------------------|------------------------------------------------------------------------------|-------------------------| | olio_cs | Open load in OFF | Current sense | IN = "high" <sup>1)</sup> | t <sub>sIS(DIAG)</sub> | | i2tset_cs | I2t setting | Current sense | (DEN = "low" for $t_{\text{DEN(SD_TO)}}$ OR FAULT)<br>AND IN = "high" 1) | t <sub>sIS(ON15)</sub> | | i2tsta_cs | I2t status | Current sense | (DEN = "low" for $t_{\text{DEN(SD_TO)}}$ OR FAULT)<br>AND IN = "high" 1) | t <sub>sIS(ON15)</sub> | | octset_cs | OCT setting | Current sense | (DEN = "low" for $t_{\text{DEN(SD_TO)}}$ OR FAULT)<br>AND IN = "high" 1) | t <sub>sIS(ON15)</sub> | | dcs_cs | Digital current sense | Current sense | (DEN = "low" for $(t_{DEN(SD\_AC)} OR t_{DEN(SD})$ OR FAULT) AND IN = "high" | t <sub>sIS(ON15)</sub> | | cs_olio | Current sense | Open load in OFF | IN = "low" | t <sub>sIS(ON234)</sub> | | i2tset_olio | I2t setting | Open load in OFF | (DEN = "low" for $t_{\text{DEN(SD_TO)}}$ ) AND IN = "low" | t <sub>sIS(ON234)</sub> | #### **Datasheet** 10 Diagnosis Table 16 (continued) Transition descriptions | Name | Start state | End state | Transition condition | Duration time | | |---------------|----------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------------|--| | i2tsta_olio | I2t status | Open load in OFF | (DEN = "low" for $t_{\text{DEN(SD_TO)}}$ ) AND IN = "low" | t <sub>sIS(ON234)</sub> | | | octset_olio | OCT setting | Open load in OFF | (DEN = "low" for $t_{\text{DEN(SD\_TO)}}$ ) AND IN = "low" | t <sub>sIS(ON234)</sub> | | | isver_olio | Sense verification current | Open load in OFF | $ \begin{aligned} &(DEN = "low" for \\ &(t_{DEN(SD\_AC)} \ OR \ t_{DEN(SD} \\ &_{TO)})) \ AND IN = "low" \end{aligned} $ | t <sub>sIS(ON234)</sub> | | | cs_i2tset | Current sense | I2t setting | $DEN = "low"$ $for t_{DEN(SD\_AC)}$ | t <sub>sIS(ON234)</sub> | | | olio_i2tset | Open load in OFF | I2t setting | $DEN = "low"$ for $t_{DEN(SD\_AC)}$ | t <sub>sIS(ON234)</sub> | | | i2tset_i2tsta | I2t setting | I2t status | $DEN = "low"$ for $t_{DEN(SD\_AC)}$ | t <sub>sIS(ON234)</sub> | | | i2tsta_octset | I2t status | OCT setting | $DEN = "low"$ $for t_{DEN(SD\_AC)}$ | t <sub>sIS(ON234)</sub> | | | octset_dcs | OCT setting | Digital current sense | (DEN = "low" for $t_{\text{DEN(SD\_AC)}}$ ) AND IN = "high" 1) | t <sub>sIS(ON15)</sub> | | | isver_dcs | Sense verification current | Digital current sense | IN = "high" <sup>1)</sup> | t <sub>sIS(DIAG)</sub> | | | octset_isver | OCT setting | Sense verification current | (DEN = "low" for $t_{\text{DEN(SD\_AC)}}$ ) AND IN = "low" $\hat{1}$ | t <sub>sIS(ON234)</sub> | | | dcs_isver | Digital current sense | Sense verification current | IN = "low" | t <sub>sIS(ON234)</sub> | | <sup>1)</sup> CLS mode with IN = "pwm" are decoded as IN = "high" # 10.1.1 Current sense (address #1 - IN=high) A current proportional to the load current according to $$k_{\rm ILIS} = \frac{I_{\rm L}}{I_{\rm IS}} \tag{9}$$ is provided at IS pin when the following conditions are fulfilled: - Address #1 and IN = "high" - The diagnosis (current sense) is enabled with $V_{DS} < V_{DS(OLOFF)}$ - No fault (as described in Chapter 8.3) is present or was latched (see Figure 46 for further details) A fault current $I_{\text{IS(FAULT)}}$ is provided at the IS pin when a fault is present or was latched. #### **Datasheet** 10 Diagnosis The accuracy of the sense current $I_{\rm IS}$ depends on the load current $I_{\rm L}$ . The sense current $I_{\rm IS}$ increases linearly with $I_{\rm L}$ output current until it reaches the saturation current $I_{\rm IS(SAT)}$ . In case of open load at the output stage ( $I_{\rm L}$ close to 0 A), the maximum sense current $I_{\rm IS(EN)}$ (no load, diagnosis enabled) is specified. This condition is shown in Figure 45. The blue line represents the ideal $k_{\rm ILIS}$ line, while the red lines show the behavior of a typical product. An external RC filter between IS pin and microcontroller ADC input pin is recommended to reduce the signal ripple and oscillations (a minimum time constant of $1 \mu s$ for the RC filter is recommended). The $k_{\rm ILIS}$ factor is specified with limits that take into account effects due to temperature, supply voltage and manufacturing process. Tighter limits are possible (within a defined current window) with calibration: - A well-defined and precise current $(I_{L(CAL)})$ is applied at the output during end-of-line test at customer side - The corresponding current at IS pin is measured and the $k_{\text{ILIS}}$ is calculated ( $k_{\text{ILIS}} @ I_{\text{L(CAL)}}$ ) - Within the current range going to $I_{L(CAL)\_L}$ to $I_{L(CAL)\_H}$ the $k_{ILIS}$ is equal to $k_{ILIS}$ @ $I_{L(CAL)}$ with limits defined by $\Delta k_{ILIS}$ The derating of $k_{\rm ILIS}$ after calibration is specified by $\Delta k_{\rm ILIS}$ , calculated using the following formulas: $$\Delta k_{\rm ILIS,\,MAX} = 100 \cdot \text{MAX} \left( \frac{k_{\rm ILIS} @ I_{\rm L(CAL)\_L}}{k_{\rm ILIS} @ I_{\rm L(CAL)}} - 1, \frac{k_{\rm ILIS} @ I_{\rm L(CAL)\_H}}{k_{\rm ILIS} @ I_{\rm L(CAL)}} - 1 \right)$$ $$\Delta k_{\rm ILIS,\,MIN} = 100 \cdot \text{MIN} \left( \frac{k_{\rm ILIS} @ I_{\rm L(CAL)\_L}}{k_{\rm ILIS} @ I_{\rm L(CAL)}} - 1, \frac{k_{\rm ILIS} @ I_{\rm L(CAL)\_H}}{k_{\rm ILIS} @ I_{\rm L(CAL)}} - 1 \right)$$ $$(10)$$ The calibration is intended to be performed at $T_{A(CAL)} = 25$ °C. The parameter $\Delta k_{ILIS}$ includes the drift over temperature as well as the drift over the current range from $I_{L(CAL)}$ to $I_{L(CAL)}$ H. Figure 45 Current sense ratio in open load at ON condition As soon as a protection event occurs the device is switched OFF and a fault current $I_{\rm IS(FAULT)}$ is provided by the IS pin if DEN is set to high (see Chapter 8.3 for more details). In fault condition the current $I_{\rm IS(FAULT)}$ is provided each time the device diagnosis is activated by DEN = "high". 62 Figure 46 shows the relation between $I_{IS} = I_L / k_{ILIS}$ , $I_{IS(SAT)}$ and $I_{IS(FAULT)}$ . Figure 46 Current sense behavior - overview ### 10.1.2 Open load in OFF (address #1 - IN = low) When the input signal is "low" and the address #1 is selected, the device will measure the drain-source voltage and compare it with the open load $V_{DS}$ detection threshold in OFF state $V_{DS(OLOFF)}$ . By the use of external components (see Figure 54), it is possible to detect if the load is missing or if there is a short circuit to battery. If a fault condition was detected by the device either the device protection fault current $I_{\text{IS}(\text{DEVOFF})}$ or the I2t protection fault current $I_{\text{IS}(\text{I2tOFF})}$ is provided by the IS pin each time the channel diagnosis is checked in OFF state. See Figure 47 for further details. In OFF state, when DEN pin is set to "high" the $V_{DS}$ voltage is compared with a threshold voltage $V_{DS(OLOFF)}$ . If the load is properly connected and there is no short circuit to battery, $V_{DS} \sim V_S$ therefore $V_{DS} > V_{DS(OLOFF)}$ . When the diagnosis is active and $V_{DS} \leq V_{DS(OLOFF)}$ , a current $I_{IS(OLOFF)}$ is provided by IS pin. Figure 47 shows the relationship between $I_{IS(OLOFF)}$ , $I_{IS(DEVOFF)}$ and $I_{IS(I2tOFF)}$ as functions of $V_{DS}$ . By the fact that the three currents do not overlap, it is always possible to differentiate between open load in OFF, I2t protection and device protection triggered. Furthermore, the first and highest prioritization has the I2t protection fault current $I_{IS(I2tOFF)}$ , second has the device protection fault current $I_{IS(DEVOFF)}$ and third has the open load in OFF current $I_{IS(OLOFF)}$ . Figure 47 $I_{1S}$ in OFF state It is necessary to wait a time $t_{\rm IS(OLOFF)\_D}$ between the falling edge of the input pin and the sensing at IS pin for open load in OFF diagnosis to allow the internal comparator to settle. In Figure 48 the timings for an open load detection are shown - the load is always disconnected. Figure 48 Open load in OFF timings - load disconnected # 10.1.3 | 12t setting (address #2 - IN = x) The device provides for each I2t protection curve setting a corresponding sense current $I_{\text{IS}(\text{I2t}_{-}\text{X})}$ at the IS pin in case of setting the sequential diagnosis mode to address #2. The I2t settings are set by the resistor at the I2t pin (see Figure 49). The device offers an open and short detection of the I2t pin at the IS pin. In this case a pin short current $I_{\text{IS(I2t\_SHORT)}}$ or a pin open current $I_{\text{IS(I2t\_OPEN)}}$ will be distributed during the diagnosis of the I2t setting. Figure 49 Diagnosis of I2t setting #### 10.1.4 | 12t status (address #3 - IN = x) A current proportional to the actual I2t status $S_{I2t}$ A according to $$I_{\text{IS}(\text{STATUS}\_12t\_x)} = S_{12t\_A} \cdot I_{\text{IS}(12t\_x\_100\%)}$$ $$\tag{11}$$ is provided at the IS pin depending on the selected I2t protection curve (see Figure 50). When the I2t protection curve status has reached 100% the $I_{IS(STATUS\ I2t\ x)}$ is equal to $I_{IS(I2t\ x\ 100\%)}$ . Figure 50 Diagnosis of I2t status calculation #### 10.1.5 OCT setting (address #4 - IN = x) A current according to $$I_{\text{IS(OCT)}}$$ $[A] = 54.5 \cdot I_{\text{OCT}}$ $[A]$ (12) is provided at the IS pin depending on the selected OCT setting during readout of sequential diagnosis address #4 (see Figure 51). The $I_{\text{OCT}}$ range is limited by $I_{\text{OCT,MAX}}$ and $I_{\text{OCT,MIN}}$ for highest and lowest configurable overcurrent threshold respectively. The device offers an open and short detection of the OCT pin at the IS pin. In this case a pin short current $I_{\rm IS(OCT\_SHORT)}$ or a pin open current $I_{\rm IS(OCT\_OPEN)}$ will be distributed during the diagnosis of the OCT setting. Figure 51 Diagnosis of overcurrent threshold setting # 10.1.6 Digital current sense (address #5 - IN = high) A current proportional to the load current according to $$k_{\rm ILDIS} = \frac{I_{\rm L}}{I_{DIS}} \tag{13}$$ is provided at IS pin when the following conditions are fulfilled: - Address #5 and IN = "high" - The diagnosis (current sense) is enabled with $V_{DS} < V_{DS(OLOFF)}$ - No fault (as described in Chapter 8.3) is present or was latched (see Figure 46 for further details) Figure 52 Digital current sense behavior - overview The digital current sense settling time for an infinite fast current ramp is determined by: $$t_{DIS\_SET} = \begin{cases} I_{L} \leq 64 \cdot LSB, & \frac{I_{L}}{LSB} \cdot t_{CON} \\ 65 \cdot LSB < I_{L} \leq 128 \cdot LSB, & \left(64 + \frac{I_{L} - 64 \cdot LSB}{2LSB}\right) \cdot t_{CON} \\ 129 \cdot LSB < I_{L} \leq 256 \cdot LSB, & \left(96 + \frac{I_{L} - 128 \cdot LSB}{4LSB}\right) \cdot t_{CON} \end{cases}$$ $$(14)$$ ### 10.1.7 Sense verification current (address #5 - IN = low) To verify the function of the current sensing path in OFF state, the device offers a sense verification address. In this mode a predefined current $I_{IS(VER)}$ is provided at the current sense pin independent of the load condition. ## 10.2 SENSE timings Figure 53 shows the timing during settling $t_{\rm sIS(ON)}$ and disabling $t_{\rm sIS(OFF)}$ of the SENSE (including the case of load change). As a proper signal cannot be established before the load current is stable (therefore before $t_{\rm ON}$ ), the SENSE settling time after start-up is defined by $t_{\rm sIS(DIAG)}$ . Figure 53 SENSE settling/disabling timing # 10.3 Electrical characteristics diagnosis #### Table 17 Electrical characteristics diagnosis $V_{\rm S} = 5 \, \rm V \ to \ 20 \, \rm V, \, T_{\rm J} = -40 \, ^{\circ} \rm C \ to \ +150 \, ^{\circ} \rm C$ Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_L$ = 2.1 $\Omega$ | Parameter | Symbol | Values | | | Unit | Note or condition | P-Number | |----------------------------------------------------------|--------------------------|--------|------|------|------|----------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | SENSE fault current | / <sub>IS(FAULT)</sub> | 4.4 | 5.5 | 10 | mA | IN = "high" Device or I2t protection triggered Address #1 V <sub>S</sub> = 6 V | PRQ-287 | | Device protection fault current | I <sub>IS(DEVOFF)</sub> | 4.4 | 6.1 | 10 | mA | IN = "low" Device protection triggered Address #1 V <sub>S</sub> = 6 V | PRQ-893 | | I2t protection fault current | I <sub>IS(I2tOFF)</sub> | 2.56 | 3.20 | 3.84 | mA | IN = "low" I2t protection triggered Address #1 | PRQ-631 | | SENSE open load in<br>OFF current | I <sub>IS(OLOFF)</sub> | 0.8 | 1.15 | 1.5 | mA | IN = "low"<br>Address #1 | PRQ-288 | | Sense verification current | I <sub>IS(VER)</sub> | 400 | 500 | 600 | μΑ | IN = "low"<br>Address #5 | PRQ-1333 | | SENSE open load in<br>OFF delay time (from<br>ON to OFF) | t <sub>IS(OLOFF)_D</sub> | - | 5 | 20 | μs | $V_{DS} < V_{OL(OFF)}$<br>from IN falling edge to<br>$V_{IS} = R_{SENSE} \cdot 0.9$<br>$\cdot I_{IS(OLOFF),MIN}$<br>DEN = "high" | PRQ-290 | | Open load VDS<br>detection threshold in<br>OFF state | V <sub>DS(OLOFF)</sub> | 1.3 | 1.8 | 2.3 | V | IN="low"<br>Address #1 | PRQ-292 | | SENSE settling time with nominal load current stable | t <sub>sIS(ON15)</sub> | - | 5 | 40 | μs | I <sub>L</sub> = I <sub>L(NOM)_85</sub> DEN from "low" to "high" IN = "high" Address #1, #5 | PRQ-293 | #### **Datasheet** 10 Diagnosis # Table 17 (continued) Electrical characteristics diagnosis $V_{\rm S} = 5 \, \rm V \ to \ 20 \, \rm V, \ T_{\rm J} = -40 \, ^{\circ} \rm C \ to \ +150 \, ^{\circ} \rm C$ Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_L$ = 2.1 $\Omega$ | Parameter | Symbol | | Values | i | Unit | Note or condition | P-Number | |-----------------------------------------------------------------------------|-------------------------------|------|--------|------|------|-------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | SENSE settling time<br>with nominal load<br>current stable after<br>startup | t <sub>SIS(DIAG)</sub> | - | 400 | 750 | μs | 1) I <sub>L</sub> = I <sub>L(NOM)_85</sub> IN, DEN from "low" to "high" Address #1, #5 | PRQ-276 | | SENSE settling time for sequential diagnosis | t <sub>sIS(ON234)</sub> | - | 5 | 20 | μs | 1) DEN from "low" to "high" IN = "high" Address #2, #3, #4 IN = "low" Address #1, #2, #3, #4, #5 | PRQ-1201 | | SENSE disable time | t <sub>sIS(OFF)</sub> | - | 5 | 20 | μs | From DEN falling edge to $I_{IS} = I_{IS(OFF)}$ See Figure 53 IN="high" Address #1 | PRQ-295 | | SENSE settling time after load change | t <sub>sIS(LC)</sub> | - | 5 | 20 | μs | From 10% / <sub>L(NOM)_85</sub> to / <sub>L(NOM)_85</sub> See Figure 53 IN="high" Address #1 | PRQ-296 | | Load jump duration in<br>Address 5 | t <sub>sIS(LC_Address5)</sub> | 22 | 29 | 36 | μs | 1) From 10% I <sub>L(NOM)_85</sub> to I <sub>L(NOM)_85</sub> *x for x=1,2,3,4. See Figure 53 IN="high" Address #5 | PRQ-1491 | | Digital SENSE conversion time | t <sub>CON</sub> | 720 | 800 | 880 | ns | 1) | PRQ-1455 | #### **Datasheet** 10 Diagnosis ## Table 17 (continued) Electrical characteristics diagnosis $V_{\rm S} = 5 \text{ V to } 20 \text{ V}, T_{\rm J} = -40 ^{\circ} \text{C to } +150 ^{\circ} \text{C}$ Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_L = 2.1 \Omega$ | Parameter | Symbol | | Values | | | Note or condition | P-Number | |------------------------------------------------------------|-------------------------|------|--------|------|----|-------------------|----------| | | | Min. | Тур. | Max. | | | | | DEN pulse duration for sequential diagnosis address change | t <sub>DEN(SD_AC)</sub> | 25 | 50 | 75 | μs | 1) | PRQ-610 | | DEN pulse duration for sequential diagnosis timeout | t <sub>DEN(SD_TO)</sub> | 150 | - | - | μs | 1) | PRQ-937 | | DEN pulse duration for sequential diagnosis address hold | t <sub>DEN(SD_AH)</sub> | 0 | 5 | 10 | μs | 1) | PRQ-1468 | <sup>1)</sup> Not subject to production test - specified by design. #### Table 18 Electrical characteristics diagnosis $V_{\rm S}$ = 5 V to 20 V, $T_{\rm J}$ = -40°C to +150°C Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_L = 2.1 \Omega$ | Parameter | Symbol | | Values | | Unit | Note or condition | P-Number | |--------------------------------------------------------|-------------------------|------|--------|------|------|------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | SENSE saturation current | I <sub>IS(SAT)</sub> | 4.4 | - | 15 | mA | $V_{SIS} = V_S - V_{IS} \ge 2 \text{ V}$ See Figure 46 | PRQ-277 | | SENSE leakage current when disabled | I <sub>IS(OFF)</sub> | - | 0.01 | 0.5 | μА | DEN = "low"<br>V <sub>IS</sub> = 0 V | PRQ-279 | | SENSE leakage current<br>when enabled at TJ ≤<br>85°C | I <sub>IS(EN)_85</sub> | - | 0.2 | 1 | μΑ | 1) $T_{J} \le 85^{\circ}\text{C}$ DEN = "high" $I_{L} = 0 \text{ A}$ See Figure 45 | PRQ-280 | | SENSE leakage current<br>when enabled at TJ =<br>150°C | I <sub>IS(EN)_150</sub> | - | 0.2 | 1 | μΑ | $T_J = 150$ °C<br>DEN = "high"<br>$I_L = 0$ A<br>See Figure 45 | PRQ-281 | #### **Datasheet** 10 Diagnosis #### Table 18 (continued) Electrical characteristics diagnosis $V_{\rm S} = 5 \text{ V to } 20 \text{ V}, T_{\rm J} = -40 ^{\circ}\text{C to } +150 ^{\circ}\text{C}$ Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_L$ = 2.1 $\Omega$ | Parameter | Symbol | | Values | | Unit | Note or condition | P-Number | |---------------------------------------------------------------------|----------------------------|------|--------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Saturation voltage in kILIS operation - (VS - VIS) | V <sub>SIS_k</sub> | - | 0.5 | 1 | V | 1)<br>$V_S = 5 \text{ V}$<br>IN = DEN = "high"<br>$I_L \le 1.2 * I_{L(NOM)_85}$ | PRQ-282 | | Saturation voltage in<br>open load at OFF<br>diagnosis - (VS - VIS) | V <sub>SIS_OL</sub> | - | 0.5 | 1 | V | $I)$ $V_{S} = 5 \text{ V}$ $I_{1S} = I_{1S(OLOFF)\_Min}$ $IN = "low"$ $DEN = "high"$ | PRQ-283 | | Saturation voltage in fault diagnosis - (VS - VIS) | V <sub>SIS_F</sub> | - | 0.5 | 1 | V | $I)$ $V_{S} = 5 \text{ V}$ $I_{IS} = I_{IS(FAULT)\_Min}$ $IN = "low"$ $DEN = "high"$ $latch \neq 0$ $-40^{\circ}C < T_{J} \leq 150^{\circ}C$ | PRQ-284 | | Saturation voltage in<br>sequential diagnosis -<br>(VS - VIS) | V <sub>SIS_SD</sub> | - | 0.5 | 1 | V | 1) $V_S = 5 \text{ V}$ IN = DEN = "high" Address #2: $R_{\text{I2t}} = 10 \text{ k}\Omega$ Address #3: $I_{\text{IS}(\text{I2t}\_1\_100\%)}$ Address #4: $I_{\text{OCT}} = 50 \text{ μA}$ Address #5: $I_{\text{L}} \le 1.2$ * $I_{\text{L}(\text{NOM})\_85}$ | PRQ-1453 | | Power supply to IS pin clamping voltage at TJ = -40°C | V <sub>SIS(CLAMP)40</sub> | 33 | 36.5 | 42 | V | $I_{IS} = 1 \text{ mA}$ $T_{J} = -40^{\circ}\text{C}$ See Figure 20 | PRQ-285 | | Power supply to IS pin<br>clamping voltage at<br>TJ ≥ 25°C | V <sub>SIS(CLAMP)_25</sub> | 35 | 38 | 44 | V | $I_{IS} = 1 \text{ mA}$ $T_{J} \ge 25^{\circ}\text{C}$ See Figure 20 | PRQ-286 | <sup>1)</sup> Not subject to production test - specified by design. <sup>2)</sup> Tested at $T_J = 150$ °C. # 10.3.1 Electrical characteristics diagnosis - power output stages #### Table 19 Diagnosis power output stage $V_{\rm S}$ = 5 V to 20 V, $T_{\rm J}$ = -40°C to 150°C Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_L = 2.1 \Omega$ | Parameter | Symbol | | Values | | Unit | Note or condition | P-Number | |-------------------------------------------|-----------------------|------|--------|------|------|--------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Open load output curr | ent | ' | 1 | | | | | | Open load output<br>current at IIS = 4 μA | I <sub>L(OL)_4u</sub> | 17 | 114 | 211 | mA | IN = "high"<br>Address #1<br>$I_{IS} = I_{IS(OL)} = 4 \mu A$ | PRQ-1161 | | Current sense ratio | | - | | | | <u> </u> | | | Current sense ratio at -<br>IL = IL04 | k <sub>ILIS04</sub> | -85% | 33500 | +85% | _ | I <sub>L04</sub> = 150 mA<br>IN = "high"<br>Address #1 | PRQ-1162 | | Current sense ratio at -<br>IL = IL08 | k <sub>ILIS08</sub> | -30% | 25400 | +30% | _ | I <sub>L08</sub> = 500 mA<br>IN = "high"<br>Address #1 | PRQ-1163 | | Current sense ratio at -<br>IL = IL10 | k <sub>ILIS10</sub> | -20% | 25000 | +20% | _ | <pre>I<sub>L10</sub> = 1 A IN = "high" Address #1</pre> | PRQ-1164 | | Current sense ratio at -<br>IL = IL13 | k <sub>ILIS13</sub> | -15% | 24500 | +15% | - | I <sub>L13</sub> = 5 A<br>IN = "high"<br>Address #1 | PRQ-1165 | | Current sense ratio at -<br>IL = IL15 | k <sub>ILIS15</sub> | -8% | 24500 | +8% | - | / <sub>L15</sub> = 10 A<br>IN = "high"<br>Address #1 | PRQ-1166 | | Current sense ratio at -<br>IL = IL16 | k <sub>ILIS16</sub> | -8% | 24500 | +8% | - | I <sub>L16</sub> = 15 A<br>IN = "high"<br>Address #1 | PRQ-1167 | | Current sense ratio at -<br>IL = IL18 | k <sub>ILIS18</sub> | -8% | 24500 | +8% | _ | 1) I <sub>L18</sub> = 25 A IN = "high" Address #1 | PRQ-1168 | #### **Datasheet** 10 Diagnosis #### Table 19 (continued) Diagnosis power output stage $V_{\rm S}$ = 5 V to 20 V, $T_{\rm J}$ = -40°C to 150°C Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_L$ = 2.1 $\Omega$ | Parameter | Symbol | | Values | | Unit | Note or condition | P-Number | |---------------------------------------------------------|----------------------------|------|--------|------|------|------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | SENSE current derating | g | | 1 | | 1 | | | | SENSE current derating with nominal current calibration | $\Delta k_{ILIS(NOM)}$ | -4 | 0 | 4 | % | $I_{L(CAL)} = I_{L16}$ | PRQ-1195 | | Calibration | | | | | | $I_{L(CAL)_{-H}} = I_{L18}$ $I_{L(CAL)_{-L}} = I_{L15}$ $T_{A(CAL)} = 25^{\circ}C$ | | | 12t setting | | | | | | | | | Diagnosis of I2t pin<br>short | I <sub>IS(I2t_SHORT)</sub> | 3.40 | 3.68 | 3.97 | mA | Address #2<br>$V_S = 6 V$<br>$R_{12t} = R_{12t\_SHORT}$<br>See Figure 49 | PRQ-613 | | Diagnosis of I2t_1 setting | I <sub>IS(I2t_1)</sub> | 2.57 | 2.83 | 3.09 | mA | Address #2 $R_{l2t} = R_{l2t\_1}$ See Figure 49 | PRQ-614 | | Diagnosis of I2t_2 setting | I <sub>IS(I2t_2)</sub> | 1.95 | 2.14 | 2.33 | mA | Address #2 $R_{12t} = R_{12t\_2}$ See Figure 49 | PRQ-615 | | Diagnosis of I2t_3 setting | I <sub>IS(I2t_3)</sub> | 1.43 | 1.58 | 1.74 | mA | Address #2 $R_{12t} = R_{12t\_3}$ See Figure 49 | PRQ-616 | | Diagnosis of I2t_4 setting | I <sub>IS(I2t_4)</sub> | 1.01 | 1.13 | 1.26 | mA | Address #2 $R_{12t} = R_{12t\_4}$ See Figure 49 | PRQ-617 | | Diagnosis of I2t_5 setting | I <sub>IS(I2t_5)</sub> | 0.70 | 0.78 | 0.87 | mA | Address #2 $R_{12t} = R_{12t\_5}$ See Figure 49 | PRQ-618 | | Diagnosis of I2t_6 setting | I <sub>IS(I2t_6)</sub> | 0.39 | 0.47 | 0.55 | mA | Address #2 $R_{12t} = R_{12t_6}$ See Figure 49 | PRQ-619 | | Diagnosis of I2t pin open (table continues) | I <sub>IS(I2t_OPEN)</sub> | 0.08 | 0.15 | 0.21 | mA | Address #2 $R_{12t} = R_{12t\_OPEN}$ See Figure 49 | PRQ-620 | #### **Datasheet** 10 Diagnosis #### Table 19 (continued) Diagnosis power output stage $V_{\rm S}$ = 5 V to 20 V, $T_{\rm J}$ = -40°C to 150°C Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_L$ = 2.1 $\Omega$ | Parameter | Symbol | | Values | | Unit | Note or condition | P-Number | |----------------------|-----------------------------|------|--------|------|------|---------------------------|----------| | | | Min. | Тур. | Max. | | | | | 12t status | 1 | | | | | | | | 100% Status of I2t_1 | I <sub>IS(I2t_1_100%)</sub> | 2.86 | 3.30 | 3.73 | mA | 1) | PRQ-1384 | | | , , | | | | | Address #3 | | | | | | | | | See Figure 50 | | | 100% Status of I2t_2 | I <sub>IS(I2t_2_100%)</sub> | 2.31 | 2.66 | 3.01 | mA | 1) | PRQ-1390 | | | | | | | | Address #3 | | | | | | | | | See Figure 50 | | | 100% Status of I2t_3 | I <sub>IS(I2t_3_100%)</sub> | 1.88 | 2.16 | 2.45 | mA | 1) | PRQ-1397 | | | | | | | | Address #3 | | | | | | | | | See Figure 50 | | | 100% Status of I2t_4 | I <sub>IS(I2t_4_100%)</sub> | 1.52 | 1.75 | 1.98 | mA | 1) | PRQ-1401 | | | | | | | | Address #3 | | | | | | | | | See Figure 50 | | | 100% Status of I2t_5 | I <sub>IS(I2t_5_100%)</sub> | 1.23 | 1.42 | 1.61 | mA | 1) | PRQ-1404 | | | | | | | | Address #3 | | | | | | | | | See Figure 50 | | | 100% Status of I2t_6 | I <sub>IS(I2t_6_100%)</sub> | 0.98 | 1.14 | 1.29 | mA | 1) | PRQ-1407 | | | | | | | | Address #3 | | | | | | | | | See Figure 50 | | | OCT setting | | | | | | | | | Diagnosis of OCT pin | I <sub>IS(OCT_SHORT)</sub> | 3.33 | 3.64 | 3.94 | mA | Address #4 | PRQ-627 | | short | | | | | | V <sub>S</sub> = 6 V | | | | | | | | | $I_{OCT} = 83.3 \mu A$ | | | | | | | | | See Figure 51 | | | Diagnosis of HOCT | I <sub>IS(HOCT)</sub> | 2.45 | 2.72 | 2.99 | mA | Address #4 | PRQ-628 | | setting | | | | | | $I_{OCT} = 50 \mu A$ | | | | | | | | | See Figure 51 | | | Diagnosis of LOCT | I <sub>IS(LOCT)</sub> | 0.33 | 0.43 | 0.52 | mA | Address #4 | PRQ-629 | | setting | | | | | | $I_{OCT} = 7.5 \mu A$ | | | | | | | | | See Figure 51 | | | Diagnosis of OCT pin | I <sub>IS(OCT_OPEN)</sub> | 0.08 | 0.15 | 0.21 | mA | Address #4 | PRQ-630 | | open | | | | | | I <sub>OCT</sub> = 3.8 μA | | | | | | | | | See Figure 51 | | #### **Datasheet** 10 Diagnosis #### Table 19 (continued) Diagnosis power output stage $V_{\rm S} = 5 \, \rm V \, to \, 20 \, \rm V, \, T_{\rm J} = -40 \, ^{\circ} \rm C \, to \, 150 \, ^{\circ} \rm C$ Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): $R_L$ = 2.1 $\Omega$ | Parameter | Symbol | | Values | | Unit | Note or condition | P-Number | |-----------------------------------------------|----------------------|--------|--------|-------|------|------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Digital current sense | ratio | | | | | · | | | LSB for KILDIS conversion | LSB | 416 | 490 | 564 | mA | 1) | PRQ-1460 | | Digital current sense ratio at - IL = IL13 | k <sub>ILDIS13</sub> | -20% | 24100 | +20% | - | I <sub>L13</sub> = 5 A<br>IN = "high"<br>Address #5 | PRQ-1346 | | Digital current sense<br>ratio at - IL = IL15 | k <sub>ILDIS15</sub> | -17.5% | 24100 | +17.5 | - | I <sub>L15</sub> = 10 A<br>IN = "high"<br>Address #5 | PRQ-1347 | | Digital current sense<br>ratio at - IL = IL16 | k <sub>ILDIS16</sub> | -15% | 24100 | +15% | - | / <sub>L16</sub> = 15 A<br>IN = "high"<br>Address #5 | PRQ-1348 | | Digital current sense<br>ratio at - IL = IL18 | k <sub>ILDIS18</sub> | -15% | 24100 | +15% | - | 1) I <sub>L18</sub> = 25 A IN = "high" Address #5 | PRQ-1349 | 75 <sup>1)</sup> Not subject to production test - specified by design. 11 Application information # 11 Application information Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device. # 11.1 Application setup Figure 54 PROFET™ Wire Guard - application diagram Note: This is a very simplified example of an application circuit. The function must be verified in the real application. # 11.2 External components | Reference | Value | Purpose | |------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------| | R <sub>IN</sub> | 4.7 kΩ | Protection of the microcontroller during overvoltage and reverse polarity. Necessary to switch OFF the device output during loss of ground | | R <sub>DEN</sub> | 4.7 kΩ | Protection of the microcontroller during overvoltage and reverse polarity. Necessary to switch OFF the device output during loss of ground | | R <sub>I2t</sub> | 1068 kΩ | Selection of the I2t protection curve. Protection of the device during overvoltage and reverse polarity | | R <sub>OCT</sub> | 1068 kΩ | Selection of the OCT threshold. Protection of the device during overvoltage and reverse polarity | | R <sub>IDL</sub> | 4.7 kΩ | Protection of the microcontroller during overvoltage and reverse polarity | | $R_{IDLPU}$ | 47 kΩ | Pull-up resistor for idle mode diagnosis at microcontroller | #### **Datasheet** | Reference | Value | Purpose | |----------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | $R_{PD}$ | 47 kΩ | Output polarization (pull-down). Ensures polarization of the device output to distinguish between open load and short to $V_S$ in OFF diagnosis | | R <sub>OL</sub> | 1.5 kΩ | Output polarization (pull-up). Ensures polarization of the device output during open load in OFF diagnosis | | $C_{OUT}$ | 10 nF | Protection of the device output during ESD events and BCI | | $\overline{T_1}$ | BC 807 | Switches the battery voltage for open load in OFF diagnosis | | $C_{VS1}$ | 100 nF | Filtering of voltage spikes on the battery line | | $C_{VS2}$ | _ | Filtering / buffer capacitor located at V <sub>BAT</sub> connector | | $C_{\text{VSGND}}$ | 22 nF | Buffer capacitor for fast transients. Recommended in case no battery voltage oscillation filter is present | | $D_{Z2}$ | 33 V Z-Diode | Suppressor diode. Protection during overvoltage and in case of loss of battery while driving an inductive load | | R <sub>SENSE</sub> | 1.2 kΩ | SENSE resistor | | R <sub>IS_PROT</sub> | 4.7 kΩ | Protection during overvoltage, reverse polarity, loss of ground. Value to be tuned according to microcontroller specifications | | $D_{Z1}$ | 7 V Z-Diode | Protection of microcontroller during overvoltage | | $R_{AD}$ | 4.7 kΩ | Protection of microcontroller ADC input during overvoltage, reverse polarity, loss of ground. Value to be tuned according to microcontroller specifications | | $C_{SENSE}$ | 220 pF | Sense signal filtering. A time constant $(R_{AD} + R_{IS\_PROT}) * C_{SENSE}$ longer than 1 $\mu s$ is recommended | | $R_{GND}$ | 47 Ω | Protection in case of overvoltage and loss of battery while driving inductive loads | # 11.3 Further application information - Please contact us for information regarding the pin behavior assessment - For further information you may contact http://www.infineon.com/ 12 Package outlines # 12 Package outlines Figure 55 PG-TSDSO-24 (thin (slim) dual small outline 24 pins) package outline 12 Package outlines Figure 56 PG-TSDSO-24 (thin (slim) dual small outline 24 pins) package pads and stencil To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). #### **Datasheet** 13 Revision history # 13 Revision history | Document<br>version | Date of release | Description of changes | |---------------------|-----------------|------------------------| | Rev. 1.00 | 2023-12-07 | Datasheet available | #### Trademarks All referenced product or service names and trademarks are the property of their respective owners. Edition 2023-12-07 Published by Infineon Technologies AG 81726 Munich, Germany © 2023 Infineon Technologies AG All Rights Reserved. Do you have a question about any aspect of this document? ${\bf Email: erratum@infineon.com}$ Document reference IFX-lxc1615989989163 #### Important notice The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. #### Warnings Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.